wm8400.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455
  1. /*
  2. * wm8400.c -- WM8400 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008-11 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/slab.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/mfd/wm8400-audio.h>
  23. #include <linux/mfd/wm8400-private.h>
  24. #include <linux/mfd/core.h>
  25. #include <sound/core.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include "wm8400.h"
  32. /* Fake register for internal state */
  33. #define WM8400_INTDRIVBITS (WM8400_REGISTER_COUNT + 1)
  34. #define WM8400_INMIXL_PWR 0
  35. #define WM8400_AINLMUX_PWR 1
  36. #define WM8400_INMIXR_PWR 2
  37. #define WM8400_AINRMUX_PWR 3
  38. static struct regulator_bulk_data power[] = {
  39. {
  40. .supply = "I2S1VDD",
  41. },
  42. {
  43. .supply = "I2S2VDD",
  44. },
  45. {
  46. .supply = "DCVDD",
  47. },
  48. {
  49. .supply = "AVDD",
  50. },
  51. {
  52. .supply = "FLLVDD",
  53. },
  54. {
  55. .supply = "HPVDD",
  56. },
  57. {
  58. .supply = "SPKVDD",
  59. },
  60. };
  61. /* codec private data */
  62. struct wm8400_priv {
  63. struct snd_soc_codec *codec;
  64. struct wm8400 *wm8400;
  65. u16 fake_register;
  66. unsigned int sysclk;
  67. unsigned int pcmclk;
  68. struct work_struct work;
  69. int fll_in, fll_out;
  70. };
  71. static inline unsigned int wm8400_read(struct snd_soc_codec *codec,
  72. unsigned int reg)
  73. {
  74. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  75. if (reg == WM8400_INTDRIVBITS)
  76. return wm8400->fake_register;
  77. else
  78. return wm8400_reg_read(wm8400->wm8400, reg);
  79. }
  80. /*
  81. * write to the wm8400 register space
  82. */
  83. static int wm8400_write(struct snd_soc_codec *codec, unsigned int reg,
  84. unsigned int value)
  85. {
  86. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  87. if (reg == WM8400_INTDRIVBITS) {
  88. wm8400->fake_register = value;
  89. return 0;
  90. } else
  91. return wm8400_set_bits(wm8400->wm8400, reg, 0xffff, value);
  92. }
  93. static void wm8400_codec_reset(struct snd_soc_codec *codec)
  94. {
  95. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  96. wm8400_reset_codec_reg_cache(wm8400->wm8400);
  97. }
  98. static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
  99. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
  100. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, -2100, 0, 0);
  101. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
  102. static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
  103. static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
  104. static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
  105. static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
  106. static int wm8400_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  107. struct snd_ctl_elem_value *ucontrol)
  108. {
  109. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  110. struct soc_mixer_control *mc =
  111. (struct soc_mixer_control *)kcontrol->private_value;
  112. int reg = mc->reg;
  113. int ret;
  114. u16 val;
  115. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  116. if (ret < 0)
  117. return ret;
  118. /* now hit the volume update bits (always bit 8) */
  119. val = snd_soc_read(codec, reg);
  120. return snd_soc_write(codec, reg, val | 0x0100);
  121. }
  122. #define WM8400_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert, tlv_array) \
  123. SOC_SINGLE_EXT_TLV(xname, reg, shift, max, invert, \
  124. snd_soc_get_volsw, wm8400_outpga_put_volsw_vu, tlv_array)
  125. static const char *wm8400_digital_sidetone[] =
  126. {"None", "Left ADC", "Right ADC", "Reserved"};
  127. static const struct soc_enum wm8400_left_digital_sidetone_enum =
  128. SOC_ENUM_SINGLE(WM8400_DIGITAL_SIDE_TONE,
  129. WM8400_ADC_TO_DACL_SHIFT, 2, wm8400_digital_sidetone);
  130. static const struct soc_enum wm8400_right_digital_sidetone_enum =
  131. SOC_ENUM_SINGLE(WM8400_DIGITAL_SIDE_TONE,
  132. WM8400_ADC_TO_DACR_SHIFT, 2, wm8400_digital_sidetone);
  133. static const char *wm8400_adcmode[] =
  134. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  135. static const struct soc_enum wm8400_right_adcmode_enum =
  136. SOC_ENUM_SINGLE(WM8400_ADC_CTRL, WM8400_ADC_HPF_CUT_SHIFT, 3, wm8400_adcmode);
  137. static const struct snd_kcontrol_new wm8400_snd_controls[] = {
  138. /* INMIXL */
  139. SOC_SINGLE("LIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L12MNBST_SHIFT,
  140. 1, 0),
  141. SOC_SINGLE("LIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L34MNBST_SHIFT,
  142. 1, 0),
  143. /* INMIXR */
  144. SOC_SINGLE("RIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R12MNBST_SHIFT,
  145. 1, 0),
  146. SOC_SINGLE("RIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R34MNBST_SHIFT,
  147. 1, 0),
  148. /* LOMIX */
  149. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER3,
  150. WM8400_LLI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  151. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  152. WM8400_LR12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  153. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  154. WM8400_LL12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  155. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER5,
  156. WM8400_LRI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  157. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  158. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  159. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  160. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  161. /* ROMIX */
  162. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER4,
  163. WM8400_RRI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  164. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  165. WM8400_RL12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  166. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  167. WM8400_RR12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  168. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER6,
  169. WM8400_RLI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  170. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  171. WM8400_RLBROVOL_SHIFT, 7, 0, out_mix_tlv),
  172. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  173. WM8400_RRBROVOL_SHIFT, 7, 0, out_mix_tlv),
  174. /* LOUT */
  175. WM8400_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8400_LEFT_OUTPUT_VOLUME,
  176. WM8400_LOUTVOL_SHIFT, WM8400_LOUTVOL_MASK, 0, out_pga_tlv),
  177. SOC_SINGLE("LOUT ZC", WM8400_LEFT_OUTPUT_VOLUME, WM8400_LOZC_SHIFT, 1, 0),
  178. /* ROUT */
  179. WM8400_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8400_RIGHT_OUTPUT_VOLUME,
  180. WM8400_ROUTVOL_SHIFT, WM8400_ROUTVOL_MASK, 0, out_pga_tlv),
  181. SOC_SINGLE("ROUT ZC", WM8400_RIGHT_OUTPUT_VOLUME, WM8400_ROZC_SHIFT, 1, 0),
  182. /* LOPGA */
  183. WM8400_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8400_LEFT_OPGA_VOLUME,
  184. WM8400_LOPGAVOL_SHIFT, WM8400_LOPGAVOL_MASK, 0, out_pga_tlv),
  185. SOC_SINGLE("LOPGA ZC Switch", WM8400_LEFT_OPGA_VOLUME,
  186. WM8400_LOPGAZC_SHIFT, 1, 0),
  187. /* ROPGA */
  188. WM8400_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8400_RIGHT_OPGA_VOLUME,
  189. WM8400_ROPGAVOL_SHIFT, WM8400_ROPGAVOL_MASK, 0, out_pga_tlv),
  190. SOC_SINGLE("ROPGA ZC Switch", WM8400_RIGHT_OPGA_VOLUME,
  191. WM8400_ROPGAZC_SHIFT, 1, 0),
  192. SOC_SINGLE("LON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  193. WM8400_LONMUTE_SHIFT, 1, 0),
  194. SOC_SINGLE("LOP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  195. WM8400_LOPMUTE_SHIFT, 1, 0),
  196. SOC_SINGLE("LOP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  197. WM8400_LOATTN_SHIFT, 1, 0),
  198. SOC_SINGLE("RON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  199. WM8400_RONMUTE_SHIFT, 1, 0),
  200. SOC_SINGLE("ROP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  201. WM8400_ROPMUTE_SHIFT, 1, 0),
  202. SOC_SINGLE("ROP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  203. WM8400_ROATTN_SHIFT, 1, 0),
  204. SOC_SINGLE("OUT3 Mute Switch", WM8400_OUT3_4_VOLUME,
  205. WM8400_OUT3MUTE_SHIFT, 1, 0),
  206. SOC_SINGLE("OUT3 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  207. WM8400_OUT3ATTN_SHIFT, 1, 0),
  208. SOC_SINGLE("OUT4 Mute Switch", WM8400_OUT3_4_VOLUME,
  209. WM8400_OUT4MUTE_SHIFT, 1, 0),
  210. SOC_SINGLE("OUT4 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  211. WM8400_OUT4ATTN_SHIFT, 1, 0),
  212. SOC_SINGLE("Speaker Mode Switch", WM8400_CLASSD1,
  213. WM8400_CDMODE_SHIFT, 1, 0),
  214. SOC_SINGLE("Speaker Output Attenuation Volume", WM8400_SPEAKER_VOLUME,
  215. WM8400_SPKATTN_SHIFT, WM8400_SPKATTN_MASK, 0),
  216. SOC_SINGLE("Speaker DC Boost Volume", WM8400_CLASSD3,
  217. WM8400_DCGAIN_SHIFT, 6, 0),
  218. SOC_SINGLE("Speaker AC Boost Volume", WM8400_CLASSD3,
  219. WM8400_ACGAIN_SHIFT, 6, 0),
  220. WM8400_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  221. WM8400_LEFT_DAC_DIGITAL_VOLUME, WM8400_DACL_VOL_SHIFT,
  222. 127, 0, out_dac_tlv),
  223. WM8400_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  224. WM8400_RIGHT_DAC_DIGITAL_VOLUME, WM8400_DACR_VOL_SHIFT,
  225. 127, 0, out_dac_tlv),
  226. SOC_ENUM("Left Digital Sidetone", wm8400_left_digital_sidetone_enum),
  227. SOC_ENUM("Right Digital Sidetone", wm8400_right_digital_sidetone_enum),
  228. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  229. WM8400_ADCL_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  230. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  231. WM8400_ADCR_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  232. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8400_ADC_CTRL,
  233. WM8400_ADC_HPF_ENA_SHIFT, 1, 0),
  234. SOC_ENUM("ADC HPF Mode", wm8400_right_adcmode_enum),
  235. WM8400_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  236. WM8400_LEFT_ADC_DIGITAL_VOLUME,
  237. WM8400_ADCL_VOL_SHIFT,
  238. WM8400_ADCL_VOL_MASK,
  239. 0,
  240. in_adc_tlv),
  241. WM8400_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  242. WM8400_RIGHT_ADC_DIGITAL_VOLUME,
  243. WM8400_ADCR_VOL_SHIFT,
  244. WM8400_ADCR_VOL_MASK,
  245. 0,
  246. in_adc_tlv),
  247. WM8400_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  248. WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  249. WM8400_LIN12VOL_SHIFT,
  250. WM8400_LIN12VOL_MASK,
  251. 0,
  252. in_pga_tlv),
  253. SOC_SINGLE("LIN12 ZC Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  254. WM8400_LI12ZC_SHIFT, 1, 0),
  255. SOC_SINGLE("LIN12 Mute Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  256. WM8400_LI12MUTE_SHIFT, 1, 0),
  257. WM8400_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  258. WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  259. WM8400_LIN34VOL_SHIFT,
  260. WM8400_LIN34VOL_MASK,
  261. 0,
  262. in_pga_tlv),
  263. SOC_SINGLE("LIN34 ZC Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  264. WM8400_LI34ZC_SHIFT, 1, 0),
  265. SOC_SINGLE("LIN34 Mute Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  266. WM8400_LI34MUTE_SHIFT, 1, 0),
  267. WM8400_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  268. WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  269. WM8400_RIN12VOL_SHIFT,
  270. WM8400_RIN12VOL_MASK,
  271. 0,
  272. in_pga_tlv),
  273. SOC_SINGLE("RIN12 ZC Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  274. WM8400_RI12ZC_SHIFT, 1, 0),
  275. SOC_SINGLE("RIN12 Mute Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  276. WM8400_RI12MUTE_SHIFT, 1, 0),
  277. WM8400_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  278. WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  279. WM8400_RIN34VOL_SHIFT,
  280. WM8400_RIN34VOL_MASK,
  281. 0,
  282. in_pga_tlv),
  283. SOC_SINGLE("RIN34 ZC Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  284. WM8400_RI34ZC_SHIFT, 1, 0),
  285. SOC_SINGLE("RIN34 Mute Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  286. WM8400_RI34MUTE_SHIFT, 1, 0),
  287. };
  288. /*
  289. * _DAPM_ Controls
  290. */
  291. static int inmixer_event (struct snd_soc_dapm_widget *w,
  292. struct snd_kcontrol *kcontrol, int event)
  293. {
  294. u16 reg, fakepower;
  295. reg = snd_soc_read(w->codec, WM8400_POWER_MANAGEMENT_2);
  296. fakepower = snd_soc_read(w->codec, WM8400_INTDRIVBITS);
  297. if (fakepower & ((1 << WM8400_INMIXL_PWR) |
  298. (1 << WM8400_AINLMUX_PWR))) {
  299. reg |= WM8400_AINL_ENA;
  300. } else {
  301. reg &= ~WM8400_AINL_ENA;
  302. }
  303. if (fakepower & ((1 << WM8400_INMIXR_PWR) |
  304. (1 << WM8400_AINRMUX_PWR))) {
  305. reg |= WM8400_AINR_ENA;
  306. } else {
  307. reg &= ~WM8400_AINR_ENA;
  308. }
  309. snd_soc_write(w->codec, WM8400_POWER_MANAGEMENT_2, reg);
  310. return 0;
  311. }
  312. static int outmixer_event (struct snd_soc_dapm_widget *w,
  313. struct snd_kcontrol * kcontrol, int event)
  314. {
  315. struct soc_mixer_control *mc =
  316. (struct soc_mixer_control *)kcontrol->private_value;
  317. u32 reg_shift = mc->shift;
  318. int ret = 0;
  319. u16 reg;
  320. switch (reg_shift) {
  321. case WM8400_SPEAKER_MIXER | (WM8400_LDSPK << 8) :
  322. reg = snd_soc_read(w->codec, WM8400_OUTPUT_MIXER1);
  323. if (reg & WM8400_LDLO) {
  324. printk(KERN_WARNING
  325. "Cannot set as Output Mixer 1 LDLO Set\n");
  326. ret = -1;
  327. }
  328. break;
  329. case WM8400_SPEAKER_MIXER | (WM8400_RDSPK << 8):
  330. reg = snd_soc_read(w->codec, WM8400_OUTPUT_MIXER2);
  331. if (reg & WM8400_RDRO) {
  332. printk(KERN_WARNING
  333. "Cannot set as Output Mixer 2 RDRO Set\n");
  334. ret = -1;
  335. }
  336. break;
  337. case WM8400_OUTPUT_MIXER1 | (WM8400_LDLO << 8):
  338. reg = snd_soc_read(w->codec, WM8400_SPEAKER_MIXER);
  339. if (reg & WM8400_LDSPK) {
  340. printk(KERN_WARNING
  341. "Cannot set as Speaker Mixer LDSPK Set\n");
  342. ret = -1;
  343. }
  344. break;
  345. case WM8400_OUTPUT_MIXER2 | (WM8400_RDRO << 8):
  346. reg = snd_soc_read(w->codec, WM8400_SPEAKER_MIXER);
  347. if (reg & WM8400_RDSPK) {
  348. printk(KERN_WARNING
  349. "Cannot set as Speaker Mixer RDSPK Set\n");
  350. ret = -1;
  351. }
  352. break;
  353. }
  354. return ret;
  355. }
  356. /* INMIX dB values */
  357. static const unsigned int in_mix_tlv[] = {
  358. TLV_DB_RANGE_HEAD(1),
  359. 0,7, TLV_DB_SCALE_ITEM(-1200, 600, 0),
  360. };
  361. /* Left In PGA Connections */
  362. static const struct snd_kcontrol_new wm8400_dapm_lin12_pga_controls[] = {
  363. SOC_DAPM_SINGLE("LIN1 Switch", WM8400_INPUT_MIXER2, WM8400_LMN1_SHIFT, 1, 0),
  364. SOC_DAPM_SINGLE("LIN2 Switch", WM8400_INPUT_MIXER2, WM8400_LMP2_SHIFT, 1, 0),
  365. };
  366. static const struct snd_kcontrol_new wm8400_dapm_lin34_pga_controls[] = {
  367. SOC_DAPM_SINGLE("LIN3 Switch", WM8400_INPUT_MIXER2, WM8400_LMN3_SHIFT, 1, 0),
  368. SOC_DAPM_SINGLE("LIN4 Switch", WM8400_INPUT_MIXER2, WM8400_LMP4_SHIFT, 1, 0),
  369. };
  370. /* Right In PGA Connections */
  371. static const struct snd_kcontrol_new wm8400_dapm_rin12_pga_controls[] = {
  372. SOC_DAPM_SINGLE("RIN1 Switch", WM8400_INPUT_MIXER2, WM8400_RMN1_SHIFT, 1, 0),
  373. SOC_DAPM_SINGLE("RIN2 Switch", WM8400_INPUT_MIXER2, WM8400_RMP2_SHIFT, 1, 0),
  374. };
  375. static const struct snd_kcontrol_new wm8400_dapm_rin34_pga_controls[] = {
  376. SOC_DAPM_SINGLE("RIN3 Switch", WM8400_INPUT_MIXER2, WM8400_RMN3_SHIFT, 1, 0),
  377. SOC_DAPM_SINGLE("RIN4 Switch", WM8400_INPUT_MIXER2, WM8400_RMP4_SHIFT, 1, 0),
  378. };
  379. /* INMIXL */
  380. static const struct snd_kcontrol_new wm8400_dapm_inmixl_controls[] = {
  381. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8400_INPUT_MIXER3,
  382. WM8400_LDBVOL_SHIFT, WM8400_LDBVOL_MASK, 0, in_mix_tlv),
  383. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8400_INPUT_MIXER5, WM8400_LI2BVOL_SHIFT,
  384. 7, 0, in_mix_tlv),
  385. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  386. 1, 0),
  387. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  388. 1, 0),
  389. };
  390. /* INMIXR */
  391. static const struct snd_kcontrol_new wm8400_dapm_inmixr_controls[] = {
  392. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8400_INPUT_MIXER4,
  393. WM8400_RDBVOL_SHIFT, WM8400_RDBVOL_MASK, 0, in_mix_tlv),
  394. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8400_INPUT_MIXER6, WM8400_RI2BVOL_SHIFT,
  395. 7, 0, in_mix_tlv),
  396. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  397. 1, 0),
  398. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  399. 1, 0),
  400. };
  401. /* AINLMUX */
  402. static const char *wm8400_ainlmux[] =
  403. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  404. static const struct soc_enum wm8400_ainlmux_enum =
  405. SOC_ENUM_SINGLE( WM8400_INPUT_MIXER1, WM8400_AINLMODE_SHIFT,
  406. ARRAY_SIZE(wm8400_ainlmux), wm8400_ainlmux);
  407. static const struct snd_kcontrol_new wm8400_dapm_ainlmux_controls =
  408. SOC_DAPM_ENUM("Route", wm8400_ainlmux_enum);
  409. /* DIFFINL */
  410. /* AINRMUX */
  411. static const char *wm8400_ainrmux[] =
  412. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  413. static const struct soc_enum wm8400_ainrmux_enum =
  414. SOC_ENUM_SINGLE( WM8400_INPUT_MIXER1, WM8400_AINRMODE_SHIFT,
  415. ARRAY_SIZE(wm8400_ainrmux), wm8400_ainrmux);
  416. static const struct snd_kcontrol_new wm8400_dapm_ainrmux_controls =
  417. SOC_DAPM_ENUM("Route", wm8400_ainrmux_enum);
  418. /* RXVOICE */
  419. static const struct snd_kcontrol_new wm8400_dapm_rxvoice_controls[] = {
  420. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8400_INPUT_MIXER5, WM8400_LR4BVOL_SHIFT,
  421. WM8400_LR4BVOL_MASK, 0, in_mix_tlv),
  422. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8400_INPUT_MIXER6, WM8400_RL4BVOL_SHIFT,
  423. WM8400_RL4BVOL_MASK, 0, in_mix_tlv),
  424. };
  425. /* LOMIX */
  426. static const struct snd_kcontrol_new wm8400_dapm_lomix_controls[] = {
  427. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  428. WM8400_LRBLO_SHIFT, 1, 0),
  429. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  430. WM8400_LLBLO_SHIFT, 1, 0),
  431. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  432. WM8400_LRI3LO_SHIFT, 1, 0),
  433. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  434. WM8400_LLI3LO_SHIFT, 1, 0),
  435. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  436. WM8400_LR12LO_SHIFT, 1, 0),
  437. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  438. WM8400_LL12LO_SHIFT, 1, 0),
  439. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8400_OUTPUT_MIXER1,
  440. WM8400_LDLO_SHIFT, 1, 0),
  441. };
  442. /* ROMIX */
  443. static const struct snd_kcontrol_new wm8400_dapm_romix_controls[] = {
  444. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  445. WM8400_RLBRO_SHIFT, 1, 0),
  446. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  447. WM8400_RRBRO_SHIFT, 1, 0),
  448. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  449. WM8400_RLI3RO_SHIFT, 1, 0),
  450. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  451. WM8400_RRI3RO_SHIFT, 1, 0),
  452. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  453. WM8400_RL12RO_SHIFT, 1, 0),
  454. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  455. WM8400_RR12RO_SHIFT, 1, 0),
  456. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8400_OUTPUT_MIXER2,
  457. WM8400_RDRO_SHIFT, 1, 0),
  458. };
  459. /* LONMIX */
  460. static const struct snd_kcontrol_new wm8400_dapm_lonmix_controls[] = {
  461. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  462. WM8400_LLOPGALON_SHIFT, 1, 0),
  463. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER1,
  464. WM8400_LROPGALON_SHIFT, 1, 0),
  465. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8400_LINE_MIXER1,
  466. WM8400_LOPLON_SHIFT, 1, 0),
  467. };
  468. /* LOPMIX */
  469. static const struct snd_kcontrol_new wm8400_dapm_lopmix_controls[] = {
  470. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER1,
  471. WM8400_LR12LOP_SHIFT, 1, 0),
  472. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER1,
  473. WM8400_LL12LOP_SHIFT, 1, 0),
  474. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  475. WM8400_LLOPGALOP_SHIFT, 1, 0),
  476. };
  477. /* RONMIX */
  478. static const struct snd_kcontrol_new wm8400_dapm_ronmix_controls[] = {
  479. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  480. WM8400_RROPGARON_SHIFT, 1, 0),
  481. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER2,
  482. WM8400_RLOPGARON_SHIFT, 1, 0),
  483. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8400_LINE_MIXER2,
  484. WM8400_ROPRON_SHIFT, 1, 0),
  485. };
  486. /* ROPMIX */
  487. static const struct snd_kcontrol_new wm8400_dapm_ropmix_controls[] = {
  488. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER2,
  489. WM8400_RL12ROP_SHIFT, 1, 0),
  490. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER2,
  491. WM8400_RR12ROP_SHIFT, 1, 0),
  492. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  493. WM8400_RROPGAROP_SHIFT, 1, 0),
  494. };
  495. /* OUT3MIX */
  496. static const struct snd_kcontrol_new wm8400_dapm_out3mix_controls[] = {
  497. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  498. WM8400_LI4O3_SHIFT, 1, 0),
  499. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8400_OUT3_4_MIXER,
  500. WM8400_LPGAO3_SHIFT, 1, 0),
  501. };
  502. /* OUT4MIX */
  503. static const struct snd_kcontrol_new wm8400_dapm_out4mix_controls[] = {
  504. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8400_OUT3_4_MIXER,
  505. WM8400_RPGAO4_SHIFT, 1, 0),
  506. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  507. WM8400_RI4O4_SHIFT, 1, 0),
  508. };
  509. /* SPKMIX */
  510. static const struct snd_kcontrol_new wm8400_dapm_spkmix_controls[] = {
  511. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  512. WM8400_LI2SPK_SHIFT, 1, 0),
  513. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8400_SPEAKER_MIXER,
  514. WM8400_LB2SPK_SHIFT, 1, 0),
  515. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  516. WM8400_LOPGASPK_SHIFT, 1, 0),
  517. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8400_SPEAKER_MIXER,
  518. WM8400_LDSPK_SHIFT, 1, 0),
  519. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8400_SPEAKER_MIXER,
  520. WM8400_RDSPK_SHIFT, 1, 0),
  521. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  522. WM8400_ROPGASPK_SHIFT, 1, 0),
  523. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8400_SPEAKER_MIXER,
  524. WM8400_RL12ROP_SHIFT, 1, 0),
  525. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  526. WM8400_RI2SPK_SHIFT, 1, 0),
  527. };
  528. static const struct snd_soc_dapm_widget wm8400_dapm_widgets[] = {
  529. /* Input Side */
  530. /* Input Lines */
  531. SND_SOC_DAPM_INPUT("LIN1"),
  532. SND_SOC_DAPM_INPUT("LIN2"),
  533. SND_SOC_DAPM_INPUT("LIN3"),
  534. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  535. SND_SOC_DAPM_INPUT("RIN3"),
  536. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  537. SND_SOC_DAPM_INPUT("RIN1"),
  538. SND_SOC_DAPM_INPUT("RIN2"),
  539. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  540. /* DACs */
  541. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8400_POWER_MANAGEMENT_2,
  542. WM8400_ADCL_ENA_SHIFT, 0),
  543. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8400_POWER_MANAGEMENT_2,
  544. WM8400_ADCR_ENA_SHIFT, 0),
  545. /* Input PGAs */
  546. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  547. WM8400_LIN12_ENA_SHIFT,
  548. 0, &wm8400_dapm_lin12_pga_controls[0],
  549. ARRAY_SIZE(wm8400_dapm_lin12_pga_controls)),
  550. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  551. WM8400_LIN34_ENA_SHIFT,
  552. 0, &wm8400_dapm_lin34_pga_controls[0],
  553. ARRAY_SIZE(wm8400_dapm_lin34_pga_controls)),
  554. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  555. WM8400_RIN12_ENA_SHIFT,
  556. 0, &wm8400_dapm_rin12_pga_controls[0],
  557. ARRAY_SIZE(wm8400_dapm_rin12_pga_controls)),
  558. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  559. WM8400_RIN34_ENA_SHIFT,
  560. 0, &wm8400_dapm_rin34_pga_controls[0],
  561. ARRAY_SIZE(wm8400_dapm_rin34_pga_controls)),
  562. /* INMIXL */
  563. SND_SOC_DAPM_MIXER_E("INMIXL", WM8400_INTDRIVBITS, WM8400_INMIXL_PWR, 0,
  564. &wm8400_dapm_inmixl_controls[0],
  565. ARRAY_SIZE(wm8400_dapm_inmixl_controls),
  566. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  567. /* AINLMUX */
  568. SND_SOC_DAPM_MUX_E("AILNMUX", WM8400_INTDRIVBITS, WM8400_AINLMUX_PWR, 0,
  569. &wm8400_dapm_ainlmux_controls, inmixer_event,
  570. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  571. /* INMIXR */
  572. SND_SOC_DAPM_MIXER_E("INMIXR", WM8400_INTDRIVBITS, WM8400_INMIXR_PWR, 0,
  573. &wm8400_dapm_inmixr_controls[0],
  574. ARRAY_SIZE(wm8400_dapm_inmixr_controls),
  575. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  576. /* AINRMUX */
  577. SND_SOC_DAPM_MUX_E("AIRNMUX", WM8400_INTDRIVBITS, WM8400_AINRMUX_PWR, 0,
  578. &wm8400_dapm_ainrmux_controls, inmixer_event,
  579. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  580. /* Output Side */
  581. /* DACs */
  582. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8400_POWER_MANAGEMENT_3,
  583. WM8400_DACL_ENA_SHIFT, 0),
  584. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8400_POWER_MANAGEMENT_3,
  585. WM8400_DACR_ENA_SHIFT, 0),
  586. /* LOMIX */
  587. SND_SOC_DAPM_MIXER_E("LOMIX", WM8400_POWER_MANAGEMENT_3,
  588. WM8400_LOMIX_ENA_SHIFT,
  589. 0, &wm8400_dapm_lomix_controls[0],
  590. ARRAY_SIZE(wm8400_dapm_lomix_controls),
  591. outmixer_event, SND_SOC_DAPM_PRE_REG),
  592. /* LONMIX */
  593. SND_SOC_DAPM_MIXER("LONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LON_ENA_SHIFT,
  594. 0, &wm8400_dapm_lonmix_controls[0],
  595. ARRAY_SIZE(wm8400_dapm_lonmix_controls)),
  596. /* LOPMIX */
  597. SND_SOC_DAPM_MIXER("LOPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LOP_ENA_SHIFT,
  598. 0, &wm8400_dapm_lopmix_controls[0],
  599. ARRAY_SIZE(wm8400_dapm_lopmix_controls)),
  600. /* OUT3MIX */
  601. SND_SOC_DAPM_MIXER("OUT3MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT3_ENA_SHIFT,
  602. 0, &wm8400_dapm_out3mix_controls[0],
  603. ARRAY_SIZE(wm8400_dapm_out3mix_controls)),
  604. /* SPKMIX */
  605. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8400_POWER_MANAGEMENT_1, WM8400_SPK_ENA_SHIFT,
  606. 0, &wm8400_dapm_spkmix_controls[0],
  607. ARRAY_SIZE(wm8400_dapm_spkmix_controls), outmixer_event,
  608. SND_SOC_DAPM_PRE_REG),
  609. /* OUT4MIX */
  610. SND_SOC_DAPM_MIXER("OUT4MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT4_ENA_SHIFT,
  611. 0, &wm8400_dapm_out4mix_controls[0],
  612. ARRAY_SIZE(wm8400_dapm_out4mix_controls)),
  613. /* ROPMIX */
  614. SND_SOC_DAPM_MIXER("ROPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_ROP_ENA_SHIFT,
  615. 0, &wm8400_dapm_ropmix_controls[0],
  616. ARRAY_SIZE(wm8400_dapm_ropmix_controls)),
  617. /* RONMIX */
  618. SND_SOC_DAPM_MIXER("RONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_RON_ENA_SHIFT,
  619. 0, &wm8400_dapm_ronmix_controls[0],
  620. ARRAY_SIZE(wm8400_dapm_ronmix_controls)),
  621. /* ROMIX */
  622. SND_SOC_DAPM_MIXER_E("ROMIX", WM8400_POWER_MANAGEMENT_3,
  623. WM8400_ROMIX_ENA_SHIFT,
  624. 0, &wm8400_dapm_romix_controls[0],
  625. ARRAY_SIZE(wm8400_dapm_romix_controls),
  626. outmixer_event, SND_SOC_DAPM_PRE_REG),
  627. /* LOUT PGA */
  628. SND_SOC_DAPM_PGA("LOUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_LOUT_ENA_SHIFT,
  629. 0, NULL, 0),
  630. /* ROUT PGA */
  631. SND_SOC_DAPM_PGA("ROUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_ROUT_ENA_SHIFT,
  632. 0, NULL, 0),
  633. /* LOPGA */
  634. SND_SOC_DAPM_PGA("LOPGA", WM8400_POWER_MANAGEMENT_3, WM8400_LOPGA_ENA_SHIFT, 0,
  635. NULL, 0),
  636. /* ROPGA */
  637. SND_SOC_DAPM_PGA("ROPGA", WM8400_POWER_MANAGEMENT_3, WM8400_ROPGA_ENA_SHIFT, 0,
  638. NULL, 0),
  639. /* MICBIAS */
  640. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8400_POWER_MANAGEMENT_1,
  641. WM8400_MIC1BIAS_ENA_SHIFT, 0, NULL, 0),
  642. SND_SOC_DAPM_OUTPUT("LON"),
  643. SND_SOC_DAPM_OUTPUT("LOP"),
  644. SND_SOC_DAPM_OUTPUT("OUT3"),
  645. SND_SOC_DAPM_OUTPUT("LOUT"),
  646. SND_SOC_DAPM_OUTPUT("SPKN"),
  647. SND_SOC_DAPM_OUTPUT("SPKP"),
  648. SND_SOC_DAPM_OUTPUT("ROUT"),
  649. SND_SOC_DAPM_OUTPUT("OUT4"),
  650. SND_SOC_DAPM_OUTPUT("ROP"),
  651. SND_SOC_DAPM_OUTPUT("RON"),
  652. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  653. };
  654. static const struct snd_soc_dapm_route wm8400_dapm_routes[] = {
  655. /* Make DACs turn on when playing even if not mixed into any outputs */
  656. {"Internal DAC Sink", NULL, "Left DAC"},
  657. {"Internal DAC Sink", NULL, "Right DAC"},
  658. /* Make ADCs turn on when recording
  659. * even if not mixed from any inputs */
  660. {"Left ADC", NULL, "Internal ADC Source"},
  661. {"Right ADC", NULL, "Internal ADC Source"},
  662. /* Input Side */
  663. /* LIN12 PGA */
  664. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  665. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  666. /* LIN34 PGA */
  667. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  668. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  669. /* INMIXL */
  670. {"INMIXL", "Record Left Volume", "LOMIX"},
  671. {"INMIXL", "LIN2 Volume", "LIN2"},
  672. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  673. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  674. /* AILNMUX */
  675. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  676. {"AILNMUX", "DIFFINL Mix", "LIN12 PGA"},
  677. {"AILNMUX", "DIFFINL Mix", "LIN34 PGA"},
  678. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  679. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  680. /* ADC */
  681. {"Left ADC", NULL, "AILNMUX"},
  682. /* RIN12 PGA */
  683. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  684. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  685. /* RIN34 PGA */
  686. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  687. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  688. /* INMIXL */
  689. {"INMIXR", "Record Right Volume", "ROMIX"},
  690. {"INMIXR", "RIN2 Volume", "RIN2"},
  691. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  692. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  693. /* AIRNMUX */
  694. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  695. {"AIRNMUX", "DIFFINR Mix", "RIN12 PGA"},
  696. {"AIRNMUX", "DIFFINR Mix", "RIN34 PGA"},
  697. {"AIRNMUX", "RXVOICE Mix", "LIN4/RXN"},
  698. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  699. /* ADC */
  700. {"Right ADC", NULL, "AIRNMUX"},
  701. /* LOMIX */
  702. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  703. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  704. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  705. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  706. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AIRNMUX"},
  707. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AILNMUX"},
  708. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  709. /* ROMIX */
  710. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  711. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  712. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  713. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  714. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AIRNMUX"},
  715. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AILNMUX"},
  716. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  717. /* SPKMIX */
  718. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  719. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  720. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AILNMUX"},
  721. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AIRNMUX"},
  722. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  723. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  724. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  725. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  726. /* LONMIX */
  727. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  728. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  729. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  730. /* LOPMIX */
  731. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  732. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  733. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  734. /* OUT3MIX */
  735. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  736. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  737. /* OUT4MIX */
  738. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  739. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  740. /* RONMIX */
  741. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  742. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  743. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  744. /* ROPMIX */
  745. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  746. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  747. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  748. /* Out Mixer PGAs */
  749. {"LOPGA", NULL, "LOMIX"},
  750. {"ROPGA", NULL, "ROMIX"},
  751. {"LOUT PGA", NULL, "LOMIX"},
  752. {"ROUT PGA", NULL, "ROMIX"},
  753. /* Output Pins */
  754. {"LON", NULL, "LONMIX"},
  755. {"LOP", NULL, "LOPMIX"},
  756. {"OUT3", NULL, "OUT3MIX"},
  757. {"LOUT", NULL, "LOUT PGA"},
  758. {"SPKN", NULL, "SPKMIX"},
  759. {"ROUT", NULL, "ROUT PGA"},
  760. {"OUT4", NULL, "OUT4MIX"},
  761. {"ROP", NULL, "ROPMIX"},
  762. {"RON", NULL, "RONMIX"},
  763. };
  764. /*
  765. * Clock after FLL and dividers
  766. */
  767. static int wm8400_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  768. int clk_id, unsigned int freq, int dir)
  769. {
  770. struct snd_soc_codec *codec = codec_dai->codec;
  771. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  772. wm8400->sysclk = freq;
  773. return 0;
  774. }
  775. struct fll_factors {
  776. u16 n;
  777. u16 k;
  778. u16 outdiv;
  779. u16 fratio;
  780. u16 freq_ref;
  781. };
  782. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  783. static int fll_factors(struct wm8400_priv *wm8400, struct fll_factors *factors,
  784. unsigned int Fref, unsigned int Fout)
  785. {
  786. u64 Kpart;
  787. unsigned int K, Nmod, target;
  788. factors->outdiv = 2;
  789. while (Fout * factors->outdiv < 90000000 ||
  790. Fout * factors->outdiv > 100000000) {
  791. factors->outdiv *= 2;
  792. if (factors->outdiv > 32) {
  793. dev_err(wm8400->wm8400->dev,
  794. "Unsupported FLL output frequency %uHz\n",
  795. Fout);
  796. return -EINVAL;
  797. }
  798. }
  799. target = Fout * factors->outdiv;
  800. factors->outdiv = factors->outdiv >> 2;
  801. if (Fref < 48000)
  802. factors->freq_ref = 1;
  803. else
  804. factors->freq_ref = 0;
  805. if (Fref < 1000000)
  806. factors->fratio = 9;
  807. else
  808. factors->fratio = 0;
  809. /* Ensure we have a fractional part */
  810. do {
  811. if (Fref < 1000000)
  812. factors->fratio--;
  813. else
  814. factors->fratio++;
  815. if (factors->fratio < 1 || factors->fratio > 8) {
  816. dev_err(wm8400->wm8400->dev,
  817. "Unable to calculate FRATIO\n");
  818. return -EINVAL;
  819. }
  820. factors->n = target / (Fref * factors->fratio);
  821. Nmod = target % (Fref * factors->fratio);
  822. } while (Nmod == 0);
  823. /* Calculate fractional part - scale up so we can round. */
  824. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  825. do_div(Kpart, (Fref * factors->fratio));
  826. K = Kpart & 0xFFFFFFFF;
  827. if ((K % 10) >= 5)
  828. K += 5;
  829. /* Move down to proper range now rounding is done */
  830. factors->k = K / 10;
  831. dev_dbg(wm8400->wm8400->dev,
  832. "FLL: Fref=%u Fout=%u N=%x K=%x, FRATIO=%x OUTDIV=%x\n",
  833. Fref, Fout,
  834. factors->n, factors->k, factors->fratio, factors->outdiv);
  835. return 0;
  836. }
  837. static int wm8400_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  838. int source, unsigned int freq_in,
  839. unsigned int freq_out)
  840. {
  841. struct snd_soc_codec *codec = codec_dai->codec;
  842. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  843. struct fll_factors factors;
  844. int ret;
  845. u16 reg;
  846. if (freq_in == wm8400->fll_in && freq_out == wm8400->fll_out)
  847. return 0;
  848. if (freq_out) {
  849. ret = fll_factors(wm8400, &factors, freq_in, freq_out);
  850. if (ret != 0)
  851. return ret;
  852. } else {
  853. /* Bodge GCC 4.4.0 uninitialised variable warning - it
  854. * doesn't seem capable of working out that we exit if
  855. * freq_out is 0 before any of the uses. */
  856. memset(&factors, 0, sizeof(factors));
  857. }
  858. wm8400->fll_out = freq_out;
  859. wm8400->fll_in = freq_in;
  860. /* We *must* disable the FLL before any changes */
  861. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_2);
  862. reg &= ~WM8400_FLL_ENA;
  863. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_2, reg);
  864. reg = snd_soc_read(codec, WM8400_FLL_CONTROL_1);
  865. reg &= ~WM8400_FLL_OSC_ENA;
  866. snd_soc_write(codec, WM8400_FLL_CONTROL_1, reg);
  867. if (!freq_out)
  868. return 0;
  869. reg &= ~(WM8400_FLL_REF_FREQ | WM8400_FLL_FRATIO_MASK);
  870. reg |= WM8400_FLL_FRAC | factors.fratio;
  871. reg |= factors.freq_ref << WM8400_FLL_REF_FREQ_SHIFT;
  872. snd_soc_write(codec, WM8400_FLL_CONTROL_1, reg);
  873. snd_soc_write(codec, WM8400_FLL_CONTROL_2, factors.k);
  874. snd_soc_write(codec, WM8400_FLL_CONTROL_3, factors.n);
  875. reg = snd_soc_read(codec, WM8400_FLL_CONTROL_4);
  876. reg &= ~WM8400_FLL_OUTDIV_MASK;
  877. reg |= factors.outdiv;
  878. snd_soc_write(codec, WM8400_FLL_CONTROL_4, reg);
  879. return 0;
  880. }
  881. /*
  882. * Sets ADC and Voice DAC format.
  883. */
  884. static int wm8400_set_dai_fmt(struct snd_soc_dai *codec_dai,
  885. unsigned int fmt)
  886. {
  887. struct snd_soc_codec *codec = codec_dai->codec;
  888. u16 audio1, audio3;
  889. audio1 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_1);
  890. audio3 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_3);
  891. /* set master/slave audio interface */
  892. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  893. case SND_SOC_DAIFMT_CBS_CFS:
  894. audio3 &= ~WM8400_AIF_MSTR1;
  895. break;
  896. case SND_SOC_DAIFMT_CBM_CFM:
  897. audio3 |= WM8400_AIF_MSTR1;
  898. break;
  899. default:
  900. return -EINVAL;
  901. }
  902. audio1 &= ~WM8400_AIF_FMT_MASK;
  903. /* interface format */
  904. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  905. case SND_SOC_DAIFMT_I2S:
  906. audio1 |= WM8400_AIF_FMT_I2S;
  907. audio1 &= ~WM8400_AIF_LRCLK_INV;
  908. break;
  909. case SND_SOC_DAIFMT_RIGHT_J:
  910. audio1 |= WM8400_AIF_FMT_RIGHTJ;
  911. audio1 &= ~WM8400_AIF_LRCLK_INV;
  912. break;
  913. case SND_SOC_DAIFMT_LEFT_J:
  914. audio1 |= WM8400_AIF_FMT_LEFTJ;
  915. audio1 &= ~WM8400_AIF_LRCLK_INV;
  916. break;
  917. case SND_SOC_DAIFMT_DSP_A:
  918. audio1 |= WM8400_AIF_FMT_DSP;
  919. audio1 &= ~WM8400_AIF_LRCLK_INV;
  920. break;
  921. case SND_SOC_DAIFMT_DSP_B:
  922. audio1 |= WM8400_AIF_FMT_DSP | WM8400_AIF_LRCLK_INV;
  923. break;
  924. default:
  925. return -EINVAL;
  926. }
  927. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  928. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_3, audio3);
  929. return 0;
  930. }
  931. static int wm8400_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  932. int div_id, int div)
  933. {
  934. struct snd_soc_codec *codec = codec_dai->codec;
  935. u16 reg;
  936. switch (div_id) {
  937. case WM8400_MCLK_DIV:
  938. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  939. ~WM8400_MCLK_DIV_MASK;
  940. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  941. break;
  942. case WM8400_DACCLK_DIV:
  943. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  944. ~WM8400_DAC_CLKDIV_MASK;
  945. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  946. break;
  947. case WM8400_ADCCLK_DIV:
  948. reg = snd_soc_read(codec, WM8400_CLOCKING_2) &
  949. ~WM8400_ADC_CLKDIV_MASK;
  950. snd_soc_write(codec, WM8400_CLOCKING_2, reg | div);
  951. break;
  952. case WM8400_BCLK_DIV:
  953. reg = snd_soc_read(codec, WM8400_CLOCKING_1) &
  954. ~WM8400_BCLK_DIV_MASK;
  955. snd_soc_write(codec, WM8400_CLOCKING_1, reg | div);
  956. break;
  957. default:
  958. return -EINVAL;
  959. }
  960. return 0;
  961. }
  962. /*
  963. * Set PCM DAI bit size and sample rate.
  964. */
  965. static int wm8400_hw_params(struct snd_pcm_substream *substream,
  966. struct snd_pcm_hw_params *params,
  967. struct snd_soc_dai *dai)
  968. {
  969. struct snd_soc_codec *codec = dai->codec;
  970. u16 audio1 = snd_soc_read(codec, WM8400_AUDIO_INTERFACE_1);
  971. audio1 &= ~WM8400_AIF_WL_MASK;
  972. /* bit size */
  973. switch (params_format(params)) {
  974. case SNDRV_PCM_FORMAT_S16_LE:
  975. break;
  976. case SNDRV_PCM_FORMAT_S20_3LE:
  977. audio1 |= WM8400_AIF_WL_20BITS;
  978. break;
  979. case SNDRV_PCM_FORMAT_S24_LE:
  980. audio1 |= WM8400_AIF_WL_24BITS;
  981. break;
  982. case SNDRV_PCM_FORMAT_S32_LE:
  983. audio1 |= WM8400_AIF_WL_32BITS;
  984. break;
  985. }
  986. snd_soc_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  987. return 0;
  988. }
  989. static int wm8400_mute(struct snd_soc_dai *dai, int mute)
  990. {
  991. struct snd_soc_codec *codec = dai->codec;
  992. u16 val = snd_soc_read(codec, WM8400_DAC_CTRL) & ~WM8400_DAC_MUTE;
  993. if (mute)
  994. snd_soc_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  995. else
  996. snd_soc_write(codec, WM8400_DAC_CTRL, val);
  997. return 0;
  998. }
  999. /* TODO: set bias for best performance at standby */
  1000. static int wm8400_set_bias_level(struct snd_soc_codec *codec,
  1001. enum snd_soc_bias_level level)
  1002. {
  1003. struct wm8400_priv *wm8400 = snd_soc_codec_get_drvdata(codec);
  1004. u16 val;
  1005. int ret;
  1006. switch (level) {
  1007. case SND_SOC_BIAS_ON:
  1008. break;
  1009. case SND_SOC_BIAS_PREPARE:
  1010. /* VMID=2*50k */
  1011. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1) &
  1012. ~WM8400_VMID_MODE_MASK;
  1013. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x2);
  1014. break;
  1015. case SND_SOC_BIAS_STANDBY:
  1016. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1017. ret = regulator_bulk_enable(ARRAY_SIZE(power),
  1018. &power[0]);
  1019. if (ret != 0) {
  1020. dev_err(wm8400->wm8400->dev,
  1021. "Failed to enable regulators: %d\n",
  1022. ret);
  1023. return ret;
  1024. }
  1025. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1,
  1026. WM8400_CODEC_ENA | WM8400_SYSCLK_ENA);
  1027. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1028. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  1029. WM8400_BUFDCOPEN | WM8400_POBCTRL);
  1030. msleep(50);
  1031. /* Enable VREF & VMID at 2x50k */
  1032. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1033. val |= 0x2 | WM8400_VREF_ENA;
  1034. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1035. /* Enable BUFIOEN */
  1036. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  1037. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  1038. WM8400_BUFIOEN);
  1039. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1040. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_BUFIOEN);
  1041. }
  1042. /* VMID=2*300k */
  1043. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1) &
  1044. ~WM8400_VMID_MODE_MASK;
  1045. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x4);
  1046. break;
  1047. case SND_SOC_BIAS_OFF:
  1048. /* Enable POBCTRL and SOFT_ST */
  1049. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  1050. WM8400_POBCTRL | WM8400_BUFIOEN);
  1051. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1052. snd_soc_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  1053. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  1054. WM8400_BUFIOEN);
  1055. /* mute DAC */
  1056. val = snd_soc_read(codec, WM8400_DAC_CTRL);
  1057. snd_soc_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  1058. /* Enable any disabled outputs */
  1059. val = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1060. val |= WM8400_SPK_ENA | WM8400_OUT3_ENA |
  1061. WM8400_OUT4_ENA | WM8400_LOUT_ENA |
  1062. WM8400_ROUT_ENA;
  1063. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1064. /* Disable VMID */
  1065. val &= ~WM8400_VMID_MODE_MASK;
  1066. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1067. msleep(300);
  1068. /* Enable all output discharge bits */
  1069. snd_soc_write(codec, WM8400_ANTIPOP1, WM8400_DIS_LLINE |
  1070. WM8400_DIS_RLINE | WM8400_DIS_OUT3 |
  1071. WM8400_DIS_OUT4 | WM8400_DIS_LOUT |
  1072. WM8400_DIS_ROUT);
  1073. /* Disable VREF */
  1074. val &= ~WM8400_VREF_ENA;
  1075. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  1076. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1077. snd_soc_write(codec, WM8400_ANTIPOP2, 0x0);
  1078. ret = regulator_bulk_disable(ARRAY_SIZE(power),
  1079. &power[0]);
  1080. if (ret != 0)
  1081. return ret;
  1082. break;
  1083. }
  1084. codec->dapm.bias_level = level;
  1085. return 0;
  1086. }
  1087. #define WM8400_RATES SNDRV_PCM_RATE_8000_96000
  1088. #define WM8400_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1089. SNDRV_PCM_FMTBIT_S24_LE)
  1090. static const struct snd_soc_dai_ops wm8400_dai_ops = {
  1091. .hw_params = wm8400_hw_params,
  1092. .digital_mute = wm8400_mute,
  1093. .set_fmt = wm8400_set_dai_fmt,
  1094. .set_clkdiv = wm8400_set_dai_clkdiv,
  1095. .set_sysclk = wm8400_set_dai_sysclk,
  1096. .set_pll = wm8400_set_dai_pll,
  1097. };
  1098. /*
  1099. * The WM8400 supports 2 different and mutually exclusive DAI
  1100. * configurations.
  1101. *
  1102. * 1. ADC/DAC on Primary Interface
  1103. * 2. ADC on Primary Interface/DAC on secondary
  1104. */
  1105. static struct snd_soc_dai_driver wm8400_dai = {
  1106. /* ADC/DAC on primary */
  1107. .name = "wm8400-hifi",
  1108. .playback = {
  1109. .stream_name = "Playback",
  1110. .channels_min = 1,
  1111. .channels_max = 2,
  1112. .rates = WM8400_RATES,
  1113. .formats = WM8400_FORMATS,
  1114. },
  1115. .capture = {
  1116. .stream_name = "Capture",
  1117. .channels_min = 1,
  1118. .channels_max = 2,
  1119. .rates = WM8400_RATES,
  1120. .formats = WM8400_FORMATS,
  1121. },
  1122. .ops = &wm8400_dai_ops,
  1123. };
  1124. static int wm8400_suspend(struct snd_soc_codec *codec)
  1125. {
  1126. wm8400_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1127. return 0;
  1128. }
  1129. static int wm8400_resume(struct snd_soc_codec *codec)
  1130. {
  1131. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1132. return 0;
  1133. }
  1134. static void wm8400_probe_deferred(struct work_struct *work)
  1135. {
  1136. struct wm8400_priv *priv = container_of(work, struct wm8400_priv,
  1137. work);
  1138. struct snd_soc_codec *codec = priv->codec;
  1139. /* charge output caps */
  1140. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1141. }
  1142. static int wm8400_codec_probe(struct snd_soc_codec *codec)
  1143. {
  1144. struct wm8400 *wm8400 = dev_get_platdata(codec->dev);
  1145. struct wm8400_priv *priv;
  1146. int ret;
  1147. u16 reg;
  1148. priv = devm_kzalloc(codec->dev, sizeof(struct wm8400_priv),
  1149. GFP_KERNEL);
  1150. if (priv == NULL)
  1151. return -ENOMEM;
  1152. snd_soc_codec_set_drvdata(codec, priv);
  1153. codec->control_data = priv->wm8400 = wm8400;
  1154. priv->codec = codec;
  1155. ret = devm_regulator_bulk_get(wm8400->dev,
  1156. ARRAY_SIZE(power), &power[0]);
  1157. if (ret != 0) {
  1158. dev_err(codec->dev, "Failed to get regulators: %d\n", ret);
  1159. return ret;
  1160. }
  1161. INIT_WORK(&priv->work, wm8400_probe_deferred);
  1162. wm8400_codec_reset(codec);
  1163. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1164. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1, reg | WM8400_CODEC_ENA);
  1165. /* Latch volume update bits */
  1166. reg = snd_soc_read(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME);
  1167. snd_soc_write(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  1168. reg & WM8400_IPVU);
  1169. reg = snd_soc_read(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME);
  1170. snd_soc_write(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  1171. reg & WM8400_IPVU);
  1172. snd_soc_write(codec, WM8400_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1173. snd_soc_write(codec, WM8400_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1174. if (!schedule_work(&priv->work))
  1175. return -EINVAL;
  1176. return 0;
  1177. }
  1178. static int wm8400_codec_remove(struct snd_soc_codec *codec)
  1179. {
  1180. u16 reg;
  1181. reg = snd_soc_read(codec, WM8400_POWER_MANAGEMENT_1);
  1182. snd_soc_write(codec, WM8400_POWER_MANAGEMENT_1,
  1183. reg & (~WM8400_CODEC_ENA));
  1184. return 0;
  1185. }
  1186. static struct snd_soc_codec_driver soc_codec_dev_wm8400 = {
  1187. .probe = wm8400_codec_probe,
  1188. .remove = wm8400_codec_remove,
  1189. .suspend = wm8400_suspend,
  1190. .resume = wm8400_resume,
  1191. .read = snd_soc_read,
  1192. .write = wm8400_write,
  1193. .set_bias_level = wm8400_set_bias_level,
  1194. .controls = wm8400_snd_controls,
  1195. .num_controls = ARRAY_SIZE(wm8400_snd_controls),
  1196. .dapm_widgets = wm8400_dapm_widgets,
  1197. .num_dapm_widgets = ARRAY_SIZE(wm8400_dapm_widgets),
  1198. .dapm_routes = wm8400_dapm_routes,
  1199. .num_dapm_routes = ARRAY_SIZE(wm8400_dapm_routes),
  1200. };
  1201. static int wm8400_probe(struct platform_device *pdev)
  1202. {
  1203. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8400,
  1204. &wm8400_dai, 1);
  1205. }
  1206. static int wm8400_remove(struct platform_device *pdev)
  1207. {
  1208. snd_soc_unregister_codec(&pdev->dev);
  1209. return 0;
  1210. }
  1211. static struct platform_driver wm8400_codec_driver = {
  1212. .driver = {
  1213. .name = "wm8400-codec",
  1214. .owner = THIS_MODULE,
  1215. },
  1216. .probe = wm8400_probe,
  1217. .remove = wm8400_remove,
  1218. };
  1219. module_platform_driver(wm8400_codec_driver);
  1220. MODULE_DESCRIPTION("ASoC WM8400 driver");
  1221. MODULE_AUTHOR("Mark Brown");
  1222. MODULE_LICENSE("GPL");
  1223. MODULE_ALIAS("platform:wm8400-codec");