twl4030.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377
  1. /*
  2. * ALSA SoC TWL4030 codec driver
  3. *
  4. * Author: Steve Sakoman, <steve@sakoman.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/pm.h>
  26. #include <linux/i2c.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/of.h>
  29. #include <linux/of_gpio.h>
  30. #include <linux/i2c/twl.h>
  31. #include <linux/slab.h>
  32. #include <linux/gpio.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/initval.h>
  38. #include <sound/tlv.h>
  39. /* Register descriptions are here */
  40. #include <linux/mfd/twl4030-audio.h>
  41. /* TWL4030 PMBR1 Register */
  42. #define TWL4030_PMBR1_REG 0x0D
  43. /* TWL4030 PMBR1 Register GPIO6 mux bits */
  44. #define TWL4030_GPIO6_PWM0_MUTE(value) ((value & 0x03) << 2)
  45. /* Shadow register used by the audio driver */
  46. #define TWL4030_REG_SW_SHADOW 0x4A
  47. #define TWL4030_CACHEREGNUM (TWL4030_REG_SW_SHADOW + 1)
  48. /* TWL4030_REG_SW_SHADOW (0x4A) Fields */
  49. #define TWL4030_HFL_EN 0x01
  50. #define TWL4030_HFR_EN 0x02
  51. /*
  52. * twl4030 register cache & default register settings
  53. */
  54. static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
  55. 0x00, /* this register not used */
  56. 0x00, /* REG_CODEC_MODE (0x1) */
  57. 0x00, /* REG_OPTION (0x2) */
  58. 0x00, /* REG_UNKNOWN (0x3) */
  59. 0x00, /* REG_MICBIAS_CTL (0x4) */
  60. 0x00, /* REG_ANAMICL (0x5) */
  61. 0x00, /* REG_ANAMICR (0x6) */
  62. 0x00, /* REG_AVADC_CTL (0x7) */
  63. 0x00, /* REG_ADCMICSEL (0x8) */
  64. 0x00, /* REG_DIGMIXING (0x9) */
  65. 0x0f, /* REG_ATXL1PGA (0xA) */
  66. 0x0f, /* REG_ATXR1PGA (0xB) */
  67. 0x0f, /* REG_AVTXL2PGA (0xC) */
  68. 0x0f, /* REG_AVTXR2PGA (0xD) */
  69. 0x00, /* REG_AUDIO_IF (0xE) */
  70. 0x00, /* REG_VOICE_IF (0xF) */
  71. 0x3f, /* REG_ARXR1PGA (0x10) */
  72. 0x3f, /* REG_ARXL1PGA (0x11) */
  73. 0x3f, /* REG_ARXR2PGA (0x12) */
  74. 0x3f, /* REG_ARXL2PGA (0x13) */
  75. 0x25, /* REG_VRXPGA (0x14) */
  76. 0x00, /* REG_VSTPGA (0x15) */
  77. 0x00, /* REG_VRX2ARXPGA (0x16) */
  78. 0x00, /* REG_AVDAC_CTL (0x17) */
  79. 0x00, /* REG_ARX2VTXPGA (0x18) */
  80. 0x32, /* REG_ARXL1_APGA_CTL (0x19) */
  81. 0x32, /* REG_ARXR1_APGA_CTL (0x1A) */
  82. 0x32, /* REG_ARXL2_APGA_CTL (0x1B) */
  83. 0x32, /* REG_ARXR2_APGA_CTL (0x1C) */
  84. 0x00, /* REG_ATX2ARXPGA (0x1D) */
  85. 0x00, /* REG_BT_IF (0x1E) */
  86. 0x55, /* REG_BTPGA (0x1F) */
  87. 0x00, /* REG_BTSTPGA (0x20) */
  88. 0x00, /* REG_EAR_CTL (0x21) */
  89. 0x00, /* REG_HS_SEL (0x22) */
  90. 0x00, /* REG_HS_GAIN_SET (0x23) */
  91. 0x00, /* REG_HS_POPN_SET (0x24) */
  92. 0x00, /* REG_PREDL_CTL (0x25) */
  93. 0x00, /* REG_PREDR_CTL (0x26) */
  94. 0x00, /* REG_PRECKL_CTL (0x27) */
  95. 0x00, /* REG_PRECKR_CTL (0x28) */
  96. 0x00, /* REG_HFL_CTL (0x29) */
  97. 0x00, /* REG_HFR_CTL (0x2A) */
  98. 0x05, /* REG_ALC_CTL (0x2B) */
  99. 0x00, /* REG_ALC_SET1 (0x2C) */
  100. 0x00, /* REG_ALC_SET2 (0x2D) */
  101. 0x00, /* REG_BOOST_CTL (0x2E) */
  102. 0x00, /* REG_SOFTVOL_CTL (0x2F) */
  103. 0x13, /* REG_DTMF_FREQSEL (0x30) */
  104. 0x00, /* REG_DTMF_TONEXT1H (0x31) */
  105. 0x00, /* REG_DTMF_TONEXT1L (0x32) */
  106. 0x00, /* REG_DTMF_TONEXT2H (0x33) */
  107. 0x00, /* REG_DTMF_TONEXT2L (0x34) */
  108. 0x79, /* REG_DTMF_TONOFF (0x35) */
  109. 0x11, /* REG_DTMF_WANONOFF (0x36) */
  110. 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
  111. 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
  112. 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
  113. 0x06, /* REG_APLL_CTL (0x3A) */
  114. 0x00, /* REG_DTMF_CTL (0x3B) */
  115. 0x44, /* REG_DTMF_PGA_CTL2 (0x3C) */
  116. 0x69, /* REG_DTMF_PGA_CTL1 (0x3D) */
  117. 0x00, /* REG_MISC_SET_1 (0x3E) */
  118. 0x00, /* REG_PCMBTMUX (0x3F) */
  119. 0x00, /* not used (0x40) */
  120. 0x00, /* not used (0x41) */
  121. 0x00, /* not used (0x42) */
  122. 0x00, /* REG_RX_PATH_SEL (0x43) */
  123. 0x32, /* REG_VDL_APGA_CTL (0x44) */
  124. 0x00, /* REG_VIBRA_CTL (0x45) */
  125. 0x00, /* REG_VIBRA_SET (0x46) */
  126. 0x00, /* REG_VIBRA_PWM_SET (0x47) */
  127. 0x00, /* REG_ANAMIC_GAIN (0x48) */
  128. 0x00, /* REG_MISC_SET_2 (0x49) */
  129. 0x00, /* REG_SW_SHADOW (0x4A) - Shadow, non HW register */
  130. };
  131. /* codec private data */
  132. struct twl4030_priv {
  133. unsigned int codec_powered;
  134. /* reference counts of AIF/APLL users */
  135. unsigned int apll_enabled;
  136. struct snd_pcm_substream *master_substream;
  137. struct snd_pcm_substream *slave_substream;
  138. unsigned int configured;
  139. unsigned int rate;
  140. unsigned int sample_bits;
  141. unsigned int channels;
  142. unsigned int sysclk;
  143. /* Output (with associated amp) states */
  144. u8 hsl_enabled, hsr_enabled;
  145. u8 earpiece_enabled;
  146. u8 predrivel_enabled, predriver_enabled;
  147. u8 carkitl_enabled, carkitr_enabled;
  148. struct twl4030_codec_data *pdata;
  149. };
  150. /*
  151. * read twl4030 register cache
  152. */
  153. static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
  154. unsigned int reg)
  155. {
  156. u8 *cache = codec->reg_cache;
  157. if (reg >= TWL4030_CACHEREGNUM)
  158. return -EIO;
  159. return cache[reg];
  160. }
  161. /*
  162. * write twl4030 register cache
  163. */
  164. static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
  165. u8 reg, u8 value)
  166. {
  167. u8 *cache = codec->reg_cache;
  168. if (reg >= TWL4030_CACHEREGNUM)
  169. return;
  170. cache[reg] = value;
  171. }
  172. /*
  173. * write to the twl4030 register space
  174. */
  175. static int twl4030_write(struct snd_soc_codec *codec,
  176. unsigned int reg, unsigned int value)
  177. {
  178. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  179. int write_to_reg = 0;
  180. twl4030_write_reg_cache(codec, reg, value);
  181. if (likely(reg < TWL4030_REG_SW_SHADOW)) {
  182. /* Decide if the given register can be written */
  183. switch (reg) {
  184. case TWL4030_REG_EAR_CTL:
  185. if (twl4030->earpiece_enabled)
  186. write_to_reg = 1;
  187. break;
  188. case TWL4030_REG_PREDL_CTL:
  189. if (twl4030->predrivel_enabled)
  190. write_to_reg = 1;
  191. break;
  192. case TWL4030_REG_PREDR_CTL:
  193. if (twl4030->predriver_enabled)
  194. write_to_reg = 1;
  195. break;
  196. case TWL4030_REG_PRECKL_CTL:
  197. if (twl4030->carkitl_enabled)
  198. write_to_reg = 1;
  199. break;
  200. case TWL4030_REG_PRECKR_CTL:
  201. if (twl4030->carkitr_enabled)
  202. write_to_reg = 1;
  203. break;
  204. case TWL4030_REG_HS_GAIN_SET:
  205. if (twl4030->hsl_enabled || twl4030->hsr_enabled)
  206. write_to_reg = 1;
  207. break;
  208. default:
  209. /* All other register can be written */
  210. write_to_reg = 1;
  211. break;
  212. }
  213. if (write_to_reg)
  214. return twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  215. value, reg);
  216. }
  217. return 0;
  218. }
  219. static inline void twl4030_wait_ms(int time)
  220. {
  221. if (time < 60) {
  222. time *= 1000;
  223. usleep_range(time, time + 500);
  224. } else {
  225. msleep(time);
  226. }
  227. }
  228. static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
  229. {
  230. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  231. int mode;
  232. if (enable == twl4030->codec_powered)
  233. return;
  234. if (enable)
  235. mode = twl4030_audio_enable_resource(TWL4030_AUDIO_RES_POWER);
  236. else
  237. mode = twl4030_audio_disable_resource(TWL4030_AUDIO_RES_POWER);
  238. if (mode >= 0) {
  239. twl4030_write_reg_cache(codec, TWL4030_REG_CODEC_MODE, mode);
  240. twl4030->codec_powered = enable;
  241. }
  242. /* REVISIT: this delay is present in TI sample drivers */
  243. /* but there seems to be no TRM requirement for it */
  244. udelay(10);
  245. }
  246. static inline void twl4030_check_defaults(struct snd_soc_codec *codec)
  247. {
  248. int i, difference = 0;
  249. u8 val;
  250. dev_dbg(codec->dev, "Checking TWL audio default configuration\n");
  251. for (i = 1; i <= TWL4030_REG_MISC_SET_2; i++) {
  252. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &val, i);
  253. if (val != twl4030_reg[i]) {
  254. difference++;
  255. dev_dbg(codec->dev,
  256. "Reg 0x%02x: chip: 0x%02x driver: 0x%02x\n",
  257. i, val, twl4030_reg[i]);
  258. }
  259. }
  260. dev_dbg(codec->dev, "Found %d non-matching registers. %s\n",
  261. difference, difference ? "Not OK" : "OK");
  262. }
  263. static inline void twl4030_reset_registers(struct snd_soc_codec *codec)
  264. {
  265. int i;
  266. /* set all audio section registers to reasonable defaults */
  267. for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
  268. if (i != TWL4030_REG_APLL_CTL)
  269. twl4030_write(codec, i, twl4030_reg[i]);
  270. }
  271. static void twl4030_setup_pdata_of(struct twl4030_codec_data *pdata,
  272. struct device_node *node)
  273. {
  274. int value;
  275. of_property_read_u32(node, "ti,digimic_delay",
  276. &pdata->digimic_delay);
  277. of_property_read_u32(node, "ti,ramp_delay_value",
  278. &pdata->ramp_delay_value);
  279. of_property_read_u32(node, "ti,offset_cncl_path",
  280. &pdata->offset_cncl_path);
  281. if (!of_property_read_u32(node, "ti,hs_extmute", &value))
  282. pdata->hs_extmute = value;
  283. pdata->hs_extmute_gpio = of_get_named_gpio(node,
  284. "ti,hs_extmute_gpio", 0);
  285. if (gpio_is_valid(pdata->hs_extmute_gpio))
  286. pdata->hs_extmute = 1;
  287. }
  288. static struct twl4030_codec_data *twl4030_get_pdata(struct snd_soc_codec *codec)
  289. {
  290. struct twl4030_codec_data *pdata = dev_get_platdata(codec->dev);
  291. struct device_node *twl4030_codec_node = NULL;
  292. twl4030_codec_node = of_find_node_by_name(codec->dev->parent->of_node,
  293. "codec");
  294. if (!pdata && twl4030_codec_node) {
  295. pdata = devm_kzalloc(codec->dev,
  296. sizeof(struct twl4030_codec_data),
  297. GFP_KERNEL);
  298. if (!pdata) {
  299. dev_err(codec->dev, "Can not allocate memory\n");
  300. return NULL;
  301. }
  302. twl4030_setup_pdata_of(pdata, twl4030_codec_node);
  303. }
  304. return pdata;
  305. }
  306. static void twl4030_init_chip(struct snd_soc_codec *codec)
  307. {
  308. struct twl4030_codec_data *pdata;
  309. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  310. u8 reg, byte;
  311. int i = 0;
  312. pdata = twl4030_get_pdata(codec);
  313. if (pdata && pdata->hs_extmute) {
  314. if (gpio_is_valid(pdata->hs_extmute_gpio)) {
  315. int ret;
  316. if (!pdata->hs_extmute_gpio)
  317. dev_warn(codec->dev,
  318. "Extmute GPIO is 0 is this correct?\n");
  319. ret = gpio_request_one(pdata->hs_extmute_gpio,
  320. GPIOF_OUT_INIT_LOW,
  321. "hs_extmute");
  322. if (ret) {
  323. dev_err(codec->dev,
  324. "Failed to get hs_extmute GPIO\n");
  325. pdata->hs_extmute_gpio = -1;
  326. }
  327. } else {
  328. u8 pin_mux;
  329. /* Set TWL4030 GPIO6 as EXTMUTE signal */
  330. twl_i2c_read_u8(TWL4030_MODULE_INTBR, &pin_mux,
  331. TWL4030_PMBR1_REG);
  332. pin_mux &= ~TWL4030_GPIO6_PWM0_MUTE(0x03);
  333. pin_mux |= TWL4030_GPIO6_PWM0_MUTE(0x02);
  334. twl_i2c_write_u8(TWL4030_MODULE_INTBR, pin_mux,
  335. TWL4030_PMBR1_REG);
  336. }
  337. }
  338. /* Check defaults, if instructed before anything else */
  339. if (pdata && pdata->check_defaults)
  340. twl4030_check_defaults(codec);
  341. /* Reset registers, if no setup data or if instructed to do so */
  342. if (!pdata || (pdata && pdata->reset_registers))
  343. twl4030_reset_registers(codec);
  344. /* Refresh APLL_CTL register from HW */
  345. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  346. TWL4030_REG_APLL_CTL);
  347. twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, byte);
  348. /* anti-pop when changing analog gain */
  349. reg = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
  350. twl4030_write(codec, TWL4030_REG_MISC_SET_1,
  351. reg | TWL4030_SMOOTH_ANAVOL_EN);
  352. twl4030_write(codec, TWL4030_REG_OPTION,
  353. TWL4030_ATXL1_EN | TWL4030_ATXR1_EN |
  354. TWL4030_ARXL2_EN | TWL4030_ARXR2_EN);
  355. /* REG_ARXR2_APGA_CTL reset according to the TRM: 0dB, DA_EN */
  356. twl4030_write(codec, TWL4030_REG_ARXR2_APGA_CTL, 0x32);
  357. /* Machine dependent setup */
  358. if (!pdata)
  359. return;
  360. twl4030->pdata = pdata;
  361. reg = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  362. reg &= ~TWL4030_RAMP_DELAY;
  363. reg |= (pdata->ramp_delay_value << 2);
  364. twl4030_write_reg_cache(codec, TWL4030_REG_HS_POPN_SET, reg);
  365. /* initiate offset cancellation */
  366. twl4030_codec_enable(codec, 1);
  367. reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  368. reg &= ~TWL4030_OFFSET_CNCL_SEL;
  369. reg |= pdata->offset_cncl_path;
  370. twl4030_write(codec, TWL4030_REG_ANAMICL,
  371. reg | TWL4030_CNCL_OFFSET_START);
  372. /*
  373. * Wait for offset cancellation to complete.
  374. * Since this takes a while, do not slam the i2c.
  375. * Start polling the status after ~20ms.
  376. */
  377. msleep(20);
  378. do {
  379. usleep_range(1000, 2000);
  380. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  381. TWL4030_REG_ANAMICL);
  382. } while ((i++ < 100) &&
  383. ((byte & TWL4030_CNCL_OFFSET_START) ==
  384. TWL4030_CNCL_OFFSET_START));
  385. /* Make sure that the reg_cache has the same value as the HW */
  386. twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
  387. twl4030_codec_enable(codec, 0);
  388. }
  389. static void twl4030_apll_enable(struct snd_soc_codec *codec, int enable)
  390. {
  391. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  392. int status = -1;
  393. if (enable) {
  394. twl4030->apll_enabled++;
  395. if (twl4030->apll_enabled == 1)
  396. status = twl4030_audio_enable_resource(
  397. TWL4030_AUDIO_RES_APLL);
  398. } else {
  399. twl4030->apll_enabled--;
  400. if (!twl4030->apll_enabled)
  401. status = twl4030_audio_disable_resource(
  402. TWL4030_AUDIO_RES_APLL);
  403. }
  404. if (status >= 0)
  405. twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, status);
  406. }
  407. /* Earpiece */
  408. static const struct snd_kcontrol_new twl4030_dapm_earpiece_controls[] = {
  409. SOC_DAPM_SINGLE("Voice", TWL4030_REG_EAR_CTL, 0, 1, 0),
  410. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_EAR_CTL, 1, 1, 0),
  411. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_EAR_CTL, 2, 1, 0),
  412. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_EAR_CTL, 3, 1, 0),
  413. };
  414. /* PreDrive Left */
  415. static const struct snd_kcontrol_new twl4030_dapm_predrivel_controls[] = {
  416. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDL_CTL, 0, 1, 0),
  417. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PREDL_CTL, 1, 1, 0),
  418. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDL_CTL, 2, 1, 0),
  419. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDL_CTL, 3, 1, 0),
  420. };
  421. /* PreDrive Right */
  422. static const struct snd_kcontrol_new twl4030_dapm_predriver_controls[] = {
  423. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDR_CTL, 0, 1, 0),
  424. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PREDR_CTL, 1, 1, 0),
  425. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDR_CTL, 2, 1, 0),
  426. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDR_CTL, 3, 1, 0),
  427. };
  428. /* Headset Left */
  429. static const struct snd_kcontrol_new twl4030_dapm_hsol_controls[] = {
  430. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 0, 1, 0),
  431. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_HS_SEL, 1, 1, 0),
  432. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_HS_SEL, 2, 1, 0),
  433. };
  434. /* Headset Right */
  435. static const struct snd_kcontrol_new twl4030_dapm_hsor_controls[] = {
  436. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 3, 1, 0),
  437. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_HS_SEL, 4, 1, 0),
  438. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_HS_SEL, 5, 1, 0),
  439. };
  440. /* Carkit Left */
  441. static const struct snd_kcontrol_new twl4030_dapm_carkitl_controls[] = {
  442. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKL_CTL, 0, 1, 0),
  443. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PRECKL_CTL, 1, 1, 0),
  444. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PRECKL_CTL, 2, 1, 0),
  445. };
  446. /* Carkit Right */
  447. static const struct snd_kcontrol_new twl4030_dapm_carkitr_controls[] = {
  448. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKR_CTL, 0, 1, 0),
  449. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PRECKR_CTL, 1, 1, 0),
  450. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PRECKR_CTL, 2, 1, 0),
  451. };
  452. /* Handsfree Left */
  453. static const char *twl4030_handsfreel_texts[] =
  454. {"Voice", "AudioL1", "AudioL2", "AudioR2"};
  455. static const struct soc_enum twl4030_handsfreel_enum =
  456. SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
  457. ARRAY_SIZE(twl4030_handsfreel_texts),
  458. twl4030_handsfreel_texts);
  459. static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
  460. SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
  461. /* Handsfree Left virtual mute */
  462. static const struct snd_kcontrol_new twl4030_dapm_handsfreelmute_control =
  463. SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 0, 1, 0);
  464. /* Handsfree Right */
  465. static const char *twl4030_handsfreer_texts[] =
  466. {"Voice", "AudioR1", "AudioR2", "AudioL2"};
  467. static const struct soc_enum twl4030_handsfreer_enum =
  468. SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
  469. ARRAY_SIZE(twl4030_handsfreer_texts),
  470. twl4030_handsfreer_texts);
  471. static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
  472. SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
  473. /* Handsfree Right virtual mute */
  474. static const struct snd_kcontrol_new twl4030_dapm_handsfreermute_control =
  475. SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 1, 1, 0);
  476. /* Vibra */
  477. /* Vibra audio path selection */
  478. static const char *twl4030_vibra_texts[] =
  479. {"AudioL1", "AudioR1", "AudioL2", "AudioR2"};
  480. static const struct soc_enum twl4030_vibra_enum =
  481. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 2,
  482. ARRAY_SIZE(twl4030_vibra_texts),
  483. twl4030_vibra_texts);
  484. static const struct snd_kcontrol_new twl4030_dapm_vibra_control =
  485. SOC_DAPM_ENUM("Route", twl4030_vibra_enum);
  486. /* Vibra path selection: local vibrator (PWM) or audio driven */
  487. static const char *twl4030_vibrapath_texts[] =
  488. {"Local vibrator", "Audio"};
  489. static const struct soc_enum twl4030_vibrapath_enum =
  490. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 4,
  491. ARRAY_SIZE(twl4030_vibrapath_texts),
  492. twl4030_vibrapath_texts);
  493. static const struct snd_kcontrol_new twl4030_dapm_vibrapath_control =
  494. SOC_DAPM_ENUM("Route", twl4030_vibrapath_enum);
  495. /* Left analog microphone selection */
  496. static const struct snd_kcontrol_new twl4030_dapm_analoglmic_controls[] = {
  497. SOC_DAPM_SINGLE("Main Mic Capture Switch",
  498. TWL4030_REG_ANAMICL, 0, 1, 0),
  499. SOC_DAPM_SINGLE("Headset Mic Capture Switch",
  500. TWL4030_REG_ANAMICL, 1, 1, 0),
  501. SOC_DAPM_SINGLE("AUXL Capture Switch",
  502. TWL4030_REG_ANAMICL, 2, 1, 0),
  503. SOC_DAPM_SINGLE("Carkit Mic Capture Switch",
  504. TWL4030_REG_ANAMICL, 3, 1, 0),
  505. };
  506. /* Right analog microphone selection */
  507. static const struct snd_kcontrol_new twl4030_dapm_analogrmic_controls[] = {
  508. SOC_DAPM_SINGLE("Sub Mic Capture Switch", TWL4030_REG_ANAMICR, 0, 1, 0),
  509. SOC_DAPM_SINGLE("AUXR Capture Switch", TWL4030_REG_ANAMICR, 2, 1, 0),
  510. };
  511. /* TX1 L/R Analog/Digital microphone selection */
  512. static const char *twl4030_micpathtx1_texts[] =
  513. {"Analog", "Digimic0"};
  514. static const struct soc_enum twl4030_micpathtx1_enum =
  515. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
  516. ARRAY_SIZE(twl4030_micpathtx1_texts),
  517. twl4030_micpathtx1_texts);
  518. static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
  519. SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
  520. /* TX2 L/R Analog/Digital microphone selection */
  521. static const char *twl4030_micpathtx2_texts[] =
  522. {"Analog", "Digimic1"};
  523. static const struct soc_enum twl4030_micpathtx2_enum =
  524. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
  525. ARRAY_SIZE(twl4030_micpathtx2_texts),
  526. twl4030_micpathtx2_texts);
  527. static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
  528. SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
  529. /* Analog bypass for AudioR1 */
  530. static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
  531. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
  532. /* Analog bypass for AudioL1 */
  533. static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
  534. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
  535. /* Analog bypass for AudioR2 */
  536. static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
  537. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
  538. /* Analog bypass for AudioL2 */
  539. static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
  540. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
  541. /* Analog bypass for Voice */
  542. static const struct snd_kcontrol_new twl4030_dapm_abypassv_control =
  543. SOC_DAPM_SINGLE("Switch", TWL4030_REG_VDL_APGA_CTL, 2, 1, 0);
  544. /* Digital bypass gain, mute instead of -30dB */
  545. static const unsigned int twl4030_dapm_dbypass_tlv[] = {
  546. TLV_DB_RANGE_HEAD(3),
  547. 0, 1, TLV_DB_SCALE_ITEM(-3000, 600, 1),
  548. 2, 3, TLV_DB_SCALE_ITEM(-2400, 0, 0),
  549. 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
  550. };
  551. /* Digital bypass left (TX1L -> RX2L) */
  552. static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
  553. SOC_DAPM_SINGLE_TLV("Volume",
  554. TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
  555. twl4030_dapm_dbypass_tlv);
  556. /* Digital bypass right (TX1R -> RX2R) */
  557. static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
  558. SOC_DAPM_SINGLE_TLV("Volume",
  559. TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
  560. twl4030_dapm_dbypass_tlv);
  561. /*
  562. * Voice Sidetone GAIN volume control:
  563. * from -51 to -10 dB in 1 dB steps (mute instead of -51 dB)
  564. */
  565. static DECLARE_TLV_DB_SCALE(twl4030_dapm_dbypassv_tlv, -5100, 100, 1);
  566. /* Digital bypass voice: sidetone (VUL -> VDL)*/
  567. static const struct snd_kcontrol_new twl4030_dapm_dbypassv_control =
  568. SOC_DAPM_SINGLE_TLV("Volume",
  569. TWL4030_REG_VSTPGA, 0, 0x29, 0,
  570. twl4030_dapm_dbypassv_tlv);
  571. /*
  572. * Output PGA builder:
  573. * Handle the muting and unmuting of the given output (turning off the
  574. * amplifier associated with the output pin)
  575. * On mute bypass the reg_cache and write 0 to the register
  576. * On unmute: restore the register content from the reg_cache
  577. * Outputs handled in this way: Earpiece, PreDrivL/R, CarkitL/R
  578. */
  579. #define TWL4030_OUTPUT_PGA(pin_name, reg, mask) \
  580. static int pin_name##pga_event(struct snd_soc_dapm_widget *w, \
  581. struct snd_kcontrol *kcontrol, int event) \
  582. { \
  583. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec); \
  584. \
  585. switch (event) { \
  586. case SND_SOC_DAPM_POST_PMU: \
  587. twl4030->pin_name##_enabled = 1; \
  588. twl4030_write(w->codec, reg, \
  589. twl4030_read_reg_cache(w->codec, reg)); \
  590. break; \
  591. case SND_SOC_DAPM_POST_PMD: \
  592. twl4030->pin_name##_enabled = 0; \
  593. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, \
  594. 0, reg); \
  595. break; \
  596. } \
  597. return 0; \
  598. }
  599. TWL4030_OUTPUT_PGA(earpiece, TWL4030_REG_EAR_CTL, TWL4030_EAR_GAIN);
  600. TWL4030_OUTPUT_PGA(predrivel, TWL4030_REG_PREDL_CTL, TWL4030_PREDL_GAIN);
  601. TWL4030_OUTPUT_PGA(predriver, TWL4030_REG_PREDR_CTL, TWL4030_PREDR_GAIN);
  602. TWL4030_OUTPUT_PGA(carkitl, TWL4030_REG_PRECKL_CTL, TWL4030_PRECKL_GAIN);
  603. TWL4030_OUTPUT_PGA(carkitr, TWL4030_REG_PRECKR_CTL, TWL4030_PRECKR_GAIN);
  604. static void handsfree_ramp(struct snd_soc_codec *codec, int reg, int ramp)
  605. {
  606. unsigned char hs_ctl;
  607. hs_ctl = twl4030_read_reg_cache(codec, reg);
  608. if (ramp) {
  609. /* HF ramp-up */
  610. hs_ctl |= TWL4030_HF_CTL_REF_EN;
  611. twl4030_write(codec, reg, hs_ctl);
  612. udelay(10);
  613. hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
  614. twl4030_write(codec, reg, hs_ctl);
  615. udelay(40);
  616. hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
  617. hs_ctl |= TWL4030_HF_CTL_HB_EN;
  618. twl4030_write(codec, reg, hs_ctl);
  619. } else {
  620. /* HF ramp-down */
  621. hs_ctl &= ~TWL4030_HF_CTL_LOOP_EN;
  622. hs_ctl &= ~TWL4030_HF_CTL_HB_EN;
  623. twl4030_write(codec, reg, hs_ctl);
  624. hs_ctl &= ~TWL4030_HF_CTL_RAMP_EN;
  625. twl4030_write(codec, reg, hs_ctl);
  626. udelay(40);
  627. hs_ctl &= ~TWL4030_HF_CTL_REF_EN;
  628. twl4030_write(codec, reg, hs_ctl);
  629. }
  630. }
  631. static int handsfreelpga_event(struct snd_soc_dapm_widget *w,
  632. struct snd_kcontrol *kcontrol, int event)
  633. {
  634. switch (event) {
  635. case SND_SOC_DAPM_POST_PMU:
  636. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 1);
  637. break;
  638. case SND_SOC_DAPM_POST_PMD:
  639. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 0);
  640. break;
  641. }
  642. return 0;
  643. }
  644. static int handsfreerpga_event(struct snd_soc_dapm_widget *w,
  645. struct snd_kcontrol *kcontrol, int event)
  646. {
  647. switch (event) {
  648. case SND_SOC_DAPM_POST_PMU:
  649. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 1);
  650. break;
  651. case SND_SOC_DAPM_POST_PMD:
  652. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 0);
  653. break;
  654. }
  655. return 0;
  656. }
  657. static int vibramux_event(struct snd_soc_dapm_widget *w,
  658. struct snd_kcontrol *kcontrol, int event)
  659. {
  660. twl4030_write(w->codec, TWL4030_REG_VIBRA_SET, 0xff);
  661. return 0;
  662. }
  663. static int apll_event(struct snd_soc_dapm_widget *w,
  664. struct snd_kcontrol *kcontrol, int event)
  665. {
  666. switch (event) {
  667. case SND_SOC_DAPM_PRE_PMU:
  668. twl4030_apll_enable(w->codec, 1);
  669. break;
  670. case SND_SOC_DAPM_POST_PMD:
  671. twl4030_apll_enable(w->codec, 0);
  672. break;
  673. }
  674. return 0;
  675. }
  676. static int aif_event(struct snd_soc_dapm_widget *w,
  677. struct snd_kcontrol *kcontrol, int event)
  678. {
  679. u8 audio_if;
  680. audio_if = twl4030_read_reg_cache(w->codec, TWL4030_REG_AUDIO_IF);
  681. switch (event) {
  682. case SND_SOC_DAPM_PRE_PMU:
  683. /* Enable AIF */
  684. /* enable the PLL before we use it to clock the DAI */
  685. twl4030_apll_enable(w->codec, 1);
  686. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  687. audio_if | TWL4030_AIF_EN);
  688. break;
  689. case SND_SOC_DAPM_POST_PMD:
  690. /* disable the DAI before we stop it's source PLL */
  691. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  692. audio_if & ~TWL4030_AIF_EN);
  693. twl4030_apll_enable(w->codec, 0);
  694. break;
  695. }
  696. return 0;
  697. }
  698. static void headset_ramp(struct snd_soc_codec *codec, int ramp)
  699. {
  700. unsigned char hs_gain, hs_pop;
  701. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  702. struct twl4030_codec_data *pdata = twl4030->pdata;
  703. /* Base values for ramp delay calculation: 2^19 - 2^26 */
  704. unsigned int ramp_base[] = {524288, 1048576, 2097152, 4194304,
  705. 8388608, 16777216, 33554432, 67108864};
  706. unsigned int delay;
  707. hs_gain = twl4030_read_reg_cache(codec, TWL4030_REG_HS_GAIN_SET);
  708. hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  709. delay = (ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
  710. twl4030->sysclk) + 1;
  711. /* Enable external mute control, this dramatically reduces
  712. * the pop-noise */
  713. if (pdata && pdata->hs_extmute) {
  714. if (gpio_is_valid(pdata->hs_extmute_gpio)) {
  715. gpio_set_value(pdata->hs_extmute_gpio, 1);
  716. } else {
  717. hs_pop |= TWL4030_EXTMUTE;
  718. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  719. }
  720. }
  721. if (ramp) {
  722. /* Headset ramp-up according to the TRM */
  723. hs_pop |= TWL4030_VMID_EN;
  724. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  725. /* Actually write to the register */
  726. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  727. hs_gain,
  728. TWL4030_REG_HS_GAIN_SET);
  729. hs_pop |= TWL4030_RAMP_EN;
  730. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  731. /* Wait ramp delay time + 1, so the VMID can settle */
  732. twl4030_wait_ms(delay);
  733. } else {
  734. /* Headset ramp-down _not_ according to
  735. * the TRM, but in a way that it is working */
  736. hs_pop &= ~TWL4030_RAMP_EN;
  737. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  738. /* Wait ramp delay time + 1, so the VMID can settle */
  739. twl4030_wait_ms(delay);
  740. /* Bypass the reg_cache to mute the headset */
  741. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  742. hs_gain & (~0x0f),
  743. TWL4030_REG_HS_GAIN_SET);
  744. hs_pop &= ~TWL4030_VMID_EN;
  745. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  746. }
  747. /* Disable external mute */
  748. if (pdata && pdata->hs_extmute) {
  749. if (gpio_is_valid(pdata->hs_extmute_gpio)) {
  750. gpio_set_value(pdata->hs_extmute_gpio, 0);
  751. } else {
  752. hs_pop &= ~TWL4030_EXTMUTE;
  753. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  754. }
  755. }
  756. }
  757. static int headsetlpga_event(struct snd_soc_dapm_widget *w,
  758. struct snd_kcontrol *kcontrol, int event)
  759. {
  760. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  761. switch (event) {
  762. case SND_SOC_DAPM_POST_PMU:
  763. /* Do the ramp-up only once */
  764. if (!twl4030->hsr_enabled)
  765. headset_ramp(w->codec, 1);
  766. twl4030->hsl_enabled = 1;
  767. break;
  768. case SND_SOC_DAPM_POST_PMD:
  769. /* Do the ramp-down only if both headsetL/R is disabled */
  770. if (!twl4030->hsr_enabled)
  771. headset_ramp(w->codec, 0);
  772. twl4030->hsl_enabled = 0;
  773. break;
  774. }
  775. return 0;
  776. }
  777. static int headsetrpga_event(struct snd_soc_dapm_widget *w,
  778. struct snd_kcontrol *kcontrol, int event)
  779. {
  780. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  781. switch (event) {
  782. case SND_SOC_DAPM_POST_PMU:
  783. /* Do the ramp-up only once */
  784. if (!twl4030->hsl_enabled)
  785. headset_ramp(w->codec, 1);
  786. twl4030->hsr_enabled = 1;
  787. break;
  788. case SND_SOC_DAPM_POST_PMD:
  789. /* Do the ramp-down only if both headsetL/R is disabled */
  790. if (!twl4030->hsl_enabled)
  791. headset_ramp(w->codec, 0);
  792. twl4030->hsr_enabled = 0;
  793. break;
  794. }
  795. return 0;
  796. }
  797. static int digimic_event(struct snd_soc_dapm_widget *w,
  798. struct snd_kcontrol *kcontrol, int event)
  799. {
  800. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  801. struct twl4030_codec_data *pdata = twl4030->pdata;
  802. if (pdata && pdata->digimic_delay)
  803. twl4030_wait_ms(pdata->digimic_delay);
  804. return 0;
  805. }
  806. /*
  807. * Some of the gain controls in TWL (mostly those which are associated with
  808. * the outputs) are implemented in an interesting way:
  809. * 0x0 : Power down (mute)
  810. * 0x1 : 6dB
  811. * 0x2 : 0 dB
  812. * 0x3 : -6 dB
  813. * Inverting not going to help with these.
  814. * Custom volsw and volsw_2r get/put functions to handle these gain bits.
  815. */
  816. static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
  817. struct snd_ctl_elem_value *ucontrol)
  818. {
  819. struct soc_mixer_control *mc =
  820. (struct soc_mixer_control *)kcontrol->private_value;
  821. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  822. unsigned int reg = mc->reg;
  823. unsigned int shift = mc->shift;
  824. unsigned int rshift = mc->rshift;
  825. int max = mc->max;
  826. int mask = (1 << fls(max)) - 1;
  827. ucontrol->value.integer.value[0] =
  828. (snd_soc_read(codec, reg) >> shift) & mask;
  829. if (ucontrol->value.integer.value[0])
  830. ucontrol->value.integer.value[0] =
  831. max + 1 - ucontrol->value.integer.value[0];
  832. if (shift != rshift) {
  833. ucontrol->value.integer.value[1] =
  834. (snd_soc_read(codec, reg) >> rshift) & mask;
  835. if (ucontrol->value.integer.value[1])
  836. ucontrol->value.integer.value[1] =
  837. max + 1 - ucontrol->value.integer.value[1];
  838. }
  839. return 0;
  840. }
  841. static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
  842. struct snd_ctl_elem_value *ucontrol)
  843. {
  844. struct soc_mixer_control *mc =
  845. (struct soc_mixer_control *)kcontrol->private_value;
  846. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  847. unsigned int reg = mc->reg;
  848. unsigned int shift = mc->shift;
  849. unsigned int rshift = mc->rshift;
  850. int max = mc->max;
  851. int mask = (1 << fls(max)) - 1;
  852. unsigned short val, val2, val_mask;
  853. val = (ucontrol->value.integer.value[0] & mask);
  854. val_mask = mask << shift;
  855. if (val)
  856. val = max + 1 - val;
  857. val = val << shift;
  858. if (shift != rshift) {
  859. val2 = (ucontrol->value.integer.value[1] & mask);
  860. val_mask |= mask << rshift;
  861. if (val2)
  862. val2 = max + 1 - val2;
  863. val |= val2 << rshift;
  864. }
  865. return snd_soc_update_bits(codec, reg, val_mask, val);
  866. }
  867. static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  868. struct snd_ctl_elem_value *ucontrol)
  869. {
  870. struct soc_mixer_control *mc =
  871. (struct soc_mixer_control *)kcontrol->private_value;
  872. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  873. unsigned int reg = mc->reg;
  874. unsigned int reg2 = mc->rreg;
  875. unsigned int shift = mc->shift;
  876. int max = mc->max;
  877. int mask = (1<<fls(max))-1;
  878. ucontrol->value.integer.value[0] =
  879. (snd_soc_read(codec, reg) >> shift) & mask;
  880. ucontrol->value.integer.value[1] =
  881. (snd_soc_read(codec, reg2) >> shift) & mask;
  882. if (ucontrol->value.integer.value[0])
  883. ucontrol->value.integer.value[0] =
  884. max + 1 - ucontrol->value.integer.value[0];
  885. if (ucontrol->value.integer.value[1])
  886. ucontrol->value.integer.value[1] =
  887. max + 1 - ucontrol->value.integer.value[1];
  888. return 0;
  889. }
  890. static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  891. struct snd_ctl_elem_value *ucontrol)
  892. {
  893. struct soc_mixer_control *mc =
  894. (struct soc_mixer_control *)kcontrol->private_value;
  895. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  896. unsigned int reg = mc->reg;
  897. unsigned int reg2 = mc->rreg;
  898. unsigned int shift = mc->shift;
  899. int max = mc->max;
  900. int mask = (1 << fls(max)) - 1;
  901. int err;
  902. unsigned short val, val2, val_mask;
  903. val_mask = mask << shift;
  904. val = (ucontrol->value.integer.value[0] & mask);
  905. val2 = (ucontrol->value.integer.value[1] & mask);
  906. if (val)
  907. val = max + 1 - val;
  908. if (val2)
  909. val2 = max + 1 - val2;
  910. val = val << shift;
  911. val2 = val2 << shift;
  912. err = snd_soc_update_bits(codec, reg, val_mask, val);
  913. if (err < 0)
  914. return err;
  915. err = snd_soc_update_bits(codec, reg2, val_mask, val2);
  916. return err;
  917. }
  918. /* Codec operation modes */
  919. static const char *twl4030_op_modes_texts[] = {
  920. "Option 2 (voice/audio)", "Option 1 (audio)"
  921. };
  922. static const struct soc_enum twl4030_op_modes_enum =
  923. SOC_ENUM_SINGLE(TWL4030_REG_CODEC_MODE, 0,
  924. ARRAY_SIZE(twl4030_op_modes_texts),
  925. twl4030_op_modes_texts);
  926. static int snd_soc_put_twl4030_opmode_enum_double(struct snd_kcontrol *kcontrol,
  927. struct snd_ctl_elem_value *ucontrol)
  928. {
  929. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  930. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  931. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  932. unsigned short val;
  933. unsigned short mask;
  934. if (twl4030->configured) {
  935. dev_err(codec->dev,
  936. "operation mode cannot be changed on-the-fly\n");
  937. return -EBUSY;
  938. }
  939. if (ucontrol->value.enumerated.item[0] > e->max - 1)
  940. return -EINVAL;
  941. val = ucontrol->value.enumerated.item[0] << e->shift_l;
  942. mask = e->mask << e->shift_l;
  943. if (e->shift_l != e->shift_r) {
  944. if (ucontrol->value.enumerated.item[1] > e->max - 1)
  945. return -EINVAL;
  946. val |= ucontrol->value.enumerated.item[1] << e->shift_r;
  947. mask |= e->mask << e->shift_r;
  948. }
  949. return snd_soc_update_bits(codec, e->reg, mask, val);
  950. }
  951. /*
  952. * FGAIN volume control:
  953. * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
  954. */
  955. static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
  956. /*
  957. * CGAIN volume control:
  958. * 0 dB to 12 dB in 6 dB steps
  959. * value 2 and 3 means 12 dB
  960. */
  961. static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
  962. /*
  963. * Voice Downlink GAIN volume control:
  964. * from -37 to 12 dB in 1 dB steps (mute instead of -37 dB)
  965. */
  966. static DECLARE_TLV_DB_SCALE(digital_voice_downlink_tlv, -3700, 100, 1);
  967. /*
  968. * Analog playback gain
  969. * -24 dB to 12 dB in 2 dB steps
  970. */
  971. static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
  972. /*
  973. * Gain controls tied to outputs
  974. * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
  975. */
  976. static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
  977. /*
  978. * Gain control for earpiece amplifier
  979. * 0 dB to 12 dB in 6 dB steps (mute instead of -6)
  980. */
  981. static DECLARE_TLV_DB_SCALE(output_ear_tvl, -600, 600, 1);
  982. /*
  983. * Capture gain after the ADCs
  984. * from 0 dB to 31 dB in 1 dB steps
  985. */
  986. static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
  987. /*
  988. * Gain control for input amplifiers
  989. * 0 dB to 30 dB in 6 dB steps
  990. */
  991. static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
  992. /* AVADC clock priority */
  993. static const char *twl4030_avadc_clk_priority_texts[] = {
  994. "Voice high priority", "HiFi high priority"
  995. };
  996. static const struct soc_enum twl4030_avadc_clk_priority_enum =
  997. SOC_ENUM_SINGLE(TWL4030_REG_AVADC_CTL, 2,
  998. ARRAY_SIZE(twl4030_avadc_clk_priority_texts),
  999. twl4030_avadc_clk_priority_texts);
  1000. static const char *twl4030_rampdelay_texts[] = {
  1001. "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
  1002. "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
  1003. "3495/2581/1748 ms"
  1004. };
  1005. static const struct soc_enum twl4030_rampdelay_enum =
  1006. SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
  1007. ARRAY_SIZE(twl4030_rampdelay_texts),
  1008. twl4030_rampdelay_texts);
  1009. /* Vibra H-bridge direction mode */
  1010. static const char *twl4030_vibradirmode_texts[] = {
  1011. "Vibra H-bridge direction", "Audio data MSB",
  1012. };
  1013. static const struct soc_enum twl4030_vibradirmode_enum =
  1014. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 5,
  1015. ARRAY_SIZE(twl4030_vibradirmode_texts),
  1016. twl4030_vibradirmode_texts);
  1017. /* Vibra H-bridge direction */
  1018. static const char *twl4030_vibradir_texts[] = {
  1019. "Positive polarity", "Negative polarity",
  1020. };
  1021. static const struct soc_enum twl4030_vibradir_enum =
  1022. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 1,
  1023. ARRAY_SIZE(twl4030_vibradir_texts),
  1024. twl4030_vibradir_texts);
  1025. /* Digimic Left and right swapping */
  1026. static const char *twl4030_digimicswap_texts[] = {
  1027. "Not swapped", "Swapped",
  1028. };
  1029. static const struct soc_enum twl4030_digimicswap_enum =
  1030. SOC_ENUM_SINGLE(TWL4030_REG_MISC_SET_1, 0,
  1031. ARRAY_SIZE(twl4030_digimicswap_texts),
  1032. twl4030_digimicswap_texts);
  1033. static const struct snd_kcontrol_new twl4030_snd_controls[] = {
  1034. /* Codec operation mode control */
  1035. SOC_ENUM_EXT("Codec Operation Mode", twl4030_op_modes_enum,
  1036. snd_soc_get_enum_double,
  1037. snd_soc_put_twl4030_opmode_enum_double),
  1038. /* Common playback gain controls */
  1039. SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
  1040. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  1041. 0, 0x3f, 0, digital_fine_tlv),
  1042. SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
  1043. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  1044. 0, 0x3f, 0, digital_fine_tlv),
  1045. SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
  1046. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  1047. 6, 0x2, 0, digital_coarse_tlv),
  1048. SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
  1049. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  1050. 6, 0x2, 0, digital_coarse_tlv),
  1051. SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
  1052. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  1053. 3, 0x12, 1, analog_tlv),
  1054. SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
  1055. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  1056. 3, 0x12, 1, analog_tlv),
  1057. SOC_DOUBLE_R("DAC1 Analog Playback Switch",
  1058. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  1059. 1, 1, 0),
  1060. SOC_DOUBLE_R("DAC2 Analog Playback Switch",
  1061. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  1062. 1, 1, 0),
  1063. /* Common voice downlink gain controls */
  1064. SOC_SINGLE_TLV("DAC Voice Digital Downlink Volume",
  1065. TWL4030_REG_VRXPGA, 0, 0x31, 0, digital_voice_downlink_tlv),
  1066. SOC_SINGLE_TLV("DAC Voice Analog Downlink Volume",
  1067. TWL4030_REG_VDL_APGA_CTL, 3, 0x12, 1, analog_tlv),
  1068. SOC_SINGLE("DAC Voice Analog Downlink Switch",
  1069. TWL4030_REG_VDL_APGA_CTL, 1, 1, 0),
  1070. /* Separate output gain controls */
  1071. SOC_DOUBLE_R_EXT_TLV("PreDriv Playback Volume",
  1072. TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
  1073. 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
  1074. snd_soc_put_volsw_r2_twl4030, output_tvl),
  1075. SOC_DOUBLE_EXT_TLV("Headset Playback Volume",
  1076. TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, snd_soc_get_volsw_twl4030,
  1077. snd_soc_put_volsw_twl4030, output_tvl),
  1078. SOC_DOUBLE_R_EXT_TLV("Carkit Playback Volume",
  1079. TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
  1080. 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
  1081. snd_soc_put_volsw_r2_twl4030, output_tvl),
  1082. SOC_SINGLE_EXT_TLV("Earpiece Playback Volume",
  1083. TWL4030_REG_EAR_CTL, 4, 3, 0, snd_soc_get_volsw_twl4030,
  1084. snd_soc_put_volsw_twl4030, output_ear_tvl),
  1085. /* Common capture gain controls */
  1086. SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
  1087. TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
  1088. 0, 0x1f, 0, digital_capture_tlv),
  1089. SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
  1090. TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
  1091. 0, 0x1f, 0, digital_capture_tlv),
  1092. SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
  1093. 0, 3, 5, 0, input_gain_tlv),
  1094. SOC_ENUM("AVADC Clock Priority", twl4030_avadc_clk_priority_enum),
  1095. SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
  1096. SOC_ENUM("Vibra H-bridge mode", twl4030_vibradirmode_enum),
  1097. SOC_ENUM("Vibra H-bridge direction", twl4030_vibradir_enum),
  1098. SOC_ENUM("Digimic LR Swap", twl4030_digimicswap_enum),
  1099. };
  1100. static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
  1101. /* Left channel inputs */
  1102. SND_SOC_DAPM_INPUT("MAINMIC"),
  1103. SND_SOC_DAPM_INPUT("HSMIC"),
  1104. SND_SOC_DAPM_INPUT("AUXL"),
  1105. SND_SOC_DAPM_INPUT("CARKITMIC"),
  1106. /* Right channel inputs */
  1107. SND_SOC_DAPM_INPUT("SUBMIC"),
  1108. SND_SOC_DAPM_INPUT("AUXR"),
  1109. /* Digital microphones (Stereo) */
  1110. SND_SOC_DAPM_INPUT("DIGIMIC0"),
  1111. SND_SOC_DAPM_INPUT("DIGIMIC1"),
  1112. /* Outputs */
  1113. SND_SOC_DAPM_OUTPUT("EARPIECE"),
  1114. SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
  1115. SND_SOC_DAPM_OUTPUT("PREDRIVER"),
  1116. SND_SOC_DAPM_OUTPUT("HSOL"),
  1117. SND_SOC_DAPM_OUTPUT("HSOR"),
  1118. SND_SOC_DAPM_OUTPUT("CARKITL"),
  1119. SND_SOC_DAPM_OUTPUT("CARKITR"),
  1120. SND_SOC_DAPM_OUTPUT("HFL"),
  1121. SND_SOC_DAPM_OUTPUT("HFR"),
  1122. SND_SOC_DAPM_OUTPUT("VIBRA"),
  1123. /* AIF and APLL clocks for running DAIs (including loopback) */
  1124. SND_SOC_DAPM_OUTPUT("Virtual HiFi OUT"),
  1125. SND_SOC_DAPM_INPUT("Virtual HiFi IN"),
  1126. SND_SOC_DAPM_OUTPUT("Virtual Voice OUT"),
  1127. /* DACs */
  1128. SND_SOC_DAPM_DAC("DAC Right1", NULL, SND_SOC_NOPM, 0, 0),
  1129. SND_SOC_DAPM_DAC("DAC Left1", NULL, SND_SOC_NOPM, 0, 0),
  1130. SND_SOC_DAPM_DAC("DAC Right2", NULL, SND_SOC_NOPM, 0, 0),
  1131. SND_SOC_DAPM_DAC("DAC Left2", NULL, SND_SOC_NOPM, 0, 0),
  1132. SND_SOC_DAPM_DAC("DAC Voice", NULL, SND_SOC_NOPM, 0, 0),
  1133. SND_SOC_DAPM_AIF_IN("VAIFIN", "Voice Playback", 0,
  1134. TWL4030_REG_VOICE_IF, 6, 0),
  1135. /* Analog bypasses */
  1136. SND_SOC_DAPM_SWITCH("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1137. &twl4030_dapm_abypassr1_control),
  1138. SND_SOC_DAPM_SWITCH("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1139. &twl4030_dapm_abypassl1_control),
  1140. SND_SOC_DAPM_SWITCH("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1141. &twl4030_dapm_abypassr2_control),
  1142. SND_SOC_DAPM_SWITCH("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1143. &twl4030_dapm_abypassl2_control),
  1144. SND_SOC_DAPM_SWITCH("Voice Analog Loopback", SND_SOC_NOPM, 0, 0,
  1145. &twl4030_dapm_abypassv_control),
  1146. /* Master analog loopback switch */
  1147. SND_SOC_DAPM_SUPPLY("FM Loop Enable", TWL4030_REG_MISC_SET_1, 5, 0,
  1148. NULL, 0),
  1149. /* Digital bypasses */
  1150. SND_SOC_DAPM_SWITCH("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
  1151. &twl4030_dapm_dbypassl_control),
  1152. SND_SOC_DAPM_SWITCH("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
  1153. &twl4030_dapm_dbypassr_control),
  1154. SND_SOC_DAPM_SWITCH("Voice Digital Loopback", SND_SOC_NOPM, 0, 0,
  1155. &twl4030_dapm_dbypassv_control),
  1156. /* Digital mixers, power control for the physical DACs */
  1157. SND_SOC_DAPM_MIXER("Digital R1 Playback Mixer",
  1158. TWL4030_REG_AVDAC_CTL, 0, 0, NULL, 0),
  1159. SND_SOC_DAPM_MIXER("Digital L1 Playback Mixer",
  1160. TWL4030_REG_AVDAC_CTL, 1, 0, NULL, 0),
  1161. SND_SOC_DAPM_MIXER("Digital R2 Playback Mixer",
  1162. TWL4030_REG_AVDAC_CTL, 2, 0, NULL, 0),
  1163. SND_SOC_DAPM_MIXER("Digital L2 Playback Mixer",
  1164. TWL4030_REG_AVDAC_CTL, 3, 0, NULL, 0),
  1165. SND_SOC_DAPM_MIXER("Digital Voice Playback Mixer",
  1166. TWL4030_REG_AVDAC_CTL, 4, 0, NULL, 0),
  1167. /* Analog mixers, power control for the physical PGAs */
  1168. SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer",
  1169. TWL4030_REG_ARXR1_APGA_CTL, 0, 0, NULL, 0),
  1170. SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer",
  1171. TWL4030_REG_ARXL1_APGA_CTL, 0, 0, NULL, 0),
  1172. SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer",
  1173. TWL4030_REG_ARXR2_APGA_CTL, 0, 0, NULL, 0),
  1174. SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer",
  1175. TWL4030_REG_ARXL2_APGA_CTL, 0, 0, NULL, 0),
  1176. SND_SOC_DAPM_MIXER("Analog Voice Playback Mixer",
  1177. TWL4030_REG_VDL_APGA_CTL, 0, 0, NULL, 0),
  1178. SND_SOC_DAPM_SUPPLY("APLL Enable", SND_SOC_NOPM, 0, 0, apll_event,
  1179. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1180. SND_SOC_DAPM_SUPPLY("AIF Enable", SND_SOC_NOPM, 0, 0, aif_event,
  1181. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1182. /* Output MIXER controls */
  1183. /* Earpiece */
  1184. SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
  1185. &twl4030_dapm_earpiece_controls[0],
  1186. ARRAY_SIZE(twl4030_dapm_earpiece_controls)),
  1187. SND_SOC_DAPM_PGA_E("Earpiece PGA", SND_SOC_NOPM,
  1188. 0, 0, NULL, 0, earpiecepga_event,
  1189. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1190. /* PreDrivL/R */
  1191. SND_SOC_DAPM_MIXER("PredriveL Mixer", SND_SOC_NOPM, 0, 0,
  1192. &twl4030_dapm_predrivel_controls[0],
  1193. ARRAY_SIZE(twl4030_dapm_predrivel_controls)),
  1194. SND_SOC_DAPM_PGA_E("PredriveL PGA", SND_SOC_NOPM,
  1195. 0, 0, NULL, 0, predrivelpga_event,
  1196. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1197. SND_SOC_DAPM_MIXER("PredriveR Mixer", SND_SOC_NOPM, 0, 0,
  1198. &twl4030_dapm_predriver_controls[0],
  1199. ARRAY_SIZE(twl4030_dapm_predriver_controls)),
  1200. SND_SOC_DAPM_PGA_E("PredriveR PGA", SND_SOC_NOPM,
  1201. 0, 0, NULL, 0, predriverpga_event,
  1202. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1203. /* HeadsetL/R */
  1204. SND_SOC_DAPM_MIXER("HeadsetL Mixer", SND_SOC_NOPM, 0, 0,
  1205. &twl4030_dapm_hsol_controls[0],
  1206. ARRAY_SIZE(twl4030_dapm_hsol_controls)),
  1207. SND_SOC_DAPM_PGA_E("HeadsetL PGA", SND_SOC_NOPM,
  1208. 0, 0, NULL, 0, headsetlpga_event,
  1209. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1210. SND_SOC_DAPM_MIXER("HeadsetR Mixer", SND_SOC_NOPM, 0, 0,
  1211. &twl4030_dapm_hsor_controls[0],
  1212. ARRAY_SIZE(twl4030_dapm_hsor_controls)),
  1213. SND_SOC_DAPM_PGA_E("HeadsetR PGA", SND_SOC_NOPM,
  1214. 0, 0, NULL, 0, headsetrpga_event,
  1215. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1216. /* CarkitL/R */
  1217. SND_SOC_DAPM_MIXER("CarkitL Mixer", SND_SOC_NOPM, 0, 0,
  1218. &twl4030_dapm_carkitl_controls[0],
  1219. ARRAY_SIZE(twl4030_dapm_carkitl_controls)),
  1220. SND_SOC_DAPM_PGA_E("CarkitL PGA", SND_SOC_NOPM,
  1221. 0, 0, NULL, 0, carkitlpga_event,
  1222. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1223. SND_SOC_DAPM_MIXER("CarkitR Mixer", SND_SOC_NOPM, 0, 0,
  1224. &twl4030_dapm_carkitr_controls[0],
  1225. ARRAY_SIZE(twl4030_dapm_carkitr_controls)),
  1226. SND_SOC_DAPM_PGA_E("CarkitR PGA", SND_SOC_NOPM,
  1227. 0, 0, NULL, 0, carkitrpga_event,
  1228. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1229. /* Output MUX controls */
  1230. /* HandsfreeL/R */
  1231. SND_SOC_DAPM_MUX("HandsfreeL Mux", SND_SOC_NOPM, 0, 0,
  1232. &twl4030_dapm_handsfreel_control),
  1233. SND_SOC_DAPM_SWITCH("HandsfreeL", SND_SOC_NOPM, 0, 0,
  1234. &twl4030_dapm_handsfreelmute_control),
  1235. SND_SOC_DAPM_PGA_E("HandsfreeL PGA", SND_SOC_NOPM,
  1236. 0, 0, NULL, 0, handsfreelpga_event,
  1237. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1238. SND_SOC_DAPM_MUX("HandsfreeR Mux", SND_SOC_NOPM, 5, 0,
  1239. &twl4030_dapm_handsfreer_control),
  1240. SND_SOC_DAPM_SWITCH("HandsfreeR", SND_SOC_NOPM, 0, 0,
  1241. &twl4030_dapm_handsfreermute_control),
  1242. SND_SOC_DAPM_PGA_E("HandsfreeR PGA", SND_SOC_NOPM,
  1243. 0, 0, NULL, 0, handsfreerpga_event,
  1244. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1245. /* Vibra */
  1246. SND_SOC_DAPM_MUX_E("Vibra Mux", TWL4030_REG_VIBRA_CTL, 0, 0,
  1247. &twl4030_dapm_vibra_control, vibramux_event,
  1248. SND_SOC_DAPM_PRE_PMU),
  1249. SND_SOC_DAPM_MUX("Vibra Route", SND_SOC_NOPM, 0, 0,
  1250. &twl4030_dapm_vibrapath_control),
  1251. /* Introducing four virtual ADC, since TWL4030 have four channel for
  1252. capture */
  1253. SND_SOC_DAPM_ADC("ADC Virtual Left1", NULL, SND_SOC_NOPM, 0, 0),
  1254. SND_SOC_DAPM_ADC("ADC Virtual Right1", NULL, SND_SOC_NOPM, 0, 0),
  1255. SND_SOC_DAPM_ADC("ADC Virtual Left2", NULL, SND_SOC_NOPM, 0, 0),
  1256. SND_SOC_DAPM_ADC("ADC Virtual Right2", NULL, SND_SOC_NOPM, 0, 0),
  1257. SND_SOC_DAPM_AIF_OUT("VAIFOUT", "Voice Capture", 0,
  1258. TWL4030_REG_VOICE_IF, 5, 0),
  1259. /* Analog/Digital mic path selection.
  1260. TX1 Left/Right: either analog Left/Right or Digimic0
  1261. TX2 Left/Right: either analog Left/Right or Digimic1 */
  1262. SND_SOC_DAPM_MUX("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
  1263. &twl4030_dapm_micpathtx1_control),
  1264. SND_SOC_DAPM_MUX("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
  1265. &twl4030_dapm_micpathtx2_control),
  1266. /* Analog input mixers for the capture amplifiers */
  1267. SND_SOC_DAPM_MIXER("Analog Left",
  1268. TWL4030_REG_ANAMICL, 4, 0,
  1269. &twl4030_dapm_analoglmic_controls[0],
  1270. ARRAY_SIZE(twl4030_dapm_analoglmic_controls)),
  1271. SND_SOC_DAPM_MIXER("Analog Right",
  1272. TWL4030_REG_ANAMICR, 4, 0,
  1273. &twl4030_dapm_analogrmic_controls[0],
  1274. ARRAY_SIZE(twl4030_dapm_analogrmic_controls)),
  1275. SND_SOC_DAPM_PGA("ADC Physical Left",
  1276. TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
  1277. SND_SOC_DAPM_PGA("ADC Physical Right",
  1278. TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
  1279. SND_SOC_DAPM_PGA_E("Digimic0 Enable",
  1280. TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0,
  1281. digimic_event, SND_SOC_DAPM_POST_PMU),
  1282. SND_SOC_DAPM_PGA_E("Digimic1 Enable",
  1283. TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0,
  1284. digimic_event, SND_SOC_DAPM_POST_PMU),
  1285. SND_SOC_DAPM_SUPPLY("micbias1 select", TWL4030_REG_MICBIAS_CTL, 5, 0,
  1286. NULL, 0),
  1287. SND_SOC_DAPM_SUPPLY("micbias2 select", TWL4030_REG_MICBIAS_CTL, 6, 0,
  1288. NULL, 0),
  1289. /* Microphone bias */
  1290. SND_SOC_DAPM_SUPPLY("Mic Bias 1",
  1291. TWL4030_REG_MICBIAS_CTL, 0, 0, NULL, 0),
  1292. SND_SOC_DAPM_SUPPLY("Mic Bias 2",
  1293. TWL4030_REG_MICBIAS_CTL, 1, 0, NULL, 0),
  1294. SND_SOC_DAPM_SUPPLY("Headset Mic Bias",
  1295. TWL4030_REG_MICBIAS_CTL, 2, 0, NULL, 0),
  1296. SND_SOC_DAPM_SUPPLY("VIF Enable", TWL4030_REG_VOICE_IF, 0, 0, NULL, 0),
  1297. };
  1298. static const struct snd_soc_dapm_route intercon[] = {
  1299. /* Stream -> DAC mapping */
  1300. {"DAC Right1", NULL, "HiFi Playback"},
  1301. {"DAC Left1", NULL, "HiFi Playback"},
  1302. {"DAC Right2", NULL, "HiFi Playback"},
  1303. {"DAC Left2", NULL, "HiFi Playback"},
  1304. {"DAC Voice", NULL, "VAIFIN"},
  1305. /* ADC -> Stream mapping */
  1306. {"HiFi Capture", NULL, "ADC Virtual Left1"},
  1307. {"HiFi Capture", NULL, "ADC Virtual Right1"},
  1308. {"HiFi Capture", NULL, "ADC Virtual Left2"},
  1309. {"HiFi Capture", NULL, "ADC Virtual Right2"},
  1310. {"VAIFOUT", NULL, "ADC Virtual Left2"},
  1311. {"VAIFOUT", NULL, "ADC Virtual Right2"},
  1312. {"VAIFOUT", NULL, "VIF Enable"},
  1313. {"Digital L1 Playback Mixer", NULL, "DAC Left1"},
  1314. {"Digital R1 Playback Mixer", NULL, "DAC Right1"},
  1315. {"Digital L2 Playback Mixer", NULL, "DAC Left2"},
  1316. {"Digital R2 Playback Mixer", NULL, "DAC Right2"},
  1317. {"Digital Voice Playback Mixer", NULL, "DAC Voice"},
  1318. /* Supply for the digital part (APLL) */
  1319. {"Digital Voice Playback Mixer", NULL, "APLL Enable"},
  1320. {"DAC Left1", NULL, "AIF Enable"},
  1321. {"DAC Right1", NULL, "AIF Enable"},
  1322. {"DAC Left2", NULL, "AIF Enable"},
  1323. {"DAC Right1", NULL, "AIF Enable"},
  1324. {"DAC Voice", NULL, "VIF Enable"},
  1325. {"Digital R2 Playback Mixer", NULL, "AIF Enable"},
  1326. {"Digital L2 Playback Mixer", NULL, "AIF Enable"},
  1327. {"Analog L1 Playback Mixer", NULL, "Digital L1 Playback Mixer"},
  1328. {"Analog R1 Playback Mixer", NULL, "Digital R1 Playback Mixer"},
  1329. {"Analog L2 Playback Mixer", NULL, "Digital L2 Playback Mixer"},
  1330. {"Analog R2 Playback Mixer", NULL, "Digital R2 Playback Mixer"},
  1331. {"Analog Voice Playback Mixer", NULL, "Digital Voice Playback Mixer"},
  1332. /* Internal playback routings */
  1333. /* Earpiece */
  1334. {"Earpiece Mixer", "Voice", "Analog Voice Playback Mixer"},
  1335. {"Earpiece Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1336. {"Earpiece Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1337. {"Earpiece Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1338. {"Earpiece PGA", NULL, "Earpiece Mixer"},
  1339. /* PreDrivL */
  1340. {"PredriveL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1341. {"PredriveL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1342. {"PredriveL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1343. {"PredriveL Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1344. {"PredriveL PGA", NULL, "PredriveL Mixer"},
  1345. /* PreDrivR */
  1346. {"PredriveR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1347. {"PredriveR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1348. {"PredriveR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1349. {"PredriveR Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1350. {"PredriveR PGA", NULL, "PredriveR Mixer"},
  1351. /* HeadsetL */
  1352. {"HeadsetL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1353. {"HeadsetL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1354. {"HeadsetL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1355. {"HeadsetL PGA", NULL, "HeadsetL Mixer"},
  1356. /* HeadsetR */
  1357. {"HeadsetR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1358. {"HeadsetR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1359. {"HeadsetR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1360. {"HeadsetR PGA", NULL, "HeadsetR Mixer"},
  1361. /* CarkitL */
  1362. {"CarkitL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1363. {"CarkitL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1364. {"CarkitL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1365. {"CarkitL PGA", NULL, "CarkitL Mixer"},
  1366. /* CarkitR */
  1367. {"CarkitR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1368. {"CarkitR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1369. {"CarkitR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1370. {"CarkitR PGA", NULL, "CarkitR Mixer"},
  1371. /* HandsfreeL */
  1372. {"HandsfreeL Mux", "Voice", "Analog Voice Playback Mixer"},
  1373. {"HandsfreeL Mux", "AudioL1", "Analog L1 Playback Mixer"},
  1374. {"HandsfreeL Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1375. {"HandsfreeL Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1376. {"HandsfreeL", "Switch", "HandsfreeL Mux"},
  1377. {"HandsfreeL PGA", NULL, "HandsfreeL"},
  1378. /* HandsfreeR */
  1379. {"HandsfreeR Mux", "Voice", "Analog Voice Playback Mixer"},
  1380. {"HandsfreeR Mux", "AudioR1", "Analog R1 Playback Mixer"},
  1381. {"HandsfreeR Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1382. {"HandsfreeR Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1383. {"HandsfreeR", "Switch", "HandsfreeR Mux"},
  1384. {"HandsfreeR PGA", NULL, "HandsfreeR"},
  1385. /* Vibra */
  1386. {"Vibra Mux", "AudioL1", "DAC Left1"},
  1387. {"Vibra Mux", "AudioR1", "DAC Right1"},
  1388. {"Vibra Mux", "AudioL2", "DAC Left2"},
  1389. {"Vibra Mux", "AudioR2", "DAC Right2"},
  1390. /* outputs */
  1391. /* Must be always connected (for AIF and APLL) */
  1392. {"Virtual HiFi OUT", NULL, "DAC Left1"},
  1393. {"Virtual HiFi OUT", NULL, "DAC Right1"},
  1394. {"Virtual HiFi OUT", NULL, "DAC Left2"},
  1395. {"Virtual HiFi OUT", NULL, "DAC Right2"},
  1396. /* Must be always connected (for APLL) */
  1397. {"Virtual Voice OUT", NULL, "Digital Voice Playback Mixer"},
  1398. /* Physical outputs */
  1399. {"EARPIECE", NULL, "Earpiece PGA"},
  1400. {"PREDRIVEL", NULL, "PredriveL PGA"},
  1401. {"PREDRIVER", NULL, "PredriveR PGA"},
  1402. {"HSOL", NULL, "HeadsetL PGA"},
  1403. {"HSOR", NULL, "HeadsetR PGA"},
  1404. {"CARKITL", NULL, "CarkitL PGA"},
  1405. {"CARKITR", NULL, "CarkitR PGA"},
  1406. {"HFL", NULL, "HandsfreeL PGA"},
  1407. {"HFR", NULL, "HandsfreeR PGA"},
  1408. {"Vibra Route", "Audio", "Vibra Mux"},
  1409. {"VIBRA", NULL, "Vibra Route"},
  1410. /* Capture path */
  1411. /* Must be always connected (for AIF and APLL) */
  1412. {"ADC Virtual Left1", NULL, "Virtual HiFi IN"},
  1413. {"ADC Virtual Right1", NULL, "Virtual HiFi IN"},
  1414. {"ADC Virtual Left2", NULL, "Virtual HiFi IN"},
  1415. {"ADC Virtual Right2", NULL, "Virtual HiFi IN"},
  1416. /* Physical inputs */
  1417. {"Analog Left", "Main Mic Capture Switch", "MAINMIC"},
  1418. {"Analog Left", "Headset Mic Capture Switch", "HSMIC"},
  1419. {"Analog Left", "AUXL Capture Switch", "AUXL"},
  1420. {"Analog Left", "Carkit Mic Capture Switch", "CARKITMIC"},
  1421. {"Analog Right", "Sub Mic Capture Switch", "SUBMIC"},
  1422. {"Analog Right", "AUXR Capture Switch", "AUXR"},
  1423. {"ADC Physical Left", NULL, "Analog Left"},
  1424. {"ADC Physical Right", NULL, "Analog Right"},
  1425. {"Digimic0 Enable", NULL, "DIGIMIC0"},
  1426. {"Digimic1 Enable", NULL, "DIGIMIC1"},
  1427. {"DIGIMIC0", NULL, "micbias1 select"},
  1428. {"DIGIMIC1", NULL, "micbias2 select"},
  1429. /* TX1 Left capture path */
  1430. {"TX1 Capture Route", "Analog", "ADC Physical Left"},
  1431. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1432. /* TX1 Right capture path */
  1433. {"TX1 Capture Route", "Analog", "ADC Physical Right"},
  1434. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1435. /* TX2 Left capture path */
  1436. {"TX2 Capture Route", "Analog", "ADC Physical Left"},
  1437. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1438. /* TX2 Right capture path */
  1439. {"TX2 Capture Route", "Analog", "ADC Physical Right"},
  1440. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1441. {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
  1442. {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
  1443. {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
  1444. {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
  1445. {"ADC Virtual Left1", NULL, "AIF Enable"},
  1446. {"ADC Virtual Right1", NULL, "AIF Enable"},
  1447. {"ADC Virtual Left2", NULL, "AIF Enable"},
  1448. {"ADC Virtual Right2", NULL, "AIF Enable"},
  1449. /* Analog bypass routes */
  1450. {"Right1 Analog Loopback", "Switch", "Analog Right"},
  1451. {"Left1 Analog Loopback", "Switch", "Analog Left"},
  1452. {"Right2 Analog Loopback", "Switch", "Analog Right"},
  1453. {"Left2 Analog Loopback", "Switch", "Analog Left"},
  1454. {"Voice Analog Loopback", "Switch", "Analog Left"},
  1455. /* Supply for the Analog loopbacks */
  1456. {"Right1 Analog Loopback", NULL, "FM Loop Enable"},
  1457. {"Left1 Analog Loopback", NULL, "FM Loop Enable"},
  1458. {"Right2 Analog Loopback", NULL, "FM Loop Enable"},
  1459. {"Left2 Analog Loopback", NULL, "FM Loop Enable"},
  1460. {"Voice Analog Loopback", NULL, "FM Loop Enable"},
  1461. {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
  1462. {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
  1463. {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
  1464. {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
  1465. {"Analog Voice Playback Mixer", NULL, "Voice Analog Loopback"},
  1466. /* Digital bypass routes */
  1467. {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
  1468. {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
  1469. {"Voice Digital Loopback", "Volume", "TX2 Capture Route"},
  1470. {"Digital R2 Playback Mixer", NULL, "Right Digital Loopback"},
  1471. {"Digital L2 Playback Mixer", NULL, "Left Digital Loopback"},
  1472. {"Digital Voice Playback Mixer", NULL, "Voice Digital Loopback"},
  1473. };
  1474. static int twl4030_set_bias_level(struct snd_soc_codec *codec,
  1475. enum snd_soc_bias_level level)
  1476. {
  1477. switch (level) {
  1478. case SND_SOC_BIAS_ON:
  1479. break;
  1480. case SND_SOC_BIAS_PREPARE:
  1481. break;
  1482. case SND_SOC_BIAS_STANDBY:
  1483. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1484. twl4030_codec_enable(codec, 1);
  1485. break;
  1486. case SND_SOC_BIAS_OFF:
  1487. twl4030_codec_enable(codec, 0);
  1488. break;
  1489. }
  1490. codec->dapm.bias_level = level;
  1491. return 0;
  1492. }
  1493. static void twl4030_constraints(struct twl4030_priv *twl4030,
  1494. struct snd_pcm_substream *mst_substream)
  1495. {
  1496. struct snd_pcm_substream *slv_substream;
  1497. /* Pick the stream, which need to be constrained */
  1498. if (mst_substream == twl4030->master_substream)
  1499. slv_substream = twl4030->slave_substream;
  1500. else if (mst_substream == twl4030->slave_substream)
  1501. slv_substream = twl4030->master_substream;
  1502. else /* This should not happen.. */
  1503. return;
  1504. /* Set the constraints according to the already configured stream */
  1505. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1506. SNDRV_PCM_HW_PARAM_RATE,
  1507. twl4030->rate,
  1508. twl4030->rate);
  1509. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1510. SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
  1511. twl4030->sample_bits,
  1512. twl4030->sample_bits);
  1513. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1514. SNDRV_PCM_HW_PARAM_CHANNELS,
  1515. twl4030->channels,
  1516. twl4030->channels);
  1517. }
  1518. /* In case of 4 channel mode, the RX1 L/R for playback and the TX2 L/R for
  1519. * capture has to be enabled/disabled. */
  1520. static void twl4030_tdm_enable(struct snd_soc_codec *codec, int direction,
  1521. int enable)
  1522. {
  1523. u8 reg, mask;
  1524. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1525. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1526. mask = TWL4030_ARXL1_VRX_EN | TWL4030_ARXR1_EN;
  1527. else
  1528. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1529. if (enable)
  1530. reg |= mask;
  1531. else
  1532. reg &= ~mask;
  1533. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1534. }
  1535. static int twl4030_startup(struct snd_pcm_substream *substream,
  1536. struct snd_soc_dai *dai)
  1537. {
  1538. struct snd_soc_codec *codec = dai->codec;
  1539. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1540. if (twl4030->master_substream) {
  1541. twl4030->slave_substream = substream;
  1542. /* The DAI has one configuration for playback and capture, so
  1543. * if the DAI has been already configured then constrain this
  1544. * substream to match it. */
  1545. if (twl4030->configured)
  1546. twl4030_constraints(twl4030, twl4030->master_substream);
  1547. } else {
  1548. if (!(twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE) &
  1549. TWL4030_OPTION_1)) {
  1550. /* In option2 4 channel is not supported, set the
  1551. * constraint for the first stream for channels, the
  1552. * second stream will 'inherit' this cosntraint */
  1553. snd_pcm_hw_constraint_minmax(substream->runtime,
  1554. SNDRV_PCM_HW_PARAM_CHANNELS,
  1555. 2, 2);
  1556. }
  1557. twl4030->master_substream = substream;
  1558. }
  1559. return 0;
  1560. }
  1561. static void twl4030_shutdown(struct snd_pcm_substream *substream,
  1562. struct snd_soc_dai *dai)
  1563. {
  1564. struct snd_soc_codec *codec = dai->codec;
  1565. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1566. if (twl4030->master_substream == substream)
  1567. twl4030->master_substream = twl4030->slave_substream;
  1568. twl4030->slave_substream = NULL;
  1569. /* If all streams are closed, or the remaining stream has not yet
  1570. * been configured than set the DAI as not configured. */
  1571. if (!twl4030->master_substream)
  1572. twl4030->configured = 0;
  1573. else if (!twl4030->master_substream->runtime->channels)
  1574. twl4030->configured = 0;
  1575. /* If the closing substream had 4 channel, do the necessary cleanup */
  1576. if (substream->runtime->channels == 4)
  1577. twl4030_tdm_enable(codec, substream->stream, 0);
  1578. }
  1579. static int twl4030_hw_params(struct snd_pcm_substream *substream,
  1580. struct snd_pcm_hw_params *params,
  1581. struct snd_soc_dai *dai)
  1582. {
  1583. struct snd_soc_codec *codec = dai->codec;
  1584. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1585. u8 mode, old_mode, format, old_format;
  1586. /* If the substream has 4 channel, do the necessary setup */
  1587. if (params_channels(params) == 4) {
  1588. format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1589. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  1590. /* Safety check: are we in the correct operating mode and
  1591. * the interface is in TDM mode? */
  1592. if ((mode & TWL4030_OPTION_1) &&
  1593. ((format & TWL4030_AIF_FORMAT) == TWL4030_AIF_FORMAT_TDM))
  1594. twl4030_tdm_enable(codec, substream->stream, 1);
  1595. else
  1596. return -EINVAL;
  1597. }
  1598. if (twl4030->configured)
  1599. /* Ignoring hw_params for already configured DAI */
  1600. return 0;
  1601. /* bit rate */
  1602. old_mode = twl4030_read_reg_cache(codec,
  1603. TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
  1604. mode = old_mode & ~TWL4030_APLL_RATE;
  1605. switch (params_rate(params)) {
  1606. case 8000:
  1607. mode |= TWL4030_APLL_RATE_8000;
  1608. break;
  1609. case 11025:
  1610. mode |= TWL4030_APLL_RATE_11025;
  1611. break;
  1612. case 12000:
  1613. mode |= TWL4030_APLL_RATE_12000;
  1614. break;
  1615. case 16000:
  1616. mode |= TWL4030_APLL_RATE_16000;
  1617. break;
  1618. case 22050:
  1619. mode |= TWL4030_APLL_RATE_22050;
  1620. break;
  1621. case 24000:
  1622. mode |= TWL4030_APLL_RATE_24000;
  1623. break;
  1624. case 32000:
  1625. mode |= TWL4030_APLL_RATE_32000;
  1626. break;
  1627. case 44100:
  1628. mode |= TWL4030_APLL_RATE_44100;
  1629. break;
  1630. case 48000:
  1631. mode |= TWL4030_APLL_RATE_48000;
  1632. break;
  1633. case 96000:
  1634. mode |= TWL4030_APLL_RATE_96000;
  1635. break;
  1636. default:
  1637. dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
  1638. params_rate(params));
  1639. return -EINVAL;
  1640. }
  1641. /* sample size */
  1642. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1643. format = old_format;
  1644. format &= ~TWL4030_DATA_WIDTH;
  1645. switch (params_format(params)) {
  1646. case SNDRV_PCM_FORMAT_S16_LE:
  1647. format |= TWL4030_DATA_WIDTH_16S_16W;
  1648. break;
  1649. case SNDRV_PCM_FORMAT_S32_LE:
  1650. format |= TWL4030_DATA_WIDTH_32S_24W;
  1651. break;
  1652. default:
  1653. dev_err(codec->dev, "%s: unknown format %d\n", __func__,
  1654. params_format(params));
  1655. return -EINVAL;
  1656. }
  1657. if (format != old_format || mode != old_mode) {
  1658. if (twl4030->codec_powered) {
  1659. /*
  1660. * If the codec is powered, than we need to toggle the
  1661. * codec power.
  1662. */
  1663. twl4030_codec_enable(codec, 0);
  1664. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1665. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1666. twl4030_codec_enable(codec, 1);
  1667. } else {
  1668. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1669. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1670. }
  1671. }
  1672. /* Store the important parameters for the DAI configuration and set
  1673. * the DAI as configured */
  1674. twl4030->configured = 1;
  1675. twl4030->rate = params_rate(params);
  1676. twl4030->sample_bits = hw_param_interval(params,
  1677. SNDRV_PCM_HW_PARAM_SAMPLE_BITS)->min;
  1678. twl4030->channels = params_channels(params);
  1679. /* If both playback and capture streams are open, and one of them
  1680. * is setting the hw parameters right now (since we are here), set
  1681. * constraints to the other stream to match the current one. */
  1682. if (twl4030->slave_substream)
  1683. twl4030_constraints(twl4030, substream);
  1684. return 0;
  1685. }
  1686. static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1687. int clk_id, unsigned int freq, int dir)
  1688. {
  1689. struct snd_soc_codec *codec = codec_dai->codec;
  1690. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1691. switch (freq) {
  1692. case 19200000:
  1693. case 26000000:
  1694. case 38400000:
  1695. break;
  1696. default:
  1697. dev_err(codec->dev, "Unsupported HFCLKIN: %u\n", freq);
  1698. return -EINVAL;
  1699. }
  1700. if ((freq / 1000) != twl4030->sysclk) {
  1701. dev_err(codec->dev,
  1702. "Mismatch in HFCLKIN: %u (configured: %u)\n",
  1703. freq, twl4030->sysclk * 1000);
  1704. return -EINVAL;
  1705. }
  1706. return 0;
  1707. }
  1708. static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1709. unsigned int fmt)
  1710. {
  1711. struct snd_soc_codec *codec = codec_dai->codec;
  1712. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1713. u8 old_format, format;
  1714. /* get format */
  1715. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1716. format = old_format;
  1717. /* set master/slave audio interface */
  1718. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1719. case SND_SOC_DAIFMT_CBM_CFM:
  1720. format &= ~(TWL4030_AIF_SLAVE_EN);
  1721. format &= ~(TWL4030_CLK256FS_EN);
  1722. break;
  1723. case SND_SOC_DAIFMT_CBS_CFS:
  1724. format |= TWL4030_AIF_SLAVE_EN;
  1725. format |= TWL4030_CLK256FS_EN;
  1726. break;
  1727. default:
  1728. return -EINVAL;
  1729. }
  1730. /* interface format */
  1731. format &= ~TWL4030_AIF_FORMAT;
  1732. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1733. case SND_SOC_DAIFMT_I2S:
  1734. format |= TWL4030_AIF_FORMAT_CODEC;
  1735. break;
  1736. case SND_SOC_DAIFMT_DSP_A:
  1737. format |= TWL4030_AIF_FORMAT_TDM;
  1738. break;
  1739. default:
  1740. return -EINVAL;
  1741. }
  1742. if (format != old_format) {
  1743. if (twl4030->codec_powered) {
  1744. /*
  1745. * If the codec is powered, than we need to toggle the
  1746. * codec power.
  1747. */
  1748. twl4030_codec_enable(codec, 0);
  1749. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1750. twl4030_codec_enable(codec, 1);
  1751. } else {
  1752. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1753. }
  1754. }
  1755. return 0;
  1756. }
  1757. static int twl4030_set_tristate(struct snd_soc_dai *dai, int tristate)
  1758. {
  1759. struct snd_soc_codec *codec = dai->codec;
  1760. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1761. if (tristate)
  1762. reg |= TWL4030_AIF_TRI_EN;
  1763. else
  1764. reg &= ~TWL4030_AIF_TRI_EN;
  1765. return twl4030_write(codec, TWL4030_REG_AUDIO_IF, reg);
  1766. }
  1767. /* In case of voice mode, the RX1 L(VRX) for downlink and the TX2 L/R
  1768. * (VTXL, VTXR) for uplink has to be enabled/disabled. */
  1769. static void twl4030_voice_enable(struct snd_soc_codec *codec, int direction,
  1770. int enable)
  1771. {
  1772. u8 reg, mask;
  1773. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1774. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1775. mask = TWL4030_ARXL1_VRX_EN;
  1776. else
  1777. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1778. if (enable)
  1779. reg |= mask;
  1780. else
  1781. reg &= ~mask;
  1782. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1783. }
  1784. static int twl4030_voice_startup(struct snd_pcm_substream *substream,
  1785. struct snd_soc_dai *dai)
  1786. {
  1787. struct snd_soc_codec *codec = dai->codec;
  1788. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1789. u8 mode;
  1790. /* If the system master clock is not 26MHz, the voice PCM interface is
  1791. * not available.
  1792. */
  1793. if (twl4030->sysclk != 26000) {
  1794. dev_err(codec->dev,
  1795. "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
  1796. __func__, twl4030->sysclk);
  1797. return -EINVAL;
  1798. }
  1799. /* If the codec mode is not option2, the voice PCM interface is not
  1800. * available.
  1801. */
  1802. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1803. & TWL4030_OPT_MODE;
  1804. if (mode != TWL4030_OPTION_2) {
  1805. dev_err(codec->dev, "%s: the codec mode is not option2\n",
  1806. __func__);
  1807. return -EINVAL;
  1808. }
  1809. return 0;
  1810. }
  1811. static void twl4030_voice_shutdown(struct snd_pcm_substream *substream,
  1812. struct snd_soc_dai *dai)
  1813. {
  1814. struct snd_soc_codec *codec = dai->codec;
  1815. /* Enable voice digital filters */
  1816. twl4030_voice_enable(codec, substream->stream, 0);
  1817. }
  1818. static int twl4030_voice_hw_params(struct snd_pcm_substream *substream,
  1819. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  1820. {
  1821. struct snd_soc_codec *codec = dai->codec;
  1822. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1823. u8 old_mode, mode;
  1824. /* Enable voice digital filters */
  1825. twl4030_voice_enable(codec, substream->stream, 1);
  1826. /* bit rate */
  1827. old_mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1828. & ~(TWL4030_CODECPDZ);
  1829. mode = old_mode;
  1830. switch (params_rate(params)) {
  1831. case 8000:
  1832. mode &= ~(TWL4030_SEL_16K);
  1833. break;
  1834. case 16000:
  1835. mode |= TWL4030_SEL_16K;
  1836. break;
  1837. default:
  1838. dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
  1839. params_rate(params));
  1840. return -EINVAL;
  1841. }
  1842. if (mode != old_mode) {
  1843. if (twl4030->codec_powered) {
  1844. /*
  1845. * If the codec is powered, than we need to toggle the
  1846. * codec power.
  1847. */
  1848. twl4030_codec_enable(codec, 0);
  1849. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1850. twl4030_codec_enable(codec, 1);
  1851. } else {
  1852. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1853. }
  1854. }
  1855. return 0;
  1856. }
  1857. static int twl4030_voice_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1858. int clk_id, unsigned int freq, int dir)
  1859. {
  1860. struct snd_soc_codec *codec = codec_dai->codec;
  1861. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1862. if (freq != 26000000) {
  1863. dev_err(codec->dev,
  1864. "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
  1865. __func__, freq / 1000);
  1866. return -EINVAL;
  1867. }
  1868. if ((freq / 1000) != twl4030->sysclk) {
  1869. dev_err(codec->dev,
  1870. "Mismatch in HFCLKIN: %u (configured: %u)\n",
  1871. freq, twl4030->sysclk * 1000);
  1872. return -EINVAL;
  1873. }
  1874. return 0;
  1875. }
  1876. static int twl4030_voice_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1877. unsigned int fmt)
  1878. {
  1879. struct snd_soc_codec *codec = codec_dai->codec;
  1880. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1881. u8 old_format, format;
  1882. /* get format */
  1883. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1884. format = old_format;
  1885. /* set master/slave audio interface */
  1886. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1887. case SND_SOC_DAIFMT_CBM_CFM:
  1888. format &= ~(TWL4030_VIF_SLAVE_EN);
  1889. break;
  1890. case SND_SOC_DAIFMT_CBS_CFS:
  1891. format |= TWL4030_VIF_SLAVE_EN;
  1892. break;
  1893. default:
  1894. return -EINVAL;
  1895. }
  1896. /* clock inversion */
  1897. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1898. case SND_SOC_DAIFMT_IB_NF:
  1899. format &= ~(TWL4030_VIF_FORMAT);
  1900. break;
  1901. case SND_SOC_DAIFMT_NB_IF:
  1902. format |= TWL4030_VIF_FORMAT;
  1903. break;
  1904. default:
  1905. return -EINVAL;
  1906. }
  1907. if (format != old_format) {
  1908. if (twl4030->codec_powered) {
  1909. /*
  1910. * If the codec is powered, than we need to toggle the
  1911. * codec power.
  1912. */
  1913. twl4030_codec_enable(codec, 0);
  1914. twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
  1915. twl4030_codec_enable(codec, 1);
  1916. } else {
  1917. twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
  1918. }
  1919. }
  1920. return 0;
  1921. }
  1922. static int twl4030_voice_set_tristate(struct snd_soc_dai *dai, int tristate)
  1923. {
  1924. struct snd_soc_codec *codec = dai->codec;
  1925. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1926. if (tristate)
  1927. reg |= TWL4030_VIF_TRI_EN;
  1928. else
  1929. reg &= ~TWL4030_VIF_TRI_EN;
  1930. return twl4030_write(codec, TWL4030_REG_VOICE_IF, reg);
  1931. }
  1932. #define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
  1933. #define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1934. static const struct snd_soc_dai_ops twl4030_dai_hifi_ops = {
  1935. .startup = twl4030_startup,
  1936. .shutdown = twl4030_shutdown,
  1937. .hw_params = twl4030_hw_params,
  1938. .set_sysclk = twl4030_set_dai_sysclk,
  1939. .set_fmt = twl4030_set_dai_fmt,
  1940. .set_tristate = twl4030_set_tristate,
  1941. };
  1942. static const struct snd_soc_dai_ops twl4030_dai_voice_ops = {
  1943. .startup = twl4030_voice_startup,
  1944. .shutdown = twl4030_voice_shutdown,
  1945. .hw_params = twl4030_voice_hw_params,
  1946. .set_sysclk = twl4030_voice_set_dai_sysclk,
  1947. .set_fmt = twl4030_voice_set_dai_fmt,
  1948. .set_tristate = twl4030_voice_set_tristate,
  1949. };
  1950. static struct snd_soc_dai_driver twl4030_dai[] = {
  1951. {
  1952. .name = "twl4030-hifi",
  1953. .playback = {
  1954. .stream_name = "HiFi Playback",
  1955. .channels_min = 2,
  1956. .channels_max = 4,
  1957. .rates = TWL4030_RATES | SNDRV_PCM_RATE_96000,
  1958. .formats = TWL4030_FORMATS,
  1959. .sig_bits = 24,},
  1960. .capture = {
  1961. .stream_name = "HiFi Capture",
  1962. .channels_min = 2,
  1963. .channels_max = 4,
  1964. .rates = TWL4030_RATES,
  1965. .formats = TWL4030_FORMATS,
  1966. .sig_bits = 24,},
  1967. .ops = &twl4030_dai_hifi_ops,
  1968. },
  1969. {
  1970. .name = "twl4030-voice",
  1971. .playback = {
  1972. .stream_name = "Voice Playback",
  1973. .channels_min = 1,
  1974. .channels_max = 1,
  1975. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1976. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1977. .capture = {
  1978. .stream_name = "Voice Capture",
  1979. .channels_min = 1,
  1980. .channels_max = 2,
  1981. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1982. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1983. .ops = &twl4030_dai_voice_ops,
  1984. },
  1985. };
  1986. static int twl4030_soc_probe(struct snd_soc_codec *codec)
  1987. {
  1988. struct twl4030_priv *twl4030;
  1989. twl4030 = devm_kzalloc(codec->dev, sizeof(struct twl4030_priv),
  1990. GFP_KERNEL);
  1991. if (twl4030 == NULL) {
  1992. dev_err(codec->dev, "Can not allocate memory\n");
  1993. return -ENOMEM;
  1994. }
  1995. snd_soc_codec_set_drvdata(codec, twl4030);
  1996. /* Set the defaults, and power up the codec */
  1997. twl4030->sysclk = twl4030_audio_get_mclk() / 1000;
  1998. twl4030_init_chip(codec);
  1999. return 0;
  2000. }
  2001. static int twl4030_soc_remove(struct snd_soc_codec *codec)
  2002. {
  2003. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  2004. struct twl4030_codec_data *pdata = twl4030->pdata;
  2005. /* Reset registers to their chip default before leaving */
  2006. twl4030_reset_registers(codec);
  2007. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2008. if (pdata && pdata->hs_extmute && gpio_is_valid(pdata->hs_extmute_gpio))
  2009. gpio_free(pdata->hs_extmute_gpio);
  2010. return 0;
  2011. }
  2012. static struct snd_soc_codec_driver soc_codec_dev_twl4030 = {
  2013. .probe = twl4030_soc_probe,
  2014. .remove = twl4030_soc_remove,
  2015. .read = twl4030_read_reg_cache,
  2016. .write = twl4030_write,
  2017. .set_bias_level = twl4030_set_bias_level,
  2018. .idle_bias_off = true,
  2019. .reg_cache_size = sizeof(twl4030_reg),
  2020. .reg_word_size = sizeof(u8),
  2021. .reg_cache_default = twl4030_reg,
  2022. .controls = twl4030_snd_controls,
  2023. .num_controls = ARRAY_SIZE(twl4030_snd_controls),
  2024. .dapm_widgets = twl4030_dapm_widgets,
  2025. .num_dapm_widgets = ARRAY_SIZE(twl4030_dapm_widgets),
  2026. .dapm_routes = intercon,
  2027. .num_dapm_routes = ARRAY_SIZE(intercon),
  2028. };
  2029. static int twl4030_codec_probe(struct platform_device *pdev)
  2030. {
  2031. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_twl4030,
  2032. twl4030_dai, ARRAY_SIZE(twl4030_dai));
  2033. }
  2034. static int twl4030_codec_remove(struct platform_device *pdev)
  2035. {
  2036. snd_soc_unregister_codec(&pdev->dev);
  2037. return 0;
  2038. }
  2039. MODULE_ALIAS("platform:twl4030-codec");
  2040. static struct platform_driver twl4030_codec_driver = {
  2041. .probe = twl4030_codec_probe,
  2042. .remove = twl4030_codec_remove,
  2043. .driver = {
  2044. .name = "twl4030-codec",
  2045. .owner = THIS_MODULE,
  2046. },
  2047. };
  2048. module_platform_driver(twl4030_codec_driver);
  2049. MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
  2050. MODULE_AUTHOR("Steve Sakoman");
  2051. MODULE_LICENSE("GPL");