tas5086.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913
  1. /*
  2. * TAS5086 ASoC codec driver
  3. *
  4. * Copyright (c) 2013 Daniel Mack <zonque@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * TODO:
  17. * - implement DAPM and input muxing
  18. * - implement modulation limit
  19. * - implement non-default PWM start
  20. *
  21. * Note that this chip has a very unusual register layout, specifically
  22. * because the registers are of unequal size, and multi-byte registers
  23. * require bulk writes to take effect. Regmap does not support that kind
  24. * of devices.
  25. *
  26. * Currently, the driver does not touch any of the registers >= 0x20, so
  27. * it doesn't matter because the entire map can be accessed as 8-bit
  28. * array. In case more features will be added in the future
  29. * that require access to higher registers, the entire regmap H/W I/O
  30. * routines have to be open-coded.
  31. */
  32. #include <linux/module.h>
  33. #include <linux/slab.h>
  34. #include <linux/delay.h>
  35. #include <linux/gpio.h>
  36. #include <linux/i2c.h>
  37. #include <linux/regmap.h>
  38. #include <linux/spi/spi.h>
  39. #include <linux/of_device.h>
  40. #include <linux/of_gpio.h>
  41. #include <sound/pcm.h>
  42. #include <sound/pcm_params.h>
  43. #include <sound/soc.h>
  44. #include <sound/tlv.h>
  45. #include <sound/tas5086.h>
  46. #define TAS5086_PCM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
  47. SNDRV_PCM_FMTBIT_S20_3LE | \
  48. SNDRV_PCM_FMTBIT_S24_3LE)
  49. #define TAS5086_PCM_RATES (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
  50. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 | \
  51. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 | \
  52. SNDRV_PCM_RATE_192000)
  53. /*
  54. * TAS5086 registers
  55. */
  56. #define TAS5086_CLOCK_CONTROL 0x00 /* Clock control register */
  57. #define TAS5086_CLOCK_RATE(val) (val << 5)
  58. #define TAS5086_CLOCK_RATE_MASK (0x7 << 5)
  59. #define TAS5086_CLOCK_RATIO(val) (val << 2)
  60. #define TAS5086_CLOCK_RATIO_MASK (0x7 << 2)
  61. #define TAS5086_CLOCK_SCLK_RATIO_48 (1 << 1)
  62. #define TAS5086_CLOCK_VALID (1 << 0)
  63. #define TAS5086_DEEMPH_MASK 0x03
  64. #define TAS5086_SOFT_MUTE_ALL 0x3f
  65. #define TAS5086_DEV_ID 0x01 /* Device ID register */
  66. #define TAS5086_ERROR_STATUS 0x02 /* Error status register */
  67. #define TAS5086_SYS_CONTROL_1 0x03 /* System control register 1 */
  68. #define TAS5086_SERIAL_DATA_IF 0x04 /* Serial data interface register */
  69. #define TAS5086_SYS_CONTROL_2 0x05 /* System control register 2 */
  70. #define TAS5086_SOFT_MUTE 0x06 /* Soft mute register */
  71. #define TAS5086_MASTER_VOL 0x07 /* Master volume */
  72. #define TAS5086_CHANNEL_VOL(X) (0x08 + (X)) /* Channel 1-6 volume */
  73. #define TAS5086_VOLUME_CONTROL 0x09 /* Volume control register */
  74. #define TAS5086_MOD_LIMIT 0x10 /* Modulation limit register */
  75. #define TAS5086_PWM_START 0x18 /* PWM start register */
  76. #define TAS5086_SURROUND 0x19 /* Surround register */
  77. #define TAS5086_SPLIT_CAP_CHARGE 0x1a /* Split cap charge period register */
  78. #define TAS5086_OSC_TRIM 0x1b /* Oscillator trim register */
  79. #define TAS5086_BKNDERR 0x1c
  80. #define TAS5086_INPUT_MUX 0x20
  81. #define TAS5086_PWM_OUTPUT_MUX 0x25
  82. #define TAS5086_MAX_REGISTER TAS5086_PWM_OUTPUT_MUX
  83. #define TAS5086_PWM_START_MIDZ_FOR_START_1 (1 << 7)
  84. #define TAS5086_PWM_START_MIDZ_FOR_START_2 (1 << 6)
  85. #define TAS5086_PWM_START_CHANNEL_MASK (0x3f)
  86. /*
  87. * Default TAS5086 power-up configuration
  88. */
  89. static const struct reg_default tas5086_reg_defaults[] = {
  90. { 0x00, 0x6c },
  91. { 0x01, 0x03 },
  92. { 0x02, 0x00 },
  93. { 0x03, 0xa0 },
  94. { 0x04, 0x05 },
  95. { 0x05, 0x60 },
  96. { 0x06, 0x00 },
  97. { 0x07, 0xff },
  98. { 0x08, 0x30 },
  99. { 0x09, 0x30 },
  100. { 0x0a, 0x30 },
  101. { 0x0b, 0x30 },
  102. { 0x0c, 0x30 },
  103. { 0x0d, 0x30 },
  104. { 0x0e, 0xb1 },
  105. { 0x0f, 0x00 },
  106. { 0x10, 0x02 },
  107. { 0x11, 0x00 },
  108. { 0x12, 0x00 },
  109. { 0x13, 0x00 },
  110. { 0x14, 0x00 },
  111. { 0x15, 0x00 },
  112. { 0x16, 0x00 },
  113. { 0x17, 0x00 },
  114. { 0x18, 0x3f },
  115. { 0x19, 0x00 },
  116. { 0x1a, 0x18 },
  117. { 0x1b, 0x82 },
  118. { 0x1c, 0x05 },
  119. };
  120. static int tas5086_register_size(struct device *dev, unsigned int reg)
  121. {
  122. switch (reg) {
  123. case TAS5086_CLOCK_CONTROL ... TAS5086_BKNDERR:
  124. return 1;
  125. case TAS5086_INPUT_MUX:
  126. case TAS5086_PWM_OUTPUT_MUX:
  127. return 4;
  128. }
  129. dev_err(dev, "Unsupported register address: %d\n", reg);
  130. return 0;
  131. }
  132. static bool tas5086_accessible_reg(struct device *dev, unsigned int reg)
  133. {
  134. switch (reg) {
  135. case 0x0f:
  136. case 0x11 ... 0x17:
  137. case 0x1d ... 0x1f:
  138. return false;
  139. default:
  140. return true;
  141. }
  142. }
  143. static bool tas5086_volatile_reg(struct device *dev, unsigned int reg)
  144. {
  145. switch (reg) {
  146. case TAS5086_DEV_ID:
  147. case TAS5086_ERROR_STATUS:
  148. return true;
  149. }
  150. return false;
  151. }
  152. static bool tas5086_writeable_reg(struct device *dev, unsigned int reg)
  153. {
  154. return tas5086_accessible_reg(dev, reg) && (reg != TAS5086_DEV_ID);
  155. }
  156. static int tas5086_reg_write(void *context, unsigned int reg,
  157. unsigned int value)
  158. {
  159. struct i2c_client *client = context;
  160. unsigned int i, size;
  161. uint8_t buf[5];
  162. int ret;
  163. size = tas5086_register_size(&client->dev, reg);
  164. if (size == 0)
  165. return -EINVAL;
  166. buf[0] = reg;
  167. for (i = size; i >= 1; --i) {
  168. buf[i] = value;
  169. value >>= 8;
  170. }
  171. ret = i2c_master_send(client, buf, size + 1);
  172. if (ret == size + 1)
  173. return 0;
  174. else if (ret < 0)
  175. return ret;
  176. else
  177. return -EIO;
  178. }
  179. static int tas5086_reg_read(void *context, unsigned int reg,
  180. unsigned int *value)
  181. {
  182. struct i2c_client *client = context;
  183. uint8_t send_buf, recv_buf[4];
  184. struct i2c_msg msgs[2];
  185. unsigned int size;
  186. unsigned int i;
  187. int ret;
  188. size = tas5086_register_size(&client->dev, reg);
  189. if (size == 0)
  190. return -EINVAL;
  191. send_buf = reg;
  192. msgs[0].addr = client->addr;
  193. msgs[0].len = sizeof(send_buf);
  194. msgs[0].buf = &send_buf;
  195. msgs[0].flags = 0;
  196. msgs[1].addr = client->addr;
  197. msgs[1].len = size;
  198. msgs[1].buf = recv_buf;
  199. msgs[1].flags = I2C_M_RD;
  200. ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
  201. if (ret < 0)
  202. return ret;
  203. else if (ret != ARRAY_SIZE(msgs))
  204. return -EIO;
  205. *value = 0;
  206. for (i = 0; i < size; i++) {
  207. *value <<= 8;
  208. *value |= recv_buf[i];
  209. }
  210. return 0;
  211. }
  212. struct tas5086_private {
  213. struct regmap *regmap;
  214. unsigned int mclk, sclk;
  215. unsigned int format;
  216. bool deemph;
  217. /* Current sample rate for de-emphasis control */
  218. int rate;
  219. /* GPIO driving Reset pin, if any */
  220. int gpio_nreset;
  221. };
  222. static int tas5086_deemph[] = { 0, 32000, 44100, 48000 };
  223. static int tas5086_set_deemph(struct snd_soc_codec *codec)
  224. {
  225. struct tas5086_private *priv = snd_soc_codec_get_drvdata(codec);
  226. int i, val = 0;
  227. if (priv->deemph)
  228. for (i = 0; i < ARRAY_SIZE(tas5086_deemph); i++)
  229. if (tas5086_deemph[i] == priv->rate)
  230. val = i;
  231. return regmap_update_bits(priv->regmap, TAS5086_SYS_CONTROL_1,
  232. TAS5086_DEEMPH_MASK, val);
  233. }
  234. static int tas5086_get_deemph(struct snd_kcontrol *kcontrol,
  235. struct snd_ctl_elem_value *ucontrol)
  236. {
  237. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  238. struct tas5086_private *priv = snd_soc_codec_get_drvdata(codec);
  239. ucontrol->value.enumerated.item[0] = priv->deemph;
  240. return 0;
  241. }
  242. static int tas5086_put_deemph(struct snd_kcontrol *kcontrol,
  243. struct snd_ctl_elem_value *ucontrol)
  244. {
  245. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  246. struct tas5086_private *priv = snd_soc_codec_get_drvdata(codec);
  247. priv->deemph = ucontrol->value.enumerated.item[0];
  248. return tas5086_set_deemph(codec);
  249. }
  250. static int tas5086_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  251. int clk_id, unsigned int freq, int dir)
  252. {
  253. struct snd_soc_codec *codec = codec_dai->codec;
  254. struct tas5086_private *priv = snd_soc_codec_get_drvdata(codec);
  255. switch (clk_id) {
  256. case TAS5086_CLK_IDX_MCLK:
  257. priv->mclk = freq;
  258. break;
  259. case TAS5086_CLK_IDX_SCLK:
  260. priv->sclk = freq;
  261. break;
  262. }
  263. return 0;
  264. }
  265. static int tas5086_set_dai_fmt(struct snd_soc_dai *codec_dai,
  266. unsigned int format)
  267. {
  268. struct snd_soc_codec *codec = codec_dai->codec;
  269. struct tas5086_private *priv = snd_soc_codec_get_drvdata(codec);
  270. /* The TAS5086 can only be slave to all clocks */
  271. if ((format & SND_SOC_DAIFMT_MASTER_MASK) != SND_SOC_DAIFMT_CBS_CFS) {
  272. dev_err(codec->dev, "Invalid clocking mode\n");
  273. return -EINVAL;
  274. }
  275. /* we need to refer to the data format from hw_params() */
  276. priv->format = format;
  277. return 0;
  278. }
  279. static const int tas5086_sample_rates[] = {
  280. 32000, 38000, 44100, 48000, 88200, 96000, 176400, 192000
  281. };
  282. static const int tas5086_ratios[] = {
  283. 64, 128, 192, 256, 384, 512
  284. };
  285. static int index_in_array(const int *array, int len, int needle)
  286. {
  287. int i;
  288. for (i = 0; i < len; i++)
  289. if (array[i] == needle)
  290. return i;
  291. return -ENOENT;
  292. }
  293. static int tas5086_hw_params(struct snd_pcm_substream *substream,
  294. struct snd_pcm_hw_params *params,
  295. struct snd_soc_dai *dai)
  296. {
  297. struct snd_soc_codec *codec = dai->codec;
  298. struct tas5086_private *priv = snd_soc_codec_get_drvdata(codec);
  299. int val;
  300. int ret;
  301. priv->rate = params_rate(params);
  302. /* Look up the sample rate and refer to the offset in the list */
  303. val = index_in_array(tas5086_sample_rates,
  304. ARRAY_SIZE(tas5086_sample_rates), priv->rate);
  305. if (val < 0) {
  306. dev_err(codec->dev, "Invalid sample rate\n");
  307. return -EINVAL;
  308. }
  309. ret = regmap_update_bits(priv->regmap, TAS5086_CLOCK_CONTROL,
  310. TAS5086_CLOCK_RATE_MASK,
  311. TAS5086_CLOCK_RATE(val));
  312. if (ret < 0)
  313. return ret;
  314. /* MCLK / Fs ratio */
  315. val = index_in_array(tas5086_ratios, ARRAY_SIZE(tas5086_ratios),
  316. priv->mclk / priv->rate);
  317. if (val < 0) {
  318. dev_err(codec->dev, "Inavlid MCLK / Fs ratio\n");
  319. return -EINVAL;
  320. }
  321. ret = regmap_update_bits(priv->regmap, TAS5086_CLOCK_CONTROL,
  322. TAS5086_CLOCK_RATIO_MASK,
  323. TAS5086_CLOCK_RATIO(val));
  324. if (ret < 0)
  325. return ret;
  326. ret = regmap_update_bits(priv->regmap, TAS5086_CLOCK_CONTROL,
  327. TAS5086_CLOCK_SCLK_RATIO_48,
  328. (priv->sclk == 48 * priv->rate) ?
  329. TAS5086_CLOCK_SCLK_RATIO_48 : 0);
  330. if (ret < 0)
  331. return ret;
  332. /*
  333. * The chip has a very unituitive register mapping and muxes information
  334. * about data format and sample depth into the same register, but not on
  335. * a logical bit-boundary. Hence, we have to refer to the format passed
  336. * in the set_dai_fmt() callback and set up everything from here.
  337. *
  338. * First, determine the 'base' value, using the format ...
  339. */
  340. switch (priv->format & SND_SOC_DAIFMT_FORMAT_MASK) {
  341. case SND_SOC_DAIFMT_RIGHT_J:
  342. val = 0x00;
  343. break;
  344. case SND_SOC_DAIFMT_I2S:
  345. val = 0x03;
  346. break;
  347. case SND_SOC_DAIFMT_LEFT_J:
  348. val = 0x06;
  349. break;
  350. default:
  351. dev_err(codec->dev, "Invalid DAI format\n");
  352. return -EINVAL;
  353. }
  354. /* ... then add the offset for the sample bit depth. */
  355. switch (params_format(params)) {
  356. case SNDRV_PCM_FORMAT_S16_LE:
  357. val += 0;
  358. break;
  359. case SNDRV_PCM_FORMAT_S20_3LE:
  360. val += 1;
  361. break;
  362. case SNDRV_PCM_FORMAT_S24_3LE:
  363. val += 2;
  364. break;
  365. default:
  366. dev_err(codec->dev, "Invalid bit width\n");
  367. return -EINVAL;
  368. };
  369. ret = regmap_write(priv->regmap, TAS5086_SERIAL_DATA_IF, val);
  370. if (ret < 0)
  371. return ret;
  372. /* clock is considered valid now */
  373. ret = regmap_update_bits(priv->regmap, TAS5086_CLOCK_CONTROL,
  374. TAS5086_CLOCK_VALID, TAS5086_CLOCK_VALID);
  375. if (ret < 0)
  376. return ret;
  377. return tas5086_set_deemph(codec);
  378. }
  379. static int tas5086_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  380. {
  381. struct snd_soc_codec *codec = dai->codec;
  382. struct tas5086_private *priv = snd_soc_codec_get_drvdata(codec);
  383. unsigned int val = 0;
  384. if (mute)
  385. val = TAS5086_SOFT_MUTE_ALL;
  386. return regmap_write(priv->regmap, TAS5086_SOFT_MUTE, val);
  387. }
  388. /* TAS5086 controls */
  389. static const DECLARE_TLV_DB_SCALE(tas5086_dac_tlv, -10350, 50, 1);
  390. static const struct snd_kcontrol_new tas5086_controls[] = {
  391. SOC_SINGLE_TLV("Master Playback Volume", TAS5086_MASTER_VOL,
  392. 0, 0xff, 1, tas5086_dac_tlv),
  393. SOC_DOUBLE_R_TLV("Channel 1/2 Playback Volume",
  394. TAS5086_CHANNEL_VOL(0), TAS5086_CHANNEL_VOL(1),
  395. 0, 0xff, 1, tas5086_dac_tlv),
  396. SOC_DOUBLE_R_TLV("Channel 3/4 Playback Volume",
  397. TAS5086_CHANNEL_VOL(2), TAS5086_CHANNEL_VOL(3),
  398. 0, 0xff, 1, tas5086_dac_tlv),
  399. SOC_DOUBLE_R_TLV("Channel 5/6 Playback Volume",
  400. TAS5086_CHANNEL_VOL(4), TAS5086_CHANNEL_VOL(5),
  401. 0, 0xff, 1, tas5086_dac_tlv),
  402. SOC_SINGLE_BOOL_EXT("De-emphasis Switch", 0,
  403. tas5086_get_deemph, tas5086_put_deemph),
  404. };
  405. /* Input mux controls */
  406. static const char *tas5086_dapm_sdin_texts[] =
  407. {
  408. "SDIN1-L", "SDIN1-R", "SDIN2-L", "SDIN2-R",
  409. "SDIN3-L", "SDIN3-R", "Ground (0)", "nc"
  410. };
  411. static const struct soc_enum tas5086_dapm_input_mux_enum[] = {
  412. SOC_ENUM_SINGLE(TAS5086_INPUT_MUX, 20, 8, tas5086_dapm_sdin_texts),
  413. SOC_ENUM_SINGLE(TAS5086_INPUT_MUX, 16, 8, tas5086_dapm_sdin_texts),
  414. SOC_ENUM_SINGLE(TAS5086_INPUT_MUX, 12, 8, tas5086_dapm_sdin_texts),
  415. SOC_ENUM_SINGLE(TAS5086_INPUT_MUX, 8, 8, tas5086_dapm_sdin_texts),
  416. SOC_ENUM_SINGLE(TAS5086_INPUT_MUX, 4, 8, tas5086_dapm_sdin_texts),
  417. SOC_ENUM_SINGLE(TAS5086_INPUT_MUX, 0, 8, tas5086_dapm_sdin_texts),
  418. };
  419. static const struct snd_kcontrol_new tas5086_dapm_input_mux_controls[] = {
  420. SOC_DAPM_ENUM("Channel 1 input", tas5086_dapm_input_mux_enum[0]),
  421. SOC_DAPM_ENUM("Channel 2 input", tas5086_dapm_input_mux_enum[1]),
  422. SOC_DAPM_ENUM("Channel 3 input", tas5086_dapm_input_mux_enum[2]),
  423. SOC_DAPM_ENUM("Channel 4 input", tas5086_dapm_input_mux_enum[3]),
  424. SOC_DAPM_ENUM("Channel 5 input", tas5086_dapm_input_mux_enum[4]),
  425. SOC_DAPM_ENUM("Channel 6 input", tas5086_dapm_input_mux_enum[5]),
  426. };
  427. /* Output mux controls */
  428. static const char *tas5086_dapm_channel_texts[] =
  429. { "Channel 1 Mux", "Channel 2 Mux", "Channel 3 Mux",
  430. "Channel 4 Mux", "Channel 5 Mux", "Channel 6 Mux" };
  431. static const struct soc_enum tas5086_dapm_output_mux_enum[] = {
  432. SOC_ENUM_SINGLE(TAS5086_PWM_OUTPUT_MUX, 20, 6, tas5086_dapm_channel_texts),
  433. SOC_ENUM_SINGLE(TAS5086_PWM_OUTPUT_MUX, 16, 6, tas5086_dapm_channel_texts),
  434. SOC_ENUM_SINGLE(TAS5086_PWM_OUTPUT_MUX, 12, 6, tas5086_dapm_channel_texts),
  435. SOC_ENUM_SINGLE(TAS5086_PWM_OUTPUT_MUX, 8, 6, tas5086_dapm_channel_texts),
  436. SOC_ENUM_SINGLE(TAS5086_PWM_OUTPUT_MUX, 4, 6, tas5086_dapm_channel_texts),
  437. SOC_ENUM_SINGLE(TAS5086_PWM_OUTPUT_MUX, 0, 6, tas5086_dapm_channel_texts),
  438. };
  439. static const struct snd_kcontrol_new tas5086_dapm_output_mux_controls[] = {
  440. SOC_DAPM_ENUM("PWM1 Output", tas5086_dapm_output_mux_enum[0]),
  441. SOC_DAPM_ENUM("PWM2 Output", tas5086_dapm_output_mux_enum[1]),
  442. SOC_DAPM_ENUM("PWM3 Output", tas5086_dapm_output_mux_enum[2]),
  443. SOC_DAPM_ENUM("PWM4 Output", tas5086_dapm_output_mux_enum[3]),
  444. SOC_DAPM_ENUM("PWM5 Output", tas5086_dapm_output_mux_enum[4]),
  445. SOC_DAPM_ENUM("PWM6 Output", tas5086_dapm_output_mux_enum[5]),
  446. };
  447. static const struct snd_soc_dapm_widget tas5086_dapm_widgets[] = {
  448. SND_SOC_DAPM_INPUT("SDIN1-L"),
  449. SND_SOC_DAPM_INPUT("SDIN1-R"),
  450. SND_SOC_DAPM_INPUT("SDIN2-L"),
  451. SND_SOC_DAPM_INPUT("SDIN2-R"),
  452. SND_SOC_DAPM_INPUT("SDIN3-L"),
  453. SND_SOC_DAPM_INPUT("SDIN3-R"),
  454. SND_SOC_DAPM_INPUT("SDIN4-L"),
  455. SND_SOC_DAPM_INPUT("SDIN4-R"),
  456. SND_SOC_DAPM_OUTPUT("PWM1"),
  457. SND_SOC_DAPM_OUTPUT("PWM2"),
  458. SND_SOC_DAPM_OUTPUT("PWM3"),
  459. SND_SOC_DAPM_OUTPUT("PWM4"),
  460. SND_SOC_DAPM_OUTPUT("PWM5"),
  461. SND_SOC_DAPM_OUTPUT("PWM6"),
  462. SND_SOC_DAPM_MUX("Channel 1 Mux", SND_SOC_NOPM, 0, 0,
  463. &tas5086_dapm_input_mux_controls[0]),
  464. SND_SOC_DAPM_MUX("Channel 2 Mux", SND_SOC_NOPM, 0, 0,
  465. &tas5086_dapm_input_mux_controls[1]),
  466. SND_SOC_DAPM_MUX("Channel 3 Mux", SND_SOC_NOPM, 0, 0,
  467. &tas5086_dapm_input_mux_controls[2]),
  468. SND_SOC_DAPM_MUX("Channel 4 Mux", SND_SOC_NOPM, 0, 0,
  469. &tas5086_dapm_input_mux_controls[3]),
  470. SND_SOC_DAPM_MUX("Channel 5 Mux", SND_SOC_NOPM, 0, 0,
  471. &tas5086_dapm_input_mux_controls[4]),
  472. SND_SOC_DAPM_MUX("Channel 6 Mux", SND_SOC_NOPM, 0, 0,
  473. &tas5086_dapm_input_mux_controls[5]),
  474. SND_SOC_DAPM_MUX("PWM1 Mux", SND_SOC_NOPM, 0, 0,
  475. &tas5086_dapm_output_mux_controls[0]),
  476. SND_SOC_DAPM_MUX("PWM2 Mux", SND_SOC_NOPM, 0, 0,
  477. &tas5086_dapm_output_mux_controls[1]),
  478. SND_SOC_DAPM_MUX("PWM3 Mux", SND_SOC_NOPM, 0, 0,
  479. &tas5086_dapm_output_mux_controls[2]),
  480. SND_SOC_DAPM_MUX("PWM4 Mux", SND_SOC_NOPM, 0, 0,
  481. &tas5086_dapm_output_mux_controls[3]),
  482. SND_SOC_DAPM_MUX("PWM5 Mux", SND_SOC_NOPM, 0, 0,
  483. &tas5086_dapm_output_mux_controls[4]),
  484. SND_SOC_DAPM_MUX("PWM6 Mux", SND_SOC_NOPM, 0, 0,
  485. &tas5086_dapm_output_mux_controls[5]),
  486. };
  487. static const struct snd_soc_dapm_route tas5086_dapm_routes[] = {
  488. /* SDIN inputs -> channel muxes */
  489. { "Channel 1 Mux", "SDIN1-L", "SDIN1-L" },
  490. { "Channel 1 Mux", "SDIN1-R", "SDIN1-R" },
  491. { "Channel 1 Mux", "SDIN2-L", "SDIN2-L" },
  492. { "Channel 1 Mux", "SDIN2-R", "SDIN2-R" },
  493. { "Channel 1 Mux", "SDIN3-L", "SDIN3-L" },
  494. { "Channel 1 Mux", "SDIN3-R", "SDIN3-R" },
  495. { "Channel 2 Mux", "SDIN1-L", "SDIN1-L" },
  496. { "Channel 2 Mux", "SDIN1-R", "SDIN1-R" },
  497. { "Channel 2 Mux", "SDIN2-L", "SDIN2-L" },
  498. { "Channel 2 Mux", "SDIN2-R", "SDIN2-R" },
  499. { "Channel 2 Mux", "SDIN3-L", "SDIN3-L" },
  500. { "Channel 2 Mux", "SDIN3-R", "SDIN3-R" },
  501. { "Channel 2 Mux", "SDIN1-L", "SDIN1-L" },
  502. { "Channel 2 Mux", "SDIN1-R", "SDIN1-R" },
  503. { "Channel 2 Mux", "SDIN2-L", "SDIN2-L" },
  504. { "Channel 2 Mux", "SDIN2-R", "SDIN2-R" },
  505. { "Channel 2 Mux", "SDIN3-L", "SDIN3-L" },
  506. { "Channel 2 Mux", "SDIN3-R", "SDIN3-R" },
  507. { "Channel 3 Mux", "SDIN1-L", "SDIN1-L" },
  508. { "Channel 3 Mux", "SDIN1-R", "SDIN1-R" },
  509. { "Channel 3 Mux", "SDIN2-L", "SDIN2-L" },
  510. { "Channel 3 Mux", "SDIN2-R", "SDIN2-R" },
  511. { "Channel 3 Mux", "SDIN3-L", "SDIN3-L" },
  512. { "Channel 3 Mux", "SDIN3-R", "SDIN3-R" },
  513. { "Channel 4 Mux", "SDIN1-L", "SDIN1-L" },
  514. { "Channel 4 Mux", "SDIN1-R", "SDIN1-R" },
  515. { "Channel 4 Mux", "SDIN2-L", "SDIN2-L" },
  516. { "Channel 4 Mux", "SDIN2-R", "SDIN2-R" },
  517. { "Channel 4 Mux", "SDIN3-L", "SDIN3-L" },
  518. { "Channel 4 Mux", "SDIN3-R", "SDIN3-R" },
  519. { "Channel 5 Mux", "SDIN1-L", "SDIN1-L" },
  520. { "Channel 5 Mux", "SDIN1-R", "SDIN1-R" },
  521. { "Channel 5 Mux", "SDIN2-L", "SDIN2-L" },
  522. { "Channel 5 Mux", "SDIN2-R", "SDIN2-R" },
  523. { "Channel 5 Mux", "SDIN3-L", "SDIN3-L" },
  524. { "Channel 5 Mux", "SDIN3-R", "SDIN3-R" },
  525. { "Channel 6 Mux", "SDIN1-L", "SDIN1-L" },
  526. { "Channel 6 Mux", "SDIN1-R", "SDIN1-R" },
  527. { "Channel 6 Mux", "SDIN2-L", "SDIN2-L" },
  528. { "Channel 6 Mux", "SDIN2-R", "SDIN2-R" },
  529. { "Channel 6 Mux", "SDIN3-L", "SDIN3-L" },
  530. { "Channel 6 Mux", "SDIN3-R", "SDIN3-R" },
  531. /* Channel muxes -> PWM muxes */
  532. { "PWM1 Mux", "Channel 1 Mux", "Channel 1 Mux" },
  533. { "PWM2 Mux", "Channel 1 Mux", "Channel 1 Mux" },
  534. { "PWM3 Mux", "Channel 1 Mux", "Channel 1 Mux" },
  535. { "PWM4 Mux", "Channel 1 Mux", "Channel 1 Mux" },
  536. { "PWM5 Mux", "Channel 1 Mux", "Channel 1 Mux" },
  537. { "PWM6 Mux", "Channel 1 Mux", "Channel 1 Mux" },
  538. { "PWM1 Mux", "Channel 2 Mux", "Channel 2 Mux" },
  539. { "PWM2 Mux", "Channel 2 Mux", "Channel 2 Mux" },
  540. { "PWM3 Mux", "Channel 2 Mux", "Channel 2 Mux" },
  541. { "PWM4 Mux", "Channel 2 Mux", "Channel 2 Mux" },
  542. { "PWM5 Mux", "Channel 2 Mux", "Channel 2 Mux" },
  543. { "PWM6 Mux", "Channel 2 Mux", "Channel 2 Mux" },
  544. { "PWM1 Mux", "Channel 3 Mux", "Channel 3 Mux" },
  545. { "PWM2 Mux", "Channel 3 Mux", "Channel 3 Mux" },
  546. { "PWM3 Mux", "Channel 3 Mux", "Channel 3 Mux" },
  547. { "PWM4 Mux", "Channel 3 Mux", "Channel 3 Mux" },
  548. { "PWM5 Mux", "Channel 3 Mux", "Channel 3 Mux" },
  549. { "PWM6 Mux", "Channel 3 Mux", "Channel 3 Mux" },
  550. { "PWM1 Mux", "Channel 4 Mux", "Channel 4 Mux" },
  551. { "PWM2 Mux", "Channel 4 Mux", "Channel 4 Mux" },
  552. { "PWM3 Mux", "Channel 4 Mux", "Channel 4 Mux" },
  553. { "PWM4 Mux", "Channel 4 Mux", "Channel 4 Mux" },
  554. { "PWM5 Mux", "Channel 4 Mux", "Channel 4 Mux" },
  555. { "PWM6 Mux", "Channel 4 Mux", "Channel 4 Mux" },
  556. { "PWM1 Mux", "Channel 5 Mux", "Channel 5 Mux" },
  557. { "PWM2 Mux", "Channel 5 Mux", "Channel 5 Mux" },
  558. { "PWM3 Mux", "Channel 5 Mux", "Channel 5 Mux" },
  559. { "PWM4 Mux", "Channel 5 Mux", "Channel 5 Mux" },
  560. { "PWM5 Mux", "Channel 5 Mux", "Channel 5 Mux" },
  561. { "PWM6 Mux", "Channel 5 Mux", "Channel 5 Mux" },
  562. { "PWM1 Mux", "Channel 6 Mux", "Channel 6 Mux" },
  563. { "PWM2 Mux", "Channel 6 Mux", "Channel 6 Mux" },
  564. { "PWM3 Mux", "Channel 6 Mux", "Channel 6 Mux" },
  565. { "PWM4 Mux", "Channel 6 Mux", "Channel 6 Mux" },
  566. { "PWM5 Mux", "Channel 6 Mux", "Channel 6 Mux" },
  567. { "PWM6 Mux", "Channel 6 Mux", "Channel 6 Mux" },
  568. /* The PWM muxes are directly connected to the PWM outputs */
  569. { "PWM1", NULL, "PWM1 Mux" },
  570. { "PWM2", NULL, "PWM2 Mux" },
  571. { "PWM3", NULL, "PWM3 Mux" },
  572. { "PWM4", NULL, "PWM4 Mux" },
  573. { "PWM5", NULL, "PWM5 Mux" },
  574. { "PWM6", NULL, "PWM6 Mux" },
  575. };
  576. static const struct snd_soc_dai_ops tas5086_dai_ops = {
  577. .hw_params = tas5086_hw_params,
  578. .set_sysclk = tas5086_set_dai_sysclk,
  579. .set_fmt = tas5086_set_dai_fmt,
  580. .mute_stream = tas5086_mute_stream,
  581. };
  582. static struct snd_soc_dai_driver tas5086_dai = {
  583. .name = "tas5086-hifi",
  584. .playback = {
  585. .stream_name = "Playback",
  586. .channels_min = 2,
  587. .channels_max = 6,
  588. .rates = TAS5086_PCM_RATES,
  589. .formats = TAS5086_PCM_FORMATS,
  590. },
  591. .ops = &tas5086_dai_ops,
  592. };
  593. #ifdef CONFIG_PM
  594. static int tas5086_soc_resume(struct snd_soc_codec *codec)
  595. {
  596. struct tas5086_private *priv = snd_soc_codec_get_drvdata(codec);
  597. /* Restore codec state */
  598. return regcache_sync(priv->regmap);
  599. }
  600. #else
  601. #define tas5086_soc_resume NULL
  602. #endif /* CONFIG_PM */
  603. #ifdef CONFIG_OF
  604. static const struct of_device_id tas5086_dt_ids[] = {
  605. { .compatible = "ti,tas5086", },
  606. { }
  607. };
  608. MODULE_DEVICE_TABLE(of, tas5086_dt_ids);
  609. #endif
  610. /* charge period values in microseconds */
  611. static const int tas5086_charge_period[] = {
  612. 13000, 16900, 23400, 31200, 41600, 54600, 72800, 96200,
  613. 130000, 156000, 234000, 312000, 416000, 546000, 728000, 962000,
  614. 1300000, 169000, 2340000, 3120000, 4160000, 5460000, 7280000, 9620000,
  615. };
  616. static int tas5086_probe(struct snd_soc_codec *codec)
  617. {
  618. struct tas5086_private *priv = snd_soc_codec_get_drvdata(codec);
  619. int charge_period = 1300000; /* hardware default is 1300 ms */
  620. u8 pwm_start_mid_z = 0;
  621. int i, ret;
  622. if (of_match_device(of_match_ptr(tas5086_dt_ids), codec->dev)) {
  623. struct device_node *of_node = codec->dev->of_node;
  624. of_property_read_u32(of_node, "ti,charge-period", &charge_period);
  625. for (i = 0; i < 6; i++) {
  626. char name[25];
  627. snprintf(name, sizeof(name),
  628. "ti,mid-z-channel-%d", i + 1);
  629. if (of_get_property(of_node, name, NULL) != NULL)
  630. pwm_start_mid_z |= 1 << i;
  631. }
  632. }
  633. /*
  634. * If any of the channels is configured to start in Mid-Z mode,
  635. * configure 'part 1' of the PWM starts to use Mid-Z, and tell
  636. * all configured mid-z channels to start start under 'part 1'.
  637. */
  638. if (pwm_start_mid_z)
  639. regmap_write(priv->regmap, TAS5086_PWM_START,
  640. TAS5086_PWM_START_MIDZ_FOR_START_1 |
  641. pwm_start_mid_z);
  642. /* lookup and set split-capacitor charge period */
  643. if (charge_period == 0) {
  644. regmap_write(priv->regmap, TAS5086_SPLIT_CAP_CHARGE, 0);
  645. } else {
  646. i = index_in_array(tas5086_charge_period,
  647. ARRAY_SIZE(tas5086_charge_period),
  648. charge_period);
  649. if (i >= 0)
  650. regmap_write(priv->regmap, TAS5086_SPLIT_CAP_CHARGE,
  651. i + 0x08);
  652. else
  653. dev_warn(codec->dev,
  654. "Invalid split-cap charge period of %d ns.\n",
  655. charge_period);
  656. }
  657. /* enable factory trim */
  658. ret = regmap_write(priv->regmap, TAS5086_OSC_TRIM, 0x00);
  659. if (ret < 0)
  660. return ret;
  661. /* start all channels */
  662. ret = regmap_write(priv->regmap, TAS5086_SYS_CONTROL_2, 0x20);
  663. if (ret < 0)
  664. return ret;
  665. /* set master volume to 0 dB */
  666. ret = regmap_write(priv->regmap, TAS5086_MASTER_VOL, 0x30);
  667. if (ret < 0)
  668. return ret;
  669. /* mute all channels for now */
  670. ret = regmap_write(priv->regmap, TAS5086_SOFT_MUTE,
  671. TAS5086_SOFT_MUTE_ALL);
  672. if (ret < 0)
  673. return ret;
  674. return 0;
  675. }
  676. static int tas5086_remove(struct snd_soc_codec *codec)
  677. {
  678. struct tas5086_private *priv = snd_soc_codec_get_drvdata(codec);
  679. if (gpio_is_valid(priv->gpio_nreset))
  680. /* Set codec to the reset state */
  681. gpio_set_value(priv->gpio_nreset, 0);
  682. return 0;
  683. };
  684. static struct snd_soc_codec_driver soc_codec_dev_tas5086 = {
  685. .probe = tas5086_probe,
  686. .remove = tas5086_remove,
  687. .resume = tas5086_soc_resume,
  688. .controls = tas5086_controls,
  689. .num_controls = ARRAY_SIZE(tas5086_controls),
  690. .dapm_widgets = tas5086_dapm_widgets,
  691. .num_dapm_widgets = ARRAY_SIZE(tas5086_dapm_widgets),
  692. .dapm_routes = tas5086_dapm_routes,
  693. .num_dapm_routes = ARRAY_SIZE(tas5086_dapm_routes),
  694. };
  695. static const struct i2c_device_id tas5086_i2c_id[] = {
  696. { "tas5086", 0 },
  697. { }
  698. };
  699. MODULE_DEVICE_TABLE(i2c, tas5086_i2c_id);
  700. static const struct regmap_config tas5086_regmap = {
  701. .reg_bits = 8,
  702. .val_bits = 32,
  703. .max_register = TAS5086_MAX_REGISTER,
  704. .reg_defaults = tas5086_reg_defaults,
  705. .num_reg_defaults = ARRAY_SIZE(tas5086_reg_defaults),
  706. .cache_type = REGCACHE_RBTREE,
  707. .volatile_reg = tas5086_volatile_reg,
  708. .writeable_reg = tas5086_writeable_reg,
  709. .readable_reg = tas5086_accessible_reg,
  710. .reg_read = tas5086_reg_read,
  711. .reg_write = tas5086_reg_write,
  712. };
  713. static int tas5086_i2c_probe(struct i2c_client *i2c,
  714. const struct i2c_device_id *id)
  715. {
  716. struct tas5086_private *priv;
  717. struct device *dev = &i2c->dev;
  718. int gpio_nreset = -EINVAL;
  719. int i, ret;
  720. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  721. if (!priv)
  722. return -ENOMEM;
  723. priv->regmap = devm_regmap_init(dev, NULL, i2c, &tas5086_regmap);
  724. if (IS_ERR(priv->regmap)) {
  725. ret = PTR_ERR(priv->regmap);
  726. dev_err(&i2c->dev, "Failed to create regmap: %d\n", ret);
  727. return ret;
  728. }
  729. i2c_set_clientdata(i2c, priv);
  730. if (of_match_device(of_match_ptr(tas5086_dt_ids), dev)) {
  731. struct device_node *of_node = dev->of_node;
  732. gpio_nreset = of_get_named_gpio(of_node, "reset-gpio", 0);
  733. }
  734. if (gpio_is_valid(gpio_nreset))
  735. if (devm_gpio_request(dev, gpio_nreset, "TAS5086 Reset"))
  736. gpio_nreset = -EINVAL;
  737. if (gpio_is_valid(gpio_nreset)) {
  738. /* Reset codec - minimum assertion time is 400ns */
  739. gpio_direction_output(gpio_nreset, 0);
  740. udelay(1);
  741. gpio_set_value(gpio_nreset, 1);
  742. /* Codec needs ~15ms to wake up */
  743. msleep(15);
  744. }
  745. priv->gpio_nreset = gpio_nreset;
  746. /* The TAS5086 always returns 0x03 in its TAS5086_DEV_ID register */
  747. ret = regmap_read(priv->regmap, TAS5086_DEV_ID, &i);
  748. if (ret < 0)
  749. return ret;
  750. if (i != 0x3) {
  751. dev_err(dev,
  752. "Failed to identify TAS5086 codec (got %02x)\n", i);
  753. return -ENODEV;
  754. }
  755. return snd_soc_register_codec(&i2c->dev, &soc_codec_dev_tas5086,
  756. &tas5086_dai, 1);
  757. }
  758. static int tas5086_i2c_remove(struct i2c_client *i2c)
  759. {
  760. snd_soc_unregister_codec(&i2c->dev);
  761. return 0;
  762. }
  763. static struct i2c_driver tas5086_i2c_driver = {
  764. .driver = {
  765. .name = "tas5086",
  766. .owner = THIS_MODULE,
  767. .of_match_table = of_match_ptr(tas5086_dt_ids),
  768. },
  769. .id_table = tas5086_i2c_id,
  770. .probe = tas5086_i2c_probe,
  771. .remove = tas5086_i2c_remove,
  772. };
  773. module_i2c_driver(tas5086_i2c_driver);
  774. MODULE_AUTHOR("Daniel Mack <zonque@gmail.com>");
  775. MODULE_DESCRIPTION("Texas Instruments TAS5086 ALSA SoC Codec Driver");
  776. MODULE_LICENSE("GPL");