max98088.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132
  1. /*
  2. * max98088.c -- MAX98088 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/soc.h>
  21. #include <sound/initval.h>
  22. #include <sound/tlv.h>
  23. #include <linux/slab.h>
  24. #include <asm/div64.h>
  25. #include <sound/max98088.h>
  26. #include "max98088.h"
  27. enum max98088_type {
  28. MAX98088,
  29. MAX98089,
  30. };
  31. struct max98088_cdata {
  32. unsigned int rate;
  33. unsigned int fmt;
  34. int eq_sel;
  35. };
  36. struct max98088_priv {
  37. enum max98088_type devtype;
  38. struct max98088_pdata *pdata;
  39. unsigned int sysclk;
  40. struct max98088_cdata dai[2];
  41. int eq_textcnt;
  42. const char **eq_texts;
  43. struct soc_enum eq_enum;
  44. u8 ina_state;
  45. u8 inb_state;
  46. unsigned int ex_mode;
  47. unsigned int digmic;
  48. unsigned int mic1pre;
  49. unsigned int mic2pre;
  50. unsigned int extmic_mode;
  51. };
  52. static const u8 max98088_reg[M98088_REG_CNT] = {
  53. 0x00, /* 00 IRQ status */
  54. 0x00, /* 01 MIC status */
  55. 0x00, /* 02 jack status */
  56. 0x00, /* 03 battery voltage */
  57. 0x00, /* 04 */
  58. 0x00, /* 05 */
  59. 0x00, /* 06 */
  60. 0x00, /* 07 */
  61. 0x00, /* 08 */
  62. 0x00, /* 09 */
  63. 0x00, /* 0A */
  64. 0x00, /* 0B */
  65. 0x00, /* 0C */
  66. 0x00, /* 0D */
  67. 0x00, /* 0E */
  68. 0x00, /* 0F interrupt enable */
  69. 0x00, /* 10 master clock */
  70. 0x00, /* 11 DAI1 clock mode */
  71. 0x00, /* 12 DAI1 clock control */
  72. 0x00, /* 13 DAI1 clock control */
  73. 0x00, /* 14 DAI1 format */
  74. 0x00, /* 15 DAI1 clock */
  75. 0x00, /* 16 DAI1 config */
  76. 0x00, /* 17 DAI1 TDM */
  77. 0x00, /* 18 DAI1 filters */
  78. 0x00, /* 19 DAI2 clock mode */
  79. 0x00, /* 1A DAI2 clock control */
  80. 0x00, /* 1B DAI2 clock control */
  81. 0x00, /* 1C DAI2 format */
  82. 0x00, /* 1D DAI2 clock */
  83. 0x00, /* 1E DAI2 config */
  84. 0x00, /* 1F DAI2 TDM */
  85. 0x00, /* 20 DAI2 filters */
  86. 0x00, /* 21 data config */
  87. 0x00, /* 22 DAC mixer */
  88. 0x00, /* 23 left ADC mixer */
  89. 0x00, /* 24 right ADC mixer */
  90. 0x00, /* 25 left HP mixer */
  91. 0x00, /* 26 right HP mixer */
  92. 0x00, /* 27 HP control */
  93. 0x00, /* 28 left REC mixer */
  94. 0x00, /* 29 right REC mixer */
  95. 0x00, /* 2A REC control */
  96. 0x00, /* 2B left SPK mixer */
  97. 0x00, /* 2C right SPK mixer */
  98. 0x00, /* 2D SPK control */
  99. 0x00, /* 2E sidetone */
  100. 0x00, /* 2F DAI1 playback level */
  101. 0x00, /* 30 DAI1 playback level */
  102. 0x00, /* 31 DAI2 playback level */
  103. 0x00, /* 32 DAI2 playbakc level */
  104. 0x00, /* 33 left ADC level */
  105. 0x00, /* 34 right ADC level */
  106. 0x00, /* 35 MIC1 level */
  107. 0x00, /* 36 MIC2 level */
  108. 0x00, /* 37 INA level */
  109. 0x00, /* 38 INB level */
  110. 0x00, /* 39 left HP volume */
  111. 0x00, /* 3A right HP volume */
  112. 0x00, /* 3B left REC volume */
  113. 0x00, /* 3C right REC volume */
  114. 0x00, /* 3D left SPK volume */
  115. 0x00, /* 3E right SPK volume */
  116. 0x00, /* 3F MIC config */
  117. 0x00, /* 40 MIC threshold */
  118. 0x00, /* 41 excursion limiter filter */
  119. 0x00, /* 42 excursion limiter threshold */
  120. 0x00, /* 43 ALC */
  121. 0x00, /* 44 power limiter threshold */
  122. 0x00, /* 45 power limiter config */
  123. 0x00, /* 46 distortion limiter config */
  124. 0x00, /* 47 audio input */
  125. 0x00, /* 48 microphone */
  126. 0x00, /* 49 level control */
  127. 0x00, /* 4A bypass switches */
  128. 0x00, /* 4B jack detect */
  129. 0x00, /* 4C input enable */
  130. 0x00, /* 4D output enable */
  131. 0xF0, /* 4E bias control */
  132. 0x00, /* 4F DAC power */
  133. 0x0F, /* 50 DAC power */
  134. 0x00, /* 51 system */
  135. 0x00, /* 52 DAI1 EQ1 */
  136. 0x00, /* 53 DAI1 EQ1 */
  137. 0x00, /* 54 DAI1 EQ1 */
  138. 0x00, /* 55 DAI1 EQ1 */
  139. 0x00, /* 56 DAI1 EQ1 */
  140. 0x00, /* 57 DAI1 EQ1 */
  141. 0x00, /* 58 DAI1 EQ1 */
  142. 0x00, /* 59 DAI1 EQ1 */
  143. 0x00, /* 5A DAI1 EQ1 */
  144. 0x00, /* 5B DAI1 EQ1 */
  145. 0x00, /* 5C DAI1 EQ2 */
  146. 0x00, /* 5D DAI1 EQ2 */
  147. 0x00, /* 5E DAI1 EQ2 */
  148. 0x00, /* 5F DAI1 EQ2 */
  149. 0x00, /* 60 DAI1 EQ2 */
  150. 0x00, /* 61 DAI1 EQ2 */
  151. 0x00, /* 62 DAI1 EQ2 */
  152. 0x00, /* 63 DAI1 EQ2 */
  153. 0x00, /* 64 DAI1 EQ2 */
  154. 0x00, /* 65 DAI1 EQ2 */
  155. 0x00, /* 66 DAI1 EQ3 */
  156. 0x00, /* 67 DAI1 EQ3 */
  157. 0x00, /* 68 DAI1 EQ3 */
  158. 0x00, /* 69 DAI1 EQ3 */
  159. 0x00, /* 6A DAI1 EQ3 */
  160. 0x00, /* 6B DAI1 EQ3 */
  161. 0x00, /* 6C DAI1 EQ3 */
  162. 0x00, /* 6D DAI1 EQ3 */
  163. 0x00, /* 6E DAI1 EQ3 */
  164. 0x00, /* 6F DAI1 EQ3 */
  165. 0x00, /* 70 DAI1 EQ4 */
  166. 0x00, /* 71 DAI1 EQ4 */
  167. 0x00, /* 72 DAI1 EQ4 */
  168. 0x00, /* 73 DAI1 EQ4 */
  169. 0x00, /* 74 DAI1 EQ4 */
  170. 0x00, /* 75 DAI1 EQ4 */
  171. 0x00, /* 76 DAI1 EQ4 */
  172. 0x00, /* 77 DAI1 EQ4 */
  173. 0x00, /* 78 DAI1 EQ4 */
  174. 0x00, /* 79 DAI1 EQ4 */
  175. 0x00, /* 7A DAI1 EQ5 */
  176. 0x00, /* 7B DAI1 EQ5 */
  177. 0x00, /* 7C DAI1 EQ5 */
  178. 0x00, /* 7D DAI1 EQ5 */
  179. 0x00, /* 7E DAI1 EQ5 */
  180. 0x00, /* 7F DAI1 EQ5 */
  181. 0x00, /* 80 DAI1 EQ5 */
  182. 0x00, /* 81 DAI1 EQ5 */
  183. 0x00, /* 82 DAI1 EQ5 */
  184. 0x00, /* 83 DAI1 EQ5 */
  185. 0x00, /* 84 DAI2 EQ1 */
  186. 0x00, /* 85 DAI2 EQ1 */
  187. 0x00, /* 86 DAI2 EQ1 */
  188. 0x00, /* 87 DAI2 EQ1 */
  189. 0x00, /* 88 DAI2 EQ1 */
  190. 0x00, /* 89 DAI2 EQ1 */
  191. 0x00, /* 8A DAI2 EQ1 */
  192. 0x00, /* 8B DAI2 EQ1 */
  193. 0x00, /* 8C DAI2 EQ1 */
  194. 0x00, /* 8D DAI2 EQ1 */
  195. 0x00, /* 8E DAI2 EQ2 */
  196. 0x00, /* 8F DAI2 EQ2 */
  197. 0x00, /* 90 DAI2 EQ2 */
  198. 0x00, /* 91 DAI2 EQ2 */
  199. 0x00, /* 92 DAI2 EQ2 */
  200. 0x00, /* 93 DAI2 EQ2 */
  201. 0x00, /* 94 DAI2 EQ2 */
  202. 0x00, /* 95 DAI2 EQ2 */
  203. 0x00, /* 96 DAI2 EQ2 */
  204. 0x00, /* 97 DAI2 EQ2 */
  205. 0x00, /* 98 DAI2 EQ3 */
  206. 0x00, /* 99 DAI2 EQ3 */
  207. 0x00, /* 9A DAI2 EQ3 */
  208. 0x00, /* 9B DAI2 EQ3 */
  209. 0x00, /* 9C DAI2 EQ3 */
  210. 0x00, /* 9D DAI2 EQ3 */
  211. 0x00, /* 9E DAI2 EQ3 */
  212. 0x00, /* 9F DAI2 EQ3 */
  213. 0x00, /* A0 DAI2 EQ3 */
  214. 0x00, /* A1 DAI2 EQ3 */
  215. 0x00, /* A2 DAI2 EQ4 */
  216. 0x00, /* A3 DAI2 EQ4 */
  217. 0x00, /* A4 DAI2 EQ4 */
  218. 0x00, /* A5 DAI2 EQ4 */
  219. 0x00, /* A6 DAI2 EQ4 */
  220. 0x00, /* A7 DAI2 EQ4 */
  221. 0x00, /* A8 DAI2 EQ4 */
  222. 0x00, /* A9 DAI2 EQ4 */
  223. 0x00, /* AA DAI2 EQ4 */
  224. 0x00, /* AB DAI2 EQ4 */
  225. 0x00, /* AC DAI2 EQ5 */
  226. 0x00, /* AD DAI2 EQ5 */
  227. 0x00, /* AE DAI2 EQ5 */
  228. 0x00, /* AF DAI2 EQ5 */
  229. 0x00, /* B0 DAI2 EQ5 */
  230. 0x00, /* B1 DAI2 EQ5 */
  231. 0x00, /* B2 DAI2 EQ5 */
  232. 0x00, /* B3 DAI2 EQ5 */
  233. 0x00, /* B4 DAI2 EQ5 */
  234. 0x00, /* B5 DAI2 EQ5 */
  235. 0x00, /* B6 DAI1 biquad */
  236. 0x00, /* B7 DAI1 biquad */
  237. 0x00, /* B8 DAI1 biquad */
  238. 0x00, /* B9 DAI1 biquad */
  239. 0x00, /* BA DAI1 biquad */
  240. 0x00, /* BB DAI1 biquad */
  241. 0x00, /* BC DAI1 biquad */
  242. 0x00, /* BD DAI1 biquad */
  243. 0x00, /* BE DAI1 biquad */
  244. 0x00, /* BF DAI1 biquad */
  245. 0x00, /* C0 DAI2 biquad */
  246. 0x00, /* C1 DAI2 biquad */
  247. 0x00, /* C2 DAI2 biquad */
  248. 0x00, /* C3 DAI2 biquad */
  249. 0x00, /* C4 DAI2 biquad */
  250. 0x00, /* C5 DAI2 biquad */
  251. 0x00, /* C6 DAI2 biquad */
  252. 0x00, /* C7 DAI2 biquad */
  253. 0x00, /* C8 DAI2 biquad */
  254. 0x00, /* C9 DAI2 biquad */
  255. 0x00, /* CA */
  256. 0x00, /* CB */
  257. 0x00, /* CC */
  258. 0x00, /* CD */
  259. 0x00, /* CE */
  260. 0x00, /* CF */
  261. 0x00, /* D0 */
  262. 0x00, /* D1 */
  263. 0x00, /* D2 */
  264. 0x00, /* D3 */
  265. 0x00, /* D4 */
  266. 0x00, /* D5 */
  267. 0x00, /* D6 */
  268. 0x00, /* D7 */
  269. 0x00, /* D8 */
  270. 0x00, /* D9 */
  271. 0x00, /* DA */
  272. 0x70, /* DB */
  273. 0x00, /* DC */
  274. 0x00, /* DD */
  275. 0x00, /* DE */
  276. 0x00, /* DF */
  277. 0x00, /* E0 */
  278. 0x00, /* E1 */
  279. 0x00, /* E2 */
  280. 0x00, /* E3 */
  281. 0x00, /* E4 */
  282. 0x00, /* E5 */
  283. 0x00, /* E6 */
  284. 0x00, /* E7 */
  285. 0x00, /* E8 */
  286. 0x00, /* E9 */
  287. 0x00, /* EA */
  288. 0x00, /* EB */
  289. 0x00, /* EC */
  290. 0x00, /* ED */
  291. 0x00, /* EE */
  292. 0x00, /* EF */
  293. 0x00, /* F0 */
  294. 0x00, /* F1 */
  295. 0x00, /* F2 */
  296. 0x00, /* F3 */
  297. 0x00, /* F4 */
  298. 0x00, /* F5 */
  299. 0x00, /* F6 */
  300. 0x00, /* F7 */
  301. 0x00, /* F8 */
  302. 0x00, /* F9 */
  303. 0x00, /* FA */
  304. 0x00, /* FB */
  305. 0x00, /* FC */
  306. 0x00, /* FD */
  307. 0x00, /* FE */
  308. 0x00, /* FF */
  309. };
  310. static struct {
  311. int readable;
  312. int writable;
  313. int vol;
  314. } max98088_access[M98088_REG_CNT] = {
  315. { 0xFF, 0xFF, 1 }, /* 00 IRQ status */
  316. { 0xFF, 0x00, 1 }, /* 01 MIC status */
  317. { 0xFF, 0x00, 1 }, /* 02 jack status */
  318. { 0x1F, 0x1F, 1 }, /* 03 battery voltage */
  319. { 0xFF, 0xFF, 0 }, /* 04 */
  320. { 0xFF, 0xFF, 0 }, /* 05 */
  321. { 0xFF, 0xFF, 0 }, /* 06 */
  322. { 0xFF, 0xFF, 0 }, /* 07 */
  323. { 0xFF, 0xFF, 0 }, /* 08 */
  324. { 0xFF, 0xFF, 0 }, /* 09 */
  325. { 0xFF, 0xFF, 0 }, /* 0A */
  326. { 0xFF, 0xFF, 0 }, /* 0B */
  327. { 0xFF, 0xFF, 0 }, /* 0C */
  328. { 0xFF, 0xFF, 0 }, /* 0D */
  329. { 0xFF, 0xFF, 0 }, /* 0E */
  330. { 0xFF, 0xFF, 0 }, /* 0F interrupt enable */
  331. { 0xFF, 0xFF, 0 }, /* 10 master clock */
  332. { 0xFF, 0xFF, 0 }, /* 11 DAI1 clock mode */
  333. { 0xFF, 0xFF, 0 }, /* 12 DAI1 clock control */
  334. { 0xFF, 0xFF, 0 }, /* 13 DAI1 clock control */
  335. { 0xFF, 0xFF, 0 }, /* 14 DAI1 format */
  336. { 0xFF, 0xFF, 0 }, /* 15 DAI1 clock */
  337. { 0xFF, 0xFF, 0 }, /* 16 DAI1 config */
  338. { 0xFF, 0xFF, 0 }, /* 17 DAI1 TDM */
  339. { 0xFF, 0xFF, 0 }, /* 18 DAI1 filters */
  340. { 0xFF, 0xFF, 0 }, /* 19 DAI2 clock mode */
  341. { 0xFF, 0xFF, 0 }, /* 1A DAI2 clock control */
  342. { 0xFF, 0xFF, 0 }, /* 1B DAI2 clock control */
  343. { 0xFF, 0xFF, 0 }, /* 1C DAI2 format */
  344. { 0xFF, 0xFF, 0 }, /* 1D DAI2 clock */
  345. { 0xFF, 0xFF, 0 }, /* 1E DAI2 config */
  346. { 0xFF, 0xFF, 0 }, /* 1F DAI2 TDM */
  347. { 0xFF, 0xFF, 0 }, /* 20 DAI2 filters */
  348. { 0xFF, 0xFF, 0 }, /* 21 data config */
  349. { 0xFF, 0xFF, 0 }, /* 22 DAC mixer */
  350. { 0xFF, 0xFF, 0 }, /* 23 left ADC mixer */
  351. { 0xFF, 0xFF, 0 }, /* 24 right ADC mixer */
  352. { 0xFF, 0xFF, 0 }, /* 25 left HP mixer */
  353. { 0xFF, 0xFF, 0 }, /* 26 right HP mixer */
  354. { 0xFF, 0xFF, 0 }, /* 27 HP control */
  355. { 0xFF, 0xFF, 0 }, /* 28 left REC mixer */
  356. { 0xFF, 0xFF, 0 }, /* 29 right REC mixer */
  357. { 0xFF, 0xFF, 0 }, /* 2A REC control */
  358. { 0xFF, 0xFF, 0 }, /* 2B left SPK mixer */
  359. { 0xFF, 0xFF, 0 }, /* 2C right SPK mixer */
  360. { 0xFF, 0xFF, 0 }, /* 2D SPK control */
  361. { 0xFF, 0xFF, 0 }, /* 2E sidetone */
  362. { 0xFF, 0xFF, 0 }, /* 2F DAI1 playback level */
  363. { 0xFF, 0xFF, 0 }, /* 30 DAI1 playback level */
  364. { 0xFF, 0xFF, 0 }, /* 31 DAI2 playback level */
  365. { 0xFF, 0xFF, 0 }, /* 32 DAI2 playbakc level */
  366. { 0xFF, 0xFF, 0 }, /* 33 left ADC level */
  367. { 0xFF, 0xFF, 0 }, /* 34 right ADC level */
  368. { 0xFF, 0xFF, 0 }, /* 35 MIC1 level */
  369. { 0xFF, 0xFF, 0 }, /* 36 MIC2 level */
  370. { 0xFF, 0xFF, 0 }, /* 37 INA level */
  371. { 0xFF, 0xFF, 0 }, /* 38 INB level */
  372. { 0xFF, 0xFF, 0 }, /* 39 left HP volume */
  373. { 0xFF, 0xFF, 0 }, /* 3A right HP volume */
  374. { 0xFF, 0xFF, 0 }, /* 3B left REC volume */
  375. { 0xFF, 0xFF, 0 }, /* 3C right REC volume */
  376. { 0xFF, 0xFF, 0 }, /* 3D left SPK volume */
  377. { 0xFF, 0xFF, 0 }, /* 3E right SPK volume */
  378. { 0xFF, 0xFF, 0 }, /* 3F MIC config */
  379. { 0xFF, 0xFF, 0 }, /* 40 MIC threshold */
  380. { 0xFF, 0xFF, 0 }, /* 41 excursion limiter filter */
  381. { 0xFF, 0xFF, 0 }, /* 42 excursion limiter threshold */
  382. { 0xFF, 0xFF, 0 }, /* 43 ALC */
  383. { 0xFF, 0xFF, 0 }, /* 44 power limiter threshold */
  384. { 0xFF, 0xFF, 0 }, /* 45 power limiter config */
  385. { 0xFF, 0xFF, 0 }, /* 46 distortion limiter config */
  386. { 0xFF, 0xFF, 0 }, /* 47 audio input */
  387. { 0xFF, 0xFF, 0 }, /* 48 microphone */
  388. { 0xFF, 0xFF, 0 }, /* 49 level control */
  389. { 0xFF, 0xFF, 0 }, /* 4A bypass switches */
  390. { 0xFF, 0xFF, 0 }, /* 4B jack detect */
  391. { 0xFF, 0xFF, 0 }, /* 4C input enable */
  392. { 0xFF, 0xFF, 0 }, /* 4D output enable */
  393. { 0xFF, 0xFF, 0 }, /* 4E bias control */
  394. { 0xFF, 0xFF, 0 }, /* 4F DAC power */
  395. { 0xFF, 0xFF, 0 }, /* 50 DAC power */
  396. { 0xFF, 0xFF, 0 }, /* 51 system */
  397. { 0xFF, 0xFF, 0 }, /* 52 DAI1 EQ1 */
  398. { 0xFF, 0xFF, 0 }, /* 53 DAI1 EQ1 */
  399. { 0xFF, 0xFF, 0 }, /* 54 DAI1 EQ1 */
  400. { 0xFF, 0xFF, 0 }, /* 55 DAI1 EQ1 */
  401. { 0xFF, 0xFF, 0 }, /* 56 DAI1 EQ1 */
  402. { 0xFF, 0xFF, 0 }, /* 57 DAI1 EQ1 */
  403. { 0xFF, 0xFF, 0 }, /* 58 DAI1 EQ1 */
  404. { 0xFF, 0xFF, 0 }, /* 59 DAI1 EQ1 */
  405. { 0xFF, 0xFF, 0 }, /* 5A DAI1 EQ1 */
  406. { 0xFF, 0xFF, 0 }, /* 5B DAI1 EQ1 */
  407. { 0xFF, 0xFF, 0 }, /* 5C DAI1 EQ2 */
  408. { 0xFF, 0xFF, 0 }, /* 5D DAI1 EQ2 */
  409. { 0xFF, 0xFF, 0 }, /* 5E DAI1 EQ2 */
  410. { 0xFF, 0xFF, 0 }, /* 5F DAI1 EQ2 */
  411. { 0xFF, 0xFF, 0 }, /* 60 DAI1 EQ2 */
  412. { 0xFF, 0xFF, 0 }, /* 61 DAI1 EQ2 */
  413. { 0xFF, 0xFF, 0 }, /* 62 DAI1 EQ2 */
  414. { 0xFF, 0xFF, 0 }, /* 63 DAI1 EQ2 */
  415. { 0xFF, 0xFF, 0 }, /* 64 DAI1 EQ2 */
  416. { 0xFF, 0xFF, 0 }, /* 65 DAI1 EQ2 */
  417. { 0xFF, 0xFF, 0 }, /* 66 DAI1 EQ3 */
  418. { 0xFF, 0xFF, 0 }, /* 67 DAI1 EQ3 */
  419. { 0xFF, 0xFF, 0 }, /* 68 DAI1 EQ3 */
  420. { 0xFF, 0xFF, 0 }, /* 69 DAI1 EQ3 */
  421. { 0xFF, 0xFF, 0 }, /* 6A DAI1 EQ3 */
  422. { 0xFF, 0xFF, 0 }, /* 6B DAI1 EQ3 */
  423. { 0xFF, 0xFF, 0 }, /* 6C DAI1 EQ3 */
  424. { 0xFF, 0xFF, 0 }, /* 6D DAI1 EQ3 */
  425. { 0xFF, 0xFF, 0 }, /* 6E DAI1 EQ3 */
  426. { 0xFF, 0xFF, 0 }, /* 6F DAI1 EQ3 */
  427. { 0xFF, 0xFF, 0 }, /* 70 DAI1 EQ4 */
  428. { 0xFF, 0xFF, 0 }, /* 71 DAI1 EQ4 */
  429. { 0xFF, 0xFF, 0 }, /* 72 DAI1 EQ4 */
  430. { 0xFF, 0xFF, 0 }, /* 73 DAI1 EQ4 */
  431. { 0xFF, 0xFF, 0 }, /* 74 DAI1 EQ4 */
  432. { 0xFF, 0xFF, 0 }, /* 75 DAI1 EQ4 */
  433. { 0xFF, 0xFF, 0 }, /* 76 DAI1 EQ4 */
  434. { 0xFF, 0xFF, 0 }, /* 77 DAI1 EQ4 */
  435. { 0xFF, 0xFF, 0 }, /* 78 DAI1 EQ4 */
  436. { 0xFF, 0xFF, 0 }, /* 79 DAI1 EQ4 */
  437. { 0xFF, 0xFF, 0 }, /* 7A DAI1 EQ5 */
  438. { 0xFF, 0xFF, 0 }, /* 7B DAI1 EQ5 */
  439. { 0xFF, 0xFF, 0 }, /* 7C DAI1 EQ5 */
  440. { 0xFF, 0xFF, 0 }, /* 7D DAI1 EQ5 */
  441. { 0xFF, 0xFF, 0 }, /* 7E DAI1 EQ5 */
  442. { 0xFF, 0xFF, 0 }, /* 7F DAI1 EQ5 */
  443. { 0xFF, 0xFF, 0 }, /* 80 DAI1 EQ5 */
  444. { 0xFF, 0xFF, 0 }, /* 81 DAI1 EQ5 */
  445. { 0xFF, 0xFF, 0 }, /* 82 DAI1 EQ5 */
  446. { 0xFF, 0xFF, 0 }, /* 83 DAI1 EQ5 */
  447. { 0xFF, 0xFF, 0 }, /* 84 DAI2 EQ1 */
  448. { 0xFF, 0xFF, 0 }, /* 85 DAI2 EQ1 */
  449. { 0xFF, 0xFF, 0 }, /* 86 DAI2 EQ1 */
  450. { 0xFF, 0xFF, 0 }, /* 87 DAI2 EQ1 */
  451. { 0xFF, 0xFF, 0 }, /* 88 DAI2 EQ1 */
  452. { 0xFF, 0xFF, 0 }, /* 89 DAI2 EQ1 */
  453. { 0xFF, 0xFF, 0 }, /* 8A DAI2 EQ1 */
  454. { 0xFF, 0xFF, 0 }, /* 8B DAI2 EQ1 */
  455. { 0xFF, 0xFF, 0 }, /* 8C DAI2 EQ1 */
  456. { 0xFF, 0xFF, 0 }, /* 8D DAI2 EQ1 */
  457. { 0xFF, 0xFF, 0 }, /* 8E DAI2 EQ2 */
  458. { 0xFF, 0xFF, 0 }, /* 8F DAI2 EQ2 */
  459. { 0xFF, 0xFF, 0 }, /* 90 DAI2 EQ2 */
  460. { 0xFF, 0xFF, 0 }, /* 91 DAI2 EQ2 */
  461. { 0xFF, 0xFF, 0 }, /* 92 DAI2 EQ2 */
  462. { 0xFF, 0xFF, 0 }, /* 93 DAI2 EQ2 */
  463. { 0xFF, 0xFF, 0 }, /* 94 DAI2 EQ2 */
  464. { 0xFF, 0xFF, 0 }, /* 95 DAI2 EQ2 */
  465. { 0xFF, 0xFF, 0 }, /* 96 DAI2 EQ2 */
  466. { 0xFF, 0xFF, 0 }, /* 97 DAI2 EQ2 */
  467. { 0xFF, 0xFF, 0 }, /* 98 DAI2 EQ3 */
  468. { 0xFF, 0xFF, 0 }, /* 99 DAI2 EQ3 */
  469. { 0xFF, 0xFF, 0 }, /* 9A DAI2 EQ3 */
  470. { 0xFF, 0xFF, 0 }, /* 9B DAI2 EQ3 */
  471. { 0xFF, 0xFF, 0 }, /* 9C DAI2 EQ3 */
  472. { 0xFF, 0xFF, 0 }, /* 9D DAI2 EQ3 */
  473. { 0xFF, 0xFF, 0 }, /* 9E DAI2 EQ3 */
  474. { 0xFF, 0xFF, 0 }, /* 9F DAI2 EQ3 */
  475. { 0xFF, 0xFF, 0 }, /* A0 DAI2 EQ3 */
  476. { 0xFF, 0xFF, 0 }, /* A1 DAI2 EQ3 */
  477. { 0xFF, 0xFF, 0 }, /* A2 DAI2 EQ4 */
  478. { 0xFF, 0xFF, 0 }, /* A3 DAI2 EQ4 */
  479. { 0xFF, 0xFF, 0 }, /* A4 DAI2 EQ4 */
  480. { 0xFF, 0xFF, 0 }, /* A5 DAI2 EQ4 */
  481. { 0xFF, 0xFF, 0 }, /* A6 DAI2 EQ4 */
  482. { 0xFF, 0xFF, 0 }, /* A7 DAI2 EQ4 */
  483. { 0xFF, 0xFF, 0 }, /* A8 DAI2 EQ4 */
  484. { 0xFF, 0xFF, 0 }, /* A9 DAI2 EQ4 */
  485. { 0xFF, 0xFF, 0 }, /* AA DAI2 EQ4 */
  486. { 0xFF, 0xFF, 0 }, /* AB DAI2 EQ4 */
  487. { 0xFF, 0xFF, 0 }, /* AC DAI2 EQ5 */
  488. { 0xFF, 0xFF, 0 }, /* AD DAI2 EQ5 */
  489. { 0xFF, 0xFF, 0 }, /* AE DAI2 EQ5 */
  490. { 0xFF, 0xFF, 0 }, /* AF DAI2 EQ5 */
  491. { 0xFF, 0xFF, 0 }, /* B0 DAI2 EQ5 */
  492. { 0xFF, 0xFF, 0 }, /* B1 DAI2 EQ5 */
  493. { 0xFF, 0xFF, 0 }, /* B2 DAI2 EQ5 */
  494. { 0xFF, 0xFF, 0 }, /* B3 DAI2 EQ5 */
  495. { 0xFF, 0xFF, 0 }, /* B4 DAI2 EQ5 */
  496. { 0xFF, 0xFF, 0 }, /* B5 DAI2 EQ5 */
  497. { 0xFF, 0xFF, 0 }, /* B6 DAI1 biquad */
  498. { 0xFF, 0xFF, 0 }, /* B7 DAI1 biquad */
  499. { 0xFF, 0xFF, 0 }, /* B8 DAI1 biquad */
  500. { 0xFF, 0xFF, 0 }, /* B9 DAI1 biquad */
  501. { 0xFF, 0xFF, 0 }, /* BA DAI1 biquad */
  502. { 0xFF, 0xFF, 0 }, /* BB DAI1 biquad */
  503. { 0xFF, 0xFF, 0 }, /* BC DAI1 biquad */
  504. { 0xFF, 0xFF, 0 }, /* BD DAI1 biquad */
  505. { 0xFF, 0xFF, 0 }, /* BE DAI1 biquad */
  506. { 0xFF, 0xFF, 0 }, /* BF DAI1 biquad */
  507. { 0xFF, 0xFF, 0 }, /* C0 DAI2 biquad */
  508. { 0xFF, 0xFF, 0 }, /* C1 DAI2 biquad */
  509. { 0xFF, 0xFF, 0 }, /* C2 DAI2 biquad */
  510. { 0xFF, 0xFF, 0 }, /* C3 DAI2 biquad */
  511. { 0xFF, 0xFF, 0 }, /* C4 DAI2 biquad */
  512. { 0xFF, 0xFF, 0 }, /* C5 DAI2 biquad */
  513. { 0xFF, 0xFF, 0 }, /* C6 DAI2 biquad */
  514. { 0xFF, 0xFF, 0 }, /* C7 DAI2 biquad */
  515. { 0xFF, 0xFF, 0 }, /* C8 DAI2 biquad */
  516. { 0xFF, 0xFF, 0 }, /* C9 DAI2 biquad */
  517. { 0x00, 0x00, 0 }, /* CA */
  518. { 0x00, 0x00, 0 }, /* CB */
  519. { 0x00, 0x00, 0 }, /* CC */
  520. { 0x00, 0x00, 0 }, /* CD */
  521. { 0x00, 0x00, 0 }, /* CE */
  522. { 0x00, 0x00, 0 }, /* CF */
  523. { 0x00, 0x00, 0 }, /* D0 */
  524. { 0x00, 0x00, 0 }, /* D1 */
  525. { 0x00, 0x00, 0 }, /* D2 */
  526. { 0x00, 0x00, 0 }, /* D3 */
  527. { 0x00, 0x00, 0 }, /* D4 */
  528. { 0x00, 0x00, 0 }, /* D5 */
  529. { 0x00, 0x00, 0 }, /* D6 */
  530. { 0x00, 0x00, 0 }, /* D7 */
  531. { 0x00, 0x00, 0 }, /* D8 */
  532. { 0x00, 0x00, 0 }, /* D9 */
  533. { 0x00, 0x00, 0 }, /* DA */
  534. { 0x00, 0x00, 0 }, /* DB */
  535. { 0x00, 0x00, 0 }, /* DC */
  536. { 0x00, 0x00, 0 }, /* DD */
  537. { 0x00, 0x00, 0 }, /* DE */
  538. { 0x00, 0x00, 0 }, /* DF */
  539. { 0x00, 0x00, 0 }, /* E0 */
  540. { 0x00, 0x00, 0 }, /* E1 */
  541. { 0x00, 0x00, 0 }, /* E2 */
  542. { 0x00, 0x00, 0 }, /* E3 */
  543. { 0x00, 0x00, 0 }, /* E4 */
  544. { 0x00, 0x00, 0 }, /* E5 */
  545. { 0x00, 0x00, 0 }, /* E6 */
  546. { 0x00, 0x00, 0 }, /* E7 */
  547. { 0x00, 0x00, 0 }, /* E8 */
  548. { 0x00, 0x00, 0 }, /* E9 */
  549. { 0x00, 0x00, 0 }, /* EA */
  550. { 0x00, 0x00, 0 }, /* EB */
  551. { 0x00, 0x00, 0 }, /* EC */
  552. { 0x00, 0x00, 0 }, /* ED */
  553. { 0x00, 0x00, 0 }, /* EE */
  554. { 0x00, 0x00, 0 }, /* EF */
  555. { 0x00, 0x00, 0 }, /* F0 */
  556. { 0x00, 0x00, 0 }, /* F1 */
  557. { 0x00, 0x00, 0 }, /* F2 */
  558. { 0x00, 0x00, 0 }, /* F3 */
  559. { 0x00, 0x00, 0 }, /* F4 */
  560. { 0x00, 0x00, 0 }, /* F5 */
  561. { 0x00, 0x00, 0 }, /* F6 */
  562. { 0x00, 0x00, 0 }, /* F7 */
  563. { 0x00, 0x00, 0 }, /* F8 */
  564. { 0x00, 0x00, 0 }, /* F9 */
  565. { 0x00, 0x00, 0 }, /* FA */
  566. { 0x00, 0x00, 0 }, /* FB */
  567. { 0x00, 0x00, 0 }, /* FC */
  568. { 0x00, 0x00, 0 }, /* FD */
  569. { 0x00, 0x00, 0 }, /* FE */
  570. { 0xFF, 0x00, 1 }, /* FF */
  571. };
  572. static int max98088_volatile_register(struct snd_soc_codec *codec, unsigned int reg)
  573. {
  574. return max98088_access[reg].vol;
  575. }
  576. /*
  577. * Load equalizer DSP coefficient configurations registers
  578. */
  579. static void m98088_eq_band(struct snd_soc_codec *codec, unsigned int dai,
  580. unsigned int band, u16 *coefs)
  581. {
  582. unsigned int eq_reg;
  583. unsigned int i;
  584. BUG_ON(band > 4);
  585. BUG_ON(dai > 1);
  586. /* Load the base register address */
  587. eq_reg = dai ? M98088_REG_84_DAI2_EQ_BASE : M98088_REG_52_DAI1_EQ_BASE;
  588. /* Add the band address offset, note adjustment for word address */
  589. eq_reg += band * (M98088_COEFS_PER_BAND << 1);
  590. /* Step through the registers and coefs */
  591. for (i = 0; i < M98088_COEFS_PER_BAND; i++) {
  592. snd_soc_write(codec, eq_reg++, M98088_BYTE1(coefs[i]));
  593. snd_soc_write(codec, eq_reg++, M98088_BYTE0(coefs[i]));
  594. }
  595. }
  596. /*
  597. * Excursion limiter modes
  598. */
  599. static const char *max98088_exmode_texts[] = {
  600. "Off", "100Hz", "400Hz", "600Hz", "800Hz", "1000Hz", "200-400Hz",
  601. "400-600Hz", "400-800Hz",
  602. };
  603. static const unsigned int max98088_exmode_values[] = {
  604. 0x00, 0x43, 0x10, 0x20, 0x30, 0x40, 0x11, 0x22, 0x32
  605. };
  606. static const struct soc_enum max98088_exmode_enum =
  607. SOC_VALUE_ENUM_SINGLE(M98088_REG_41_SPKDHP, 0, 127,
  608. ARRAY_SIZE(max98088_exmode_texts),
  609. max98088_exmode_texts,
  610. max98088_exmode_values);
  611. static const char *max98088_ex_thresh[] = { /* volts PP */
  612. "0.6", "1.2", "1.8", "2.4", "3.0", "3.6", "4.2", "4.8"};
  613. static const struct soc_enum max98088_ex_thresh_enum[] = {
  614. SOC_ENUM_SINGLE(M98088_REG_42_SPKDHP_THRESH, 0, 8,
  615. max98088_ex_thresh),
  616. };
  617. static const char *max98088_fltr_mode[] = {"Voice", "Music" };
  618. static const struct soc_enum max98088_filter_mode_enum[] = {
  619. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 7, 2, max98088_fltr_mode),
  620. };
  621. static const char *max98088_extmic_text[] = { "None", "MIC1", "MIC2" };
  622. static const struct soc_enum max98088_extmic_enum =
  623. SOC_ENUM_SINGLE(M98088_REG_48_CFG_MIC, 0, 3, max98088_extmic_text);
  624. static const struct snd_kcontrol_new max98088_extmic_mux =
  625. SOC_DAPM_ENUM("External MIC Mux", max98088_extmic_enum);
  626. static const char *max98088_dai1_fltr[] = {
  627. "Off", "fc=258/fs=16k", "fc=500/fs=16k",
  628. "fc=258/fs=8k", "fc=500/fs=8k", "fc=200"};
  629. static const struct soc_enum max98088_dai1_dac_filter_enum[] = {
  630. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 0, 6, max98088_dai1_fltr),
  631. };
  632. static const struct soc_enum max98088_dai1_adc_filter_enum[] = {
  633. SOC_ENUM_SINGLE(M98088_REG_18_DAI1_FILTERS, 4, 6, max98088_dai1_fltr),
  634. };
  635. static int max98088_mic1pre_set(struct snd_kcontrol *kcontrol,
  636. struct snd_ctl_elem_value *ucontrol)
  637. {
  638. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  639. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  640. unsigned int sel = ucontrol->value.integer.value[0];
  641. max98088->mic1pre = sel;
  642. snd_soc_update_bits(codec, M98088_REG_35_LVL_MIC1, M98088_MICPRE_MASK,
  643. (1+sel)<<M98088_MICPRE_SHIFT);
  644. return 0;
  645. }
  646. static int max98088_mic1pre_get(struct snd_kcontrol *kcontrol,
  647. struct snd_ctl_elem_value *ucontrol)
  648. {
  649. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  650. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  651. ucontrol->value.integer.value[0] = max98088->mic1pre;
  652. return 0;
  653. }
  654. static int max98088_mic2pre_set(struct snd_kcontrol *kcontrol,
  655. struct snd_ctl_elem_value *ucontrol)
  656. {
  657. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  658. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  659. unsigned int sel = ucontrol->value.integer.value[0];
  660. max98088->mic2pre = sel;
  661. snd_soc_update_bits(codec, M98088_REG_36_LVL_MIC2, M98088_MICPRE_MASK,
  662. (1+sel)<<M98088_MICPRE_SHIFT);
  663. return 0;
  664. }
  665. static int max98088_mic2pre_get(struct snd_kcontrol *kcontrol,
  666. struct snd_ctl_elem_value *ucontrol)
  667. {
  668. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  669. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  670. ucontrol->value.integer.value[0] = max98088->mic2pre;
  671. return 0;
  672. }
  673. static const unsigned int max98088_micboost_tlv[] = {
  674. TLV_DB_RANGE_HEAD(2),
  675. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  676. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  677. };
  678. static const unsigned int max98088_hp_tlv[] = {
  679. TLV_DB_RANGE_HEAD(5),
  680. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  681. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  682. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  683. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  684. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
  685. };
  686. static const unsigned int max98088_spk_tlv[] = {
  687. TLV_DB_RANGE_HEAD(5),
  688. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  689. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  690. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  691. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  692. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
  693. };
  694. static const struct snd_kcontrol_new max98088_snd_controls[] = {
  695. SOC_DOUBLE_R_TLV("Headphone Volume", M98088_REG_39_LVL_HP_L,
  696. M98088_REG_3A_LVL_HP_R, 0, 31, 0, max98088_hp_tlv),
  697. SOC_DOUBLE_R_TLV("Speaker Volume", M98088_REG_3D_LVL_SPK_L,
  698. M98088_REG_3E_LVL_SPK_R, 0, 31, 0, max98088_spk_tlv),
  699. SOC_DOUBLE_R_TLV("Receiver Volume", M98088_REG_3B_LVL_REC_L,
  700. M98088_REG_3C_LVL_REC_R, 0, 31, 0, max98088_spk_tlv),
  701. SOC_DOUBLE_R("Headphone Switch", M98088_REG_39_LVL_HP_L,
  702. M98088_REG_3A_LVL_HP_R, 7, 1, 1),
  703. SOC_DOUBLE_R("Speaker Switch", M98088_REG_3D_LVL_SPK_L,
  704. M98088_REG_3E_LVL_SPK_R, 7, 1, 1),
  705. SOC_DOUBLE_R("Receiver Switch", M98088_REG_3B_LVL_REC_L,
  706. M98088_REG_3C_LVL_REC_R, 7, 1, 1),
  707. SOC_SINGLE("MIC1 Volume", M98088_REG_35_LVL_MIC1, 0, 31, 1),
  708. SOC_SINGLE("MIC2 Volume", M98088_REG_36_LVL_MIC2, 0, 31, 1),
  709. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  710. M98088_REG_35_LVL_MIC1, 5, 2, 0,
  711. max98088_mic1pre_get, max98088_mic1pre_set,
  712. max98088_micboost_tlv),
  713. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  714. M98088_REG_36_LVL_MIC2, 5, 2, 0,
  715. max98088_mic2pre_get, max98088_mic2pre_set,
  716. max98088_micboost_tlv),
  717. SOC_SINGLE("INA Volume", M98088_REG_37_LVL_INA, 0, 7, 1),
  718. SOC_SINGLE("INB Volume", M98088_REG_38_LVL_INB, 0, 7, 1),
  719. SOC_SINGLE("ADCL Volume", M98088_REG_33_LVL_ADC_L, 0, 15, 0),
  720. SOC_SINGLE("ADCR Volume", M98088_REG_34_LVL_ADC_R, 0, 15, 0),
  721. SOC_SINGLE("ADCL Boost Volume", M98088_REG_33_LVL_ADC_L, 4, 3, 0),
  722. SOC_SINGLE("ADCR Boost Volume", M98088_REG_34_LVL_ADC_R, 4, 3, 0),
  723. SOC_SINGLE("EQ1 Switch", M98088_REG_49_CFG_LEVEL, 0, 1, 0),
  724. SOC_SINGLE("EQ2 Switch", M98088_REG_49_CFG_LEVEL, 1, 1, 0),
  725. SOC_ENUM("EX Limiter Mode", max98088_exmode_enum),
  726. SOC_ENUM("EX Limiter Threshold", max98088_ex_thresh_enum),
  727. SOC_ENUM("DAI1 Filter Mode", max98088_filter_mode_enum),
  728. SOC_ENUM("DAI1 DAC Filter", max98088_dai1_dac_filter_enum),
  729. SOC_ENUM("DAI1 ADC Filter", max98088_dai1_adc_filter_enum),
  730. SOC_SINGLE("DAI2 DC Block Switch", M98088_REG_20_DAI2_FILTERS,
  731. 0, 1, 0),
  732. SOC_SINGLE("ALC Switch", M98088_REG_43_SPKALC_COMP, 7, 1, 0),
  733. SOC_SINGLE("ALC Threshold", M98088_REG_43_SPKALC_COMP, 0, 7, 0),
  734. SOC_SINGLE("ALC Multiband", M98088_REG_43_SPKALC_COMP, 3, 1, 0),
  735. SOC_SINGLE("ALC Release Time", M98088_REG_43_SPKALC_COMP, 4, 7, 0),
  736. SOC_SINGLE("PWR Limiter Threshold", M98088_REG_44_PWRLMT_CFG,
  737. 4, 15, 0),
  738. SOC_SINGLE("PWR Limiter Weight", M98088_REG_44_PWRLMT_CFG, 0, 7, 0),
  739. SOC_SINGLE("PWR Limiter Time1", M98088_REG_45_PWRLMT_TIME, 0, 15, 0),
  740. SOC_SINGLE("PWR Limiter Time2", M98088_REG_45_PWRLMT_TIME, 4, 15, 0),
  741. SOC_SINGLE("THD Limiter Threshold", M98088_REG_46_THDLMT_CFG, 4, 15, 0),
  742. SOC_SINGLE("THD Limiter Time", M98088_REG_46_THDLMT_CFG, 0, 7, 0),
  743. };
  744. /* Left speaker mixer switch */
  745. static const struct snd_kcontrol_new max98088_left_speaker_mixer_controls[] = {
  746. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  747. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  748. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 0, 1, 0),
  749. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 7, 1, 0),
  750. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 5, 1, 0),
  751. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 6, 1, 0),
  752. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 1, 1, 0),
  753. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 2, 1, 0),
  754. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2B_MIX_SPK_LEFT, 3, 1, 0),
  755. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2B_MIX_SPK_LEFT, 4, 1, 0),
  756. };
  757. /* Right speaker mixer switch */
  758. static const struct snd_kcontrol_new max98088_right_speaker_mixer_controls[] = {
  759. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  760. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  761. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 7, 1, 0),
  762. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 0, 1, 0),
  763. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 5, 1, 0),
  764. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 6, 1, 0),
  765. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 1, 1, 0),
  766. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 2, 1, 0),
  767. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 3, 1, 0),
  768. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_2C_MIX_SPK_RIGHT, 4, 1, 0),
  769. };
  770. /* Left headphone mixer switch */
  771. static const struct snd_kcontrol_new max98088_left_hp_mixer_controls[] = {
  772. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  773. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  774. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 0, 1, 0),
  775. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_25_MIX_HP_LEFT, 7, 1, 0),
  776. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_25_MIX_HP_LEFT, 5, 1, 0),
  777. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_25_MIX_HP_LEFT, 6, 1, 0),
  778. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_25_MIX_HP_LEFT, 1, 1, 0),
  779. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_25_MIX_HP_LEFT, 2, 1, 0),
  780. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_25_MIX_HP_LEFT, 3, 1, 0),
  781. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_25_MIX_HP_LEFT, 4, 1, 0),
  782. };
  783. /* Right headphone mixer switch */
  784. static const struct snd_kcontrol_new max98088_right_hp_mixer_controls[] = {
  785. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  786. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  787. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 7, 1, 0),
  788. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 0, 1, 0),
  789. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_26_MIX_HP_RIGHT, 5, 1, 0),
  790. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_26_MIX_HP_RIGHT, 6, 1, 0),
  791. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_26_MIX_HP_RIGHT, 1, 1, 0),
  792. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_26_MIX_HP_RIGHT, 2, 1, 0),
  793. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_26_MIX_HP_RIGHT, 3, 1, 0),
  794. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_26_MIX_HP_RIGHT, 4, 1, 0),
  795. };
  796. /* Left earpiece/receiver mixer switch */
  797. static const struct snd_kcontrol_new max98088_left_rec_mixer_controls[] = {
  798. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  799. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  800. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 0, 1, 0),
  801. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_28_MIX_REC_LEFT, 7, 1, 0),
  802. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_28_MIX_REC_LEFT, 5, 1, 0),
  803. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_28_MIX_REC_LEFT, 6, 1, 0),
  804. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_28_MIX_REC_LEFT, 1, 1, 0),
  805. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_28_MIX_REC_LEFT, 2, 1, 0),
  806. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_28_MIX_REC_LEFT, 3, 1, 0),
  807. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_28_MIX_REC_LEFT, 4, 1, 0),
  808. };
  809. /* Right earpiece/receiver mixer switch */
  810. static const struct snd_kcontrol_new max98088_right_rec_mixer_controls[] = {
  811. SOC_DAPM_SINGLE("Left DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  812. SOC_DAPM_SINGLE("Right DAC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  813. SOC_DAPM_SINGLE("Left DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 7, 1, 0),
  814. SOC_DAPM_SINGLE("Right DAC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 0, 1, 0),
  815. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_29_MIX_REC_RIGHT, 5, 1, 0),
  816. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_29_MIX_REC_RIGHT, 6, 1, 0),
  817. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_29_MIX_REC_RIGHT, 1, 1, 0),
  818. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_29_MIX_REC_RIGHT, 2, 1, 0),
  819. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_29_MIX_REC_RIGHT, 3, 1, 0),
  820. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_29_MIX_REC_RIGHT, 4, 1, 0),
  821. };
  822. /* Left ADC mixer switch */
  823. static const struct snd_kcontrol_new max98088_left_ADC_mixer_controls[] = {
  824. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_23_MIX_ADC_LEFT, 7, 1, 0),
  825. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_23_MIX_ADC_LEFT, 6, 1, 0),
  826. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_23_MIX_ADC_LEFT, 3, 1, 0),
  827. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_23_MIX_ADC_LEFT, 2, 1, 0),
  828. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_23_MIX_ADC_LEFT, 1, 1, 0),
  829. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_23_MIX_ADC_LEFT, 0, 1, 0),
  830. };
  831. /* Right ADC mixer switch */
  832. static const struct snd_kcontrol_new max98088_right_ADC_mixer_controls[] = {
  833. SOC_DAPM_SINGLE("MIC1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 7, 1, 0),
  834. SOC_DAPM_SINGLE("MIC2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 6, 1, 0),
  835. SOC_DAPM_SINGLE("INA1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 3, 1, 0),
  836. SOC_DAPM_SINGLE("INA2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 2, 1, 0),
  837. SOC_DAPM_SINGLE("INB1 Switch", M98088_REG_24_MIX_ADC_RIGHT, 1, 1, 0),
  838. SOC_DAPM_SINGLE("INB2 Switch", M98088_REG_24_MIX_ADC_RIGHT, 0, 1, 0),
  839. };
  840. static int max98088_mic_event(struct snd_soc_dapm_widget *w,
  841. struct snd_kcontrol *kcontrol, int event)
  842. {
  843. struct snd_soc_codec *codec = w->codec;
  844. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  845. switch (event) {
  846. case SND_SOC_DAPM_POST_PMU:
  847. if (w->reg == M98088_REG_35_LVL_MIC1) {
  848. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  849. (1+max98088->mic1pre)<<M98088_MICPRE_SHIFT);
  850. } else {
  851. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK,
  852. (1+max98088->mic2pre)<<M98088_MICPRE_SHIFT);
  853. }
  854. break;
  855. case SND_SOC_DAPM_POST_PMD:
  856. snd_soc_update_bits(codec, w->reg, M98088_MICPRE_MASK, 0);
  857. break;
  858. default:
  859. return -EINVAL;
  860. }
  861. return 0;
  862. }
  863. /*
  864. * The line inputs are 2-channel stereo inputs with the left
  865. * and right channels sharing a common PGA power control signal.
  866. */
  867. static int max98088_line_pga(struct snd_soc_dapm_widget *w,
  868. int event, int line, u8 channel)
  869. {
  870. struct snd_soc_codec *codec = w->codec;
  871. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  872. u8 *state;
  873. BUG_ON(!((channel == 1) || (channel == 2)));
  874. switch (line) {
  875. case LINE_INA:
  876. state = &max98088->ina_state;
  877. break;
  878. case LINE_INB:
  879. state = &max98088->inb_state;
  880. break;
  881. default:
  882. return -EINVAL;
  883. }
  884. switch (event) {
  885. case SND_SOC_DAPM_POST_PMU:
  886. *state |= channel;
  887. snd_soc_update_bits(codec, w->reg,
  888. (1 << w->shift), (1 << w->shift));
  889. break;
  890. case SND_SOC_DAPM_POST_PMD:
  891. *state &= ~channel;
  892. if (*state == 0) {
  893. snd_soc_update_bits(codec, w->reg,
  894. (1 << w->shift), 0);
  895. }
  896. break;
  897. default:
  898. return -EINVAL;
  899. }
  900. return 0;
  901. }
  902. static int max98088_pga_ina1_event(struct snd_soc_dapm_widget *w,
  903. struct snd_kcontrol *k, int event)
  904. {
  905. return max98088_line_pga(w, event, LINE_INA, 1);
  906. }
  907. static int max98088_pga_ina2_event(struct snd_soc_dapm_widget *w,
  908. struct snd_kcontrol *k, int event)
  909. {
  910. return max98088_line_pga(w, event, LINE_INA, 2);
  911. }
  912. static int max98088_pga_inb1_event(struct snd_soc_dapm_widget *w,
  913. struct snd_kcontrol *k, int event)
  914. {
  915. return max98088_line_pga(w, event, LINE_INB, 1);
  916. }
  917. static int max98088_pga_inb2_event(struct snd_soc_dapm_widget *w,
  918. struct snd_kcontrol *k, int event)
  919. {
  920. return max98088_line_pga(w, event, LINE_INB, 2);
  921. }
  922. static const struct snd_soc_dapm_widget max98088_dapm_widgets[] = {
  923. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 1, 0),
  924. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98088_REG_4C_PWR_EN_IN, 0, 0),
  925. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  926. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  927. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  928. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  929. SND_SOC_DAPM_DAC("DACL2", "Aux Playback",
  930. M98088_REG_4D_PWR_EN_OUT, 1, 0),
  931. SND_SOC_DAPM_DAC("DACR2", "Aux Playback",
  932. M98088_REG_4D_PWR_EN_OUT, 0, 0),
  933. SND_SOC_DAPM_PGA("HP Left Out", M98088_REG_4D_PWR_EN_OUT,
  934. 7, 0, NULL, 0),
  935. SND_SOC_DAPM_PGA("HP Right Out", M98088_REG_4D_PWR_EN_OUT,
  936. 6, 0, NULL, 0),
  937. SND_SOC_DAPM_PGA("SPK Left Out", M98088_REG_4D_PWR_EN_OUT,
  938. 5, 0, NULL, 0),
  939. SND_SOC_DAPM_PGA("SPK Right Out", M98088_REG_4D_PWR_EN_OUT,
  940. 4, 0, NULL, 0),
  941. SND_SOC_DAPM_PGA("REC Left Out", M98088_REG_4D_PWR_EN_OUT,
  942. 3, 0, NULL, 0),
  943. SND_SOC_DAPM_PGA("REC Right Out", M98088_REG_4D_PWR_EN_OUT,
  944. 2, 0, NULL, 0),
  945. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  946. &max98088_extmic_mux),
  947. SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
  948. &max98088_left_hp_mixer_controls[0],
  949. ARRAY_SIZE(max98088_left_hp_mixer_controls)),
  950. SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
  951. &max98088_right_hp_mixer_controls[0],
  952. ARRAY_SIZE(max98088_right_hp_mixer_controls)),
  953. SND_SOC_DAPM_MIXER("Left SPK Mixer", SND_SOC_NOPM, 0, 0,
  954. &max98088_left_speaker_mixer_controls[0],
  955. ARRAY_SIZE(max98088_left_speaker_mixer_controls)),
  956. SND_SOC_DAPM_MIXER("Right SPK Mixer", SND_SOC_NOPM, 0, 0,
  957. &max98088_right_speaker_mixer_controls[0],
  958. ARRAY_SIZE(max98088_right_speaker_mixer_controls)),
  959. SND_SOC_DAPM_MIXER("Left REC Mixer", SND_SOC_NOPM, 0, 0,
  960. &max98088_left_rec_mixer_controls[0],
  961. ARRAY_SIZE(max98088_left_rec_mixer_controls)),
  962. SND_SOC_DAPM_MIXER("Right REC Mixer", SND_SOC_NOPM, 0, 0,
  963. &max98088_right_rec_mixer_controls[0],
  964. ARRAY_SIZE(max98088_right_rec_mixer_controls)),
  965. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  966. &max98088_left_ADC_mixer_controls[0],
  967. ARRAY_SIZE(max98088_left_ADC_mixer_controls)),
  968. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  969. &max98088_right_ADC_mixer_controls[0],
  970. ARRAY_SIZE(max98088_right_ADC_mixer_controls)),
  971. SND_SOC_DAPM_PGA_E("MIC1 Input", M98088_REG_35_LVL_MIC1,
  972. 5, 0, NULL, 0, max98088_mic_event,
  973. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  974. SND_SOC_DAPM_PGA_E("MIC2 Input", M98088_REG_36_LVL_MIC2,
  975. 5, 0, NULL, 0, max98088_mic_event,
  976. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  977. SND_SOC_DAPM_PGA_E("INA1 Input", M98088_REG_4C_PWR_EN_IN,
  978. 7, 0, NULL, 0, max98088_pga_ina1_event,
  979. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  980. SND_SOC_DAPM_PGA_E("INA2 Input", M98088_REG_4C_PWR_EN_IN,
  981. 7, 0, NULL, 0, max98088_pga_ina2_event,
  982. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  983. SND_SOC_DAPM_PGA_E("INB1 Input", M98088_REG_4C_PWR_EN_IN,
  984. 6, 0, NULL, 0, max98088_pga_inb1_event,
  985. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  986. SND_SOC_DAPM_PGA_E("INB2 Input", M98088_REG_4C_PWR_EN_IN,
  987. 6, 0, NULL, 0, max98088_pga_inb2_event,
  988. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  989. SND_SOC_DAPM_MICBIAS("MICBIAS", M98088_REG_4C_PWR_EN_IN, 3, 0),
  990. SND_SOC_DAPM_OUTPUT("HPL"),
  991. SND_SOC_DAPM_OUTPUT("HPR"),
  992. SND_SOC_DAPM_OUTPUT("SPKL"),
  993. SND_SOC_DAPM_OUTPUT("SPKR"),
  994. SND_SOC_DAPM_OUTPUT("RECL"),
  995. SND_SOC_DAPM_OUTPUT("RECR"),
  996. SND_SOC_DAPM_INPUT("MIC1"),
  997. SND_SOC_DAPM_INPUT("MIC2"),
  998. SND_SOC_DAPM_INPUT("INA1"),
  999. SND_SOC_DAPM_INPUT("INA2"),
  1000. SND_SOC_DAPM_INPUT("INB1"),
  1001. SND_SOC_DAPM_INPUT("INB2"),
  1002. };
  1003. static const struct snd_soc_dapm_route max98088_audio_map[] = {
  1004. /* Left headphone output mixer */
  1005. {"Left HP Mixer", "Left DAC1 Switch", "DACL1"},
  1006. {"Left HP Mixer", "Left DAC2 Switch", "DACL2"},
  1007. {"Left HP Mixer", "Right DAC1 Switch", "DACR1"},
  1008. {"Left HP Mixer", "Right DAC2 Switch", "DACR2"},
  1009. {"Left HP Mixer", "MIC1 Switch", "MIC1 Input"},
  1010. {"Left HP Mixer", "MIC2 Switch", "MIC2 Input"},
  1011. {"Left HP Mixer", "INA1 Switch", "INA1 Input"},
  1012. {"Left HP Mixer", "INA2 Switch", "INA2 Input"},
  1013. {"Left HP Mixer", "INB1 Switch", "INB1 Input"},
  1014. {"Left HP Mixer", "INB2 Switch", "INB2 Input"},
  1015. /* Right headphone output mixer */
  1016. {"Right HP Mixer", "Left DAC1 Switch", "DACL1"},
  1017. {"Right HP Mixer", "Left DAC2 Switch", "DACL2" },
  1018. {"Right HP Mixer", "Right DAC1 Switch", "DACR1"},
  1019. {"Right HP Mixer", "Right DAC2 Switch", "DACR2"},
  1020. {"Right HP Mixer", "MIC1 Switch", "MIC1 Input"},
  1021. {"Right HP Mixer", "MIC2 Switch", "MIC2 Input"},
  1022. {"Right HP Mixer", "INA1 Switch", "INA1 Input"},
  1023. {"Right HP Mixer", "INA2 Switch", "INA2 Input"},
  1024. {"Right HP Mixer", "INB1 Switch", "INB1 Input"},
  1025. {"Right HP Mixer", "INB2 Switch", "INB2 Input"},
  1026. /* Left speaker output mixer */
  1027. {"Left SPK Mixer", "Left DAC1 Switch", "DACL1"},
  1028. {"Left SPK Mixer", "Left DAC2 Switch", "DACL2"},
  1029. {"Left SPK Mixer", "Right DAC1 Switch", "DACR1"},
  1030. {"Left SPK Mixer", "Right DAC2 Switch", "DACR2"},
  1031. {"Left SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  1032. {"Left SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  1033. {"Left SPK Mixer", "INA1 Switch", "INA1 Input"},
  1034. {"Left SPK Mixer", "INA2 Switch", "INA2 Input"},
  1035. {"Left SPK Mixer", "INB1 Switch", "INB1 Input"},
  1036. {"Left SPK Mixer", "INB2 Switch", "INB2 Input"},
  1037. /* Right speaker output mixer */
  1038. {"Right SPK Mixer", "Left DAC1 Switch", "DACL1"},
  1039. {"Right SPK Mixer", "Left DAC2 Switch", "DACL2"},
  1040. {"Right SPK Mixer", "Right DAC1 Switch", "DACR1"},
  1041. {"Right SPK Mixer", "Right DAC2 Switch", "DACR2"},
  1042. {"Right SPK Mixer", "MIC1 Switch", "MIC1 Input"},
  1043. {"Right SPK Mixer", "MIC2 Switch", "MIC2 Input"},
  1044. {"Right SPK Mixer", "INA1 Switch", "INA1 Input"},
  1045. {"Right SPK Mixer", "INA2 Switch", "INA2 Input"},
  1046. {"Right SPK Mixer", "INB1 Switch", "INB1 Input"},
  1047. {"Right SPK Mixer", "INB2 Switch", "INB2 Input"},
  1048. /* Earpiece/Receiver output mixer */
  1049. {"Left REC Mixer", "Left DAC1 Switch", "DACL1"},
  1050. {"Left REC Mixer", "Left DAC2 Switch", "DACL2"},
  1051. {"Left REC Mixer", "Right DAC1 Switch", "DACR1"},
  1052. {"Left REC Mixer", "Right DAC2 Switch", "DACR2"},
  1053. {"Left REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1054. {"Left REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1055. {"Left REC Mixer", "INA1 Switch", "INA1 Input"},
  1056. {"Left REC Mixer", "INA2 Switch", "INA2 Input"},
  1057. {"Left REC Mixer", "INB1 Switch", "INB1 Input"},
  1058. {"Left REC Mixer", "INB2 Switch", "INB2 Input"},
  1059. /* Earpiece/Receiver output mixer */
  1060. {"Right REC Mixer", "Left DAC1 Switch", "DACL1"},
  1061. {"Right REC Mixer", "Left DAC2 Switch", "DACL2"},
  1062. {"Right REC Mixer", "Right DAC1 Switch", "DACR1"},
  1063. {"Right REC Mixer", "Right DAC2 Switch", "DACR2"},
  1064. {"Right REC Mixer", "MIC1 Switch", "MIC1 Input"},
  1065. {"Right REC Mixer", "MIC2 Switch", "MIC2 Input"},
  1066. {"Right REC Mixer", "INA1 Switch", "INA1 Input"},
  1067. {"Right REC Mixer", "INA2 Switch", "INA2 Input"},
  1068. {"Right REC Mixer", "INB1 Switch", "INB1 Input"},
  1069. {"Right REC Mixer", "INB2 Switch", "INB2 Input"},
  1070. {"HP Left Out", NULL, "Left HP Mixer"},
  1071. {"HP Right Out", NULL, "Right HP Mixer"},
  1072. {"SPK Left Out", NULL, "Left SPK Mixer"},
  1073. {"SPK Right Out", NULL, "Right SPK Mixer"},
  1074. {"REC Left Out", NULL, "Left REC Mixer"},
  1075. {"REC Right Out", NULL, "Right REC Mixer"},
  1076. {"HPL", NULL, "HP Left Out"},
  1077. {"HPR", NULL, "HP Right Out"},
  1078. {"SPKL", NULL, "SPK Left Out"},
  1079. {"SPKR", NULL, "SPK Right Out"},
  1080. {"RECL", NULL, "REC Left Out"},
  1081. {"RECR", NULL, "REC Right Out"},
  1082. /* Left ADC input mixer */
  1083. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1084. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1085. {"Left ADC Mixer", "INA1 Switch", "INA1 Input"},
  1086. {"Left ADC Mixer", "INA2 Switch", "INA2 Input"},
  1087. {"Left ADC Mixer", "INB1 Switch", "INB1 Input"},
  1088. {"Left ADC Mixer", "INB2 Switch", "INB2 Input"},
  1089. /* Right ADC input mixer */
  1090. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1091. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1092. {"Right ADC Mixer", "INA1 Switch", "INA1 Input"},
  1093. {"Right ADC Mixer", "INA2 Switch", "INA2 Input"},
  1094. {"Right ADC Mixer", "INB1 Switch", "INB1 Input"},
  1095. {"Right ADC Mixer", "INB2 Switch", "INB2 Input"},
  1096. /* Inputs */
  1097. {"ADCL", NULL, "Left ADC Mixer"},
  1098. {"ADCR", NULL, "Right ADC Mixer"},
  1099. {"INA1 Input", NULL, "INA1"},
  1100. {"INA2 Input", NULL, "INA2"},
  1101. {"INB1 Input", NULL, "INB1"},
  1102. {"INB2 Input", NULL, "INB2"},
  1103. {"MIC1 Input", NULL, "MIC1"},
  1104. {"MIC2 Input", NULL, "MIC2"},
  1105. };
  1106. /* codec mclk clock divider coefficients */
  1107. static const struct {
  1108. u32 rate;
  1109. u8 sr;
  1110. } rate_table[] = {
  1111. {8000, 0x10},
  1112. {11025, 0x20},
  1113. {16000, 0x30},
  1114. {22050, 0x40},
  1115. {24000, 0x50},
  1116. {32000, 0x60},
  1117. {44100, 0x70},
  1118. {48000, 0x80},
  1119. {88200, 0x90},
  1120. {96000, 0xA0},
  1121. };
  1122. static inline int rate_value(int rate, u8 *value)
  1123. {
  1124. int i;
  1125. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  1126. if (rate_table[i].rate >= rate) {
  1127. *value = rate_table[i].sr;
  1128. return 0;
  1129. }
  1130. }
  1131. *value = rate_table[0].sr;
  1132. return -EINVAL;
  1133. }
  1134. static int max98088_dai1_hw_params(struct snd_pcm_substream *substream,
  1135. struct snd_pcm_hw_params *params,
  1136. struct snd_soc_dai *dai)
  1137. {
  1138. struct snd_soc_codec *codec = dai->codec;
  1139. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1140. struct max98088_cdata *cdata;
  1141. unsigned long long ni;
  1142. unsigned int rate;
  1143. u8 regval;
  1144. cdata = &max98088->dai[0];
  1145. rate = params_rate(params);
  1146. switch (params_format(params)) {
  1147. case SNDRV_PCM_FORMAT_S16_LE:
  1148. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1149. M98088_DAI_WS, 0);
  1150. break;
  1151. case SNDRV_PCM_FORMAT_S24_LE:
  1152. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1153. M98088_DAI_WS, M98088_DAI_WS);
  1154. break;
  1155. default:
  1156. return -EINVAL;
  1157. }
  1158. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1159. if (rate_value(rate, &regval))
  1160. return -EINVAL;
  1161. snd_soc_update_bits(codec, M98088_REG_11_DAI1_CLKMODE,
  1162. M98088_CLKMODE_MASK, regval);
  1163. cdata->rate = rate;
  1164. /* Configure NI when operating as master */
  1165. if (snd_soc_read(codec, M98088_REG_14_DAI1_FORMAT)
  1166. & M98088_DAI_MAS) {
  1167. if (max98088->sysclk == 0) {
  1168. dev_err(codec->dev, "Invalid system clock frequency\n");
  1169. return -EINVAL;
  1170. }
  1171. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1172. * (unsigned long long int)rate;
  1173. do_div(ni, (unsigned long long int)max98088->sysclk);
  1174. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1175. (ni >> 8) & 0x7F);
  1176. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1177. ni & 0xFF);
  1178. }
  1179. /* Update sample rate mode */
  1180. if (rate < 50000)
  1181. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1182. M98088_DAI_DHF, 0);
  1183. else
  1184. snd_soc_update_bits(codec, M98088_REG_18_DAI1_FILTERS,
  1185. M98088_DAI_DHF, M98088_DAI_DHF);
  1186. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1187. M98088_SHDNRUN);
  1188. return 0;
  1189. }
  1190. static int max98088_dai2_hw_params(struct snd_pcm_substream *substream,
  1191. struct snd_pcm_hw_params *params,
  1192. struct snd_soc_dai *dai)
  1193. {
  1194. struct snd_soc_codec *codec = dai->codec;
  1195. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1196. struct max98088_cdata *cdata;
  1197. unsigned long long ni;
  1198. unsigned int rate;
  1199. u8 regval;
  1200. cdata = &max98088->dai[1];
  1201. rate = params_rate(params);
  1202. switch (params_format(params)) {
  1203. case SNDRV_PCM_FORMAT_S16_LE:
  1204. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1205. M98088_DAI_WS, 0);
  1206. break;
  1207. case SNDRV_PCM_FORMAT_S24_LE:
  1208. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1209. M98088_DAI_WS, M98088_DAI_WS);
  1210. break;
  1211. default:
  1212. return -EINVAL;
  1213. }
  1214. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN, 0);
  1215. if (rate_value(rate, &regval))
  1216. return -EINVAL;
  1217. snd_soc_update_bits(codec, M98088_REG_19_DAI2_CLKMODE,
  1218. M98088_CLKMODE_MASK, regval);
  1219. cdata->rate = rate;
  1220. /* Configure NI when operating as master */
  1221. if (snd_soc_read(codec, M98088_REG_1C_DAI2_FORMAT)
  1222. & M98088_DAI_MAS) {
  1223. if (max98088->sysclk == 0) {
  1224. dev_err(codec->dev, "Invalid system clock frequency\n");
  1225. return -EINVAL;
  1226. }
  1227. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1228. * (unsigned long long int)rate;
  1229. do_div(ni, (unsigned long long int)max98088->sysclk);
  1230. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1231. (ni >> 8) & 0x7F);
  1232. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1233. ni & 0xFF);
  1234. }
  1235. /* Update sample rate mode */
  1236. if (rate < 50000)
  1237. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1238. M98088_DAI_DHF, 0);
  1239. else
  1240. snd_soc_update_bits(codec, M98088_REG_20_DAI2_FILTERS,
  1241. M98088_DAI_DHF, M98088_DAI_DHF);
  1242. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS, M98088_SHDNRUN,
  1243. M98088_SHDNRUN);
  1244. return 0;
  1245. }
  1246. static int max98088_dai_set_sysclk(struct snd_soc_dai *dai,
  1247. int clk_id, unsigned int freq, int dir)
  1248. {
  1249. struct snd_soc_codec *codec = dai->codec;
  1250. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1251. /* Requested clock frequency is already setup */
  1252. if (freq == max98088->sysclk)
  1253. return 0;
  1254. /* Setup clocks for slave mode, and using the PLL
  1255. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1256. * 0x02 (when master clk is 20MHz to 30MHz)..
  1257. */
  1258. if ((freq >= 10000000) && (freq < 20000000)) {
  1259. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x10);
  1260. } else if ((freq >= 20000000) && (freq < 30000000)) {
  1261. snd_soc_write(codec, M98088_REG_10_SYS_CLK, 0x20);
  1262. } else {
  1263. dev_err(codec->dev, "Invalid master clock frequency\n");
  1264. return -EINVAL;
  1265. }
  1266. if (snd_soc_read(codec, M98088_REG_51_PWR_SYS) & M98088_SHDNRUN) {
  1267. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1268. M98088_SHDNRUN, 0);
  1269. snd_soc_update_bits(codec, M98088_REG_51_PWR_SYS,
  1270. M98088_SHDNRUN, M98088_SHDNRUN);
  1271. }
  1272. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  1273. max98088->sysclk = freq;
  1274. return 0;
  1275. }
  1276. static int max98088_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  1277. unsigned int fmt)
  1278. {
  1279. struct snd_soc_codec *codec = codec_dai->codec;
  1280. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1281. struct max98088_cdata *cdata;
  1282. u8 reg15val;
  1283. u8 reg14val = 0;
  1284. cdata = &max98088->dai[0];
  1285. if (fmt != cdata->fmt) {
  1286. cdata->fmt = fmt;
  1287. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1288. case SND_SOC_DAIFMT_CBS_CFS:
  1289. /* Slave mode PLL */
  1290. snd_soc_write(codec, M98088_REG_12_DAI1_CLKCFG_HI,
  1291. 0x80);
  1292. snd_soc_write(codec, M98088_REG_13_DAI1_CLKCFG_LO,
  1293. 0x00);
  1294. break;
  1295. case SND_SOC_DAIFMT_CBM_CFM:
  1296. /* Set to master mode */
  1297. reg14val |= M98088_DAI_MAS;
  1298. break;
  1299. case SND_SOC_DAIFMT_CBS_CFM:
  1300. case SND_SOC_DAIFMT_CBM_CFS:
  1301. default:
  1302. dev_err(codec->dev, "Clock mode unsupported");
  1303. return -EINVAL;
  1304. }
  1305. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1306. case SND_SOC_DAIFMT_I2S:
  1307. reg14val |= M98088_DAI_DLY;
  1308. break;
  1309. case SND_SOC_DAIFMT_LEFT_J:
  1310. break;
  1311. default:
  1312. return -EINVAL;
  1313. }
  1314. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1315. case SND_SOC_DAIFMT_NB_NF:
  1316. break;
  1317. case SND_SOC_DAIFMT_NB_IF:
  1318. reg14val |= M98088_DAI_WCI;
  1319. break;
  1320. case SND_SOC_DAIFMT_IB_NF:
  1321. reg14val |= M98088_DAI_BCI;
  1322. break;
  1323. case SND_SOC_DAIFMT_IB_IF:
  1324. reg14val |= M98088_DAI_BCI|M98088_DAI_WCI;
  1325. break;
  1326. default:
  1327. return -EINVAL;
  1328. }
  1329. snd_soc_update_bits(codec, M98088_REG_14_DAI1_FORMAT,
  1330. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1331. M98088_DAI_WCI, reg14val);
  1332. reg15val = M98088_DAI_BSEL64;
  1333. if (max98088->digmic)
  1334. reg15val |= M98088_DAI_OSR64;
  1335. snd_soc_write(codec, M98088_REG_15_DAI1_CLOCK, reg15val);
  1336. }
  1337. return 0;
  1338. }
  1339. static int max98088_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1340. unsigned int fmt)
  1341. {
  1342. struct snd_soc_codec *codec = codec_dai->codec;
  1343. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1344. struct max98088_cdata *cdata;
  1345. u8 reg1Cval = 0;
  1346. cdata = &max98088->dai[1];
  1347. if (fmt != cdata->fmt) {
  1348. cdata->fmt = fmt;
  1349. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1350. case SND_SOC_DAIFMT_CBS_CFS:
  1351. /* Slave mode PLL */
  1352. snd_soc_write(codec, M98088_REG_1A_DAI2_CLKCFG_HI,
  1353. 0x80);
  1354. snd_soc_write(codec, M98088_REG_1B_DAI2_CLKCFG_LO,
  1355. 0x00);
  1356. break;
  1357. case SND_SOC_DAIFMT_CBM_CFM:
  1358. /* Set to master mode */
  1359. reg1Cval |= M98088_DAI_MAS;
  1360. break;
  1361. case SND_SOC_DAIFMT_CBS_CFM:
  1362. case SND_SOC_DAIFMT_CBM_CFS:
  1363. default:
  1364. dev_err(codec->dev, "Clock mode unsupported");
  1365. return -EINVAL;
  1366. }
  1367. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1368. case SND_SOC_DAIFMT_I2S:
  1369. reg1Cval |= M98088_DAI_DLY;
  1370. break;
  1371. case SND_SOC_DAIFMT_LEFT_J:
  1372. break;
  1373. default:
  1374. return -EINVAL;
  1375. }
  1376. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1377. case SND_SOC_DAIFMT_NB_NF:
  1378. break;
  1379. case SND_SOC_DAIFMT_NB_IF:
  1380. reg1Cval |= M98088_DAI_WCI;
  1381. break;
  1382. case SND_SOC_DAIFMT_IB_NF:
  1383. reg1Cval |= M98088_DAI_BCI;
  1384. break;
  1385. case SND_SOC_DAIFMT_IB_IF:
  1386. reg1Cval |= M98088_DAI_BCI|M98088_DAI_WCI;
  1387. break;
  1388. default:
  1389. return -EINVAL;
  1390. }
  1391. snd_soc_update_bits(codec, M98088_REG_1C_DAI2_FORMAT,
  1392. M98088_DAI_MAS | M98088_DAI_DLY | M98088_DAI_BCI |
  1393. M98088_DAI_WCI, reg1Cval);
  1394. snd_soc_write(codec, M98088_REG_1D_DAI2_CLOCK,
  1395. M98088_DAI_BSEL64);
  1396. }
  1397. return 0;
  1398. }
  1399. static int max98088_dai1_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1400. {
  1401. struct snd_soc_codec *codec = codec_dai->codec;
  1402. int reg;
  1403. if (mute)
  1404. reg = M98088_DAI_MUTE;
  1405. else
  1406. reg = 0;
  1407. snd_soc_update_bits(codec, M98088_REG_2F_LVL_DAI1_PLAY,
  1408. M98088_DAI_MUTE_MASK, reg);
  1409. return 0;
  1410. }
  1411. static int max98088_dai2_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1412. {
  1413. struct snd_soc_codec *codec = codec_dai->codec;
  1414. int reg;
  1415. if (mute)
  1416. reg = M98088_DAI_MUTE;
  1417. else
  1418. reg = 0;
  1419. snd_soc_update_bits(codec, M98088_REG_31_LVL_DAI2_PLAY,
  1420. M98088_DAI_MUTE_MASK, reg);
  1421. return 0;
  1422. }
  1423. static void max98088_sync_cache(struct snd_soc_codec *codec)
  1424. {
  1425. u8 *reg_cache = codec->reg_cache;
  1426. int i;
  1427. if (!codec->cache_sync)
  1428. return;
  1429. codec->cache_only = 0;
  1430. /* write back cached values if they're writeable and
  1431. * different from the hardware default.
  1432. */
  1433. for (i = 1; i < codec->driver->reg_cache_size; i++) {
  1434. if (!max98088_access[i].writable)
  1435. continue;
  1436. if (reg_cache[i] == max98088_reg[i])
  1437. continue;
  1438. snd_soc_write(codec, i, reg_cache[i]);
  1439. }
  1440. codec->cache_sync = 0;
  1441. }
  1442. static int max98088_set_bias_level(struct snd_soc_codec *codec,
  1443. enum snd_soc_bias_level level)
  1444. {
  1445. switch (level) {
  1446. case SND_SOC_BIAS_ON:
  1447. break;
  1448. case SND_SOC_BIAS_PREPARE:
  1449. break;
  1450. case SND_SOC_BIAS_STANDBY:
  1451. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1452. max98088_sync_cache(codec);
  1453. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1454. M98088_MBEN, M98088_MBEN);
  1455. break;
  1456. case SND_SOC_BIAS_OFF:
  1457. snd_soc_update_bits(codec, M98088_REG_4C_PWR_EN_IN,
  1458. M98088_MBEN, 0);
  1459. codec->cache_sync = 1;
  1460. break;
  1461. }
  1462. codec->dapm.bias_level = level;
  1463. return 0;
  1464. }
  1465. #define MAX98088_RATES SNDRV_PCM_RATE_8000_96000
  1466. #define MAX98088_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1467. static const struct snd_soc_dai_ops max98088_dai1_ops = {
  1468. .set_sysclk = max98088_dai_set_sysclk,
  1469. .set_fmt = max98088_dai1_set_fmt,
  1470. .hw_params = max98088_dai1_hw_params,
  1471. .digital_mute = max98088_dai1_digital_mute,
  1472. };
  1473. static const struct snd_soc_dai_ops max98088_dai2_ops = {
  1474. .set_sysclk = max98088_dai_set_sysclk,
  1475. .set_fmt = max98088_dai2_set_fmt,
  1476. .hw_params = max98088_dai2_hw_params,
  1477. .digital_mute = max98088_dai2_digital_mute,
  1478. };
  1479. static struct snd_soc_dai_driver max98088_dai[] = {
  1480. {
  1481. .name = "HiFi",
  1482. .playback = {
  1483. .stream_name = "HiFi Playback",
  1484. .channels_min = 1,
  1485. .channels_max = 2,
  1486. .rates = MAX98088_RATES,
  1487. .formats = MAX98088_FORMATS,
  1488. },
  1489. .capture = {
  1490. .stream_name = "HiFi Capture",
  1491. .channels_min = 1,
  1492. .channels_max = 2,
  1493. .rates = MAX98088_RATES,
  1494. .formats = MAX98088_FORMATS,
  1495. },
  1496. .ops = &max98088_dai1_ops,
  1497. },
  1498. {
  1499. .name = "Aux",
  1500. .playback = {
  1501. .stream_name = "Aux Playback",
  1502. .channels_min = 1,
  1503. .channels_max = 2,
  1504. .rates = MAX98088_RATES,
  1505. .formats = MAX98088_FORMATS,
  1506. },
  1507. .ops = &max98088_dai2_ops,
  1508. }
  1509. };
  1510. static const char *eq_mode_name[] = {"EQ1 Mode", "EQ2 Mode"};
  1511. static int max98088_get_channel(struct snd_soc_codec *codec, const char *name)
  1512. {
  1513. int i;
  1514. for (i = 0; i < ARRAY_SIZE(eq_mode_name); i++)
  1515. if (strcmp(name, eq_mode_name[i]) == 0)
  1516. return i;
  1517. /* Shouldn't happen */
  1518. dev_err(codec->dev, "Bad EQ channel name '%s'\n", name);
  1519. return -EINVAL;
  1520. }
  1521. static void max98088_setup_eq1(struct snd_soc_codec *codec)
  1522. {
  1523. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1524. struct max98088_pdata *pdata = max98088->pdata;
  1525. struct max98088_eq_cfg *coef_set;
  1526. int best, best_val, save, i, sel, fs;
  1527. struct max98088_cdata *cdata;
  1528. cdata = &max98088->dai[0];
  1529. if (!pdata || !max98088->eq_textcnt)
  1530. return;
  1531. /* Find the selected configuration with nearest sample rate */
  1532. fs = cdata->rate;
  1533. sel = cdata->eq_sel;
  1534. best = 0;
  1535. best_val = INT_MAX;
  1536. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1537. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1538. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1539. best = i;
  1540. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1541. }
  1542. }
  1543. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1544. pdata->eq_cfg[best].name,
  1545. pdata->eq_cfg[best].rate, fs);
  1546. /* Disable EQ while configuring, and save current on/off state */
  1547. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1548. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, 0);
  1549. coef_set = &pdata->eq_cfg[sel];
  1550. m98088_eq_band(codec, 0, 0, coef_set->band1);
  1551. m98088_eq_band(codec, 0, 1, coef_set->band2);
  1552. m98088_eq_band(codec, 0, 2, coef_set->band3);
  1553. m98088_eq_band(codec, 0, 3, coef_set->band4);
  1554. m98088_eq_band(codec, 0, 4, coef_set->band5);
  1555. /* Restore the original on/off state */
  1556. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ1EN, save);
  1557. }
  1558. static void max98088_setup_eq2(struct snd_soc_codec *codec)
  1559. {
  1560. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1561. struct max98088_pdata *pdata = max98088->pdata;
  1562. struct max98088_eq_cfg *coef_set;
  1563. int best, best_val, save, i, sel, fs;
  1564. struct max98088_cdata *cdata;
  1565. cdata = &max98088->dai[1];
  1566. if (!pdata || !max98088->eq_textcnt)
  1567. return;
  1568. /* Find the selected configuration with nearest sample rate */
  1569. fs = cdata->rate;
  1570. sel = cdata->eq_sel;
  1571. best = 0;
  1572. best_val = INT_MAX;
  1573. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1574. if (strcmp(pdata->eq_cfg[i].name, max98088->eq_texts[sel]) == 0 &&
  1575. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1576. best = i;
  1577. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1578. }
  1579. }
  1580. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1581. pdata->eq_cfg[best].name,
  1582. pdata->eq_cfg[best].rate, fs);
  1583. /* Disable EQ while configuring, and save current on/off state */
  1584. save = snd_soc_read(codec, M98088_REG_49_CFG_LEVEL);
  1585. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN, 0);
  1586. coef_set = &pdata->eq_cfg[sel];
  1587. m98088_eq_band(codec, 1, 0, coef_set->band1);
  1588. m98088_eq_band(codec, 1, 1, coef_set->band2);
  1589. m98088_eq_band(codec, 1, 2, coef_set->band3);
  1590. m98088_eq_band(codec, 1, 3, coef_set->band4);
  1591. m98088_eq_band(codec, 1, 4, coef_set->band5);
  1592. /* Restore the original on/off state */
  1593. snd_soc_update_bits(codec, M98088_REG_49_CFG_LEVEL, M98088_EQ2EN,
  1594. save);
  1595. }
  1596. static int max98088_put_eq_enum(struct snd_kcontrol *kcontrol,
  1597. struct snd_ctl_elem_value *ucontrol)
  1598. {
  1599. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1600. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1601. struct max98088_pdata *pdata = max98088->pdata;
  1602. int channel = max98088_get_channel(codec, kcontrol->id.name);
  1603. struct max98088_cdata *cdata;
  1604. int sel = ucontrol->value.integer.value[0];
  1605. if (channel < 0)
  1606. return channel;
  1607. cdata = &max98088->dai[channel];
  1608. if (sel >= pdata->eq_cfgcnt)
  1609. return -EINVAL;
  1610. cdata->eq_sel = sel;
  1611. switch (channel) {
  1612. case 0:
  1613. max98088_setup_eq1(codec);
  1614. break;
  1615. case 1:
  1616. max98088_setup_eq2(codec);
  1617. break;
  1618. }
  1619. return 0;
  1620. }
  1621. static int max98088_get_eq_enum(struct snd_kcontrol *kcontrol,
  1622. struct snd_ctl_elem_value *ucontrol)
  1623. {
  1624. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1625. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1626. int channel = max98088_get_channel(codec, kcontrol->id.name);
  1627. struct max98088_cdata *cdata;
  1628. if (channel < 0)
  1629. return channel;
  1630. cdata = &max98088->dai[channel];
  1631. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1632. return 0;
  1633. }
  1634. static void max98088_handle_eq_pdata(struct snd_soc_codec *codec)
  1635. {
  1636. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1637. struct max98088_pdata *pdata = max98088->pdata;
  1638. struct max98088_eq_cfg *cfg;
  1639. unsigned int cfgcnt;
  1640. int i, j;
  1641. const char **t;
  1642. int ret;
  1643. struct snd_kcontrol_new controls[] = {
  1644. SOC_ENUM_EXT((char *)eq_mode_name[0],
  1645. max98088->eq_enum,
  1646. max98088_get_eq_enum,
  1647. max98088_put_eq_enum),
  1648. SOC_ENUM_EXT((char *)eq_mode_name[1],
  1649. max98088->eq_enum,
  1650. max98088_get_eq_enum,
  1651. max98088_put_eq_enum),
  1652. };
  1653. BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(eq_mode_name));
  1654. cfg = pdata->eq_cfg;
  1655. cfgcnt = pdata->eq_cfgcnt;
  1656. /* Setup an array of texts for the equalizer enum.
  1657. * This is based on Mark Brown's equalizer driver code.
  1658. */
  1659. max98088->eq_textcnt = 0;
  1660. max98088->eq_texts = NULL;
  1661. for (i = 0; i < cfgcnt; i++) {
  1662. for (j = 0; j < max98088->eq_textcnt; j++) {
  1663. if (strcmp(cfg[i].name, max98088->eq_texts[j]) == 0)
  1664. break;
  1665. }
  1666. if (j != max98088->eq_textcnt)
  1667. continue;
  1668. /* Expand the array */
  1669. t = krealloc(max98088->eq_texts,
  1670. sizeof(char *) * (max98088->eq_textcnt + 1),
  1671. GFP_KERNEL);
  1672. if (t == NULL)
  1673. continue;
  1674. /* Store the new entry */
  1675. t[max98088->eq_textcnt] = cfg[i].name;
  1676. max98088->eq_textcnt++;
  1677. max98088->eq_texts = t;
  1678. }
  1679. /* Now point the soc_enum to .texts array items */
  1680. max98088->eq_enum.texts = max98088->eq_texts;
  1681. max98088->eq_enum.max = max98088->eq_textcnt;
  1682. ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
  1683. if (ret != 0)
  1684. dev_err(codec->dev, "Failed to add EQ control: %d\n", ret);
  1685. }
  1686. static void max98088_handle_pdata(struct snd_soc_codec *codec)
  1687. {
  1688. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1689. struct max98088_pdata *pdata = max98088->pdata;
  1690. u8 regval = 0;
  1691. if (!pdata) {
  1692. dev_dbg(codec->dev, "No platform data\n");
  1693. return;
  1694. }
  1695. /* Configure mic for analog/digital mic mode */
  1696. if (pdata->digmic_left_mode)
  1697. regval |= M98088_DIGMIC_L;
  1698. if (pdata->digmic_right_mode)
  1699. regval |= M98088_DIGMIC_R;
  1700. max98088->digmic = (regval ? 1 : 0);
  1701. snd_soc_write(codec, M98088_REG_48_CFG_MIC, regval);
  1702. /* Configure receiver output */
  1703. regval = ((pdata->receiver_mode) ? M98088_REC_LINEMODE : 0);
  1704. snd_soc_update_bits(codec, M98088_REG_2A_MIC_REC_CNTL,
  1705. M98088_REC_LINEMODE_MASK, regval);
  1706. /* Configure equalizers */
  1707. if (pdata->eq_cfgcnt)
  1708. max98088_handle_eq_pdata(codec);
  1709. }
  1710. #ifdef CONFIG_PM
  1711. static int max98088_suspend(struct snd_soc_codec *codec)
  1712. {
  1713. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1714. return 0;
  1715. }
  1716. static int max98088_resume(struct snd_soc_codec *codec)
  1717. {
  1718. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1719. return 0;
  1720. }
  1721. #else
  1722. #define max98088_suspend NULL
  1723. #define max98088_resume NULL
  1724. #endif
  1725. static int max98088_probe(struct snd_soc_codec *codec)
  1726. {
  1727. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1728. struct max98088_cdata *cdata;
  1729. int ret = 0;
  1730. codec->cache_sync = 1;
  1731. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_I2C);
  1732. if (ret != 0) {
  1733. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1734. return ret;
  1735. }
  1736. /* initialize private data */
  1737. max98088->sysclk = (unsigned)-1;
  1738. max98088->eq_textcnt = 0;
  1739. cdata = &max98088->dai[0];
  1740. cdata->rate = (unsigned)-1;
  1741. cdata->fmt = (unsigned)-1;
  1742. cdata->eq_sel = 0;
  1743. cdata = &max98088->dai[1];
  1744. cdata->rate = (unsigned)-1;
  1745. cdata->fmt = (unsigned)-1;
  1746. cdata->eq_sel = 0;
  1747. max98088->ina_state = 0;
  1748. max98088->inb_state = 0;
  1749. max98088->ex_mode = 0;
  1750. max98088->digmic = 0;
  1751. max98088->mic1pre = 0;
  1752. max98088->mic2pre = 0;
  1753. ret = snd_soc_read(codec, M98088_REG_FF_REV_ID);
  1754. if (ret < 0) {
  1755. dev_err(codec->dev, "Failed to read device revision: %d\n",
  1756. ret);
  1757. goto err_access;
  1758. }
  1759. dev_info(codec->dev, "revision %c\n", ret - 0x40 + 'A');
  1760. snd_soc_write(codec, M98088_REG_51_PWR_SYS, M98088_PWRSV);
  1761. /* initialize registers cache to hardware default */
  1762. max98088_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1763. snd_soc_write(codec, M98088_REG_0F_IRQ_ENABLE, 0x00);
  1764. snd_soc_write(codec, M98088_REG_22_MIX_DAC,
  1765. M98088_DAI1L_TO_DACL|M98088_DAI2L_TO_DACL|
  1766. M98088_DAI1R_TO_DACR|M98088_DAI2R_TO_DACR);
  1767. snd_soc_write(codec, M98088_REG_4E_BIAS_CNTL, 0xF0);
  1768. snd_soc_write(codec, M98088_REG_50_DAC_BIAS2, 0x0F);
  1769. snd_soc_write(codec, M98088_REG_16_DAI1_IOCFG,
  1770. M98088_S1NORMAL|M98088_SDATA);
  1771. snd_soc_write(codec, M98088_REG_1E_DAI2_IOCFG,
  1772. M98088_S2NORMAL|M98088_SDATA);
  1773. max98088_handle_pdata(codec);
  1774. snd_soc_add_codec_controls(codec, max98088_snd_controls,
  1775. ARRAY_SIZE(max98088_snd_controls));
  1776. err_access:
  1777. return ret;
  1778. }
  1779. static int max98088_remove(struct snd_soc_codec *codec)
  1780. {
  1781. struct max98088_priv *max98088 = snd_soc_codec_get_drvdata(codec);
  1782. max98088_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1783. kfree(max98088->eq_texts);
  1784. return 0;
  1785. }
  1786. static struct snd_soc_codec_driver soc_codec_dev_max98088 = {
  1787. .probe = max98088_probe,
  1788. .remove = max98088_remove,
  1789. .suspend = max98088_suspend,
  1790. .resume = max98088_resume,
  1791. .set_bias_level = max98088_set_bias_level,
  1792. .reg_cache_size = ARRAY_SIZE(max98088_reg),
  1793. .reg_word_size = sizeof(u8),
  1794. .reg_cache_default = max98088_reg,
  1795. .volatile_register = max98088_volatile_register,
  1796. .dapm_widgets = max98088_dapm_widgets,
  1797. .num_dapm_widgets = ARRAY_SIZE(max98088_dapm_widgets),
  1798. .dapm_routes = max98088_audio_map,
  1799. .num_dapm_routes = ARRAY_SIZE(max98088_audio_map),
  1800. };
  1801. static int max98088_i2c_probe(struct i2c_client *i2c,
  1802. const struct i2c_device_id *id)
  1803. {
  1804. struct max98088_priv *max98088;
  1805. int ret;
  1806. max98088 = devm_kzalloc(&i2c->dev, sizeof(struct max98088_priv),
  1807. GFP_KERNEL);
  1808. if (max98088 == NULL)
  1809. return -ENOMEM;
  1810. max98088->devtype = id->driver_data;
  1811. i2c_set_clientdata(i2c, max98088);
  1812. max98088->pdata = i2c->dev.platform_data;
  1813. ret = snd_soc_register_codec(&i2c->dev,
  1814. &soc_codec_dev_max98088, &max98088_dai[0], 2);
  1815. return ret;
  1816. }
  1817. static int max98088_i2c_remove(struct i2c_client *client)
  1818. {
  1819. snd_soc_unregister_codec(&client->dev);
  1820. return 0;
  1821. }
  1822. static const struct i2c_device_id max98088_i2c_id[] = {
  1823. { "max98088", MAX98088 },
  1824. { "max98089", MAX98089 },
  1825. { }
  1826. };
  1827. MODULE_DEVICE_TABLE(i2c, max98088_i2c_id);
  1828. static struct i2c_driver max98088_i2c_driver = {
  1829. .driver = {
  1830. .name = "max98088",
  1831. .owner = THIS_MODULE,
  1832. },
  1833. .probe = max98088_i2c_probe,
  1834. .remove = max98088_i2c_remove,
  1835. .id_table = max98088_i2c_id,
  1836. };
  1837. module_i2c_driver(max98088_i2c_driver);
  1838. MODULE_DESCRIPTION("ALSA SoC MAX98088 driver");
  1839. MODULE_AUTHOR("Peter Hsiang, Jesse Marroquin");
  1840. MODULE_LICENSE("GPL");