adau1373.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * Analog Devices ADAU1373 Audio Codec drive
  3. *
  4. * Copyright 2011 Analog Devices Inc.
  5. * Author: Lars-Peter Clausen <lars@metafoo.de>
  6. *
  7. * Licensed under the GPL-2 or later.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/delay.h>
  12. #include <linux/pm.h>
  13. #include <linux/i2c.h>
  14. #include <linux/slab.h>
  15. #include <linux/gcd.h>
  16. #include <sound/core.h>
  17. #include <sound/pcm.h>
  18. #include <sound/pcm_params.h>
  19. #include <sound/tlv.h>
  20. #include <sound/soc.h>
  21. #include <sound/adau1373.h>
  22. #include "adau1373.h"
  23. struct adau1373_dai {
  24. unsigned int clk_src;
  25. unsigned int sysclk;
  26. bool enable_src;
  27. bool master;
  28. };
  29. struct adau1373 {
  30. struct adau1373_dai dais[3];
  31. };
  32. #define ADAU1373_INPUT_MODE 0x00
  33. #define ADAU1373_AINL_CTRL(x) (0x01 + (x) * 2)
  34. #define ADAU1373_AINR_CTRL(x) (0x02 + (x) * 2)
  35. #define ADAU1373_LLINE_OUT(x) (0x9 + (x) * 2)
  36. #define ADAU1373_RLINE_OUT(x) (0xa + (x) * 2)
  37. #define ADAU1373_LSPK_OUT 0x0d
  38. #define ADAU1373_RSPK_OUT 0x0e
  39. #define ADAU1373_LHP_OUT 0x0f
  40. #define ADAU1373_RHP_OUT 0x10
  41. #define ADAU1373_ADC_GAIN 0x11
  42. #define ADAU1373_LADC_MIXER 0x12
  43. #define ADAU1373_RADC_MIXER 0x13
  44. #define ADAU1373_LLINE1_MIX 0x14
  45. #define ADAU1373_RLINE1_MIX 0x15
  46. #define ADAU1373_LLINE2_MIX 0x16
  47. #define ADAU1373_RLINE2_MIX 0x17
  48. #define ADAU1373_LSPK_MIX 0x18
  49. #define ADAU1373_RSPK_MIX 0x19
  50. #define ADAU1373_LHP_MIX 0x1a
  51. #define ADAU1373_RHP_MIX 0x1b
  52. #define ADAU1373_EP_MIX 0x1c
  53. #define ADAU1373_HP_CTRL 0x1d
  54. #define ADAU1373_HP_CTRL2 0x1e
  55. #define ADAU1373_LS_CTRL 0x1f
  56. #define ADAU1373_EP_CTRL 0x21
  57. #define ADAU1373_MICBIAS_CTRL1 0x22
  58. #define ADAU1373_MICBIAS_CTRL2 0x23
  59. #define ADAU1373_OUTPUT_CTRL 0x24
  60. #define ADAU1373_PWDN_CTRL1 0x25
  61. #define ADAU1373_PWDN_CTRL2 0x26
  62. #define ADAU1373_PWDN_CTRL3 0x27
  63. #define ADAU1373_DPLL_CTRL(x) (0x28 + (x) * 7)
  64. #define ADAU1373_PLL_CTRL1(x) (0x29 + (x) * 7)
  65. #define ADAU1373_PLL_CTRL2(x) (0x2a + (x) * 7)
  66. #define ADAU1373_PLL_CTRL3(x) (0x2b + (x) * 7)
  67. #define ADAU1373_PLL_CTRL4(x) (0x2c + (x) * 7)
  68. #define ADAU1373_PLL_CTRL5(x) (0x2d + (x) * 7)
  69. #define ADAU1373_PLL_CTRL6(x) (0x2e + (x) * 7)
  70. #define ADAU1373_PLL_CTRL7(x) (0x2f + (x) * 7)
  71. #define ADAU1373_HEADDECT 0x36
  72. #define ADAU1373_ADC_DAC_STATUS 0x37
  73. #define ADAU1373_ADC_CTRL 0x3c
  74. #define ADAU1373_DAI(x) (0x44 + (x))
  75. #define ADAU1373_CLK_SRC_DIV(x) (0x40 + (x) * 2)
  76. #define ADAU1373_BCLKDIV(x) (0x47 + (x))
  77. #define ADAU1373_SRC_RATIOA(x) (0x4a + (x) * 2)
  78. #define ADAU1373_SRC_RATIOB(x) (0x4b + (x) * 2)
  79. #define ADAU1373_DEEMP_CTRL 0x50
  80. #define ADAU1373_SRC_DAI_CTRL(x) (0x51 + (x))
  81. #define ADAU1373_DIN_MIX_CTRL(x) (0x56 + (x))
  82. #define ADAU1373_DOUT_MIX_CTRL(x) (0x5b + (x))
  83. #define ADAU1373_DAI_PBL_VOL(x) (0x62 + (x) * 2)
  84. #define ADAU1373_DAI_PBR_VOL(x) (0x63 + (x) * 2)
  85. #define ADAU1373_DAI_RECL_VOL(x) (0x68 + (x) * 2)
  86. #define ADAU1373_DAI_RECR_VOL(x) (0x69 + (x) * 2)
  87. #define ADAU1373_DAC1_PBL_VOL 0x6e
  88. #define ADAU1373_DAC1_PBR_VOL 0x6f
  89. #define ADAU1373_DAC2_PBL_VOL 0x70
  90. #define ADAU1373_DAC2_PBR_VOL 0x71
  91. #define ADAU1373_ADC_RECL_VOL 0x72
  92. #define ADAU1373_ADC_RECR_VOL 0x73
  93. #define ADAU1373_DMIC_RECL_VOL 0x74
  94. #define ADAU1373_DMIC_RECR_VOL 0x75
  95. #define ADAU1373_VOL_GAIN1 0x76
  96. #define ADAU1373_VOL_GAIN2 0x77
  97. #define ADAU1373_VOL_GAIN3 0x78
  98. #define ADAU1373_HPF_CTRL 0x7d
  99. #define ADAU1373_BASS1 0x7e
  100. #define ADAU1373_BASS2 0x7f
  101. #define ADAU1373_DRC(x) (0x80 + (x) * 0x10)
  102. #define ADAU1373_3D_CTRL1 0xc0
  103. #define ADAU1373_3D_CTRL2 0xc1
  104. #define ADAU1373_FDSP_SEL1 0xdc
  105. #define ADAU1373_FDSP_SEL2 0xdd
  106. #define ADAU1373_FDSP_SEL3 0xde
  107. #define ADAU1373_FDSP_SEL4 0xdf
  108. #define ADAU1373_DIGMICCTRL 0xe2
  109. #define ADAU1373_DIGEN 0xeb
  110. #define ADAU1373_SOFT_RESET 0xff
  111. #define ADAU1373_PLL_CTRL6_DPLL_BYPASS BIT(1)
  112. #define ADAU1373_PLL_CTRL6_PLL_EN BIT(0)
  113. #define ADAU1373_DAI_INVERT_BCLK BIT(7)
  114. #define ADAU1373_DAI_MASTER BIT(6)
  115. #define ADAU1373_DAI_INVERT_LRCLK BIT(4)
  116. #define ADAU1373_DAI_WLEN_16 0x0
  117. #define ADAU1373_DAI_WLEN_20 0x4
  118. #define ADAU1373_DAI_WLEN_24 0x8
  119. #define ADAU1373_DAI_WLEN_32 0xc
  120. #define ADAU1373_DAI_WLEN_MASK 0xc
  121. #define ADAU1373_DAI_FORMAT_RIGHT_J 0x0
  122. #define ADAU1373_DAI_FORMAT_LEFT_J 0x1
  123. #define ADAU1373_DAI_FORMAT_I2S 0x2
  124. #define ADAU1373_DAI_FORMAT_DSP 0x3
  125. #define ADAU1373_BCLKDIV_SOURCE BIT(5)
  126. #define ADAU1373_BCLKDIV_SR_MASK (0x07 << 2)
  127. #define ADAU1373_BCLKDIV_BCLK_MASK 0x03
  128. #define ADAU1373_BCLKDIV_32 0x03
  129. #define ADAU1373_BCLKDIV_64 0x02
  130. #define ADAU1373_BCLKDIV_128 0x01
  131. #define ADAU1373_BCLKDIV_256 0x00
  132. #define ADAU1373_ADC_CTRL_PEAK_DETECT BIT(0)
  133. #define ADAU1373_ADC_CTRL_RESET BIT(1)
  134. #define ADAU1373_ADC_CTRL_RESET_FORCE BIT(2)
  135. #define ADAU1373_OUTPUT_CTRL_LDIFF BIT(3)
  136. #define ADAU1373_OUTPUT_CTRL_LNFBEN BIT(2)
  137. #define ADAU1373_PWDN_CTRL3_PWR_EN BIT(0)
  138. #define ADAU1373_EP_CTRL_MICBIAS1_OFFSET 4
  139. #define ADAU1373_EP_CTRL_MICBIAS2_OFFSET 2
  140. static const uint8_t adau1373_default_regs[] = {
  141. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 0x00 */
  142. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  143. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 0x10 */
  144. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  145. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 0x20 */
  146. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x02, 0x00,
  147. 0x00, 0x00, 0x00, 0x00, 0x00, 0x02, 0x00, 0x00, /* 0x30 */
  148. 0x00, 0x00, 0x00, 0x80, 0x00, 0x01, 0x00, 0x00,
  149. 0x00, 0x00, 0x00, 0x00, 0x0a, 0x0a, 0x0a, 0x00, /* 0x40 */
  150. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  151. 0x00, 0x08, 0x08, 0x08, 0x00, 0x00, 0x00, 0x00, /* 0x50 */
  152. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  153. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 0x60 */
  154. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  155. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 0x70 */
  156. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  157. 0x78, 0x18, 0x00, 0x00, 0x00, 0xc0, 0x00, 0x00, /* 0x80 */
  158. 0x00, 0xc0, 0x88, 0x7a, 0xdf, 0x20, 0x00, 0x00,
  159. 0x78, 0x18, 0x00, 0x00, 0x00, 0xc0, 0x00, 0x00, /* 0x90 */
  160. 0x00, 0xc0, 0x88, 0x7a, 0xdf, 0x20, 0x00, 0x00,
  161. 0x78, 0x18, 0x00, 0x00, 0x00, 0xc0, 0x00, 0x00, /* 0xa0 */
  162. 0x00, 0xc0, 0x88, 0x7a, 0xdf, 0x20, 0x00, 0x00,
  163. 0x00, 0x00, 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, /* 0xb0 */
  164. 0xff, 0xff, 0xff, 0xff, 0xff, 0x1f, 0x00, 0x00,
  165. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 0xc0 */
  166. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  167. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 0xd0 */
  168. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  169. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x02, 0x00, /* 0xe0 */
  170. 0x00, 0x1f, 0x0f, 0x00, 0x00,
  171. };
  172. static const unsigned int adau1373_out_tlv[] = {
  173. TLV_DB_RANGE_HEAD(4),
  174. 0, 7, TLV_DB_SCALE_ITEM(-7900, 400, 1),
  175. 8, 15, TLV_DB_SCALE_ITEM(-4700, 300, 0),
  176. 16, 23, TLV_DB_SCALE_ITEM(-2300, 200, 0),
  177. 24, 31, TLV_DB_SCALE_ITEM(-700, 100, 0),
  178. };
  179. static const DECLARE_TLV_DB_MINMAX(adau1373_digital_tlv, -9563, 0);
  180. static const DECLARE_TLV_DB_SCALE(adau1373_in_pga_tlv, -1300, 100, 1);
  181. static const DECLARE_TLV_DB_SCALE(adau1373_ep_tlv, -600, 600, 1);
  182. static const DECLARE_TLV_DB_SCALE(adau1373_input_boost_tlv, 0, 2000, 0);
  183. static const DECLARE_TLV_DB_SCALE(adau1373_gain_boost_tlv, 0, 600, 0);
  184. static const DECLARE_TLV_DB_SCALE(adau1373_speaker_boost_tlv, 1200, 600, 0);
  185. static const char *adau1373_fdsp_sel_text[] = {
  186. "None",
  187. "Channel 1",
  188. "Channel 2",
  189. "Channel 3",
  190. "Channel 4",
  191. "Channel 5",
  192. };
  193. static const SOC_ENUM_SINGLE_DECL(adau1373_drc1_channel_enum,
  194. ADAU1373_FDSP_SEL1, 4, adau1373_fdsp_sel_text);
  195. static const SOC_ENUM_SINGLE_DECL(adau1373_drc2_channel_enum,
  196. ADAU1373_FDSP_SEL1, 0, adau1373_fdsp_sel_text);
  197. static const SOC_ENUM_SINGLE_DECL(adau1373_drc3_channel_enum,
  198. ADAU1373_FDSP_SEL2, 0, adau1373_fdsp_sel_text);
  199. static const SOC_ENUM_SINGLE_DECL(adau1373_hpf_channel_enum,
  200. ADAU1373_FDSP_SEL3, 0, adau1373_fdsp_sel_text);
  201. static const SOC_ENUM_SINGLE_DECL(adau1373_bass_channel_enum,
  202. ADAU1373_FDSP_SEL4, 4, adau1373_fdsp_sel_text);
  203. static const char *adau1373_hpf_cutoff_text[] = {
  204. "3.7Hz", "50Hz", "100Hz", "150Hz", "200Hz", "250Hz", "300Hz", "350Hz",
  205. "400Hz", "450Hz", "500Hz", "550Hz", "600Hz", "650Hz", "700Hz", "750Hz",
  206. "800Hz",
  207. };
  208. static const SOC_ENUM_SINGLE_DECL(adau1373_hpf_cutoff_enum,
  209. ADAU1373_HPF_CTRL, 3, adau1373_hpf_cutoff_text);
  210. static const char *adau1373_bass_lpf_cutoff_text[] = {
  211. "801Hz", "1001Hz",
  212. };
  213. static const char *adau1373_bass_clip_level_text[] = {
  214. "0.125", "0.250", "0.370", "0.500", "0.625", "0.750", "0.875",
  215. };
  216. static const unsigned int adau1373_bass_clip_level_values[] = {
  217. 1, 2, 3, 4, 5, 6, 7,
  218. };
  219. static const char *adau1373_bass_hpf_cutoff_text[] = {
  220. "158Hz", "232Hz", "347Hz", "520Hz",
  221. };
  222. static const unsigned int adau1373_bass_tlv[] = {
  223. TLV_DB_RANGE_HEAD(3),
  224. 0, 2, TLV_DB_SCALE_ITEM(-600, 600, 1),
  225. 3, 4, TLV_DB_SCALE_ITEM(950, 250, 0),
  226. 5, 7, TLV_DB_SCALE_ITEM(1400, 150, 0),
  227. };
  228. static const SOC_ENUM_SINGLE_DECL(adau1373_bass_lpf_cutoff_enum,
  229. ADAU1373_BASS1, 5, adau1373_bass_lpf_cutoff_text);
  230. static const SOC_VALUE_ENUM_SINGLE_DECL(adau1373_bass_clip_level_enum,
  231. ADAU1373_BASS1, 2, 7, adau1373_bass_clip_level_text,
  232. adau1373_bass_clip_level_values);
  233. static const SOC_ENUM_SINGLE_DECL(adau1373_bass_hpf_cutoff_enum,
  234. ADAU1373_BASS1, 0, adau1373_bass_hpf_cutoff_text);
  235. static const char *adau1373_3d_level_text[] = {
  236. "0%", "6.67%", "13.33%", "20%", "26.67%", "33.33%",
  237. "40%", "46.67%", "53.33%", "60%", "66.67%", "73.33%",
  238. "80%", "86.67", "99.33%", "100%"
  239. };
  240. static const char *adau1373_3d_cutoff_text[] = {
  241. "No 3D", "0.03125 fs", "0.04583 fs", "0.075 fs", "0.11458 fs",
  242. "0.16875 fs", "0.27083 fs"
  243. };
  244. static const SOC_ENUM_SINGLE_DECL(adau1373_3d_level_enum,
  245. ADAU1373_3D_CTRL1, 4, adau1373_3d_level_text);
  246. static const SOC_ENUM_SINGLE_DECL(adau1373_3d_cutoff_enum,
  247. ADAU1373_3D_CTRL1, 0, adau1373_3d_cutoff_text);
  248. static const unsigned int adau1373_3d_tlv[] = {
  249. TLV_DB_RANGE_HEAD(2),
  250. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  251. 1, 7, TLV_DB_LINEAR_ITEM(-1800, -120),
  252. };
  253. static const char *adau1373_lr_mux_text[] = {
  254. "Mute",
  255. "Right Channel (L+R)",
  256. "Left Channel (L+R)",
  257. "Stereo",
  258. };
  259. static const SOC_ENUM_SINGLE_DECL(adau1373_lineout1_lr_mux_enum,
  260. ADAU1373_OUTPUT_CTRL, 4, adau1373_lr_mux_text);
  261. static const SOC_ENUM_SINGLE_DECL(adau1373_lineout2_lr_mux_enum,
  262. ADAU1373_OUTPUT_CTRL, 6, adau1373_lr_mux_text);
  263. static const SOC_ENUM_SINGLE_DECL(adau1373_speaker_lr_mux_enum,
  264. ADAU1373_LS_CTRL, 4, adau1373_lr_mux_text);
  265. static const struct snd_kcontrol_new adau1373_controls[] = {
  266. SOC_DOUBLE_R_TLV("AIF1 Capture Volume", ADAU1373_DAI_RECL_VOL(0),
  267. ADAU1373_DAI_RECR_VOL(0), 0, 0xff, 1, adau1373_digital_tlv),
  268. SOC_DOUBLE_R_TLV("AIF2 Capture Volume", ADAU1373_DAI_RECL_VOL(1),
  269. ADAU1373_DAI_RECR_VOL(1), 0, 0xff, 1, adau1373_digital_tlv),
  270. SOC_DOUBLE_R_TLV("AIF3 Capture Volume", ADAU1373_DAI_RECL_VOL(2),
  271. ADAU1373_DAI_RECR_VOL(2), 0, 0xff, 1, adau1373_digital_tlv),
  272. SOC_DOUBLE_R_TLV("ADC Capture Volume", ADAU1373_ADC_RECL_VOL,
  273. ADAU1373_ADC_RECR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  274. SOC_DOUBLE_R_TLV("DMIC Capture Volume", ADAU1373_DMIC_RECL_VOL,
  275. ADAU1373_DMIC_RECR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  276. SOC_DOUBLE_R_TLV("AIF1 Playback Volume", ADAU1373_DAI_PBL_VOL(0),
  277. ADAU1373_DAI_PBR_VOL(0), 0, 0xff, 1, adau1373_digital_tlv),
  278. SOC_DOUBLE_R_TLV("AIF2 Playback Volume", ADAU1373_DAI_PBL_VOL(1),
  279. ADAU1373_DAI_PBR_VOL(1), 0, 0xff, 1, adau1373_digital_tlv),
  280. SOC_DOUBLE_R_TLV("AIF3 Playback Volume", ADAU1373_DAI_PBL_VOL(2),
  281. ADAU1373_DAI_PBR_VOL(2), 0, 0xff, 1, adau1373_digital_tlv),
  282. SOC_DOUBLE_R_TLV("DAC1 Playback Volume", ADAU1373_DAC1_PBL_VOL,
  283. ADAU1373_DAC1_PBR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  284. SOC_DOUBLE_R_TLV("DAC2 Playback Volume", ADAU1373_DAC2_PBL_VOL,
  285. ADAU1373_DAC2_PBR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  286. SOC_DOUBLE_R_TLV("Lineout1 Playback Volume", ADAU1373_LLINE_OUT(0),
  287. ADAU1373_RLINE_OUT(0), 0, 0x1f, 0, adau1373_out_tlv),
  288. SOC_DOUBLE_R_TLV("Speaker Playback Volume", ADAU1373_LSPK_OUT,
  289. ADAU1373_RSPK_OUT, 0, 0x1f, 0, adau1373_out_tlv),
  290. SOC_DOUBLE_R_TLV("Headphone Playback Volume", ADAU1373_LHP_OUT,
  291. ADAU1373_RHP_OUT, 0, 0x1f, 0, adau1373_out_tlv),
  292. SOC_DOUBLE_R_TLV("Input 1 Capture Volume", ADAU1373_AINL_CTRL(0),
  293. ADAU1373_AINR_CTRL(0), 0, 0x1f, 0, adau1373_in_pga_tlv),
  294. SOC_DOUBLE_R_TLV("Input 2 Capture Volume", ADAU1373_AINL_CTRL(1),
  295. ADAU1373_AINR_CTRL(1), 0, 0x1f, 0, adau1373_in_pga_tlv),
  296. SOC_DOUBLE_R_TLV("Input 3 Capture Volume", ADAU1373_AINL_CTRL(2),
  297. ADAU1373_AINR_CTRL(2), 0, 0x1f, 0, adau1373_in_pga_tlv),
  298. SOC_DOUBLE_R_TLV("Input 4 Capture Volume", ADAU1373_AINL_CTRL(3),
  299. ADAU1373_AINR_CTRL(3), 0, 0x1f, 0, adau1373_in_pga_tlv),
  300. SOC_SINGLE_TLV("Earpiece Playback Volume", ADAU1373_EP_CTRL, 0, 3, 0,
  301. adau1373_ep_tlv),
  302. SOC_DOUBLE_TLV("AIF3 Boost Playback Volume", ADAU1373_VOL_GAIN1, 4, 5,
  303. 1, 0, adau1373_gain_boost_tlv),
  304. SOC_DOUBLE_TLV("AIF2 Boost Playback Volume", ADAU1373_VOL_GAIN1, 2, 3,
  305. 1, 0, adau1373_gain_boost_tlv),
  306. SOC_DOUBLE_TLV("AIF1 Boost Playback Volume", ADAU1373_VOL_GAIN1, 0, 1,
  307. 1, 0, adau1373_gain_boost_tlv),
  308. SOC_DOUBLE_TLV("AIF3 Boost Capture Volume", ADAU1373_VOL_GAIN2, 4, 5,
  309. 1, 0, adau1373_gain_boost_tlv),
  310. SOC_DOUBLE_TLV("AIF2 Boost Capture Volume", ADAU1373_VOL_GAIN2, 2, 3,
  311. 1, 0, adau1373_gain_boost_tlv),
  312. SOC_DOUBLE_TLV("AIF1 Boost Capture Volume", ADAU1373_VOL_GAIN2, 0, 1,
  313. 1, 0, adau1373_gain_boost_tlv),
  314. SOC_DOUBLE_TLV("DMIC Boost Capture Volume", ADAU1373_VOL_GAIN3, 6, 7,
  315. 1, 0, adau1373_gain_boost_tlv),
  316. SOC_DOUBLE_TLV("ADC Boost Capture Volume", ADAU1373_VOL_GAIN3, 4, 5,
  317. 1, 0, adau1373_gain_boost_tlv),
  318. SOC_DOUBLE_TLV("DAC2 Boost Playback Volume", ADAU1373_VOL_GAIN3, 2, 3,
  319. 1, 0, adau1373_gain_boost_tlv),
  320. SOC_DOUBLE_TLV("DAC1 Boost Playback Volume", ADAU1373_VOL_GAIN3, 0, 1,
  321. 1, 0, adau1373_gain_boost_tlv),
  322. SOC_DOUBLE_TLV("Input 1 Boost Capture Volume", ADAU1373_ADC_GAIN, 0, 4,
  323. 1, 0, adau1373_input_boost_tlv),
  324. SOC_DOUBLE_TLV("Input 2 Boost Capture Volume", ADAU1373_ADC_GAIN, 1, 5,
  325. 1, 0, adau1373_input_boost_tlv),
  326. SOC_DOUBLE_TLV("Input 3 Boost Capture Volume", ADAU1373_ADC_GAIN, 2, 6,
  327. 1, 0, adau1373_input_boost_tlv),
  328. SOC_DOUBLE_TLV("Input 4 Boost Capture Volume", ADAU1373_ADC_GAIN, 3, 7,
  329. 1, 0, adau1373_input_boost_tlv),
  330. SOC_DOUBLE_TLV("Speaker Boost Playback Volume", ADAU1373_LS_CTRL, 2, 3,
  331. 1, 0, adau1373_speaker_boost_tlv),
  332. SOC_ENUM("Lineout1 LR Mux", adau1373_lineout1_lr_mux_enum),
  333. SOC_ENUM("Speaker LR Mux", adau1373_speaker_lr_mux_enum),
  334. SOC_ENUM("HPF Cutoff", adau1373_hpf_cutoff_enum),
  335. SOC_DOUBLE("HPF Switch", ADAU1373_HPF_CTRL, 1, 0, 1, 0),
  336. SOC_ENUM("HPF Channel", adau1373_hpf_channel_enum),
  337. SOC_ENUM("Bass HPF Cutoff", adau1373_bass_hpf_cutoff_enum),
  338. SOC_VALUE_ENUM("Bass Clip Level Threshold",
  339. adau1373_bass_clip_level_enum),
  340. SOC_ENUM("Bass LPF Cutoff", adau1373_bass_lpf_cutoff_enum),
  341. SOC_DOUBLE("Bass Playback Switch", ADAU1373_BASS2, 0, 1, 1, 0),
  342. SOC_SINGLE_TLV("Bass Playback Volume", ADAU1373_BASS2, 2, 7, 0,
  343. adau1373_bass_tlv),
  344. SOC_ENUM("Bass Channel", adau1373_bass_channel_enum),
  345. SOC_ENUM("3D Freq", adau1373_3d_cutoff_enum),
  346. SOC_ENUM("3D Level", adau1373_3d_level_enum),
  347. SOC_SINGLE("3D Playback Switch", ADAU1373_3D_CTRL2, 0, 1, 0),
  348. SOC_SINGLE_TLV("3D Playback Volume", ADAU1373_3D_CTRL2, 2, 7, 0,
  349. adau1373_3d_tlv),
  350. SOC_ENUM("3D Channel", adau1373_bass_channel_enum),
  351. SOC_SINGLE("Zero Cross Switch", ADAU1373_PWDN_CTRL3, 7, 1, 0),
  352. };
  353. static const struct snd_kcontrol_new adau1373_lineout2_controls[] = {
  354. SOC_DOUBLE_R_TLV("Lineout2 Playback Volume", ADAU1373_LLINE_OUT(1),
  355. ADAU1373_RLINE_OUT(1), 0, 0x1f, 0, adau1373_out_tlv),
  356. SOC_ENUM("Lineout2 LR Mux", adau1373_lineout2_lr_mux_enum),
  357. };
  358. static const struct snd_kcontrol_new adau1373_drc_controls[] = {
  359. SOC_ENUM("DRC1 Channel", adau1373_drc1_channel_enum),
  360. SOC_ENUM("DRC2 Channel", adau1373_drc2_channel_enum),
  361. SOC_ENUM("DRC3 Channel", adau1373_drc3_channel_enum),
  362. };
  363. static int adau1373_pll_event(struct snd_soc_dapm_widget *w,
  364. struct snd_kcontrol *kcontrol, int event)
  365. {
  366. struct snd_soc_codec *codec = w->codec;
  367. unsigned int pll_id = w->name[3] - '1';
  368. unsigned int val;
  369. if (SND_SOC_DAPM_EVENT_ON(event))
  370. val = ADAU1373_PLL_CTRL6_PLL_EN;
  371. else
  372. val = 0;
  373. snd_soc_update_bits(codec, ADAU1373_PLL_CTRL6(pll_id),
  374. ADAU1373_PLL_CTRL6_PLL_EN, val);
  375. if (SND_SOC_DAPM_EVENT_ON(event))
  376. mdelay(5);
  377. return 0;
  378. }
  379. static const char *adau1373_decimator_text[] = {
  380. "ADC",
  381. "DMIC1",
  382. };
  383. static const struct soc_enum adau1373_decimator_enum =
  384. SOC_ENUM_SINGLE(0, 0, 2, adau1373_decimator_text);
  385. static const struct snd_kcontrol_new adau1373_decimator_mux =
  386. SOC_DAPM_ENUM_VIRT("Decimator Mux", adau1373_decimator_enum);
  387. static const struct snd_kcontrol_new adau1373_left_adc_mixer_controls[] = {
  388. SOC_DAPM_SINGLE("DAC1 Switch", ADAU1373_LADC_MIXER, 4, 1, 0),
  389. SOC_DAPM_SINGLE("Input 4 Switch", ADAU1373_LADC_MIXER, 3, 1, 0),
  390. SOC_DAPM_SINGLE("Input 3 Switch", ADAU1373_LADC_MIXER, 2, 1, 0),
  391. SOC_DAPM_SINGLE("Input 2 Switch", ADAU1373_LADC_MIXER, 1, 1, 0),
  392. SOC_DAPM_SINGLE("Input 1 Switch", ADAU1373_LADC_MIXER, 0, 1, 0),
  393. };
  394. static const struct snd_kcontrol_new adau1373_right_adc_mixer_controls[] = {
  395. SOC_DAPM_SINGLE("DAC1 Switch", ADAU1373_RADC_MIXER, 4, 1, 0),
  396. SOC_DAPM_SINGLE("Input 4 Switch", ADAU1373_RADC_MIXER, 3, 1, 0),
  397. SOC_DAPM_SINGLE("Input 3 Switch", ADAU1373_RADC_MIXER, 2, 1, 0),
  398. SOC_DAPM_SINGLE("Input 2 Switch", ADAU1373_RADC_MIXER, 1, 1, 0),
  399. SOC_DAPM_SINGLE("Input 1 Switch", ADAU1373_RADC_MIXER, 0, 1, 0),
  400. };
  401. #define DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(_name, _reg) \
  402. const struct snd_kcontrol_new _name[] = { \
  403. SOC_DAPM_SINGLE("Left DAC2 Switch", _reg, 7, 1, 0), \
  404. SOC_DAPM_SINGLE("Right DAC2 Switch", _reg, 6, 1, 0), \
  405. SOC_DAPM_SINGLE("Left DAC1 Switch", _reg, 5, 1, 0), \
  406. SOC_DAPM_SINGLE("Right DAC1 Switch", _reg, 4, 1, 0), \
  407. SOC_DAPM_SINGLE("Input 4 Bypass Switch", _reg, 3, 1, 0), \
  408. SOC_DAPM_SINGLE("Input 3 Bypass Switch", _reg, 2, 1, 0), \
  409. SOC_DAPM_SINGLE("Input 2 Bypass Switch", _reg, 1, 1, 0), \
  410. SOC_DAPM_SINGLE("Input 1 Bypass Switch", _reg, 0, 1, 0), \
  411. }
  412. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_line1_mixer_controls,
  413. ADAU1373_LLINE1_MIX);
  414. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_line1_mixer_controls,
  415. ADAU1373_RLINE1_MIX);
  416. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_line2_mixer_controls,
  417. ADAU1373_LLINE2_MIX);
  418. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_line2_mixer_controls,
  419. ADAU1373_RLINE2_MIX);
  420. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_spk_mixer_controls,
  421. ADAU1373_LSPK_MIX);
  422. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_spk_mixer_controls,
  423. ADAU1373_RSPK_MIX);
  424. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_ep_mixer_controls,
  425. ADAU1373_EP_MIX);
  426. static const struct snd_kcontrol_new adau1373_left_hp_mixer_controls[] = {
  427. SOC_DAPM_SINGLE("Left DAC1 Switch", ADAU1373_LHP_MIX, 5, 1, 0),
  428. SOC_DAPM_SINGLE("Left DAC2 Switch", ADAU1373_LHP_MIX, 4, 1, 0),
  429. SOC_DAPM_SINGLE("Input 4 Bypass Switch", ADAU1373_LHP_MIX, 3, 1, 0),
  430. SOC_DAPM_SINGLE("Input 3 Bypass Switch", ADAU1373_LHP_MIX, 2, 1, 0),
  431. SOC_DAPM_SINGLE("Input 2 Bypass Switch", ADAU1373_LHP_MIX, 1, 1, 0),
  432. SOC_DAPM_SINGLE("Input 1 Bypass Switch", ADAU1373_LHP_MIX, 0, 1, 0),
  433. };
  434. static const struct snd_kcontrol_new adau1373_right_hp_mixer_controls[] = {
  435. SOC_DAPM_SINGLE("Right DAC1 Switch", ADAU1373_RHP_MIX, 5, 1, 0),
  436. SOC_DAPM_SINGLE("Right DAC2 Switch", ADAU1373_RHP_MIX, 4, 1, 0),
  437. SOC_DAPM_SINGLE("Input 4 Bypass Switch", ADAU1373_RHP_MIX, 3, 1, 0),
  438. SOC_DAPM_SINGLE("Input 3 Bypass Switch", ADAU1373_RHP_MIX, 2, 1, 0),
  439. SOC_DAPM_SINGLE("Input 2 Bypass Switch", ADAU1373_RHP_MIX, 1, 1, 0),
  440. SOC_DAPM_SINGLE("Input 1 Bypass Switch", ADAU1373_RHP_MIX, 0, 1, 0),
  441. };
  442. #define DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(_name, _reg) \
  443. const struct snd_kcontrol_new _name[] = { \
  444. SOC_DAPM_SINGLE("DMIC2 Swapped Switch", _reg, 6, 1, 0), \
  445. SOC_DAPM_SINGLE("DMIC2 Switch", _reg, 5, 1, 0), \
  446. SOC_DAPM_SINGLE("ADC/DMIC1 Swapped Switch", _reg, 4, 1, 0), \
  447. SOC_DAPM_SINGLE("ADC/DMIC1 Switch", _reg, 3, 1, 0), \
  448. SOC_DAPM_SINGLE("AIF3 Switch", _reg, 2, 1, 0), \
  449. SOC_DAPM_SINGLE("AIF2 Switch", _reg, 1, 1, 0), \
  450. SOC_DAPM_SINGLE("AIF1 Switch", _reg, 0, 1, 0), \
  451. }
  452. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel1_mixer_controls,
  453. ADAU1373_DIN_MIX_CTRL(0));
  454. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel2_mixer_controls,
  455. ADAU1373_DIN_MIX_CTRL(1));
  456. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel3_mixer_controls,
  457. ADAU1373_DIN_MIX_CTRL(2));
  458. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel4_mixer_controls,
  459. ADAU1373_DIN_MIX_CTRL(3));
  460. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel5_mixer_controls,
  461. ADAU1373_DIN_MIX_CTRL(4));
  462. #define DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(_name, _reg) \
  463. const struct snd_kcontrol_new _name[] = { \
  464. SOC_DAPM_SINGLE("DSP Channel5 Switch", _reg, 4, 1, 0), \
  465. SOC_DAPM_SINGLE("DSP Channel4 Switch", _reg, 3, 1, 0), \
  466. SOC_DAPM_SINGLE("DSP Channel3 Switch", _reg, 2, 1, 0), \
  467. SOC_DAPM_SINGLE("DSP Channel2 Switch", _reg, 1, 1, 0), \
  468. SOC_DAPM_SINGLE("DSP Channel1 Switch", _reg, 0, 1, 0), \
  469. }
  470. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif1_mixer_controls,
  471. ADAU1373_DOUT_MIX_CTRL(0));
  472. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif2_mixer_controls,
  473. ADAU1373_DOUT_MIX_CTRL(1));
  474. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif3_mixer_controls,
  475. ADAU1373_DOUT_MIX_CTRL(2));
  476. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_dac1_mixer_controls,
  477. ADAU1373_DOUT_MIX_CTRL(3));
  478. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_dac2_mixer_controls,
  479. ADAU1373_DOUT_MIX_CTRL(4));
  480. static const struct snd_soc_dapm_widget adau1373_dapm_widgets[] = {
  481. /* Datasheet claims Left ADC is bit 6 and Right ADC is bit 7, but that
  482. * doesn't seem to be the case. */
  483. SND_SOC_DAPM_ADC("Left ADC", NULL, ADAU1373_PWDN_CTRL1, 7, 0),
  484. SND_SOC_DAPM_ADC("Right ADC", NULL, ADAU1373_PWDN_CTRL1, 6, 0),
  485. SND_SOC_DAPM_ADC("DMIC1", NULL, ADAU1373_DIGMICCTRL, 0, 0),
  486. SND_SOC_DAPM_ADC("DMIC2", NULL, ADAU1373_DIGMICCTRL, 2, 0),
  487. SND_SOC_DAPM_VIRT_MUX("Decimator Mux", SND_SOC_NOPM, 0, 0,
  488. &adau1373_decimator_mux),
  489. SND_SOC_DAPM_SUPPLY("MICBIAS2", ADAU1373_PWDN_CTRL1, 5, 0, NULL, 0),
  490. SND_SOC_DAPM_SUPPLY("MICBIAS1", ADAU1373_PWDN_CTRL1, 4, 0, NULL, 0),
  491. SND_SOC_DAPM_PGA("IN4PGA", ADAU1373_PWDN_CTRL1, 3, 0, NULL, 0),
  492. SND_SOC_DAPM_PGA("IN3PGA", ADAU1373_PWDN_CTRL1, 2, 0, NULL, 0),
  493. SND_SOC_DAPM_PGA("IN2PGA", ADAU1373_PWDN_CTRL1, 1, 0, NULL, 0),
  494. SND_SOC_DAPM_PGA("IN1PGA", ADAU1373_PWDN_CTRL1, 0, 0, NULL, 0),
  495. SND_SOC_DAPM_DAC("Left DAC2", NULL, ADAU1373_PWDN_CTRL2, 7, 0),
  496. SND_SOC_DAPM_DAC("Right DAC2", NULL, ADAU1373_PWDN_CTRL2, 6, 0),
  497. SND_SOC_DAPM_DAC("Left DAC1", NULL, ADAU1373_PWDN_CTRL2, 5, 0),
  498. SND_SOC_DAPM_DAC("Right DAC1", NULL, ADAU1373_PWDN_CTRL2, 4, 0),
  499. SOC_MIXER_ARRAY("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  500. adau1373_left_adc_mixer_controls),
  501. SOC_MIXER_ARRAY("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  502. adau1373_right_adc_mixer_controls),
  503. SOC_MIXER_ARRAY("Left Lineout2 Mixer", ADAU1373_PWDN_CTRL2, 3, 0,
  504. adau1373_left_line2_mixer_controls),
  505. SOC_MIXER_ARRAY("Right Lineout2 Mixer", ADAU1373_PWDN_CTRL2, 2, 0,
  506. adau1373_right_line2_mixer_controls),
  507. SOC_MIXER_ARRAY("Left Lineout1 Mixer", ADAU1373_PWDN_CTRL2, 1, 0,
  508. adau1373_left_line1_mixer_controls),
  509. SOC_MIXER_ARRAY("Right Lineout1 Mixer", ADAU1373_PWDN_CTRL2, 0, 0,
  510. adau1373_right_line1_mixer_controls),
  511. SOC_MIXER_ARRAY("Earpiece Mixer", ADAU1373_PWDN_CTRL3, 4, 0,
  512. adau1373_ep_mixer_controls),
  513. SOC_MIXER_ARRAY("Left Speaker Mixer", ADAU1373_PWDN_CTRL3, 3, 0,
  514. adau1373_left_spk_mixer_controls),
  515. SOC_MIXER_ARRAY("Right Speaker Mixer", ADAU1373_PWDN_CTRL3, 2, 0,
  516. adau1373_right_spk_mixer_controls),
  517. SOC_MIXER_ARRAY("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  518. adau1373_left_hp_mixer_controls),
  519. SOC_MIXER_ARRAY("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  520. adau1373_right_hp_mixer_controls),
  521. SND_SOC_DAPM_SUPPLY("Headphone Enable", ADAU1373_PWDN_CTRL3, 1, 0,
  522. NULL, 0),
  523. SND_SOC_DAPM_SUPPLY("AIF1 CLK", ADAU1373_SRC_DAI_CTRL(0), 0, 0,
  524. NULL, 0),
  525. SND_SOC_DAPM_SUPPLY("AIF2 CLK", ADAU1373_SRC_DAI_CTRL(1), 0, 0,
  526. NULL, 0),
  527. SND_SOC_DAPM_SUPPLY("AIF3 CLK", ADAU1373_SRC_DAI_CTRL(2), 0, 0,
  528. NULL, 0),
  529. SND_SOC_DAPM_SUPPLY("AIF1 IN SRC", ADAU1373_SRC_DAI_CTRL(0), 2, 0,
  530. NULL, 0),
  531. SND_SOC_DAPM_SUPPLY("AIF1 OUT SRC", ADAU1373_SRC_DAI_CTRL(0), 1, 0,
  532. NULL, 0),
  533. SND_SOC_DAPM_SUPPLY("AIF2 IN SRC", ADAU1373_SRC_DAI_CTRL(1), 2, 0,
  534. NULL, 0),
  535. SND_SOC_DAPM_SUPPLY("AIF2 OUT SRC", ADAU1373_SRC_DAI_CTRL(1), 1, 0,
  536. NULL, 0),
  537. SND_SOC_DAPM_SUPPLY("AIF3 IN SRC", ADAU1373_SRC_DAI_CTRL(2), 2, 0,
  538. NULL, 0),
  539. SND_SOC_DAPM_SUPPLY("AIF3 OUT SRC", ADAU1373_SRC_DAI_CTRL(2), 1, 0,
  540. NULL, 0),
  541. SND_SOC_DAPM_AIF_IN("AIF1 IN", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  542. SND_SOC_DAPM_AIF_OUT("AIF1 OUT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  543. SND_SOC_DAPM_AIF_IN("AIF2 IN", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  544. SND_SOC_DAPM_AIF_OUT("AIF2 OUT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  545. SND_SOC_DAPM_AIF_IN("AIF3 IN", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  546. SND_SOC_DAPM_AIF_OUT("AIF3 OUT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  547. SOC_MIXER_ARRAY("DSP Channel1 Mixer", SND_SOC_NOPM, 0, 0,
  548. adau1373_dsp_channel1_mixer_controls),
  549. SOC_MIXER_ARRAY("DSP Channel2 Mixer", SND_SOC_NOPM, 0, 0,
  550. adau1373_dsp_channel2_mixer_controls),
  551. SOC_MIXER_ARRAY("DSP Channel3 Mixer", SND_SOC_NOPM, 0, 0,
  552. adau1373_dsp_channel3_mixer_controls),
  553. SOC_MIXER_ARRAY("DSP Channel4 Mixer", SND_SOC_NOPM, 0, 0,
  554. adau1373_dsp_channel4_mixer_controls),
  555. SOC_MIXER_ARRAY("DSP Channel5 Mixer", SND_SOC_NOPM, 0, 0,
  556. adau1373_dsp_channel5_mixer_controls),
  557. SOC_MIXER_ARRAY("AIF1 Mixer", SND_SOC_NOPM, 0, 0,
  558. adau1373_aif1_mixer_controls),
  559. SOC_MIXER_ARRAY("AIF2 Mixer", SND_SOC_NOPM, 0, 0,
  560. adau1373_aif2_mixer_controls),
  561. SOC_MIXER_ARRAY("AIF3 Mixer", SND_SOC_NOPM, 0, 0,
  562. adau1373_aif3_mixer_controls),
  563. SOC_MIXER_ARRAY("DAC1 Mixer", SND_SOC_NOPM, 0, 0,
  564. adau1373_dac1_mixer_controls),
  565. SOC_MIXER_ARRAY("DAC2 Mixer", SND_SOC_NOPM, 0, 0,
  566. adau1373_dac2_mixer_controls),
  567. SND_SOC_DAPM_SUPPLY("DSP", ADAU1373_DIGEN, 4, 0, NULL, 0),
  568. SND_SOC_DAPM_SUPPLY("Recording Engine B", ADAU1373_DIGEN, 3, 0, NULL, 0),
  569. SND_SOC_DAPM_SUPPLY("Recording Engine A", ADAU1373_DIGEN, 2, 0, NULL, 0),
  570. SND_SOC_DAPM_SUPPLY("Playback Engine B", ADAU1373_DIGEN, 1, 0, NULL, 0),
  571. SND_SOC_DAPM_SUPPLY("Playback Engine A", ADAU1373_DIGEN, 0, 0, NULL, 0),
  572. SND_SOC_DAPM_SUPPLY("PLL1", SND_SOC_NOPM, 0, 0, adau1373_pll_event,
  573. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  574. SND_SOC_DAPM_SUPPLY("PLL2", SND_SOC_NOPM, 0, 0, adau1373_pll_event,
  575. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  576. SND_SOC_DAPM_SUPPLY("SYSCLK1", ADAU1373_CLK_SRC_DIV(0), 7, 0, NULL, 0),
  577. SND_SOC_DAPM_SUPPLY("SYSCLK2", ADAU1373_CLK_SRC_DIV(1), 7, 0, NULL, 0),
  578. SND_SOC_DAPM_INPUT("AIN1L"),
  579. SND_SOC_DAPM_INPUT("AIN1R"),
  580. SND_SOC_DAPM_INPUT("AIN2L"),
  581. SND_SOC_DAPM_INPUT("AIN2R"),
  582. SND_SOC_DAPM_INPUT("AIN3L"),
  583. SND_SOC_DAPM_INPUT("AIN3R"),
  584. SND_SOC_DAPM_INPUT("AIN4L"),
  585. SND_SOC_DAPM_INPUT("AIN4R"),
  586. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  587. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  588. SND_SOC_DAPM_OUTPUT("LOUT1L"),
  589. SND_SOC_DAPM_OUTPUT("LOUT1R"),
  590. SND_SOC_DAPM_OUTPUT("LOUT2L"),
  591. SND_SOC_DAPM_OUTPUT("LOUT2R"),
  592. SND_SOC_DAPM_OUTPUT("HPL"),
  593. SND_SOC_DAPM_OUTPUT("HPR"),
  594. SND_SOC_DAPM_OUTPUT("SPKL"),
  595. SND_SOC_DAPM_OUTPUT("SPKR"),
  596. SND_SOC_DAPM_OUTPUT("EP"),
  597. };
  598. static int adau1373_check_aif_clk(struct snd_soc_dapm_widget *source,
  599. struct snd_soc_dapm_widget *sink)
  600. {
  601. struct snd_soc_codec *codec = source->codec;
  602. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  603. unsigned int dai;
  604. const char *clk;
  605. dai = sink->name[3] - '1';
  606. if (!adau1373->dais[dai].master)
  607. return 0;
  608. if (adau1373->dais[dai].clk_src == ADAU1373_CLK_SRC_PLL1)
  609. clk = "SYSCLK1";
  610. else
  611. clk = "SYSCLK2";
  612. return strcmp(source->name, clk) == 0;
  613. }
  614. static int adau1373_check_src(struct snd_soc_dapm_widget *source,
  615. struct snd_soc_dapm_widget *sink)
  616. {
  617. struct snd_soc_codec *codec = source->codec;
  618. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  619. unsigned int dai;
  620. dai = sink->name[3] - '1';
  621. return adau1373->dais[dai].enable_src;
  622. }
  623. #define DSP_CHANNEL_MIXER_ROUTES(_sink) \
  624. { _sink, "DMIC2 Swapped Switch", "DMIC2" }, \
  625. { _sink, "DMIC2 Switch", "DMIC2" }, \
  626. { _sink, "ADC/DMIC1 Swapped Switch", "Decimator Mux" }, \
  627. { _sink, "ADC/DMIC1 Switch", "Decimator Mux" }, \
  628. { _sink, "AIF1 Switch", "AIF1 IN" }, \
  629. { _sink, "AIF2 Switch", "AIF2 IN" }, \
  630. { _sink, "AIF3 Switch", "AIF3 IN" }
  631. #define DSP_OUTPUT_MIXER_ROUTES(_sink) \
  632. { _sink, "DSP Channel1 Switch", "DSP Channel1 Mixer" }, \
  633. { _sink, "DSP Channel2 Switch", "DSP Channel2 Mixer" }, \
  634. { _sink, "DSP Channel3 Switch", "DSP Channel3 Mixer" }, \
  635. { _sink, "DSP Channel4 Switch", "DSP Channel4 Mixer" }, \
  636. { _sink, "DSP Channel5 Switch", "DSP Channel5 Mixer" }
  637. #define LEFT_OUTPUT_MIXER_ROUTES(_sink) \
  638. { _sink, "Right DAC2 Switch", "Right DAC2" }, \
  639. { _sink, "Left DAC2 Switch", "Left DAC2" }, \
  640. { _sink, "Right DAC1 Switch", "Right DAC1" }, \
  641. { _sink, "Left DAC1 Switch", "Left DAC1" }, \
  642. { _sink, "Input 1 Bypass Switch", "IN1PGA" }, \
  643. { _sink, "Input 2 Bypass Switch", "IN2PGA" }, \
  644. { _sink, "Input 3 Bypass Switch", "IN3PGA" }, \
  645. { _sink, "Input 4 Bypass Switch", "IN4PGA" }
  646. #define RIGHT_OUTPUT_MIXER_ROUTES(_sink) \
  647. { _sink, "Right DAC2 Switch", "Right DAC2" }, \
  648. { _sink, "Left DAC2 Switch", "Left DAC2" }, \
  649. { _sink, "Right DAC1 Switch", "Right DAC1" }, \
  650. { _sink, "Left DAC1 Switch", "Left DAC1" }, \
  651. { _sink, "Input 1 Bypass Switch", "IN1PGA" }, \
  652. { _sink, "Input 2 Bypass Switch", "IN2PGA" }, \
  653. { _sink, "Input 3 Bypass Switch", "IN3PGA" }, \
  654. { _sink, "Input 4 Bypass Switch", "IN4PGA" }
  655. static const struct snd_soc_dapm_route adau1373_dapm_routes[] = {
  656. { "Left ADC Mixer", "DAC1 Switch", "Left DAC1" },
  657. { "Left ADC Mixer", "Input 1 Switch", "IN1PGA" },
  658. { "Left ADC Mixer", "Input 2 Switch", "IN2PGA" },
  659. { "Left ADC Mixer", "Input 3 Switch", "IN3PGA" },
  660. { "Left ADC Mixer", "Input 4 Switch", "IN4PGA" },
  661. { "Right ADC Mixer", "DAC1 Switch", "Right DAC1" },
  662. { "Right ADC Mixer", "Input 1 Switch", "IN1PGA" },
  663. { "Right ADC Mixer", "Input 2 Switch", "IN2PGA" },
  664. { "Right ADC Mixer", "Input 3 Switch", "IN3PGA" },
  665. { "Right ADC Mixer", "Input 4 Switch", "IN4PGA" },
  666. { "Left ADC", NULL, "Left ADC Mixer" },
  667. { "Right ADC", NULL, "Right ADC Mixer" },
  668. { "Decimator Mux", "ADC", "Left ADC" },
  669. { "Decimator Mux", "ADC", "Right ADC" },
  670. { "Decimator Mux", "DMIC1", "DMIC1" },
  671. DSP_CHANNEL_MIXER_ROUTES("DSP Channel1 Mixer"),
  672. DSP_CHANNEL_MIXER_ROUTES("DSP Channel2 Mixer"),
  673. DSP_CHANNEL_MIXER_ROUTES("DSP Channel3 Mixer"),
  674. DSP_CHANNEL_MIXER_ROUTES("DSP Channel4 Mixer"),
  675. DSP_CHANNEL_MIXER_ROUTES("DSP Channel5 Mixer"),
  676. DSP_OUTPUT_MIXER_ROUTES("AIF1 Mixer"),
  677. DSP_OUTPUT_MIXER_ROUTES("AIF2 Mixer"),
  678. DSP_OUTPUT_MIXER_ROUTES("AIF3 Mixer"),
  679. DSP_OUTPUT_MIXER_ROUTES("DAC1 Mixer"),
  680. DSP_OUTPUT_MIXER_ROUTES("DAC2 Mixer"),
  681. { "AIF1 OUT", NULL, "AIF1 Mixer" },
  682. { "AIF2 OUT", NULL, "AIF2 Mixer" },
  683. { "AIF3 OUT", NULL, "AIF3 Mixer" },
  684. { "Left DAC1", NULL, "DAC1 Mixer" },
  685. { "Right DAC1", NULL, "DAC1 Mixer" },
  686. { "Left DAC2", NULL, "DAC2 Mixer" },
  687. { "Right DAC2", NULL, "DAC2 Mixer" },
  688. LEFT_OUTPUT_MIXER_ROUTES("Left Lineout1 Mixer"),
  689. RIGHT_OUTPUT_MIXER_ROUTES("Right Lineout1 Mixer"),
  690. LEFT_OUTPUT_MIXER_ROUTES("Left Lineout2 Mixer"),
  691. RIGHT_OUTPUT_MIXER_ROUTES("Right Lineout2 Mixer"),
  692. LEFT_OUTPUT_MIXER_ROUTES("Left Speaker Mixer"),
  693. RIGHT_OUTPUT_MIXER_ROUTES("Right Speaker Mixer"),
  694. { "Left Headphone Mixer", "Left DAC2 Switch", "Left DAC2" },
  695. { "Left Headphone Mixer", "Left DAC1 Switch", "Left DAC1" },
  696. { "Left Headphone Mixer", "Input 1 Bypass Switch", "IN1PGA" },
  697. { "Left Headphone Mixer", "Input 2 Bypass Switch", "IN2PGA" },
  698. { "Left Headphone Mixer", "Input 3 Bypass Switch", "IN3PGA" },
  699. { "Left Headphone Mixer", "Input 4 Bypass Switch", "IN4PGA" },
  700. { "Right Headphone Mixer", "Right DAC2 Switch", "Right DAC2" },
  701. { "Right Headphone Mixer", "Right DAC1 Switch", "Right DAC1" },
  702. { "Right Headphone Mixer", "Input 1 Bypass Switch", "IN1PGA" },
  703. { "Right Headphone Mixer", "Input 2 Bypass Switch", "IN2PGA" },
  704. { "Right Headphone Mixer", "Input 3 Bypass Switch", "IN3PGA" },
  705. { "Right Headphone Mixer", "Input 4 Bypass Switch", "IN4PGA" },
  706. { "Left Headphone Mixer", NULL, "Headphone Enable" },
  707. { "Right Headphone Mixer", NULL, "Headphone Enable" },
  708. { "Earpiece Mixer", "Right DAC2 Switch", "Right DAC2" },
  709. { "Earpiece Mixer", "Left DAC2 Switch", "Left DAC2" },
  710. { "Earpiece Mixer", "Right DAC1 Switch", "Right DAC1" },
  711. { "Earpiece Mixer", "Left DAC1 Switch", "Left DAC1" },
  712. { "Earpiece Mixer", "Input 1 Bypass Switch", "IN1PGA" },
  713. { "Earpiece Mixer", "Input 2 Bypass Switch", "IN2PGA" },
  714. { "Earpiece Mixer", "Input 3 Bypass Switch", "IN3PGA" },
  715. { "Earpiece Mixer", "Input 4 Bypass Switch", "IN4PGA" },
  716. { "LOUT1L", NULL, "Left Lineout1 Mixer" },
  717. { "LOUT1R", NULL, "Right Lineout1 Mixer" },
  718. { "LOUT2L", NULL, "Left Lineout2 Mixer" },
  719. { "LOUT2R", NULL, "Right Lineout2 Mixer" },
  720. { "SPKL", NULL, "Left Speaker Mixer" },
  721. { "SPKR", NULL, "Right Speaker Mixer" },
  722. { "HPL", NULL, "Left Headphone Mixer" },
  723. { "HPR", NULL, "Right Headphone Mixer" },
  724. { "EP", NULL, "Earpiece Mixer" },
  725. { "IN1PGA", NULL, "AIN1L" },
  726. { "IN2PGA", NULL, "AIN2L" },
  727. { "IN3PGA", NULL, "AIN3L" },
  728. { "IN4PGA", NULL, "AIN4L" },
  729. { "IN1PGA", NULL, "AIN1R" },
  730. { "IN2PGA", NULL, "AIN2R" },
  731. { "IN3PGA", NULL, "AIN3R" },
  732. { "IN4PGA", NULL, "AIN4R" },
  733. { "SYSCLK1", NULL, "PLL1" },
  734. { "SYSCLK2", NULL, "PLL2" },
  735. { "Left DAC1", NULL, "SYSCLK1" },
  736. { "Right DAC1", NULL, "SYSCLK1" },
  737. { "Left DAC2", NULL, "SYSCLK1" },
  738. { "Right DAC2", NULL, "SYSCLK1" },
  739. { "Left ADC", NULL, "SYSCLK1" },
  740. { "Right ADC", NULL, "SYSCLK1" },
  741. { "DSP", NULL, "SYSCLK1" },
  742. { "AIF1 Mixer", NULL, "DSP" },
  743. { "AIF2 Mixer", NULL, "DSP" },
  744. { "AIF3 Mixer", NULL, "DSP" },
  745. { "DAC1 Mixer", NULL, "DSP" },
  746. { "DAC2 Mixer", NULL, "DSP" },
  747. { "DAC1 Mixer", NULL, "Playback Engine A" },
  748. { "DAC2 Mixer", NULL, "Playback Engine B" },
  749. { "Left ADC Mixer", NULL, "Recording Engine A" },
  750. { "Right ADC Mixer", NULL, "Recording Engine A" },
  751. { "AIF1 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
  752. { "AIF2 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
  753. { "AIF3 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
  754. { "AIF1 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
  755. { "AIF2 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
  756. { "AIF3 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
  757. { "AIF1 IN", NULL, "AIF1 CLK" },
  758. { "AIF1 OUT", NULL, "AIF1 CLK" },
  759. { "AIF2 IN", NULL, "AIF2 CLK" },
  760. { "AIF2 OUT", NULL, "AIF2 CLK" },
  761. { "AIF3 IN", NULL, "AIF3 CLK" },
  762. { "AIF3 OUT", NULL, "AIF3 CLK" },
  763. { "AIF1 IN", NULL, "AIF1 IN SRC", adau1373_check_src },
  764. { "AIF1 OUT", NULL, "AIF1 OUT SRC", adau1373_check_src },
  765. { "AIF2 IN", NULL, "AIF2 IN SRC", adau1373_check_src },
  766. { "AIF2 OUT", NULL, "AIF2 OUT SRC", adau1373_check_src },
  767. { "AIF3 IN", NULL, "AIF3 IN SRC", adau1373_check_src },
  768. { "AIF3 OUT", NULL, "AIF3 OUT SRC", adau1373_check_src },
  769. { "DMIC1", NULL, "DMIC1DAT" },
  770. { "DMIC1", NULL, "SYSCLK1" },
  771. { "DMIC1", NULL, "Recording Engine A" },
  772. { "DMIC2", NULL, "DMIC2DAT" },
  773. { "DMIC2", NULL, "SYSCLK1" },
  774. { "DMIC2", NULL, "Recording Engine B" },
  775. };
  776. static int adau1373_hw_params(struct snd_pcm_substream *substream,
  777. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  778. {
  779. struct snd_soc_codec *codec = dai->codec;
  780. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  781. struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
  782. unsigned int div;
  783. unsigned int freq;
  784. unsigned int ctrl;
  785. freq = adau1373_dai->sysclk;
  786. if (freq % params_rate(params) != 0)
  787. return -EINVAL;
  788. switch (freq / params_rate(params)) {
  789. case 1024: /* sysclk / 256 */
  790. div = 0;
  791. break;
  792. case 1536: /* 2/3 sysclk / 256 */
  793. div = 1;
  794. break;
  795. case 2048: /* 1/2 sysclk / 256 */
  796. div = 2;
  797. break;
  798. case 3072: /* 1/3 sysclk / 256 */
  799. div = 3;
  800. break;
  801. case 4096: /* 1/4 sysclk / 256 */
  802. div = 4;
  803. break;
  804. case 6144: /* 1/6 sysclk / 256 */
  805. div = 5;
  806. break;
  807. case 5632: /* 2/11 sysclk / 256 */
  808. div = 6;
  809. break;
  810. default:
  811. return -EINVAL;
  812. }
  813. adau1373_dai->enable_src = (div != 0);
  814. snd_soc_update_bits(codec, ADAU1373_BCLKDIV(dai->id),
  815. ADAU1373_BCLKDIV_SR_MASK | ADAU1373_BCLKDIV_BCLK_MASK,
  816. (div << 2) | ADAU1373_BCLKDIV_64);
  817. switch (params_format(params)) {
  818. case SNDRV_PCM_FORMAT_S16_LE:
  819. ctrl = ADAU1373_DAI_WLEN_16;
  820. break;
  821. case SNDRV_PCM_FORMAT_S20_3LE:
  822. ctrl = ADAU1373_DAI_WLEN_20;
  823. break;
  824. case SNDRV_PCM_FORMAT_S24_LE:
  825. ctrl = ADAU1373_DAI_WLEN_24;
  826. break;
  827. case SNDRV_PCM_FORMAT_S32_LE:
  828. ctrl = ADAU1373_DAI_WLEN_32;
  829. break;
  830. default:
  831. return -EINVAL;
  832. }
  833. return snd_soc_update_bits(codec, ADAU1373_DAI(dai->id),
  834. ADAU1373_DAI_WLEN_MASK, ctrl);
  835. }
  836. static int adau1373_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  837. {
  838. struct snd_soc_codec *codec = dai->codec;
  839. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  840. struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
  841. unsigned int ctrl;
  842. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  843. case SND_SOC_DAIFMT_CBM_CFM:
  844. ctrl = ADAU1373_DAI_MASTER;
  845. adau1373_dai->master = true;
  846. break;
  847. case SND_SOC_DAIFMT_CBS_CFS:
  848. ctrl = 0;
  849. adau1373_dai->master = false;
  850. break;
  851. default:
  852. return -EINVAL;
  853. }
  854. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  855. case SND_SOC_DAIFMT_I2S:
  856. ctrl |= ADAU1373_DAI_FORMAT_I2S;
  857. break;
  858. case SND_SOC_DAIFMT_LEFT_J:
  859. ctrl |= ADAU1373_DAI_FORMAT_LEFT_J;
  860. break;
  861. case SND_SOC_DAIFMT_RIGHT_J:
  862. ctrl |= ADAU1373_DAI_FORMAT_RIGHT_J;
  863. break;
  864. case SND_SOC_DAIFMT_DSP_B:
  865. ctrl |= ADAU1373_DAI_FORMAT_DSP;
  866. break;
  867. default:
  868. return -EINVAL;
  869. }
  870. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  871. case SND_SOC_DAIFMT_NB_NF:
  872. break;
  873. case SND_SOC_DAIFMT_IB_NF:
  874. ctrl |= ADAU1373_DAI_INVERT_BCLK;
  875. break;
  876. case SND_SOC_DAIFMT_NB_IF:
  877. ctrl |= ADAU1373_DAI_INVERT_LRCLK;
  878. break;
  879. case SND_SOC_DAIFMT_IB_IF:
  880. ctrl |= ADAU1373_DAI_INVERT_LRCLK | ADAU1373_DAI_INVERT_BCLK;
  881. break;
  882. default:
  883. return -EINVAL;
  884. }
  885. snd_soc_update_bits(codec, ADAU1373_DAI(dai->id),
  886. ~ADAU1373_DAI_WLEN_MASK, ctrl);
  887. return 0;
  888. }
  889. static int adau1373_set_dai_sysclk(struct snd_soc_dai *dai,
  890. int clk_id, unsigned int freq, int dir)
  891. {
  892. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(dai->codec);
  893. struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
  894. switch (clk_id) {
  895. case ADAU1373_CLK_SRC_PLL1:
  896. case ADAU1373_CLK_SRC_PLL2:
  897. break;
  898. default:
  899. return -EINVAL;
  900. }
  901. adau1373_dai->sysclk = freq;
  902. adau1373_dai->clk_src = clk_id;
  903. snd_soc_update_bits(dai->codec, ADAU1373_BCLKDIV(dai->id),
  904. ADAU1373_BCLKDIV_SOURCE, clk_id << 5);
  905. return 0;
  906. }
  907. static const struct snd_soc_dai_ops adau1373_dai_ops = {
  908. .hw_params = adau1373_hw_params,
  909. .set_sysclk = adau1373_set_dai_sysclk,
  910. .set_fmt = adau1373_set_dai_fmt,
  911. };
  912. #define ADAU1373_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  913. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  914. static struct snd_soc_dai_driver adau1373_dai_driver[] = {
  915. {
  916. .id = 0,
  917. .name = "adau1373-aif1",
  918. .playback = {
  919. .stream_name = "AIF1 Playback",
  920. .channels_min = 2,
  921. .channels_max = 2,
  922. .rates = SNDRV_PCM_RATE_8000_48000,
  923. .formats = ADAU1373_FORMATS,
  924. },
  925. .capture = {
  926. .stream_name = "AIF1 Capture",
  927. .channels_min = 2,
  928. .channels_max = 2,
  929. .rates = SNDRV_PCM_RATE_8000_48000,
  930. .formats = ADAU1373_FORMATS,
  931. },
  932. .ops = &adau1373_dai_ops,
  933. .symmetric_rates = 1,
  934. },
  935. {
  936. .id = 1,
  937. .name = "adau1373-aif2",
  938. .playback = {
  939. .stream_name = "AIF2 Playback",
  940. .channels_min = 2,
  941. .channels_max = 2,
  942. .rates = SNDRV_PCM_RATE_8000_48000,
  943. .formats = ADAU1373_FORMATS,
  944. },
  945. .capture = {
  946. .stream_name = "AIF2 Capture",
  947. .channels_min = 2,
  948. .channels_max = 2,
  949. .rates = SNDRV_PCM_RATE_8000_48000,
  950. .formats = ADAU1373_FORMATS,
  951. },
  952. .ops = &adau1373_dai_ops,
  953. .symmetric_rates = 1,
  954. },
  955. {
  956. .id = 2,
  957. .name = "adau1373-aif3",
  958. .playback = {
  959. .stream_name = "AIF3 Playback",
  960. .channels_min = 2,
  961. .channels_max = 2,
  962. .rates = SNDRV_PCM_RATE_8000_48000,
  963. .formats = ADAU1373_FORMATS,
  964. },
  965. .capture = {
  966. .stream_name = "AIF3 Capture",
  967. .channels_min = 2,
  968. .channels_max = 2,
  969. .rates = SNDRV_PCM_RATE_8000_48000,
  970. .formats = ADAU1373_FORMATS,
  971. },
  972. .ops = &adau1373_dai_ops,
  973. .symmetric_rates = 1,
  974. },
  975. };
  976. static int adau1373_set_pll(struct snd_soc_codec *codec, int pll_id,
  977. int source, unsigned int freq_in, unsigned int freq_out)
  978. {
  979. unsigned int dpll_div = 0;
  980. unsigned int x, r, n, m, i, j, mode;
  981. switch (pll_id) {
  982. case ADAU1373_PLL1:
  983. case ADAU1373_PLL2:
  984. break;
  985. default:
  986. return -EINVAL;
  987. }
  988. switch (source) {
  989. case ADAU1373_PLL_SRC_BCLK1:
  990. case ADAU1373_PLL_SRC_BCLK2:
  991. case ADAU1373_PLL_SRC_BCLK3:
  992. case ADAU1373_PLL_SRC_LRCLK1:
  993. case ADAU1373_PLL_SRC_LRCLK2:
  994. case ADAU1373_PLL_SRC_LRCLK3:
  995. case ADAU1373_PLL_SRC_MCLK1:
  996. case ADAU1373_PLL_SRC_MCLK2:
  997. case ADAU1373_PLL_SRC_GPIO1:
  998. case ADAU1373_PLL_SRC_GPIO2:
  999. case ADAU1373_PLL_SRC_GPIO3:
  1000. case ADAU1373_PLL_SRC_GPIO4:
  1001. break;
  1002. default:
  1003. return -EINVAL;
  1004. }
  1005. if (freq_in < 7813 || freq_in > 27000000)
  1006. return -EINVAL;
  1007. if (freq_out < 45158000 || freq_out > 49152000)
  1008. return -EINVAL;
  1009. /* APLL input needs to be >= 8Mhz, so in case freq_in is less we use the
  1010. * DPLL to get it there. DPLL_out = (DPLL_in / div) * 1024 */
  1011. while (freq_in < 8000000) {
  1012. freq_in *= 2;
  1013. dpll_div++;
  1014. }
  1015. if (freq_out % freq_in != 0) {
  1016. /* fout = fin * (r + (n/m)) / x */
  1017. x = DIV_ROUND_UP(freq_in, 13500000);
  1018. freq_in /= x;
  1019. r = freq_out / freq_in;
  1020. i = freq_out % freq_in;
  1021. j = gcd(i, freq_in);
  1022. n = i / j;
  1023. m = freq_in / j;
  1024. x--;
  1025. mode = 1;
  1026. } else {
  1027. /* fout = fin / r */
  1028. r = freq_out / freq_in;
  1029. n = 0;
  1030. m = 0;
  1031. x = 0;
  1032. mode = 0;
  1033. }
  1034. if (r < 2 || r > 8 || x > 3 || m > 0xffff || n > 0xffff)
  1035. return -EINVAL;
  1036. if (dpll_div) {
  1037. dpll_div = 11 - dpll_div;
  1038. snd_soc_update_bits(codec, ADAU1373_PLL_CTRL6(pll_id),
  1039. ADAU1373_PLL_CTRL6_DPLL_BYPASS, 0);
  1040. } else {
  1041. snd_soc_update_bits(codec, ADAU1373_PLL_CTRL6(pll_id),
  1042. ADAU1373_PLL_CTRL6_DPLL_BYPASS,
  1043. ADAU1373_PLL_CTRL6_DPLL_BYPASS);
  1044. }
  1045. snd_soc_write(codec, ADAU1373_DPLL_CTRL(pll_id),
  1046. (source << 4) | dpll_div);
  1047. snd_soc_write(codec, ADAU1373_PLL_CTRL1(pll_id), (m >> 8) & 0xff);
  1048. snd_soc_write(codec, ADAU1373_PLL_CTRL2(pll_id), m & 0xff);
  1049. snd_soc_write(codec, ADAU1373_PLL_CTRL3(pll_id), (n >> 8) & 0xff);
  1050. snd_soc_write(codec, ADAU1373_PLL_CTRL4(pll_id), n & 0xff);
  1051. snd_soc_write(codec, ADAU1373_PLL_CTRL5(pll_id),
  1052. (r << 3) | (x << 1) | mode);
  1053. /* Set sysclk to pll_rate / 4 */
  1054. snd_soc_update_bits(codec, ADAU1373_CLK_SRC_DIV(pll_id), 0x3f, 0x09);
  1055. return 0;
  1056. }
  1057. static void adau1373_load_drc_settings(struct snd_soc_codec *codec,
  1058. unsigned int nr, uint8_t *drc)
  1059. {
  1060. unsigned int i;
  1061. for (i = 0; i < ADAU1373_DRC_SIZE; ++i)
  1062. snd_soc_write(codec, ADAU1373_DRC(nr) + i, drc[i]);
  1063. }
  1064. static bool adau1373_valid_micbias(enum adau1373_micbias_voltage micbias)
  1065. {
  1066. switch (micbias) {
  1067. case ADAU1373_MICBIAS_2_9V:
  1068. case ADAU1373_MICBIAS_2_2V:
  1069. case ADAU1373_MICBIAS_2_6V:
  1070. case ADAU1373_MICBIAS_1_8V:
  1071. return true;
  1072. default:
  1073. break;
  1074. }
  1075. return false;
  1076. }
  1077. static int adau1373_probe(struct snd_soc_codec *codec)
  1078. {
  1079. struct adau1373_platform_data *pdata = codec->dev->platform_data;
  1080. bool lineout_differential = false;
  1081. unsigned int val;
  1082. int ret;
  1083. int i;
  1084. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_I2C);
  1085. if (ret) {
  1086. dev_err(codec->dev, "failed to set cache I/O: %d\n", ret);
  1087. return ret;
  1088. }
  1089. if (pdata) {
  1090. if (pdata->num_drc > ARRAY_SIZE(pdata->drc_setting))
  1091. return -EINVAL;
  1092. if (!adau1373_valid_micbias(pdata->micbias1) ||
  1093. !adau1373_valid_micbias(pdata->micbias2))
  1094. return -EINVAL;
  1095. for (i = 0; i < pdata->num_drc; ++i) {
  1096. adau1373_load_drc_settings(codec, i,
  1097. pdata->drc_setting[i]);
  1098. }
  1099. snd_soc_add_codec_controls(codec, adau1373_drc_controls,
  1100. pdata->num_drc);
  1101. val = 0;
  1102. for (i = 0; i < 4; ++i) {
  1103. if (pdata->input_differential[i])
  1104. val |= BIT(i);
  1105. }
  1106. snd_soc_write(codec, ADAU1373_INPUT_MODE, val);
  1107. val = 0;
  1108. if (pdata->lineout_differential)
  1109. val |= ADAU1373_OUTPUT_CTRL_LDIFF;
  1110. if (pdata->lineout_ground_sense)
  1111. val |= ADAU1373_OUTPUT_CTRL_LNFBEN;
  1112. snd_soc_write(codec, ADAU1373_OUTPUT_CTRL, val);
  1113. lineout_differential = pdata->lineout_differential;
  1114. snd_soc_write(codec, ADAU1373_EP_CTRL,
  1115. (pdata->micbias1 << ADAU1373_EP_CTRL_MICBIAS1_OFFSET) |
  1116. (pdata->micbias2 << ADAU1373_EP_CTRL_MICBIAS2_OFFSET));
  1117. }
  1118. if (!lineout_differential) {
  1119. snd_soc_add_codec_controls(codec, adau1373_lineout2_controls,
  1120. ARRAY_SIZE(adau1373_lineout2_controls));
  1121. }
  1122. snd_soc_write(codec, ADAU1373_ADC_CTRL,
  1123. ADAU1373_ADC_CTRL_RESET_FORCE | ADAU1373_ADC_CTRL_PEAK_DETECT);
  1124. return 0;
  1125. }
  1126. static int adau1373_set_bias_level(struct snd_soc_codec *codec,
  1127. enum snd_soc_bias_level level)
  1128. {
  1129. switch (level) {
  1130. case SND_SOC_BIAS_ON:
  1131. break;
  1132. case SND_SOC_BIAS_PREPARE:
  1133. break;
  1134. case SND_SOC_BIAS_STANDBY:
  1135. snd_soc_update_bits(codec, ADAU1373_PWDN_CTRL3,
  1136. ADAU1373_PWDN_CTRL3_PWR_EN, ADAU1373_PWDN_CTRL3_PWR_EN);
  1137. break;
  1138. case SND_SOC_BIAS_OFF:
  1139. snd_soc_update_bits(codec, ADAU1373_PWDN_CTRL3,
  1140. ADAU1373_PWDN_CTRL3_PWR_EN, 0);
  1141. break;
  1142. }
  1143. codec->dapm.bias_level = level;
  1144. return 0;
  1145. }
  1146. static int adau1373_remove(struct snd_soc_codec *codec)
  1147. {
  1148. adau1373_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1149. return 0;
  1150. }
  1151. static int adau1373_suspend(struct snd_soc_codec *codec)
  1152. {
  1153. return adau1373_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1154. }
  1155. static int adau1373_resume(struct snd_soc_codec *codec)
  1156. {
  1157. adau1373_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1158. snd_soc_cache_sync(codec);
  1159. return 0;
  1160. }
  1161. static struct snd_soc_codec_driver adau1373_codec_driver = {
  1162. .probe = adau1373_probe,
  1163. .remove = adau1373_remove,
  1164. .suspend = adau1373_suspend,
  1165. .resume = adau1373_resume,
  1166. .set_bias_level = adau1373_set_bias_level,
  1167. .idle_bias_off = true,
  1168. .reg_cache_size = ARRAY_SIZE(adau1373_default_regs),
  1169. .reg_cache_default = adau1373_default_regs,
  1170. .reg_word_size = sizeof(uint8_t),
  1171. .set_pll = adau1373_set_pll,
  1172. .controls = adau1373_controls,
  1173. .num_controls = ARRAY_SIZE(adau1373_controls),
  1174. .dapm_widgets = adau1373_dapm_widgets,
  1175. .num_dapm_widgets = ARRAY_SIZE(adau1373_dapm_widgets),
  1176. .dapm_routes = adau1373_dapm_routes,
  1177. .num_dapm_routes = ARRAY_SIZE(adau1373_dapm_routes),
  1178. };
  1179. static int adau1373_i2c_probe(struct i2c_client *client,
  1180. const struct i2c_device_id *id)
  1181. {
  1182. struct adau1373 *adau1373;
  1183. int ret;
  1184. adau1373 = devm_kzalloc(&client->dev, sizeof(*adau1373), GFP_KERNEL);
  1185. if (!adau1373)
  1186. return -ENOMEM;
  1187. dev_set_drvdata(&client->dev, adau1373);
  1188. ret = snd_soc_register_codec(&client->dev, &adau1373_codec_driver,
  1189. adau1373_dai_driver, ARRAY_SIZE(adau1373_dai_driver));
  1190. return ret;
  1191. }
  1192. static int adau1373_i2c_remove(struct i2c_client *client)
  1193. {
  1194. snd_soc_unregister_codec(&client->dev);
  1195. return 0;
  1196. }
  1197. static const struct i2c_device_id adau1373_i2c_id[] = {
  1198. { "adau1373", 0 },
  1199. { }
  1200. };
  1201. MODULE_DEVICE_TABLE(i2c, adau1373_i2c_id);
  1202. static struct i2c_driver adau1373_i2c_driver = {
  1203. .driver = {
  1204. .name = "adau1373",
  1205. .owner = THIS_MODULE,
  1206. },
  1207. .probe = adau1373_i2c_probe,
  1208. .remove = adau1373_i2c_remove,
  1209. .id_table = adau1373_i2c_id,
  1210. };
  1211. module_i2c_driver(adau1373_i2c_driver);
  1212. MODULE_DESCRIPTION("ASoC ADAU1373 driver");
  1213. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  1214. MODULE_LICENSE("GPL");