be_cmds.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608
  1. /*
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. u32 flags;
  86. if (compl->flags != 0) {
  87. flags = le32_to_cpu(compl->flags);
  88. if (flags & CQE_FLAGS_VALID_MASK) {
  89. compl->flags = flags;
  90. return true;
  91. }
  92. }
  93. return false;
  94. }
  95. /* Need to reset the entire word that houses the valid bit */
  96. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  97. {
  98. compl->flags = 0;
  99. }
  100. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  101. {
  102. unsigned long addr;
  103. addr = tag1;
  104. addr = ((addr << 16) << 16) | tag0;
  105. return (void *)addr;
  106. }
  107. static int be_mcc_compl_process(struct be_adapter *adapter,
  108. struct be_mcc_compl *compl)
  109. {
  110. u16 compl_status, extd_status;
  111. struct be_cmd_resp_hdr *resp_hdr;
  112. u8 opcode = 0, subsystem = 0;
  113. /* Just swap the status to host endian; mcc tag is opaquely copied
  114. * from mcc_wrb */
  115. be_dws_le_to_cpu(compl, 4);
  116. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  117. CQE_STATUS_COMPL_MASK;
  118. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  119. if (resp_hdr) {
  120. opcode = resp_hdr->opcode;
  121. subsystem = resp_hdr->subsystem;
  122. }
  123. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  124. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  125. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  126. adapter->flash_status = compl_status;
  127. complete(&adapter->flash_compl);
  128. }
  129. if (compl_status == MCC_STATUS_SUCCESS) {
  130. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  131. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  132. (subsystem == CMD_SUBSYSTEM_ETH)) {
  133. be_parse_stats(adapter);
  134. adapter->stats_cmd_sent = false;
  135. }
  136. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  137. subsystem == CMD_SUBSYSTEM_COMMON) {
  138. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  139. (void *)resp_hdr;
  140. adapter->drv_stats.be_on_die_temperature =
  141. resp->on_die_temperature;
  142. }
  143. } else {
  144. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  145. adapter->be_get_temp_freq = 0;
  146. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  147. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  148. goto done;
  149. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  150. dev_warn(&adapter->pdev->dev,
  151. "VF is not privileged to issue opcode %d-%d\n",
  152. opcode, subsystem);
  153. } else {
  154. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  155. CQE_STATUS_EXTD_MASK;
  156. dev_err(&adapter->pdev->dev,
  157. "opcode %d-%d failed:status %d-%d\n",
  158. opcode, subsystem, compl_status, extd_status);
  159. if (extd_status == MCC_ADDL_STS_INSUFFICIENT_RESOURCES)
  160. return extd_status;
  161. }
  162. }
  163. done:
  164. return compl_status;
  165. }
  166. /* Link state evt is a string of bytes; no need for endian swapping */
  167. static void be_async_link_state_process(struct be_adapter *adapter,
  168. struct be_async_event_link_state *evt)
  169. {
  170. /* When link status changes, link speed must be re-queried from FW */
  171. adapter->phy.link_speed = -1;
  172. /* Ignore physical link event */
  173. if (lancer_chip(adapter) &&
  174. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  175. return;
  176. /* For the initial link status do not rely on the ASYNC event as
  177. * it may not be received in some cases.
  178. */
  179. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  180. be_link_status_update(adapter, evt->port_link_status);
  181. }
  182. /* Grp5 CoS Priority evt */
  183. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  184. struct be_async_event_grp5_cos_priority *evt)
  185. {
  186. if (evt->valid) {
  187. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  188. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  189. adapter->recommended_prio =
  190. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  191. }
  192. }
  193. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  194. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  195. struct be_async_event_grp5_qos_link_speed *evt)
  196. {
  197. if (adapter->phy.link_speed >= 0 &&
  198. evt->physical_port == adapter->port_num)
  199. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  200. }
  201. /*Grp5 PVID evt*/
  202. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  203. struct be_async_event_grp5_pvid_state *evt)
  204. {
  205. if (evt->enabled)
  206. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  207. else
  208. adapter->pvid = 0;
  209. }
  210. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  211. u32 trailer, struct be_mcc_compl *evt)
  212. {
  213. u8 event_type = 0;
  214. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  215. ASYNC_TRAILER_EVENT_TYPE_MASK;
  216. switch (event_type) {
  217. case ASYNC_EVENT_COS_PRIORITY:
  218. be_async_grp5_cos_priority_process(adapter,
  219. (struct be_async_event_grp5_cos_priority *)evt);
  220. break;
  221. case ASYNC_EVENT_QOS_SPEED:
  222. be_async_grp5_qos_speed_process(adapter,
  223. (struct be_async_event_grp5_qos_link_speed *)evt);
  224. break;
  225. case ASYNC_EVENT_PVID_STATE:
  226. be_async_grp5_pvid_state_process(adapter,
  227. (struct be_async_event_grp5_pvid_state *)evt);
  228. break;
  229. default:
  230. dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
  231. event_type);
  232. break;
  233. }
  234. }
  235. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  236. u32 trailer, struct be_mcc_compl *cmp)
  237. {
  238. u8 event_type = 0;
  239. struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
  240. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  241. ASYNC_TRAILER_EVENT_TYPE_MASK;
  242. switch (event_type) {
  243. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  244. if (evt->valid)
  245. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  246. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  247. break;
  248. default:
  249. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  250. event_type);
  251. break;
  252. }
  253. }
  254. static inline bool is_link_state_evt(u32 trailer)
  255. {
  256. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  257. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  258. ASYNC_EVENT_CODE_LINK_STATE;
  259. }
  260. static inline bool is_grp5_evt(u32 trailer)
  261. {
  262. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  263. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  264. ASYNC_EVENT_CODE_GRP_5);
  265. }
  266. static inline bool is_dbg_evt(u32 trailer)
  267. {
  268. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  269. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  270. ASYNC_EVENT_CODE_QNQ);
  271. }
  272. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  273. {
  274. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  275. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  276. if (be_mcc_compl_is_new(compl)) {
  277. queue_tail_inc(mcc_cq);
  278. return compl;
  279. }
  280. return NULL;
  281. }
  282. void be_async_mcc_enable(struct be_adapter *adapter)
  283. {
  284. spin_lock_bh(&adapter->mcc_cq_lock);
  285. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  286. adapter->mcc_obj.rearm_cq = true;
  287. spin_unlock_bh(&adapter->mcc_cq_lock);
  288. }
  289. void be_async_mcc_disable(struct be_adapter *adapter)
  290. {
  291. spin_lock_bh(&adapter->mcc_cq_lock);
  292. adapter->mcc_obj.rearm_cq = false;
  293. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  294. spin_unlock_bh(&adapter->mcc_cq_lock);
  295. }
  296. int be_process_mcc(struct be_adapter *adapter)
  297. {
  298. struct be_mcc_compl *compl;
  299. int num = 0, status = 0;
  300. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  301. spin_lock(&adapter->mcc_cq_lock);
  302. while ((compl = be_mcc_compl_get(adapter))) {
  303. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  304. /* Interpret flags as an async trailer */
  305. if (is_link_state_evt(compl->flags))
  306. be_async_link_state_process(adapter,
  307. (struct be_async_event_link_state *) compl);
  308. else if (is_grp5_evt(compl->flags))
  309. be_async_grp5_evt_process(adapter,
  310. compl->flags, compl);
  311. else if (is_dbg_evt(compl->flags))
  312. be_async_dbg_evt_process(adapter,
  313. compl->flags, compl);
  314. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  315. status = be_mcc_compl_process(adapter, compl);
  316. atomic_dec(&mcc_obj->q.used);
  317. }
  318. be_mcc_compl_use(compl);
  319. num++;
  320. }
  321. if (num)
  322. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  323. spin_unlock(&adapter->mcc_cq_lock);
  324. return status;
  325. }
  326. /* Wait till no more pending mcc requests are present */
  327. static int be_mcc_wait_compl(struct be_adapter *adapter)
  328. {
  329. #define mcc_timeout 120000 /* 12s timeout */
  330. int i, status = 0;
  331. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  332. for (i = 0; i < mcc_timeout; i++) {
  333. if (be_error(adapter))
  334. return -EIO;
  335. local_bh_disable();
  336. status = be_process_mcc(adapter);
  337. local_bh_enable();
  338. if (atomic_read(&mcc_obj->q.used) == 0)
  339. break;
  340. udelay(100);
  341. }
  342. if (i == mcc_timeout) {
  343. dev_err(&adapter->pdev->dev, "FW not responding\n");
  344. adapter->fw_timeout = true;
  345. return -EIO;
  346. }
  347. return status;
  348. }
  349. /* Notify MCC requests and wait for completion */
  350. static int be_mcc_notify_wait(struct be_adapter *adapter)
  351. {
  352. int status;
  353. struct be_mcc_wrb *wrb;
  354. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  355. u16 index = mcc_obj->q.head;
  356. struct be_cmd_resp_hdr *resp;
  357. index_dec(&index, mcc_obj->q.len);
  358. wrb = queue_index_node(&mcc_obj->q, index);
  359. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  360. be_mcc_notify(adapter);
  361. status = be_mcc_wait_compl(adapter);
  362. if (status == -EIO)
  363. goto out;
  364. status = resp->status;
  365. out:
  366. return status;
  367. }
  368. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  369. {
  370. int msecs = 0;
  371. u32 ready;
  372. do {
  373. if (be_error(adapter))
  374. return -EIO;
  375. ready = ioread32(db);
  376. if (ready == 0xffffffff)
  377. return -1;
  378. ready &= MPU_MAILBOX_DB_RDY_MASK;
  379. if (ready)
  380. break;
  381. if (msecs > 4000) {
  382. dev_err(&adapter->pdev->dev, "FW not responding\n");
  383. adapter->fw_timeout = true;
  384. be_detect_error(adapter);
  385. return -1;
  386. }
  387. msleep(1);
  388. msecs++;
  389. } while (true);
  390. return 0;
  391. }
  392. /*
  393. * Insert the mailbox address into the doorbell in two steps
  394. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  395. */
  396. static int be_mbox_notify_wait(struct be_adapter *adapter)
  397. {
  398. int status;
  399. u32 val = 0;
  400. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  401. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  402. struct be_mcc_mailbox *mbox = mbox_mem->va;
  403. struct be_mcc_compl *compl = &mbox->compl;
  404. /* wait for ready to be set */
  405. status = be_mbox_db_ready_wait(adapter, db);
  406. if (status != 0)
  407. return status;
  408. val |= MPU_MAILBOX_DB_HI_MASK;
  409. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  410. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  411. iowrite32(val, db);
  412. /* wait for ready to be set */
  413. status = be_mbox_db_ready_wait(adapter, db);
  414. if (status != 0)
  415. return status;
  416. val = 0;
  417. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  418. val |= (u32)(mbox_mem->dma >> 4) << 2;
  419. iowrite32(val, db);
  420. status = be_mbox_db_ready_wait(adapter, db);
  421. if (status != 0)
  422. return status;
  423. /* A cq entry has been made now */
  424. if (be_mcc_compl_is_new(compl)) {
  425. status = be_mcc_compl_process(adapter, &mbox->compl);
  426. be_mcc_compl_use(compl);
  427. if (status)
  428. return status;
  429. } else {
  430. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  431. return -1;
  432. }
  433. return 0;
  434. }
  435. static u16 be_POST_stage_get(struct be_adapter *adapter)
  436. {
  437. u32 sem;
  438. if (BEx_chip(adapter))
  439. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  440. else
  441. pci_read_config_dword(adapter->pdev,
  442. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  443. return sem & POST_STAGE_MASK;
  444. }
  445. int lancer_wait_ready(struct be_adapter *adapter)
  446. {
  447. #define SLIPORT_READY_TIMEOUT 30
  448. u32 sliport_status;
  449. int status = 0, i;
  450. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  451. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  452. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  453. break;
  454. msleep(1000);
  455. }
  456. if (i == SLIPORT_READY_TIMEOUT)
  457. status = -1;
  458. return status;
  459. }
  460. static bool lancer_provisioning_error(struct be_adapter *adapter)
  461. {
  462. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  463. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  464. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  465. sliport_err1 = ioread32(adapter->db +
  466. SLIPORT_ERROR1_OFFSET);
  467. sliport_err2 = ioread32(adapter->db +
  468. SLIPORT_ERROR2_OFFSET);
  469. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  470. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  471. return true;
  472. }
  473. return false;
  474. }
  475. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  476. {
  477. int status;
  478. u32 sliport_status, err, reset_needed;
  479. bool resource_error;
  480. resource_error = lancer_provisioning_error(adapter);
  481. if (resource_error)
  482. return -EAGAIN;
  483. status = lancer_wait_ready(adapter);
  484. if (!status) {
  485. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  486. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  487. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  488. if (err && reset_needed) {
  489. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  490. adapter->db + SLIPORT_CONTROL_OFFSET);
  491. /* check adapter has corrected the error */
  492. status = lancer_wait_ready(adapter);
  493. sliport_status = ioread32(adapter->db +
  494. SLIPORT_STATUS_OFFSET);
  495. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  496. SLIPORT_STATUS_RN_MASK);
  497. if (status || sliport_status)
  498. status = -1;
  499. } else if (err || reset_needed) {
  500. status = -1;
  501. }
  502. }
  503. /* Stop error recovery if error is not recoverable.
  504. * No resource error is temporary errors and will go away
  505. * when PF provisions resources.
  506. */
  507. resource_error = lancer_provisioning_error(adapter);
  508. if (resource_error)
  509. status = -EAGAIN;
  510. return status;
  511. }
  512. int be_fw_wait_ready(struct be_adapter *adapter)
  513. {
  514. u16 stage;
  515. int status, timeout = 0;
  516. struct device *dev = &adapter->pdev->dev;
  517. if (lancer_chip(adapter)) {
  518. status = lancer_wait_ready(adapter);
  519. return status;
  520. }
  521. do {
  522. stage = be_POST_stage_get(adapter);
  523. if (stage == POST_STAGE_ARMFW_RDY)
  524. return 0;
  525. dev_info(dev, "Waiting for POST, %ds elapsed\n",
  526. timeout);
  527. if (msleep_interruptible(2000)) {
  528. dev_err(dev, "Waiting for POST aborted\n");
  529. return -EINTR;
  530. }
  531. timeout += 2;
  532. } while (timeout < 60);
  533. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  534. return -1;
  535. }
  536. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  537. {
  538. return &wrb->payload.sgl[0];
  539. }
  540. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
  541. unsigned long addr)
  542. {
  543. wrb->tag0 = addr & 0xFFFFFFFF;
  544. wrb->tag1 = upper_32_bits(addr);
  545. }
  546. /* Don't touch the hdr after it's prepared */
  547. /* mem will be NULL for embedded commands */
  548. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  549. u8 subsystem, u8 opcode, int cmd_len,
  550. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  551. {
  552. struct be_sge *sge;
  553. req_hdr->opcode = opcode;
  554. req_hdr->subsystem = subsystem;
  555. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  556. req_hdr->version = 0;
  557. fill_wrb_tags(wrb, (ulong) req_hdr);
  558. wrb->payload_length = cmd_len;
  559. if (mem) {
  560. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  561. MCC_WRB_SGE_CNT_SHIFT;
  562. sge = nonembedded_sgl(wrb);
  563. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  564. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  565. sge->len = cpu_to_le32(mem->size);
  566. } else
  567. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  568. be_dws_cpu_to_le(wrb, 8);
  569. }
  570. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  571. struct be_dma_mem *mem)
  572. {
  573. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  574. u64 dma = (u64)mem->dma;
  575. for (i = 0; i < buf_pages; i++) {
  576. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  577. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  578. dma += PAGE_SIZE_4K;
  579. }
  580. }
  581. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  582. {
  583. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  584. struct be_mcc_wrb *wrb
  585. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  586. memset(wrb, 0, sizeof(*wrb));
  587. return wrb;
  588. }
  589. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  590. {
  591. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  592. struct be_mcc_wrb *wrb;
  593. if (!mccq->created)
  594. return NULL;
  595. if (atomic_read(&mccq->used) >= mccq->len)
  596. return NULL;
  597. wrb = queue_head_node(mccq);
  598. queue_head_inc(mccq);
  599. atomic_inc(&mccq->used);
  600. memset(wrb, 0, sizeof(*wrb));
  601. return wrb;
  602. }
  603. static bool use_mcc(struct be_adapter *adapter)
  604. {
  605. return adapter->mcc_obj.q.created;
  606. }
  607. /* Must be used only in process context */
  608. static int be_cmd_lock(struct be_adapter *adapter)
  609. {
  610. if (use_mcc(adapter)) {
  611. spin_lock_bh(&adapter->mcc_lock);
  612. return 0;
  613. } else {
  614. return mutex_lock_interruptible(&adapter->mbox_lock);
  615. }
  616. }
  617. /* Must be used only in process context */
  618. static void be_cmd_unlock(struct be_adapter *adapter)
  619. {
  620. if (use_mcc(adapter))
  621. spin_unlock_bh(&adapter->mcc_lock);
  622. else
  623. return mutex_unlock(&adapter->mbox_lock);
  624. }
  625. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  626. struct be_mcc_wrb *wrb)
  627. {
  628. struct be_mcc_wrb *dest_wrb;
  629. if (use_mcc(adapter)) {
  630. dest_wrb = wrb_from_mccq(adapter);
  631. if (!dest_wrb)
  632. return NULL;
  633. } else {
  634. dest_wrb = wrb_from_mbox(adapter);
  635. }
  636. memcpy(dest_wrb, wrb, sizeof(*wrb));
  637. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  638. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  639. return dest_wrb;
  640. }
  641. /* Must be used only in process context */
  642. static int be_cmd_notify_wait(struct be_adapter *adapter,
  643. struct be_mcc_wrb *wrb)
  644. {
  645. struct be_mcc_wrb *dest_wrb;
  646. int status;
  647. status = be_cmd_lock(adapter);
  648. if (status)
  649. return status;
  650. dest_wrb = be_cmd_copy(adapter, wrb);
  651. if (!dest_wrb)
  652. return -EBUSY;
  653. if (use_mcc(adapter))
  654. status = be_mcc_notify_wait(adapter);
  655. else
  656. status = be_mbox_notify_wait(adapter);
  657. if (!status)
  658. memcpy(wrb, dest_wrb, sizeof(*wrb));
  659. be_cmd_unlock(adapter);
  660. return status;
  661. }
  662. /* Tell fw we're about to start firing cmds by writing a
  663. * special pattern across the wrb hdr; uses mbox
  664. */
  665. int be_cmd_fw_init(struct be_adapter *adapter)
  666. {
  667. u8 *wrb;
  668. int status;
  669. if (lancer_chip(adapter))
  670. return 0;
  671. if (mutex_lock_interruptible(&adapter->mbox_lock))
  672. return -1;
  673. wrb = (u8 *)wrb_from_mbox(adapter);
  674. *wrb++ = 0xFF;
  675. *wrb++ = 0x12;
  676. *wrb++ = 0x34;
  677. *wrb++ = 0xFF;
  678. *wrb++ = 0xFF;
  679. *wrb++ = 0x56;
  680. *wrb++ = 0x78;
  681. *wrb = 0xFF;
  682. status = be_mbox_notify_wait(adapter);
  683. mutex_unlock(&adapter->mbox_lock);
  684. return status;
  685. }
  686. /* Tell fw we're done with firing cmds by writing a
  687. * special pattern across the wrb hdr; uses mbox
  688. */
  689. int be_cmd_fw_clean(struct be_adapter *adapter)
  690. {
  691. u8 *wrb;
  692. int status;
  693. if (lancer_chip(adapter))
  694. return 0;
  695. if (mutex_lock_interruptible(&adapter->mbox_lock))
  696. return -1;
  697. wrb = (u8 *)wrb_from_mbox(adapter);
  698. *wrb++ = 0xFF;
  699. *wrb++ = 0xAA;
  700. *wrb++ = 0xBB;
  701. *wrb++ = 0xFF;
  702. *wrb++ = 0xFF;
  703. *wrb++ = 0xCC;
  704. *wrb++ = 0xDD;
  705. *wrb = 0xFF;
  706. status = be_mbox_notify_wait(adapter);
  707. mutex_unlock(&adapter->mbox_lock);
  708. return status;
  709. }
  710. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  711. {
  712. struct be_mcc_wrb *wrb;
  713. struct be_cmd_req_eq_create *req;
  714. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  715. int status, ver = 0;
  716. if (mutex_lock_interruptible(&adapter->mbox_lock))
  717. return -1;
  718. wrb = wrb_from_mbox(adapter);
  719. req = embedded_payload(wrb);
  720. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  721. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  722. /* Support for EQ_CREATEv2 available only SH-R onwards */
  723. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  724. ver = 2;
  725. req->hdr.version = ver;
  726. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  727. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  728. /* 4byte eqe*/
  729. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  730. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  731. __ilog2_u32(eqo->q.len / 256));
  732. be_dws_cpu_to_le(req->context, sizeof(req->context));
  733. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  734. status = be_mbox_notify_wait(adapter);
  735. if (!status) {
  736. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  737. eqo->q.id = le16_to_cpu(resp->eq_id);
  738. eqo->msix_idx =
  739. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  740. eqo->q.created = true;
  741. }
  742. mutex_unlock(&adapter->mbox_lock);
  743. return status;
  744. }
  745. /* Use MCC */
  746. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  747. bool permanent, u32 if_handle, u32 pmac_id)
  748. {
  749. struct be_mcc_wrb *wrb;
  750. struct be_cmd_req_mac_query *req;
  751. int status;
  752. spin_lock_bh(&adapter->mcc_lock);
  753. wrb = wrb_from_mccq(adapter);
  754. if (!wrb) {
  755. status = -EBUSY;
  756. goto err;
  757. }
  758. req = embedded_payload(wrb);
  759. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  760. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  761. req->type = MAC_ADDRESS_TYPE_NETWORK;
  762. if (permanent) {
  763. req->permanent = 1;
  764. } else {
  765. req->if_id = cpu_to_le16((u16) if_handle);
  766. req->pmac_id = cpu_to_le32(pmac_id);
  767. req->permanent = 0;
  768. }
  769. status = be_mcc_notify_wait(adapter);
  770. if (!status) {
  771. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  772. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  773. }
  774. err:
  775. spin_unlock_bh(&adapter->mcc_lock);
  776. return status;
  777. }
  778. /* Uses synchronous MCCQ */
  779. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  780. u32 if_id, u32 *pmac_id, u32 domain)
  781. {
  782. struct be_mcc_wrb *wrb;
  783. struct be_cmd_req_pmac_add *req;
  784. int status;
  785. spin_lock_bh(&adapter->mcc_lock);
  786. wrb = wrb_from_mccq(adapter);
  787. if (!wrb) {
  788. status = -EBUSY;
  789. goto err;
  790. }
  791. req = embedded_payload(wrb);
  792. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  793. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  794. req->hdr.domain = domain;
  795. req->if_id = cpu_to_le32(if_id);
  796. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  797. status = be_mcc_notify_wait(adapter);
  798. if (!status) {
  799. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  800. *pmac_id = le32_to_cpu(resp->pmac_id);
  801. }
  802. err:
  803. spin_unlock_bh(&adapter->mcc_lock);
  804. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  805. status = -EPERM;
  806. return status;
  807. }
  808. /* Uses synchronous MCCQ */
  809. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  810. {
  811. struct be_mcc_wrb *wrb;
  812. struct be_cmd_req_pmac_del *req;
  813. int status;
  814. if (pmac_id == -1)
  815. return 0;
  816. spin_lock_bh(&adapter->mcc_lock);
  817. wrb = wrb_from_mccq(adapter);
  818. if (!wrb) {
  819. status = -EBUSY;
  820. goto err;
  821. }
  822. req = embedded_payload(wrb);
  823. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  824. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  825. req->hdr.domain = dom;
  826. req->if_id = cpu_to_le32(if_id);
  827. req->pmac_id = cpu_to_le32(pmac_id);
  828. status = be_mcc_notify_wait(adapter);
  829. err:
  830. spin_unlock_bh(&adapter->mcc_lock);
  831. return status;
  832. }
  833. /* Uses Mbox */
  834. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  835. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  836. {
  837. struct be_mcc_wrb *wrb;
  838. struct be_cmd_req_cq_create *req;
  839. struct be_dma_mem *q_mem = &cq->dma_mem;
  840. void *ctxt;
  841. int status;
  842. if (mutex_lock_interruptible(&adapter->mbox_lock))
  843. return -1;
  844. wrb = wrb_from_mbox(adapter);
  845. req = embedded_payload(wrb);
  846. ctxt = &req->context;
  847. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  848. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  849. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  850. if (BEx_chip(adapter)) {
  851. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  852. coalesce_wm);
  853. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  854. ctxt, no_delay);
  855. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  856. __ilog2_u32(cq->len/256));
  857. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  858. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  859. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  860. } else {
  861. req->hdr.version = 2;
  862. req->page_size = 1; /* 1 for 4K */
  863. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  864. no_delay);
  865. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  866. __ilog2_u32(cq->len/256));
  867. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  868. AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
  869. ctxt, 1);
  870. AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
  871. ctxt, eq->id);
  872. }
  873. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  874. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  875. status = be_mbox_notify_wait(adapter);
  876. if (!status) {
  877. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  878. cq->id = le16_to_cpu(resp->cq_id);
  879. cq->created = true;
  880. }
  881. mutex_unlock(&adapter->mbox_lock);
  882. return status;
  883. }
  884. static u32 be_encoded_q_len(int q_len)
  885. {
  886. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  887. if (len_encoded == 16)
  888. len_encoded = 0;
  889. return len_encoded;
  890. }
  891. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  892. struct be_queue_info *mccq,
  893. struct be_queue_info *cq)
  894. {
  895. struct be_mcc_wrb *wrb;
  896. struct be_cmd_req_mcc_ext_create *req;
  897. struct be_dma_mem *q_mem = &mccq->dma_mem;
  898. void *ctxt;
  899. int status;
  900. if (mutex_lock_interruptible(&adapter->mbox_lock))
  901. return -1;
  902. wrb = wrb_from_mbox(adapter);
  903. req = embedded_payload(wrb);
  904. ctxt = &req->context;
  905. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  906. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  907. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  908. if (lancer_chip(adapter)) {
  909. req->hdr.version = 1;
  910. req->cq_id = cpu_to_le16(cq->id);
  911. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  912. be_encoded_q_len(mccq->len));
  913. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  914. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  915. ctxt, cq->id);
  916. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  917. ctxt, 1);
  918. } else {
  919. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  920. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  921. be_encoded_q_len(mccq->len));
  922. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  923. }
  924. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  925. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  926. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  927. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  928. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  929. status = be_mbox_notify_wait(adapter);
  930. if (!status) {
  931. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  932. mccq->id = le16_to_cpu(resp->id);
  933. mccq->created = true;
  934. }
  935. mutex_unlock(&adapter->mbox_lock);
  936. return status;
  937. }
  938. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  939. struct be_queue_info *mccq,
  940. struct be_queue_info *cq)
  941. {
  942. struct be_mcc_wrb *wrb;
  943. struct be_cmd_req_mcc_create *req;
  944. struct be_dma_mem *q_mem = &mccq->dma_mem;
  945. void *ctxt;
  946. int status;
  947. if (mutex_lock_interruptible(&adapter->mbox_lock))
  948. return -1;
  949. wrb = wrb_from_mbox(adapter);
  950. req = embedded_payload(wrb);
  951. ctxt = &req->context;
  952. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  953. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  954. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  955. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  956. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  957. be_encoded_q_len(mccq->len));
  958. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  959. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  960. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  961. status = be_mbox_notify_wait(adapter);
  962. if (!status) {
  963. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  964. mccq->id = le16_to_cpu(resp->id);
  965. mccq->created = true;
  966. }
  967. mutex_unlock(&adapter->mbox_lock);
  968. return status;
  969. }
  970. int be_cmd_mccq_create(struct be_adapter *adapter,
  971. struct be_queue_info *mccq,
  972. struct be_queue_info *cq)
  973. {
  974. int status;
  975. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  976. if (status && !lancer_chip(adapter)) {
  977. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  978. "or newer to avoid conflicting priorities between NIC "
  979. "and FCoE traffic");
  980. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  981. }
  982. return status;
  983. }
  984. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  985. {
  986. struct be_mcc_wrb wrb = {0};
  987. struct be_cmd_req_eth_tx_create *req;
  988. struct be_queue_info *txq = &txo->q;
  989. struct be_queue_info *cq = &txo->cq;
  990. struct be_dma_mem *q_mem = &txq->dma_mem;
  991. int status, ver = 0;
  992. req = embedded_payload(&wrb);
  993. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  994. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  995. if (lancer_chip(adapter)) {
  996. req->hdr.version = 1;
  997. req->if_id = cpu_to_le16(adapter->if_handle);
  998. } else if (BEx_chip(adapter)) {
  999. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  1000. req->hdr.version = 2;
  1001. } else { /* For SH */
  1002. req->hdr.version = 2;
  1003. }
  1004. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1005. req->ulp_num = BE_ULP1_NUM;
  1006. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1007. req->cq_id = cpu_to_le16(cq->id);
  1008. req->queue_size = be_encoded_q_len(txq->len);
  1009. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1010. ver = req->hdr.version;
  1011. status = be_cmd_notify_wait(adapter, &wrb);
  1012. if (!status) {
  1013. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1014. txq->id = le16_to_cpu(resp->cid);
  1015. if (ver == 2)
  1016. txo->db_offset = le32_to_cpu(resp->db_offset);
  1017. else
  1018. txo->db_offset = DB_TXULP1_OFFSET;
  1019. txq->created = true;
  1020. }
  1021. return status;
  1022. }
  1023. /* Uses MCC */
  1024. int be_cmd_rxq_create(struct be_adapter *adapter,
  1025. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1026. u32 if_id, u32 rss, u8 *rss_id)
  1027. {
  1028. struct be_mcc_wrb *wrb;
  1029. struct be_cmd_req_eth_rx_create *req;
  1030. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1031. int status;
  1032. spin_lock_bh(&adapter->mcc_lock);
  1033. wrb = wrb_from_mccq(adapter);
  1034. if (!wrb) {
  1035. status = -EBUSY;
  1036. goto err;
  1037. }
  1038. req = embedded_payload(wrb);
  1039. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1040. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1041. req->cq_id = cpu_to_le16(cq_id);
  1042. req->frag_size = fls(frag_size) - 1;
  1043. req->num_pages = 2;
  1044. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1045. req->interface_id = cpu_to_le32(if_id);
  1046. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1047. req->rss_queue = cpu_to_le32(rss);
  1048. status = be_mcc_notify_wait(adapter);
  1049. if (!status) {
  1050. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1051. rxq->id = le16_to_cpu(resp->id);
  1052. rxq->created = true;
  1053. *rss_id = resp->rss_id;
  1054. }
  1055. err:
  1056. spin_unlock_bh(&adapter->mcc_lock);
  1057. return status;
  1058. }
  1059. /* Generic destroyer function for all types of queues
  1060. * Uses Mbox
  1061. */
  1062. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1063. int queue_type)
  1064. {
  1065. struct be_mcc_wrb *wrb;
  1066. struct be_cmd_req_q_destroy *req;
  1067. u8 subsys = 0, opcode = 0;
  1068. int status;
  1069. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1070. return -1;
  1071. wrb = wrb_from_mbox(adapter);
  1072. req = embedded_payload(wrb);
  1073. switch (queue_type) {
  1074. case QTYPE_EQ:
  1075. subsys = CMD_SUBSYSTEM_COMMON;
  1076. opcode = OPCODE_COMMON_EQ_DESTROY;
  1077. break;
  1078. case QTYPE_CQ:
  1079. subsys = CMD_SUBSYSTEM_COMMON;
  1080. opcode = OPCODE_COMMON_CQ_DESTROY;
  1081. break;
  1082. case QTYPE_TXQ:
  1083. subsys = CMD_SUBSYSTEM_ETH;
  1084. opcode = OPCODE_ETH_TX_DESTROY;
  1085. break;
  1086. case QTYPE_RXQ:
  1087. subsys = CMD_SUBSYSTEM_ETH;
  1088. opcode = OPCODE_ETH_RX_DESTROY;
  1089. break;
  1090. case QTYPE_MCCQ:
  1091. subsys = CMD_SUBSYSTEM_COMMON;
  1092. opcode = OPCODE_COMMON_MCC_DESTROY;
  1093. break;
  1094. default:
  1095. BUG();
  1096. }
  1097. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1098. NULL);
  1099. req->id = cpu_to_le16(q->id);
  1100. status = be_mbox_notify_wait(adapter);
  1101. q->created = false;
  1102. mutex_unlock(&adapter->mbox_lock);
  1103. return status;
  1104. }
  1105. /* Uses MCC */
  1106. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1107. {
  1108. struct be_mcc_wrb *wrb;
  1109. struct be_cmd_req_q_destroy *req;
  1110. int status;
  1111. spin_lock_bh(&adapter->mcc_lock);
  1112. wrb = wrb_from_mccq(adapter);
  1113. if (!wrb) {
  1114. status = -EBUSY;
  1115. goto err;
  1116. }
  1117. req = embedded_payload(wrb);
  1118. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1119. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1120. req->id = cpu_to_le16(q->id);
  1121. status = be_mcc_notify_wait(adapter);
  1122. q->created = false;
  1123. err:
  1124. spin_unlock_bh(&adapter->mcc_lock);
  1125. return status;
  1126. }
  1127. /* Create an rx filtering policy configuration on an i/f
  1128. * Will use MBOX only if MCCQ has not been created.
  1129. */
  1130. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1131. u32 *if_handle, u32 domain)
  1132. {
  1133. struct be_mcc_wrb wrb = {0};
  1134. struct be_cmd_req_if_create *req;
  1135. int status;
  1136. req = embedded_payload(&wrb);
  1137. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1138. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
  1139. req->hdr.domain = domain;
  1140. req->capability_flags = cpu_to_le32(cap_flags);
  1141. req->enable_flags = cpu_to_le32(en_flags);
  1142. req->pmac_invalid = true;
  1143. status = be_cmd_notify_wait(adapter, &wrb);
  1144. if (!status) {
  1145. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1146. *if_handle = le32_to_cpu(resp->interface_id);
  1147. /* Hack to retrieve VF's pmac-id on BE3 */
  1148. if (BE3_chip(adapter) && !be_physfn(adapter))
  1149. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1150. }
  1151. return status;
  1152. }
  1153. /* Uses MCCQ */
  1154. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1155. {
  1156. struct be_mcc_wrb *wrb;
  1157. struct be_cmd_req_if_destroy *req;
  1158. int status;
  1159. if (interface_id == -1)
  1160. return 0;
  1161. spin_lock_bh(&adapter->mcc_lock);
  1162. wrb = wrb_from_mccq(adapter);
  1163. if (!wrb) {
  1164. status = -EBUSY;
  1165. goto err;
  1166. }
  1167. req = embedded_payload(wrb);
  1168. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1169. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1170. req->hdr.domain = domain;
  1171. req->interface_id = cpu_to_le32(interface_id);
  1172. status = be_mcc_notify_wait(adapter);
  1173. err:
  1174. spin_unlock_bh(&adapter->mcc_lock);
  1175. return status;
  1176. }
  1177. /* Get stats is a non embedded command: the request is not embedded inside
  1178. * WRB but is a separate dma memory block
  1179. * Uses asynchronous MCC
  1180. */
  1181. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1182. {
  1183. struct be_mcc_wrb *wrb;
  1184. struct be_cmd_req_hdr *hdr;
  1185. int status = 0;
  1186. spin_lock_bh(&adapter->mcc_lock);
  1187. wrb = wrb_from_mccq(adapter);
  1188. if (!wrb) {
  1189. status = -EBUSY;
  1190. goto err;
  1191. }
  1192. hdr = nonemb_cmd->va;
  1193. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1194. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1195. /* version 1 of the cmd is not supported only by BE2 */
  1196. if (!BE2_chip(adapter))
  1197. hdr->version = 1;
  1198. be_mcc_notify(adapter);
  1199. adapter->stats_cmd_sent = true;
  1200. err:
  1201. spin_unlock_bh(&adapter->mcc_lock);
  1202. return status;
  1203. }
  1204. /* Lancer Stats */
  1205. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1206. struct be_dma_mem *nonemb_cmd)
  1207. {
  1208. struct be_mcc_wrb *wrb;
  1209. struct lancer_cmd_req_pport_stats *req;
  1210. int status = 0;
  1211. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1212. CMD_SUBSYSTEM_ETH))
  1213. return -EPERM;
  1214. spin_lock_bh(&adapter->mcc_lock);
  1215. wrb = wrb_from_mccq(adapter);
  1216. if (!wrb) {
  1217. status = -EBUSY;
  1218. goto err;
  1219. }
  1220. req = nonemb_cmd->va;
  1221. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1222. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1223. nonemb_cmd);
  1224. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1225. req->cmd_params.params.reset_stats = 0;
  1226. be_mcc_notify(adapter);
  1227. adapter->stats_cmd_sent = true;
  1228. err:
  1229. spin_unlock_bh(&adapter->mcc_lock);
  1230. return status;
  1231. }
  1232. static int be_mac_to_link_speed(int mac_speed)
  1233. {
  1234. switch (mac_speed) {
  1235. case PHY_LINK_SPEED_ZERO:
  1236. return 0;
  1237. case PHY_LINK_SPEED_10MBPS:
  1238. return 10;
  1239. case PHY_LINK_SPEED_100MBPS:
  1240. return 100;
  1241. case PHY_LINK_SPEED_1GBPS:
  1242. return 1000;
  1243. case PHY_LINK_SPEED_10GBPS:
  1244. return 10000;
  1245. case PHY_LINK_SPEED_20GBPS:
  1246. return 20000;
  1247. case PHY_LINK_SPEED_25GBPS:
  1248. return 25000;
  1249. case PHY_LINK_SPEED_40GBPS:
  1250. return 40000;
  1251. }
  1252. return 0;
  1253. }
  1254. /* Uses synchronous mcc
  1255. * Returns link_speed in Mbps
  1256. */
  1257. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1258. u8 *link_status, u32 dom)
  1259. {
  1260. struct be_mcc_wrb *wrb;
  1261. struct be_cmd_req_link_status *req;
  1262. int status;
  1263. spin_lock_bh(&adapter->mcc_lock);
  1264. if (link_status)
  1265. *link_status = LINK_DOWN;
  1266. wrb = wrb_from_mccq(adapter);
  1267. if (!wrb) {
  1268. status = -EBUSY;
  1269. goto err;
  1270. }
  1271. req = embedded_payload(wrb);
  1272. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1273. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1274. /* version 1 of the cmd is not supported only by BE2 */
  1275. if (!BE2_chip(adapter))
  1276. req->hdr.version = 1;
  1277. req->hdr.domain = dom;
  1278. status = be_mcc_notify_wait(adapter);
  1279. if (!status) {
  1280. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1281. if (link_speed) {
  1282. *link_speed = resp->link_speed ?
  1283. le16_to_cpu(resp->link_speed) * 10 :
  1284. be_mac_to_link_speed(resp->mac_speed);
  1285. if (!resp->logical_link_status)
  1286. *link_speed = 0;
  1287. }
  1288. if (link_status)
  1289. *link_status = resp->logical_link_status;
  1290. }
  1291. err:
  1292. spin_unlock_bh(&adapter->mcc_lock);
  1293. return status;
  1294. }
  1295. /* Uses synchronous mcc */
  1296. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1297. {
  1298. struct be_mcc_wrb *wrb;
  1299. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1300. int status = 0;
  1301. spin_lock_bh(&adapter->mcc_lock);
  1302. wrb = wrb_from_mccq(adapter);
  1303. if (!wrb) {
  1304. status = -EBUSY;
  1305. goto err;
  1306. }
  1307. req = embedded_payload(wrb);
  1308. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1309. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1310. wrb, NULL);
  1311. be_mcc_notify(adapter);
  1312. err:
  1313. spin_unlock_bh(&adapter->mcc_lock);
  1314. return status;
  1315. }
  1316. /* Uses synchronous mcc */
  1317. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1318. {
  1319. struct be_mcc_wrb *wrb;
  1320. struct be_cmd_req_get_fat *req;
  1321. int status;
  1322. spin_lock_bh(&adapter->mcc_lock);
  1323. wrb = wrb_from_mccq(adapter);
  1324. if (!wrb) {
  1325. status = -EBUSY;
  1326. goto err;
  1327. }
  1328. req = embedded_payload(wrb);
  1329. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1330. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1331. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1332. status = be_mcc_notify_wait(adapter);
  1333. if (!status) {
  1334. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1335. if (log_size && resp->log_size)
  1336. *log_size = le32_to_cpu(resp->log_size) -
  1337. sizeof(u32);
  1338. }
  1339. err:
  1340. spin_unlock_bh(&adapter->mcc_lock);
  1341. return status;
  1342. }
  1343. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1344. {
  1345. struct be_dma_mem get_fat_cmd;
  1346. struct be_mcc_wrb *wrb;
  1347. struct be_cmd_req_get_fat *req;
  1348. u32 offset = 0, total_size, buf_size,
  1349. log_offset = sizeof(u32), payload_len;
  1350. int status;
  1351. if (buf_len == 0)
  1352. return;
  1353. total_size = buf_len;
  1354. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1355. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1356. get_fat_cmd.size,
  1357. &get_fat_cmd.dma);
  1358. if (!get_fat_cmd.va) {
  1359. status = -ENOMEM;
  1360. dev_err(&adapter->pdev->dev,
  1361. "Memory allocation failure while retrieving FAT data\n");
  1362. return;
  1363. }
  1364. spin_lock_bh(&adapter->mcc_lock);
  1365. while (total_size) {
  1366. buf_size = min(total_size, (u32)60*1024);
  1367. total_size -= buf_size;
  1368. wrb = wrb_from_mccq(adapter);
  1369. if (!wrb) {
  1370. status = -EBUSY;
  1371. goto err;
  1372. }
  1373. req = get_fat_cmd.va;
  1374. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1375. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1376. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1377. &get_fat_cmd);
  1378. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1379. req->read_log_offset = cpu_to_le32(log_offset);
  1380. req->read_log_length = cpu_to_le32(buf_size);
  1381. req->data_buffer_size = cpu_to_le32(buf_size);
  1382. status = be_mcc_notify_wait(adapter);
  1383. if (!status) {
  1384. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1385. memcpy(buf + offset,
  1386. resp->data_buffer,
  1387. le32_to_cpu(resp->read_log_length));
  1388. } else {
  1389. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1390. goto err;
  1391. }
  1392. offset += buf_size;
  1393. log_offset += buf_size;
  1394. }
  1395. err:
  1396. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1397. get_fat_cmd.va,
  1398. get_fat_cmd.dma);
  1399. spin_unlock_bh(&adapter->mcc_lock);
  1400. }
  1401. /* Uses synchronous mcc */
  1402. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1403. char *fw_on_flash)
  1404. {
  1405. struct be_mcc_wrb *wrb;
  1406. struct be_cmd_req_get_fw_version *req;
  1407. int status;
  1408. spin_lock_bh(&adapter->mcc_lock);
  1409. wrb = wrb_from_mccq(adapter);
  1410. if (!wrb) {
  1411. status = -EBUSY;
  1412. goto err;
  1413. }
  1414. req = embedded_payload(wrb);
  1415. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1416. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1417. status = be_mcc_notify_wait(adapter);
  1418. if (!status) {
  1419. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1420. strcpy(fw_ver, resp->firmware_version_string);
  1421. if (fw_on_flash)
  1422. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1423. }
  1424. err:
  1425. spin_unlock_bh(&adapter->mcc_lock);
  1426. return status;
  1427. }
  1428. /* set the EQ delay interval of an EQ to specified value
  1429. * Uses async mcc
  1430. */
  1431. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1432. {
  1433. struct be_mcc_wrb *wrb;
  1434. struct be_cmd_req_modify_eq_delay *req;
  1435. int status = 0;
  1436. spin_lock_bh(&adapter->mcc_lock);
  1437. wrb = wrb_from_mccq(adapter);
  1438. if (!wrb) {
  1439. status = -EBUSY;
  1440. goto err;
  1441. }
  1442. req = embedded_payload(wrb);
  1443. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1444. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1445. req->num_eq = cpu_to_le32(1);
  1446. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1447. req->delay[0].phase = 0;
  1448. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1449. be_mcc_notify(adapter);
  1450. err:
  1451. spin_unlock_bh(&adapter->mcc_lock);
  1452. return status;
  1453. }
  1454. /* Uses sycnhronous mcc */
  1455. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1456. u32 num, bool untagged, bool promiscuous)
  1457. {
  1458. struct be_mcc_wrb *wrb;
  1459. struct be_cmd_req_vlan_config *req;
  1460. int status;
  1461. spin_lock_bh(&adapter->mcc_lock);
  1462. wrb = wrb_from_mccq(adapter);
  1463. if (!wrb) {
  1464. status = -EBUSY;
  1465. goto err;
  1466. }
  1467. req = embedded_payload(wrb);
  1468. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1469. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1470. req->interface_id = if_id;
  1471. req->promiscuous = promiscuous;
  1472. req->untagged = untagged;
  1473. req->num_vlan = num;
  1474. if (!promiscuous) {
  1475. memcpy(req->normal_vlan, vtag_array,
  1476. req->num_vlan * sizeof(vtag_array[0]));
  1477. }
  1478. status = be_mcc_notify_wait(adapter);
  1479. err:
  1480. spin_unlock_bh(&adapter->mcc_lock);
  1481. return status;
  1482. }
  1483. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1484. {
  1485. struct be_mcc_wrb *wrb;
  1486. struct be_dma_mem *mem = &adapter->rx_filter;
  1487. struct be_cmd_req_rx_filter *req = mem->va;
  1488. int status;
  1489. spin_lock_bh(&adapter->mcc_lock);
  1490. wrb = wrb_from_mccq(adapter);
  1491. if (!wrb) {
  1492. status = -EBUSY;
  1493. goto err;
  1494. }
  1495. memset(req, 0, sizeof(*req));
  1496. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1497. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1498. wrb, mem);
  1499. req->if_id = cpu_to_le32(adapter->if_handle);
  1500. if (flags & IFF_PROMISC) {
  1501. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1502. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1503. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1504. if (value == ON)
  1505. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1506. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1507. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1508. } else if (flags & IFF_ALLMULTI) {
  1509. req->if_flags_mask = req->if_flags =
  1510. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1511. } else if (flags & BE_FLAGS_VLAN_PROMISC) {
  1512. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1513. if (value == ON)
  1514. req->if_flags =
  1515. cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1516. } else {
  1517. struct netdev_hw_addr *ha;
  1518. int i = 0;
  1519. req->if_flags_mask = req->if_flags =
  1520. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1521. /* Reset mcast promisc mode if already set by setting mask
  1522. * and not setting flags field
  1523. */
  1524. req->if_flags_mask |=
  1525. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1526. be_if_cap_flags(adapter));
  1527. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1528. netdev_for_each_mc_addr(ha, adapter->netdev)
  1529. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1530. }
  1531. status = be_mcc_notify_wait(adapter);
  1532. err:
  1533. spin_unlock_bh(&adapter->mcc_lock);
  1534. return status;
  1535. }
  1536. /* Uses synchrounous mcc */
  1537. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1538. {
  1539. struct be_mcc_wrb *wrb;
  1540. struct be_cmd_req_set_flow_control *req;
  1541. int status;
  1542. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1543. CMD_SUBSYSTEM_COMMON))
  1544. return -EPERM;
  1545. spin_lock_bh(&adapter->mcc_lock);
  1546. wrb = wrb_from_mccq(adapter);
  1547. if (!wrb) {
  1548. status = -EBUSY;
  1549. goto err;
  1550. }
  1551. req = embedded_payload(wrb);
  1552. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1553. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1554. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1555. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1556. status = be_mcc_notify_wait(adapter);
  1557. err:
  1558. spin_unlock_bh(&adapter->mcc_lock);
  1559. return status;
  1560. }
  1561. /* Uses sycn mcc */
  1562. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1563. {
  1564. struct be_mcc_wrb *wrb;
  1565. struct be_cmd_req_get_flow_control *req;
  1566. int status;
  1567. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1568. CMD_SUBSYSTEM_COMMON))
  1569. return -EPERM;
  1570. spin_lock_bh(&adapter->mcc_lock);
  1571. wrb = wrb_from_mccq(adapter);
  1572. if (!wrb) {
  1573. status = -EBUSY;
  1574. goto err;
  1575. }
  1576. req = embedded_payload(wrb);
  1577. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1578. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1579. status = be_mcc_notify_wait(adapter);
  1580. if (!status) {
  1581. struct be_cmd_resp_get_flow_control *resp =
  1582. embedded_payload(wrb);
  1583. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1584. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1585. }
  1586. err:
  1587. spin_unlock_bh(&adapter->mcc_lock);
  1588. return status;
  1589. }
  1590. /* Uses mbox */
  1591. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1592. u32 *mode, u32 *caps, u16 *asic_rev)
  1593. {
  1594. struct be_mcc_wrb *wrb;
  1595. struct be_cmd_req_query_fw_cfg *req;
  1596. int status;
  1597. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1598. return -1;
  1599. wrb = wrb_from_mbox(adapter);
  1600. req = embedded_payload(wrb);
  1601. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1602. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1603. status = be_mbox_notify_wait(adapter);
  1604. if (!status) {
  1605. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1606. *port_num = le32_to_cpu(resp->phys_port);
  1607. *mode = le32_to_cpu(resp->function_mode);
  1608. *caps = le32_to_cpu(resp->function_caps);
  1609. *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1610. }
  1611. mutex_unlock(&adapter->mbox_lock);
  1612. return status;
  1613. }
  1614. /* Uses mbox */
  1615. int be_cmd_reset_function(struct be_adapter *adapter)
  1616. {
  1617. struct be_mcc_wrb *wrb;
  1618. struct be_cmd_req_hdr *req;
  1619. int status;
  1620. if (lancer_chip(adapter)) {
  1621. status = lancer_wait_ready(adapter);
  1622. if (!status) {
  1623. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1624. adapter->db + SLIPORT_CONTROL_OFFSET);
  1625. status = lancer_test_and_set_rdy_state(adapter);
  1626. }
  1627. if (status) {
  1628. dev_err(&adapter->pdev->dev,
  1629. "Adapter in non recoverable error\n");
  1630. }
  1631. return status;
  1632. }
  1633. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1634. return -1;
  1635. wrb = wrb_from_mbox(adapter);
  1636. req = embedded_payload(wrb);
  1637. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1638. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1639. status = be_mbox_notify_wait(adapter);
  1640. mutex_unlock(&adapter->mbox_lock);
  1641. return status;
  1642. }
  1643. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1644. u32 rss_hash_opts, u16 table_size)
  1645. {
  1646. struct be_mcc_wrb *wrb;
  1647. struct be_cmd_req_rss_config *req;
  1648. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1649. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1650. 0x3ea83c02, 0x4a110304};
  1651. int status;
  1652. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1653. return -1;
  1654. wrb = wrb_from_mbox(adapter);
  1655. req = embedded_payload(wrb);
  1656. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1657. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1658. req->if_id = cpu_to_le32(adapter->if_handle);
  1659. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1660. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1661. if (lancer_chip(adapter) || skyhawk_chip(adapter))
  1662. req->hdr.version = 1;
  1663. memcpy(req->cpu_table, rsstable, table_size);
  1664. memcpy(req->hash, myhash, sizeof(myhash));
  1665. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1666. status = be_mbox_notify_wait(adapter);
  1667. mutex_unlock(&adapter->mbox_lock);
  1668. return status;
  1669. }
  1670. /* Uses sync mcc */
  1671. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1672. u8 bcn, u8 sts, u8 state)
  1673. {
  1674. struct be_mcc_wrb *wrb;
  1675. struct be_cmd_req_enable_disable_beacon *req;
  1676. int status;
  1677. spin_lock_bh(&adapter->mcc_lock);
  1678. wrb = wrb_from_mccq(adapter);
  1679. if (!wrb) {
  1680. status = -EBUSY;
  1681. goto err;
  1682. }
  1683. req = embedded_payload(wrb);
  1684. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1685. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1686. req->port_num = port_num;
  1687. req->beacon_state = state;
  1688. req->beacon_duration = bcn;
  1689. req->status_duration = sts;
  1690. status = be_mcc_notify_wait(adapter);
  1691. err:
  1692. spin_unlock_bh(&adapter->mcc_lock);
  1693. return status;
  1694. }
  1695. /* Uses sync mcc */
  1696. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1697. {
  1698. struct be_mcc_wrb *wrb;
  1699. struct be_cmd_req_get_beacon_state *req;
  1700. int status;
  1701. spin_lock_bh(&adapter->mcc_lock);
  1702. wrb = wrb_from_mccq(adapter);
  1703. if (!wrb) {
  1704. status = -EBUSY;
  1705. goto err;
  1706. }
  1707. req = embedded_payload(wrb);
  1708. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1709. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1710. req->port_num = port_num;
  1711. status = be_mcc_notify_wait(adapter);
  1712. if (!status) {
  1713. struct be_cmd_resp_get_beacon_state *resp =
  1714. embedded_payload(wrb);
  1715. *state = resp->beacon_state;
  1716. }
  1717. err:
  1718. spin_unlock_bh(&adapter->mcc_lock);
  1719. return status;
  1720. }
  1721. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1722. u32 data_size, u32 data_offset,
  1723. const char *obj_name, u32 *data_written,
  1724. u8 *change_status, u8 *addn_status)
  1725. {
  1726. struct be_mcc_wrb *wrb;
  1727. struct lancer_cmd_req_write_object *req;
  1728. struct lancer_cmd_resp_write_object *resp;
  1729. void *ctxt = NULL;
  1730. int status;
  1731. spin_lock_bh(&adapter->mcc_lock);
  1732. adapter->flash_status = 0;
  1733. wrb = wrb_from_mccq(adapter);
  1734. if (!wrb) {
  1735. status = -EBUSY;
  1736. goto err_unlock;
  1737. }
  1738. req = embedded_payload(wrb);
  1739. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1740. OPCODE_COMMON_WRITE_OBJECT,
  1741. sizeof(struct lancer_cmd_req_write_object), wrb,
  1742. NULL);
  1743. ctxt = &req->context;
  1744. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1745. write_length, ctxt, data_size);
  1746. if (data_size == 0)
  1747. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1748. eof, ctxt, 1);
  1749. else
  1750. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1751. eof, ctxt, 0);
  1752. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1753. req->write_offset = cpu_to_le32(data_offset);
  1754. strcpy(req->object_name, obj_name);
  1755. req->descriptor_count = cpu_to_le32(1);
  1756. req->buf_len = cpu_to_le32(data_size);
  1757. req->addr_low = cpu_to_le32((cmd->dma +
  1758. sizeof(struct lancer_cmd_req_write_object))
  1759. & 0xFFFFFFFF);
  1760. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1761. sizeof(struct lancer_cmd_req_write_object)));
  1762. be_mcc_notify(adapter);
  1763. spin_unlock_bh(&adapter->mcc_lock);
  1764. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1765. msecs_to_jiffies(60000)))
  1766. status = -1;
  1767. else
  1768. status = adapter->flash_status;
  1769. resp = embedded_payload(wrb);
  1770. if (!status) {
  1771. *data_written = le32_to_cpu(resp->actual_write_len);
  1772. *change_status = resp->change_status;
  1773. } else {
  1774. *addn_status = resp->additional_status;
  1775. }
  1776. return status;
  1777. err_unlock:
  1778. spin_unlock_bh(&adapter->mcc_lock);
  1779. return status;
  1780. }
  1781. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1782. u32 data_size, u32 data_offset, const char *obj_name,
  1783. u32 *data_read, u32 *eof, u8 *addn_status)
  1784. {
  1785. struct be_mcc_wrb *wrb;
  1786. struct lancer_cmd_req_read_object *req;
  1787. struct lancer_cmd_resp_read_object *resp;
  1788. int status;
  1789. spin_lock_bh(&adapter->mcc_lock);
  1790. wrb = wrb_from_mccq(adapter);
  1791. if (!wrb) {
  1792. status = -EBUSY;
  1793. goto err_unlock;
  1794. }
  1795. req = embedded_payload(wrb);
  1796. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1797. OPCODE_COMMON_READ_OBJECT,
  1798. sizeof(struct lancer_cmd_req_read_object), wrb,
  1799. NULL);
  1800. req->desired_read_len = cpu_to_le32(data_size);
  1801. req->read_offset = cpu_to_le32(data_offset);
  1802. strcpy(req->object_name, obj_name);
  1803. req->descriptor_count = cpu_to_le32(1);
  1804. req->buf_len = cpu_to_le32(data_size);
  1805. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1806. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1807. status = be_mcc_notify_wait(adapter);
  1808. resp = embedded_payload(wrb);
  1809. if (!status) {
  1810. *data_read = le32_to_cpu(resp->actual_read_len);
  1811. *eof = le32_to_cpu(resp->eof);
  1812. } else {
  1813. *addn_status = resp->additional_status;
  1814. }
  1815. err_unlock:
  1816. spin_unlock_bh(&adapter->mcc_lock);
  1817. return status;
  1818. }
  1819. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1820. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1821. {
  1822. struct be_mcc_wrb *wrb;
  1823. struct be_cmd_write_flashrom *req;
  1824. int status;
  1825. spin_lock_bh(&adapter->mcc_lock);
  1826. adapter->flash_status = 0;
  1827. wrb = wrb_from_mccq(adapter);
  1828. if (!wrb) {
  1829. status = -EBUSY;
  1830. goto err_unlock;
  1831. }
  1832. req = cmd->va;
  1833. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1834. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1835. req->params.op_type = cpu_to_le32(flash_type);
  1836. req->params.op_code = cpu_to_le32(flash_opcode);
  1837. req->params.data_buf_size = cpu_to_le32(buf_size);
  1838. be_mcc_notify(adapter);
  1839. spin_unlock_bh(&adapter->mcc_lock);
  1840. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1841. msecs_to_jiffies(40000)))
  1842. status = -1;
  1843. else
  1844. status = adapter->flash_status;
  1845. return status;
  1846. err_unlock:
  1847. spin_unlock_bh(&adapter->mcc_lock);
  1848. return status;
  1849. }
  1850. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1851. int offset)
  1852. {
  1853. struct be_mcc_wrb *wrb;
  1854. struct be_cmd_read_flash_crc *req;
  1855. int status;
  1856. spin_lock_bh(&adapter->mcc_lock);
  1857. wrb = wrb_from_mccq(adapter);
  1858. if (!wrb) {
  1859. status = -EBUSY;
  1860. goto err;
  1861. }
  1862. req = embedded_payload(wrb);
  1863. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1864. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1865. wrb, NULL);
  1866. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1867. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1868. req->params.offset = cpu_to_le32(offset);
  1869. req->params.data_buf_size = cpu_to_le32(0x4);
  1870. status = be_mcc_notify_wait(adapter);
  1871. if (!status)
  1872. memcpy(flashed_crc, req->crc, 4);
  1873. err:
  1874. spin_unlock_bh(&adapter->mcc_lock);
  1875. return status;
  1876. }
  1877. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1878. struct be_dma_mem *nonemb_cmd)
  1879. {
  1880. struct be_mcc_wrb *wrb;
  1881. struct be_cmd_req_acpi_wol_magic_config *req;
  1882. int status;
  1883. spin_lock_bh(&adapter->mcc_lock);
  1884. wrb = wrb_from_mccq(adapter);
  1885. if (!wrb) {
  1886. status = -EBUSY;
  1887. goto err;
  1888. }
  1889. req = nonemb_cmd->va;
  1890. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1891. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1892. nonemb_cmd);
  1893. memcpy(req->magic_mac, mac, ETH_ALEN);
  1894. status = be_mcc_notify_wait(adapter);
  1895. err:
  1896. spin_unlock_bh(&adapter->mcc_lock);
  1897. return status;
  1898. }
  1899. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1900. u8 loopback_type, u8 enable)
  1901. {
  1902. struct be_mcc_wrb *wrb;
  1903. struct be_cmd_req_set_lmode *req;
  1904. int status;
  1905. spin_lock_bh(&adapter->mcc_lock);
  1906. wrb = wrb_from_mccq(adapter);
  1907. if (!wrb) {
  1908. status = -EBUSY;
  1909. goto err;
  1910. }
  1911. req = embedded_payload(wrb);
  1912. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1913. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1914. NULL);
  1915. req->src_port = port_num;
  1916. req->dest_port = port_num;
  1917. req->loopback_type = loopback_type;
  1918. req->loopback_state = enable;
  1919. status = be_mcc_notify_wait(adapter);
  1920. err:
  1921. spin_unlock_bh(&adapter->mcc_lock);
  1922. return status;
  1923. }
  1924. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1925. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1926. {
  1927. struct be_mcc_wrb *wrb;
  1928. struct be_cmd_req_loopback_test *req;
  1929. int status;
  1930. spin_lock_bh(&adapter->mcc_lock);
  1931. wrb = wrb_from_mccq(adapter);
  1932. if (!wrb) {
  1933. status = -EBUSY;
  1934. goto err;
  1935. }
  1936. req = embedded_payload(wrb);
  1937. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1938. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1939. req->hdr.timeout = cpu_to_le32(4);
  1940. req->pattern = cpu_to_le64(pattern);
  1941. req->src_port = cpu_to_le32(port_num);
  1942. req->dest_port = cpu_to_le32(port_num);
  1943. req->pkt_size = cpu_to_le32(pkt_size);
  1944. req->num_pkts = cpu_to_le32(num_pkts);
  1945. req->loopback_type = cpu_to_le32(loopback_type);
  1946. status = be_mcc_notify_wait(adapter);
  1947. if (!status) {
  1948. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1949. status = le32_to_cpu(resp->status);
  1950. }
  1951. err:
  1952. spin_unlock_bh(&adapter->mcc_lock);
  1953. return status;
  1954. }
  1955. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1956. u32 byte_cnt, struct be_dma_mem *cmd)
  1957. {
  1958. struct be_mcc_wrb *wrb;
  1959. struct be_cmd_req_ddrdma_test *req;
  1960. int status;
  1961. int i, j = 0;
  1962. spin_lock_bh(&adapter->mcc_lock);
  1963. wrb = wrb_from_mccq(adapter);
  1964. if (!wrb) {
  1965. status = -EBUSY;
  1966. goto err;
  1967. }
  1968. req = cmd->va;
  1969. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1970. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1971. req->pattern = cpu_to_le64(pattern);
  1972. req->byte_count = cpu_to_le32(byte_cnt);
  1973. for (i = 0; i < byte_cnt; i++) {
  1974. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1975. j++;
  1976. if (j > 7)
  1977. j = 0;
  1978. }
  1979. status = be_mcc_notify_wait(adapter);
  1980. if (!status) {
  1981. struct be_cmd_resp_ddrdma_test *resp;
  1982. resp = cmd->va;
  1983. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1984. resp->snd_err) {
  1985. status = -1;
  1986. }
  1987. }
  1988. err:
  1989. spin_unlock_bh(&adapter->mcc_lock);
  1990. return status;
  1991. }
  1992. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1993. struct be_dma_mem *nonemb_cmd)
  1994. {
  1995. struct be_mcc_wrb *wrb;
  1996. struct be_cmd_req_seeprom_read *req;
  1997. int status;
  1998. spin_lock_bh(&adapter->mcc_lock);
  1999. wrb = wrb_from_mccq(adapter);
  2000. if (!wrb) {
  2001. status = -EBUSY;
  2002. goto err;
  2003. }
  2004. req = nonemb_cmd->va;
  2005. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2006. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2007. nonemb_cmd);
  2008. status = be_mcc_notify_wait(adapter);
  2009. err:
  2010. spin_unlock_bh(&adapter->mcc_lock);
  2011. return status;
  2012. }
  2013. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2014. {
  2015. struct be_mcc_wrb *wrb;
  2016. struct be_cmd_req_get_phy_info *req;
  2017. struct be_dma_mem cmd;
  2018. int status;
  2019. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2020. CMD_SUBSYSTEM_COMMON))
  2021. return -EPERM;
  2022. spin_lock_bh(&adapter->mcc_lock);
  2023. wrb = wrb_from_mccq(adapter);
  2024. if (!wrb) {
  2025. status = -EBUSY;
  2026. goto err;
  2027. }
  2028. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2029. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2030. &cmd.dma);
  2031. if (!cmd.va) {
  2032. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2033. status = -ENOMEM;
  2034. goto err;
  2035. }
  2036. req = cmd.va;
  2037. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2038. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2039. wrb, &cmd);
  2040. status = be_mcc_notify_wait(adapter);
  2041. if (!status) {
  2042. struct be_phy_info *resp_phy_info =
  2043. cmd.va + sizeof(struct be_cmd_req_hdr);
  2044. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2045. adapter->phy.interface_type =
  2046. le16_to_cpu(resp_phy_info->interface_type);
  2047. adapter->phy.auto_speeds_supported =
  2048. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2049. adapter->phy.fixed_speeds_supported =
  2050. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2051. adapter->phy.misc_params =
  2052. le32_to_cpu(resp_phy_info->misc_params);
  2053. if (BE2_chip(adapter)) {
  2054. adapter->phy.fixed_speeds_supported =
  2055. BE_SUPPORTED_SPEED_10GBPS |
  2056. BE_SUPPORTED_SPEED_1GBPS;
  2057. }
  2058. }
  2059. pci_free_consistent(adapter->pdev, cmd.size,
  2060. cmd.va, cmd.dma);
  2061. err:
  2062. spin_unlock_bh(&adapter->mcc_lock);
  2063. return status;
  2064. }
  2065. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2066. {
  2067. struct be_mcc_wrb *wrb;
  2068. struct be_cmd_req_set_qos *req;
  2069. int status;
  2070. spin_lock_bh(&adapter->mcc_lock);
  2071. wrb = wrb_from_mccq(adapter);
  2072. if (!wrb) {
  2073. status = -EBUSY;
  2074. goto err;
  2075. }
  2076. req = embedded_payload(wrb);
  2077. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2078. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2079. req->hdr.domain = domain;
  2080. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2081. req->max_bps_nic = cpu_to_le32(bps);
  2082. status = be_mcc_notify_wait(adapter);
  2083. err:
  2084. spin_unlock_bh(&adapter->mcc_lock);
  2085. return status;
  2086. }
  2087. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2088. {
  2089. struct be_mcc_wrb *wrb;
  2090. struct be_cmd_req_cntl_attribs *req;
  2091. struct be_cmd_resp_cntl_attribs *resp;
  2092. int status;
  2093. int payload_len = max(sizeof(*req), sizeof(*resp));
  2094. struct mgmt_controller_attrib *attribs;
  2095. struct be_dma_mem attribs_cmd;
  2096. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2097. return -1;
  2098. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2099. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2100. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2101. &attribs_cmd.dma);
  2102. if (!attribs_cmd.va) {
  2103. dev_err(&adapter->pdev->dev,
  2104. "Memory allocation failure\n");
  2105. status = -ENOMEM;
  2106. goto err;
  2107. }
  2108. wrb = wrb_from_mbox(adapter);
  2109. if (!wrb) {
  2110. status = -EBUSY;
  2111. goto err;
  2112. }
  2113. req = attribs_cmd.va;
  2114. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2115. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2116. &attribs_cmd);
  2117. status = be_mbox_notify_wait(adapter);
  2118. if (!status) {
  2119. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2120. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2121. }
  2122. err:
  2123. mutex_unlock(&adapter->mbox_lock);
  2124. if (attribs_cmd.va)
  2125. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2126. attribs_cmd.va, attribs_cmd.dma);
  2127. return status;
  2128. }
  2129. /* Uses mbox */
  2130. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2131. {
  2132. struct be_mcc_wrb *wrb;
  2133. struct be_cmd_req_set_func_cap *req;
  2134. int status;
  2135. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2136. return -1;
  2137. wrb = wrb_from_mbox(adapter);
  2138. if (!wrb) {
  2139. status = -EBUSY;
  2140. goto err;
  2141. }
  2142. req = embedded_payload(wrb);
  2143. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2144. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2145. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2146. CAPABILITY_BE3_NATIVE_ERX_API);
  2147. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2148. status = be_mbox_notify_wait(adapter);
  2149. if (!status) {
  2150. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2151. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2152. CAPABILITY_BE3_NATIVE_ERX_API;
  2153. if (!adapter->be3_native)
  2154. dev_warn(&adapter->pdev->dev,
  2155. "adapter not in advanced mode\n");
  2156. }
  2157. err:
  2158. mutex_unlock(&adapter->mbox_lock);
  2159. return status;
  2160. }
  2161. /* Get privilege(s) for a function */
  2162. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2163. u32 domain)
  2164. {
  2165. struct be_mcc_wrb *wrb;
  2166. struct be_cmd_req_get_fn_privileges *req;
  2167. int status;
  2168. spin_lock_bh(&adapter->mcc_lock);
  2169. wrb = wrb_from_mccq(adapter);
  2170. if (!wrb) {
  2171. status = -EBUSY;
  2172. goto err;
  2173. }
  2174. req = embedded_payload(wrb);
  2175. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2176. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2177. wrb, NULL);
  2178. req->hdr.domain = domain;
  2179. status = be_mcc_notify_wait(adapter);
  2180. if (!status) {
  2181. struct be_cmd_resp_get_fn_privileges *resp =
  2182. embedded_payload(wrb);
  2183. *privilege = le32_to_cpu(resp->privilege_mask);
  2184. }
  2185. err:
  2186. spin_unlock_bh(&adapter->mcc_lock);
  2187. return status;
  2188. }
  2189. /* Set privilege(s) for a function */
  2190. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2191. u32 domain)
  2192. {
  2193. struct be_mcc_wrb *wrb;
  2194. struct be_cmd_req_set_fn_privileges *req;
  2195. int status;
  2196. spin_lock_bh(&adapter->mcc_lock);
  2197. wrb = wrb_from_mccq(adapter);
  2198. if (!wrb) {
  2199. status = -EBUSY;
  2200. goto err;
  2201. }
  2202. req = embedded_payload(wrb);
  2203. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2204. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2205. wrb, NULL);
  2206. req->hdr.domain = domain;
  2207. if (lancer_chip(adapter))
  2208. req->privileges_lancer = cpu_to_le32(privileges);
  2209. else
  2210. req->privileges = cpu_to_le32(privileges);
  2211. status = be_mcc_notify_wait(adapter);
  2212. err:
  2213. spin_unlock_bh(&adapter->mcc_lock);
  2214. return status;
  2215. }
  2216. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2217. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2218. * If pmac_id is returned, pmac_id_valid is returned as true
  2219. */
  2220. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2221. bool *pmac_id_valid, u32 *pmac_id, u8 domain)
  2222. {
  2223. struct be_mcc_wrb *wrb;
  2224. struct be_cmd_req_get_mac_list *req;
  2225. int status;
  2226. int mac_count;
  2227. struct be_dma_mem get_mac_list_cmd;
  2228. int i;
  2229. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2230. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2231. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2232. get_mac_list_cmd.size,
  2233. &get_mac_list_cmd.dma);
  2234. if (!get_mac_list_cmd.va) {
  2235. dev_err(&adapter->pdev->dev,
  2236. "Memory allocation failure during GET_MAC_LIST\n");
  2237. return -ENOMEM;
  2238. }
  2239. spin_lock_bh(&adapter->mcc_lock);
  2240. wrb = wrb_from_mccq(adapter);
  2241. if (!wrb) {
  2242. status = -EBUSY;
  2243. goto out;
  2244. }
  2245. req = get_mac_list_cmd.va;
  2246. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2247. OPCODE_COMMON_GET_MAC_LIST,
  2248. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2249. req->hdr.domain = domain;
  2250. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2251. if (*pmac_id_valid) {
  2252. req->mac_id = cpu_to_le32(*pmac_id);
  2253. req->iface_id = cpu_to_le16(adapter->if_handle);
  2254. req->perm_override = 0;
  2255. } else {
  2256. req->perm_override = 1;
  2257. }
  2258. status = be_mcc_notify_wait(adapter);
  2259. if (!status) {
  2260. struct be_cmd_resp_get_mac_list *resp =
  2261. get_mac_list_cmd.va;
  2262. if (*pmac_id_valid) {
  2263. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2264. ETH_ALEN);
  2265. goto out;
  2266. }
  2267. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2268. /* Mac list returned could contain one or more active mac_ids
  2269. * or one or more true or pseudo permanant mac addresses.
  2270. * If an active mac_id is present, return first active mac_id
  2271. * found.
  2272. */
  2273. for (i = 0; i < mac_count; i++) {
  2274. struct get_list_macaddr *mac_entry;
  2275. u16 mac_addr_size;
  2276. u32 mac_id;
  2277. mac_entry = &resp->macaddr_list[i];
  2278. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2279. /* mac_id is a 32 bit value and mac_addr size
  2280. * is 6 bytes
  2281. */
  2282. if (mac_addr_size == sizeof(u32)) {
  2283. *pmac_id_valid = true;
  2284. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2285. *pmac_id = le32_to_cpu(mac_id);
  2286. goto out;
  2287. }
  2288. }
  2289. /* If no active mac_id found, return first mac addr */
  2290. *pmac_id_valid = false;
  2291. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2292. ETH_ALEN);
  2293. }
  2294. out:
  2295. spin_unlock_bh(&adapter->mcc_lock);
  2296. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2297. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2298. return status;
  2299. }
  2300. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
  2301. {
  2302. bool active = true;
  2303. if (BEx_chip(adapter))
  2304. return be_cmd_mac_addr_query(adapter, mac, false,
  2305. adapter->if_handle, curr_pmac_id);
  2306. else
  2307. /* Fetch the MAC address using pmac_id */
  2308. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2309. &curr_pmac_id, 0);
  2310. }
  2311. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2312. {
  2313. int status;
  2314. bool pmac_valid = false;
  2315. memset(mac, 0, ETH_ALEN);
  2316. if (BEx_chip(adapter)) {
  2317. if (be_physfn(adapter))
  2318. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2319. 0);
  2320. else
  2321. status = be_cmd_mac_addr_query(adapter, mac, false,
  2322. adapter->if_handle, 0);
  2323. } else {
  2324. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2325. NULL, 0);
  2326. }
  2327. return status;
  2328. }
  2329. /* Uses synchronous MCCQ */
  2330. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2331. u8 mac_count, u32 domain)
  2332. {
  2333. struct be_mcc_wrb *wrb;
  2334. struct be_cmd_req_set_mac_list *req;
  2335. int status;
  2336. struct be_dma_mem cmd;
  2337. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2338. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2339. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2340. &cmd.dma, GFP_KERNEL);
  2341. if (!cmd.va)
  2342. return -ENOMEM;
  2343. spin_lock_bh(&adapter->mcc_lock);
  2344. wrb = wrb_from_mccq(adapter);
  2345. if (!wrb) {
  2346. status = -EBUSY;
  2347. goto err;
  2348. }
  2349. req = cmd.va;
  2350. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2351. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2352. wrb, &cmd);
  2353. req->hdr.domain = domain;
  2354. req->mac_count = mac_count;
  2355. if (mac_count)
  2356. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2357. status = be_mcc_notify_wait(adapter);
  2358. err:
  2359. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2360. cmd.va, cmd.dma);
  2361. spin_unlock_bh(&adapter->mcc_lock);
  2362. return status;
  2363. }
  2364. /* Wrapper to delete any active MACs and provision the new mac.
  2365. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2366. * current list are active.
  2367. */
  2368. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2369. {
  2370. bool active_mac = false;
  2371. u8 old_mac[ETH_ALEN];
  2372. u32 pmac_id;
  2373. int status;
  2374. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2375. &pmac_id, dom);
  2376. if (!status && active_mac)
  2377. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2378. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2379. }
  2380. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2381. u32 domain, u16 intf_id, u16 hsw_mode)
  2382. {
  2383. struct be_mcc_wrb *wrb;
  2384. struct be_cmd_req_set_hsw_config *req;
  2385. void *ctxt;
  2386. int status;
  2387. spin_lock_bh(&adapter->mcc_lock);
  2388. wrb = wrb_from_mccq(adapter);
  2389. if (!wrb) {
  2390. status = -EBUSY;
  2391. goto err;
  2392. }
  2393. req = embedded_payload(wrb);
  2394. ctxt = &req->context;
  2395. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2396. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2397. req->hdr.domain = domain;
  2398. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2399. if (pvid) {
  2400. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2401. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2402. }
  2403. if (!BEx_chip(adapter) && hsw_mode) {
  2404. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2405. ctxt, adapter->hba_port_num);
  2406. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2407. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2408. ctxt, hsw_mode);
  2409. }
  2410. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2411. status = be_mcc_notify_wait(adapter);
  2412. err:
  2413. spin_unlock_bh(&adapter->mcc_lock);
  2414. return status;
  2415. }
  2416. /* Get Hyper switch config */
  2417. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2418. u32 domain, u16 intf_id, u8 *mode)
  2419. {
  2420. struct be_mcc_wrb *wrb;
  2421. struct be_cmd_req_get_hsw_config *req;
  2422. void *ctxt;
  2423. int status;
  2424. u16 vid;
  2425. spin_lock_bh(&adapter->mcc_lock);
  2426. wrb = wrb_from_mccq(adapter);
  2427. if (!wrb) {
  2428. status = -EBUSY;
  2429. goto err;
  2430. }
  2431. req = embedded_payload(wrb);
  2432. ctxt = &req->context;
  2433. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2434. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2435. req->hdr.domain = domain;
  2436. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2437. ctxt, intf_id);
  2438. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2439. if (!BEx_chip(adapter)) {
  2440. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2441. ctxt, adapter->hba_port_num);
  2442. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2443. }
  2444. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2445. status = be_mcc_notify_wait(adapter);
  2446. if (!status) {
  2447. struct be_cmd_resp_get_hsw_config *resp =
  2448. embedded_payload(wrb);
  2449. be_dws_le_to_cpu(&resp->context,
  2450. sizeof(resp->context));
  2451. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2452. pvid, &resp->context);
  2453. if (pvid)
  2454. *pvid = le16_to_cpu(vid);
  2455. if (mode)
  2456. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2457. port_fwd_type, &resp->context);
  2458. }
  2459. err:
  2460. spin_unlock_bh(&adapter->mcc_lock);
  2461. return status;
  2462. }
  2463. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2464. {
  2465. struct be_mcc_wrb *wrb;
  2466. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2467. int status;
  2468. int payload_len = sizeof(*req);
  2469. struct be_dma_mem cmd;
  2470. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2471. CMD_SUBSYSTEM_ETH))
  2472. return -EPERM;
  2473. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2474. return -1;
  2475. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2476. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2477. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2478. &cmd.dma);
  2479. if (!cmd.va) {
  2480. dev_err(&adapter->pdev->dev,
  2481. "Memory allocation failure\n");
  2482. status = -ENOMEM;
  2483. goto err;
  2484. }
  2485. wrb = wrb_from_mbox(adapter);
  2486. if (!wrb) {
  2487. status = -EBUSY;
  2488. goto err;
  2489. }
  2490. req = cmd.va;
  2491. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2492. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2493. payload_len, wrb, &cmd);
  2494. req->hdr.version = 1;
  2495. req->query_options = BE_GET_WOL_CAP;
  2496. status = be_mbox_notify_wait(adapter);
  2497. if (!status) {
  2498. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2499. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2500. /* the command could succeed misleadingly on old f/w
  2501. * which is not aware of the V1 version. fake an error. */
  2502. if (resp->hdr.response_length < payload_len) {
  2503. status = -1;
  2504. goto err;
  2505. }
  2506. adapter->wol_cap = resp->wol_settings;
  2507. }
  2508. err:
  2509. mutex_unlock(&adapter->mbox_lock);
  2510. if (cmd.va)
  2511. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2512. return status;
  2513. }
  2514. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2515. struct be_dma_mem *cmd)
  2516. {
  2517. struct be_mcc_wrb *wrb;
  2518. struct be_cmd_req_get_ext_fat_caps *req;
  2519. int status;
  2520. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2521. return -1;
  2522. wrb = wrb_from_mbox(adapter);
  2523. if (!wrb) {
  2524. status = -EBUSY;
  2525. goto err;
  2526. }
  2527. req = cmd->va;
  2528. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2529. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2530. cmd->size, wrb, cmd);
  2531. req->parameter_type = cpu_to_le32(1);
  2532. status = be_mbox_notify_wait(adapter);
  2533. err:
  2534. mutex_unlock(&adapter->mbox_lock);
  2535. return status;
  2536. }
  2537. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2538. struct be_dma_mem *cmd,
  2539. struct be_fat_conf_params *configs)
  2540. {
  2541. struct be_mcc_wrb *wrb;
  2542. struct be_cmd_req_set_ext_fat_caps *req;
  2543. int status;
  2544. spin_lock_bh(&adapter->mcc_lock);
  2545. wrb = wrb_from_mccq(adapter);
  2546. if (!wrb) {
  2547. status = -EBUSY;
  2548. goto err;
  2549. }
  2550. req = cmd->va;
  2551. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2552. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2553. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2554. cmd->size, wrb, cmd);
  2555. status = be_mcc_notify_wait(adapter);
  2556. err:
  2557. spin_unlock_bh(&adapter->mcc_lock);
  2558. return status;
  2559. }
  2560. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2561. {
  2562. struct be_mcc_wrb *wrb;
  2563. struct be_cmd_req_get_port_name *req;
  2564. int status;
  2565. if (!lancer_chip(adapter)) {
  2566. *port_name = adapter->hba_port_num + '0';
  2567. return 0;
  2568. }
  2569. spin_lock_bh(&adapter->mcc_lock);
  2570. wrb = wrb_from_mccq(adapter);
  2571. if (!wrb) {
  2572. status = -EBUSY;
  2573. goto err;
  2574. }
  2575. req = embedded_payload(wrb);
  2576. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2577. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2578. NULL);
  2579. req->hdr.version = 1;
  2580. status = be_mcc_notify_wait(adapter);
  2581. if (!status) {
  2582. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2583. *port_name = resp->port_name[adapter->hba_port_num];
  2584. } else {
  2585. *port_name = adapter->hba_port_num + '0';
  2586. }
  2587. err:
  2588. spin_unlock_bh(&adapter->mcc_lock);
  2589. return status;
  2590. }
  2591. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
  2592. {
  2593. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2594. int i;
  2595. for (i = 0; i < desc_count; i++) {
  2596. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2597. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
  2598. return (struct be_nic_res_desc *)hdr;
  2599. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2600. hdr = (void *)hdr + hdr->desc_len;
  2601. }
  2602. return NULL;
  2603. }
  2604. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2605. u32 desc_count)
  2606. {
  2607. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2608. struct be_pcie_res_desc *pcie;
  2609. int i;
  2610. for (i = 0; i < desc_count; i++) {
  2611. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2612. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2613. pcie = (struct be_pcie_res_desc *)hdr;
  2614. if (pcie->pf_num == devfn)
  2615. return pcie;
  2616. }
  2617. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2618. hdr = (void *)hdr + hdr->desc_len;
  2619. }
  2620. return NULL;
  2621. }
  2622. static void be_copy_nic_desc(struct be_resources *res,
  2623. struct be_nic_res_desc *desc)
  2624. {
  2625. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2626. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2627. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2628. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2629. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2630. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2631. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2632. /* Clear flags that driver is not interested in */
  2633. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2634. BE_IF_CAP_FLAGS_WANT;
  2635. /* Need 1 RXQ as the default RXQ */
  2636. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2637. res->max_rss_qs -= 1;
  2638. }
  2639. /* Uses Mbox */
  2640. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2641. {
  2642. struct be_mcc_wrb *wrb;
  2643. struct be_cmd_req_get_func_config *req;
  2644. int status;
  2645. struct be_dma_mem cmd;
  2646. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2647. return -1;
  2648. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2649. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2650. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2651. &cmd.dma);
  2652. if (!cmd.va) {
  2653. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2654. status = -ENOMEM;
  2655. goto err;
  2656. }
  2657. wrb = wrb_from_mbox(adapter);
  2658. if (!wrb) {
  2659. status = -EBUSY;
  2660. goto err;
  2661. }
  2662. req = cmd.va;
  2663. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2664. OPCODE_COMMON_GET_FUNC_CONFIG,
  2665. cmd.size, wrb, &cmd);
  2666. if (skyhawk_chip(adapter))
  2667. req->hdr.version = 1;
  2668. status = be_mbox_notify_wait(adapter);
  2669. if (!status) {
  2670. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2671. u32 desc_count = le32_to_cpu(resp->desc_count);
  2672. struct be_nic_res_desc *desc;
  2673. desc = be_get_nic_desc(resp->func_param, desc_count);
  2674. if (!desc) {
  2675. status = -EINVAL;
  2676. goto err;
  2677. }
  2678. adapter->pf_number = desc->pf_num;
  2679. be_copy_nic_desc(res, desc);
  2680. }
  2681. err:
  2682. mutex_unlock(&adapter->mbox_lock);
  2683. if (cmd.va)
  2684. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2685. return status;
  2686. }
  2687. /* Uses mbox */
  2688. static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
  2689. u8 domain, struct be_dma_mem *cmd)
  2690. {
  2691. struct be_mcc_wrb *wrb;
  2692. struct be_cmd_req_get_profile_config *req;
  2693. int status;
  2694. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2695. return -1;
  2696. wrb = wrb_from_mbox(adapter);
  2697. req = cmd->va;
  2698. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2699. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2700. cmd->size, wrb, cmd);
  2701. req->type = ACTIVE_PROFILE_TYPE;
  2702. req->hdr.domain = domain;
  2703. if (!lancer_chip(adapter))
  2704. req->hdr.version = 1;
  2705. status = be_mbox_notify_wait(adapter);
  2706. mutex_unlock(&adapter->mbox_lock);
  2707. return status;
  2708. }
  2709. /* Uses sync mcc */
  2710. static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
  2711. u8 domain, struct be_dma_mem *cmd)
  2712. {
  2713. struct be_mcc_wrb *wrb;
  2714. struct be_cmd_req_get_profile_config *req;
  2715. int status;
  2716. spin_lock_bh(&adapter->mcc_lock);
  2717. wrb = wrb_from_mccq(adapter);
  2718. if (!wrb) {
  2719. status = -EBUSY;
  2720. goto err;
  2721. }
  2722. req = cmd->va;
  2723. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2724. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2725. cmd->size, wrb, cmd);
  2726. req->type = ACTIVE_PROFILE_TYPE;
  2727. req->hdr.domain = domain;
  2728. if (!lancer_chip(adapter))
  2729. req->hdr.version = 1;
  2730. status = be_mcc_notify_wait(adapter);
  2731. err:
  2732. spin_unlock_bh(&adapter->mcc_lock);
  2733. return status;
  2734. }
  2735. /* Uses sync mcc, if MCCQ is already created otherwise mbox */
  2736. int be_cmd_get_profile_config(struct be_adapter *adapter,
  2737. struct be_resources *res, u8 domain)
  2738. {
  2739. struct be_cmd_resp_get_profile_config *resp;
  2740. struct be_pcie_res_desc *pcie;
  2741. struct be_nic_res_desc *nic;
  2742. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  2743. struct be_dma_mem cmd;
  2744. u32 desc_count;
  2745. int status;
  2746. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2747. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2748. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2749. if (!cmd.va)
  2750. return -ENOMEM;
  2751. if (!mccq->created)
  2752. status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
  2753. else
  2754. status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
  2755. if (status)
  2756. goto err;
  2757. resp = cmd.va;
  2758. desc_count = le32_to_cpu(resp->desc_count);
  2759. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  2760. desc_count);
  2761. if (pcie)
  2762. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  2763. nic = be_get_nic_desc(resp->func_param, desc_count);
  2764. if (nic)
  2765. be_copy_nic_desc(res, nic);
  2766. err:
  2767. if (cmd.va)
  2768. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2769. return status;
  2770. }
  2771. /* Currently only Lancer uses this command and it supports version 0 only
  2772. * Uses sync mcc
  2773. */
  2774. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2775. u8 domain)
  2776. {
  2777. struct be_mcc_wrb *wrb;
  2778. struct be_cmd_req_set_profile_config *req;
  2779. int status;
  2780. spin_lock_bh(&adapter->mcc_lock);
  2781. wrb = wrb_from_mccq(adapter);
  2782. if (!wrb) {
  2783. status = -EBUSY;
  2784. goto err;
  2785. }
  2786. req = embedded_payload(wrb);
  2787. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2788. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2789. wrb, NULL);
  2790. req->hdr.domain = domain;
  2791. req->desc_count = cpu_to_le32(1);
  2792. req->nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  2793. req->nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  2794. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2795. req->nic_desc.pf_num = adapter->pf_number;
  2796. req->nic_desc.vf_num = domain;
  2797. /* Mark fields invalid */
  2798. req->nic_desc.unicast_mac_count = 0xFFFF;
  2799. req->nic_desc.mcc_count = 0xFFFF;
  2800. req->nic_desc.vlan_count = 0xFFFF;
  2801. req->nic_desc.mcast_mac_count = 0xFFFF;
  2802. req->nic_desc.txq_count = 0xFFFF;
  2803. req->nic_desc.rq_count = 0xFFFF;
  2804. req->nic_desc.rssq_count = 0xFFFF;
  2805. req->nic_desc.lro_count = 0xFFFF;
  2806. req->nic_desc.cq_count = 0xFFFF;
  2807. req->nic_desc.toe_conn_count = 0xFFFF;
  2808. req->nic_desc.eq_count = 0xFFFF;
  2809. req->nic_desc.link_param = 0xFF;
  2810. req->nic_desc.bw_min = 0xFFFFFFFF;
  2811. req->nic_desc.acpi_params = 0xFF;
  2812. req->nic_desc.wol_param = 0x0F;
  2813. /* Change BW */
  2814. req->nic_desc.bw_min = cpu_to_le32(bps);
  2815. req->nic_desc.bw_max = cpu_to_le32(bps);
  2816. status = be_mcc_notify_wait(adapter);
  2817. err:
  2818. spin_unlock_bh(&adapter->mcc_lock);
  2819. return status;
  2820. }
  2821. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  2822. int vf_num)
  2823. {
  2824. struct be_mcc_wrb *wrb;
  2825. struct be_cmd_req_get_iface_list *req;
  2826. struct be_cmd_resp_get_iface_list *resp;
  2827. int status;
  2828. spin_lock_bh(&adapter->mcc_lock);
  2829. wrb = wrb_from_mccq(adapter);
  2830. if (!wrb) {
  2831. status = -EBUSY;
  2832. goto err;
  2833. }
  2834. req = embedded_payload(wrb);
  2835. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2836. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  2837. wrb, NULL);
  2838. req->hdr.domain = vf_num + 1;
  2839. status = be_mcc_notify_wait(adapter);
  2840. if (!status) {
  2841. resp = (struct be_cmd_resp_get_iface_list *)req;
  2842. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  2843. }
  2844. err:
  2845. spin_unlock_bh(&adapter->mcc_lock);
  2846. return status;
  2847. }
  2848. static int lancer_wait_idle(struct be_adapter *adapter)
  2849. {
  2850. #define SLIPORT_IDLE_TIMEOUT 30
  2851. u32 reg_val;
  2852. int status = 0, i;
  2853. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  2854. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  2855. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  2856. break;
  2857. ssleep(1);
  2858. }
  2859. if (i == SLIPORT_IDLE_TIMEOUT)
  2860. status = -1;
  2861. return status;
  2862. }
  2863. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  2864. {
  2865. int status = 0;
  2866. status = lancer_wait_idle(adapter);
  2867. if (status)
  2868. return status;
  2869. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  2870. return status;
  2871. }
  2872. /* Routine to check whether dump image is present or not */
  2873. bool dump_present(struct be_adapter *adapter)
  2874. {
  2875. u32 sliport_status = 0;
  2876. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  2877. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  2878. }
  2879. int lancer_initiate_dump(struct be_adapter *adapter)
  2880. {
  2881. int status;
  2882. /* give firmware reset and diagnostic dump */
  2883. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  2884. PHYSDEV_CONTROL_DD_MASK);
  2885. if (status < 0) {
  2886. dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
  2887. return status;
  2888. }
  2889. status = lancer_wait_idle(adapter);
  2890. if (status)
  2891. return status;
  2892. if (!dump_present(adapter)) {
  2893. dev_err(&adapter->pdev->dev, "Dump image not present\n");
  2894. return -1;
  2895. }
  2896. return 0;
  2897. }
  2898. /* Uses sync mcc */
  2899. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2900. {
  2901. struct be_mcc_wrb *wrb;
  2902. struct be_cmd_enable_disable_vf *req;
  2903. int status;
  2904. if (!lancer_chip(adapter))
  2905. return 0;
  2906. spin_lock_bh(&adapter->mcc_lock);
  2907. wrb = wrb_from_mccq(adapter);
  2908. if (!wrb) {
  2909. status = -EBUSY;
  2910. goto err;
  2911. }
  2912. req = embedded_payload(wrb);
  2913. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2914. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2915. wrb, NULL);
  2916. req->hdr.domain = domain;
  2917. req->enable = 1;
  2918. status = be_mcc_notify_wait(adapter);
  2919. err:
  2920. spin_unlock_bh(&adapter->mcc_lock);
  2921. return status;
  2922. }
  2923. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  2924. {
  2925. struct be_mcc_wrb *wrb;
  2926. struct be_cmd_req_intr_set *req;
  2927. int status;
  2928. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2929. return -1;
  2930. wrb = wrb_from_mbox(adapter);
  2931. req = embedded_payload(wrb);
  2932. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2933. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  2934. wrb, NULL);
  2935. req->intr_enabled = intr_enable;
  2936. status = be_mbox_notify_wait(adapter);
  2937. mutex_unlock(&adapter->mbox_lock);
  2938. return status;
  2939. }
  2940. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2941. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2942. {
  2943. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2944. struct be_mcc_wrb *wrb;
  2945. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2946. struct be_cmd_req_hdr *req;
  2947. struct be_cmd_resp_hdr *resp;
  2948. int status;
  2949. spin_lock_bh(&adapter->mcc_lock);
  2950. wrb = wrb_from_mccq(adapter);
  2951. if (!wrb) {
  2952. status = -EBUSY;
  2953. goto err;
  2954. }
  2955. req = embedded_payload(wrb);
  2956. resp = embedded_payload(wrb);
  2957. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2958. hdr->opcode, wrb_payload_size, wrb, NULL);
  2959. memcpy(req, wrb_payload, wrb_payload_size);
  2960. be_dws_cpu_to_le(req, wrb_payload_size);
  2961. status = be_mcc_notify_wait(adapter);
  2962. if (cmd_status)
  2963. *cmd_status = (status & 0xffff);
  2964. if (ext_status)
  2965. *ext_status = 0;
  2966. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2967. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2968. err:
  2969. spin_unlock_bh(&adapter->mcc_lock);
  2970. return status;
  2971. }
  2972. EXPORT_SYMBOL(be_roce_mcc_cmd);