pci.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "wifi.h"
  30. #include "core.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. #include <linux/export.h>
  36. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  37. PCI_VENDOR_ID_INTEL,
  38. PCI_VENDOR_ID_ATI,
  39. PCI_VENDOR_ID_AMD,
  40. PCI_VENDOR_ID_SI
  41. };
  42. static const u8 ac_to_hwq[] = {
  43. VO_QUEUE,
  44. VI_QUEUE,
  45. BE_QUEUE,
  46. BK_QUEUE
  47. };
  48. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  49. struct sk_buff *skb)
  50. {
  51. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  52. __le16 fc = rtl_get_fc(skb);
  53. u8 queue_index = skb_get_queue_mapping(skb);
  54. if (unlikely(ieee80211_is_beacon(fc)))
  55. return BEACON_QUEUE;
  56. if (ieee80211_is_mgmt(fc))
  57. return MGNT_QUEUE;
  58. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  59. if (ieee80211_is_nullfunc(fc))
  60. return HIGH_QUEUE;
  61. return ac_to_hwq[queue_index];
  62. }
  63. /* Update PCI dependent default settings*/
  64. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  65. {
  66. struct rtl_priv *rtlpriv = rtl_priv(hw);
  67. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  68. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  69. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  70. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  71. u8 init_aspm;
  72. ppsc->reg_rfps_level = 0;
  73. ppsc->support_aspm = false;
  74. /*Update PCI ASPM setting */
  75. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  76. switch (rtlpci->const_pci_aspm) {
  77. case 0:
  78. /*No ASPM */
  79. break;
  80. case 1:
  81. /*ASPM dynamically enabled/disable. */
  82. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  83. break;
  84. case 2:
  85. /*ASPM with Clock Req dynamically enabled/disable. */
  86. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  87. RT_RF_OFF_LEVL_CLK_REQ);
  88. break;
  89. case 3:
  90. /*
  91. * Always enable ASPM and Clock Req
  92. * from initialization to halt.
  93. * */
  94. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  95. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  96. RT_RF_OFF_LEVL_CLK_REQ);
  97. break;
  98. case 4:
  99. /*
  100. * Always enable ASPM without Clock Req
  101. * from initialization to halt.
  102. * */
  103. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  104. RT_RF_OFF_LEVL_CLK_REQ);
  105. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  106. break;
  107. }
  108. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  109. /*Update Radio OFF setting */
  110. switch (rtlpci->const_hwsw_rfoff_d3) {
  111. case 1:
  112. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  113. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  114. break;
  115. case 2:
  116. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  117. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  118. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  119. break;
  120. case 3:
  121. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  122. break;
  123. }
  124. /*Set HW definition to determine if it supports ASPM. */
  125. switch (rtlpci->const_support_pciaspm) {
  126. case 0:{
  127. /*Not support ASPM. */
  128. bool support_aspm = false;
  129. ppsc->support_aspm = support_aspm;
  130. break;
  131. }
  132. case 1:{
  133. /*Support ASPM. */
  134. bool support_aspm = true;
  135. bool support_backdoor = true;
  136. ppsc->support_aspm = support_aspm;
  137. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  138. !priv->ndis_adapter.amd_l1_patch)
  139. support_backdoor = false; */
  140. ppsc->support_backdoor = support_backdoor;
  141. break;
  142. }
  143. case 2:
  144. /*ASPM value set by chipset. */
  145. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  146. bool support_aspm = true;
  147. ppsc->support_aspm = support_aspm;
  148. }
  149. break;
  150. default:
  151. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  152. "switch case not processed\n");
  153. break;
  154. }
  155. /* toshiba aspm issue, toshiba will set aspm selfly
  156. * so we should not set aspm in driver */
  157. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  158. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  159. init_aspm == 0x43)
  160. ppsc->support_aspm = false;
  161. }
  162. static bool _rtl_pci_platform_switch_device_pci_aspm(
  163. struct ieee80211_hw *hw,
  164. u8 value)
  165. {
  166. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  167. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  168. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  169. value |= 0x40;
  170. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  171. return false;
  172. }
  173. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  174. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  175. {
  176. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  177. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  178. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  179. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  180. udelay(100);
  181. }
  182. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  183. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  184. {
  185. struct rtl_priv *rtlpriv = rtl_priv(hw);
  186. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  187. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  188. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  189. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  190. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  191. /*Retrieve original configuration settings. */
  192. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  193. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  194. pcibridge_linkctrlreg;
  195. u16 aspmlevel = 0;
  196. u8 tmp_u1b = 0;
  197. if (!ppsc->support_aspm)
  198. return;
  199. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  200. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  201. "PCI(Bridge) UNKNOWN\n");
  202. return;
  203. }
  204. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  205. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  206. _rtl_pci_switch_clk_req(hw, 0x0);
  207. }
  208. /*for promising device will in L0 state after an I/O. */
  209. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  210. /*Set corresponding value. */
  211. aspmlevel |= BIT(0) | BIT(1);
  212. linkctrl_reg &= ~aspmlevel;
  213. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  214. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  215. udelay(50);
  216. /*4 Disable Pci Bridge ASPM */
  217. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  218. pcibridge_linkctrlreg);
  219. udelay(50);
  220. }
  221. /*
  222. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  223. *power saving We should follow the sequence to enable
  224. *RTL8192SE first then enable Pci Bridge ASPM
  225. *or the system will show bluescreen.
  226. */
  227. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  228. {
  229. struct rtl_priv *rtlpriv = rtl_priv(hw);
  230. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  231. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  232. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  233. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  234. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  235. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  236. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  237. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  238. u16 aspmlevel;
  239. u8 u_pcibridge_aspmsetting;
  240. u8 u_device_aspmsetting;
  241. if (!ppsc->support_aspm)
  242. return;
  243. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  244. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  245. "PCI(Bridge) UNKNOWN\n");
  246. return;
  247. }
  248. /*4 Enable Pci Bridge ASPM */
  249. u_pcibridge_aspmsetting =
  250. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  251. rtlpci->const_hostpci_aspm_setting;
  252. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  253. u_pcibridge_aspmsetting &= ~BIT(0);
  254. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  255. u_pcibridge_aspmsetting);
  256. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  257. "PlatformEnableASPM():PciBridge busnumber[%x], DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  258. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  259. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  260. u_pcibridge_aspmsetting);
  261. udelay(50);
  262. /*Get ASPM level (with/without Clock Req) */
  263. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  264. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  265. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  266. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  267. u_device_aspmsetting |= aspmlevel;
  268. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  269. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  270. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  271. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  272. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  273. }
  274. udelay(100);
  275. }
  276. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  277. {
  278. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  279. bool status = false;
  280. u8 offset_e0;
  281. unsigned offset_e4;
  282. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  283. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  284. if (offset_e0 == 0xA0) {
  285. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  286. if (offset_e4 & BIT(23))
  287. status = true;
  288. }
  289. return status;
  290. }
  291. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  292. {
  293. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  294. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  295. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  296. u8 linkctrl_reg;
  297. u8 num4bbytes;
  298. num4bbytes = (capabilityoffset + 0x10) / 4;
  299. /*Read Link Control Register */
  300. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  301. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  302. }
  303. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  304. struct ieee80211_hw *hw)
  305. {
  306. struct rtl_priv *rtlpriv = rtl_priv(hw);
  307. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  308. u8 tmp;
  309. int pos;
  310. u8 linkctrl_reg;
  311. /*Link Control Register */
  312. pos = pci_pcie_cap(pdev);
  313. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
  314. pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
  315. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  316. pcipriv->ndis_adapter.linkctrl_reg);
  317. pci_read_config_byte(pdev, 0x98, &tmp);
  318. tmp |= BIT(4);
  319. pci_write_config_byte(pdev, 0x98, tmp);
  320. tmp = 0x17;
  321. pci_write_config_byte(pdev, 0x70f, tmp);
  322. }
  323. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  324. {
  325. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  326. _rtl_pci_update_default_setting(hw);
  327. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  328. /*Always enable ASPM & Clock Req. */
  329. rtl_pci_enable_aspm(hw);
  330. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  331. }
  332. }
  333. static void _rtl_pci_io_handler_init(struct device *dev,
  334. struct ieee80211_hw *hw)
  335. {
  336. struct rtl_priv *rtlpriv = rtl_priv(hw);
  337. rtlpriv->io.dev = dev;
  338. rtlpriv->io.write8_async = pci_write8_async;
  339. rtlpriv->io.write16_async = pci_write16_async;
  340. rtlpriv->io.write32_async = pci_write32_async;
  341. rtlpriv->io.read8_sync = pci_read8_sync;
  342. rtlpriv->io.read16_sync = pci_read16_sync;
  343. rtlpriv->io.read32_sync = pci_read32_sync;
  344. }
  345. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  346. {
  347. }
  348. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  349. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  350. {
  351. struct rtl_priv *rtlpriv = rtl_priv(hw);
  352. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  353. u8 additionlen = FCS_LEN;
  354. struct sk_buff *next_skb;
  355. /* here open is 4, wep/tkip is 8, aes is 12*/
  356. if (info->control.hw_key)
  357. additionlen += info->control.hw_key->icv_len;
  358. /* The most skb num is 6 */
  359. tcb_desc->empkt_num = 0;
  360. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  361. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  362. struct ieee80211_tx_info *next_info;
  363. next_info = IEEE80211_SKB_CB(next_skb);
  364. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  365. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  366. next_skb->len + additionlen;
  367. tcb_desc->empkt_num++;
  368. } else {
  369. break;
  370. }
  371. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  372. next_skb))
  373. break;
  374. if (tcb_desc->empkt_num >= 5)
  375. break;
  376. }
  377. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  378. return true;
  379. }
  380. /* just for early mode now */
  381. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  382. {
  383. struct rtl_priv *rtlpriv = rtl_priv(hw);
  384. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  385. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  386. struct sk_buff *skb = NULL;
  387. struct ieee80211_tx_info *info = NULL;
  388. int tid;
  389. if (!rtlpriv->rtlhal.earlymode_enable)
  390. return;
  391. /* we juse use em for BE/BK/VI/VO */
  392. for (tid = 7; tid >= 0; tid--) {
  393. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(hw, tid)];
  394. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  395. while (!mac->act_scanning &&
  396. rtlpriv->psc.rfpwr_state == ERFON) {
  397. struct rtl_tcb_desc tcb_desc;
  398. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  399. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  400. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  401. (ring->entries - skb_queue_len(&ring->queue) > 5)) {
  402. skb = skb_dequeue(&mac->skb_waitq[tid]);
  403. } else {
  404. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  405. break;
  406. }
  407. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  408. /* Some macaddr can't do early mode. like
  409. * multicast/broadcast/no_qos data */
  410. info = IEEE80211_SKB_CB(skb);
  411. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  412. _rtl_update_earlymode_info(hw, skb,
  413. &tcb_desc, tid);
  414. rtlpriv->intf_ops->adapter_tx(hw, skb, &tcb_desc);
  415. }
  416. }
  417. }
  418. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  419. {
  420. struct rtl_priv *rtlpriv = rtl_priv(hw);
  421. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  422. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  423. while (skb_queue_len(&ring->queue)) {
  424. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  425. struct sk_buff *skb;
  426. struct ieee80211_tx_info *info;
  427. __le16 fc;
  428. u8 tid;
  429. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  430. HW_DESC_OWN);
  431. /*
  432. *beacon packet will only use the first
  433. *descriptor defautly,and the own may not
  434. *be cleared by the hardware
  435. */
  436. if (own)
  437. return;
  438. ring->idx = (ring->idx + 1) % ring->entries;
  439. skb = __skb_dequeue(&ring->queue);
  440. pci_unmap_single(rtlpci->pdev,
  441. rtlpriv->cfg->ops->
  442. get_desc((u8 *) entry, true,
  443. HW_DESC_TXBUFF_ADDR),
  444. skb->len, PCI_DMA_TODEVICE);
  445. /* remove early mode header */
  446. if (rtlpriv->rtlhal.earlymode_enable)
  447. skb_pull(skb, EM_HDR_LEN);
  448. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  449. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  450. ring->idx,
  451. skb_queue_len(&ring->queue),
  452. *(u16 *) (skb->data + 22));
  453. if (prio == TXCMD_QUEUE) {
  454. dev_kfree_skb(skb);
  455. goto tx_status_ok;
  456. }
  457. /* for sw LPS, just after NULL skb send out, we can
  458. * sure AP kown we are sleeped, our we should not let
  459. * rf to sleep*/
  460. fc = rtl_get_fc(skb);
  461. if (ieee80211_is_nullfunc(fc)) {
  462. if (ieee80211_has_pm(fc)) {
  463. rtlpriv->mac80211.offchan_delay = true;
  464. rtlpriv->psc.state_inap = true;
  465. } else {
  466. rtlpriv->psc.state_inap = false;
  467. }
  468. }
  469. /* update tid tx pkt num */
  470. tid = rtl_get_tid(skb);
  471. if (tid <= 7)
  472. rtlpriv->link_info.tidtx_inperiod[tid]++;
  473. info = IEEE80211_SKB_CB(skb);
  474. ieee80211_tx_info_clear_status(info);
  475. info->flags |= IEEE80211_TX_STAT_ACK;
  476. /*info->status.rates[0].count = 1; */
  477. ieee80211_tx_status_irqsafe(hw, skb);
  478. if ((ring->entries - skb_queue_len(&ring->queue))
  479. == 2) {
  480. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  481. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%d\n",
  482. prio, ring->idx,
  483. skb_queue_len(&ring->queue));
  484. ieee80211_wake_queue(hw,
  485. skb_get_queue_mapping
  486. (skb));
  487. }
  488. tx_status_ok:
  489. skb = NULL;
  490. }
  491. if (((rtlpriv->link_info.num_rx_inperiod +
  492. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  493. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  494. schedule_work(&rtlpriv->works.lps_leave_work);
  495. }
  496. }
  497. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  498. struct ieee80211_rx_status rx_status)
  499. {
  500. struct rtl_priv *rtlpriv = rtl_priv(hw);
  501. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  502. __le16 fc = rtl_get_fc(skb);
  503. bool unicast = false;
  504. struct sk_buff *uskb = NULL;
  505. u8 *pdata;
  506. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  507. if (is_broadcast_ether_addr(hdr->addr1)) {
  508. ;/*TODO*/
  509. } else if (is_multicast_ether_addr(hdr->addr1)) {
  510. ;/*TODO*/
  511. } else {
  512. unicast = true;
  513. rtlpriv->stats.rxbytesunicast += skb->len;
  514. }
  515. rtl_is_special_data(hw, skb, false);
  516. if (ieee80211_is_data(fc)) {
  517. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  518. if (unicast)
  519. rtlpriv->link_info.num_rx_inperiod++;
  520. }
  521. /* for sw lps */
  522. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  523. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  524. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  525. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  526. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  527. return;
  528. if (unlikely(!rtl_action_proc(hw, skb, false)))
  529. return;
  530. uskb = dev_alloc_skb(skb->len + 128);
  531. if (!uskb)
  532. return; /* exit if allocation failed */
  533. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  534. pdata = (u8 *)skb_put(uskb, skb->len);
  535. memcpy(pdata, skb->data, skb->len);
  536. ieee80211_rx_irqsafe(hw, uskb);
  537. }
  538. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  539. {
  540. struct rtl_priv *rtlpriv = rtl_priv(hw);
  541. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  542. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  543. struct ieee80211_rx_status rx_status = { 0 };
  544. unsigned int count = rtlpci->rxringcount;
  545. u8 own;
  546. u8 tmp_one;
  547. u32 bufferaddress;
  548. struct rtl_stats stats = {
  549. .signal = 0,
  550. .noise = -98,
  551. .rate = 0,
  552. };
  553. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  554. /*RX NORMAL PKT */
  555. while (count--) {
  556. /*rx descriptor */
  557. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  558. index];
  559. /*rx pkt */
  560. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  561. index];
  562. struct sk_buff *new_skb = NULL;
  563. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  564. false, HW_DESC_OWN);
  565. /*wait data to be filled by hardware */
  566. if (own)
  567. break;
  568. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  569. &rx_status,
  570. (u8 *) pdesc, skb);
  571. if (stats.crc || stats.hwerror)
  572. goto done;
  573. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  574. if (unlikely(!new_skb)) {
  575. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV), DBG_DMESG,
  576. "can't alloc skb for rx\n");
  577. goto done;
  578. }
  579. pci_unmap_single(rtlpci->pdev,
  580. *((dma_addr_t *) skb->cb),
  581. rtlpci->rxbuffersize,
  582. PCI_DMA_FROMDEVICE);
  583. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  584. HW_DESC_RXPKT_LEN));
  585. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  586. /*
  587. * NOTICE This can not be use for mac80211,
  588. * this is done in mac80211 code,
  589. * if you done here sec DHCP will fail
  590. * skb_trim(skb, skb->len - 4);
  591. */
  592. _rtl_receive_one(hw, skb, rx_status);
  593. if (((rtlpriv->link_info.num_rx_inperiod +
  594. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  595. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  596. schedule_work(&rtlpriv->works.lps_leave_work);
  597. }
  598. dev_kfree_skb_any(skb);
  599. skb = new_skb;
  600. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  601. *((dma_addr_t *) skb->cb) =
  602. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  603. rtlpci->rxbuffersize,
  604. PCI_DMA_FROMDEVICE);
  605. done:
  606. bufferaddress = (*((dma_addr_t *)skb->cb));
  607. tmp_one = 1;
  608. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  609. HW_DESC_RXBUFF_ADDR,
  610. (u8 *)&bufferaddress);
  611. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  612. HW_DESC_RXPKT_LEN,
  613. (u8 *)&rtlpci->rxbuffersize);
  614. if (index == rtlpci->rxringcount - 1)
  615. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  616. HW_DESC_RXERO,
  617. (u8 *)&tmp_one);
  618. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  619. (u8 *)&tmp_one);
  620. index = (index + 1) % rtlpci->rxringcount;
  621. }
  622. rtlpci->rx_ring[rx_queue_idx].idx = index;
  623. }
  624. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  625. {
  626. struct ieee80211_hw *hw = dev_id;
  627. struct rtl_priv *rtlpriv = rtl_priv(hw);
  628. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  629. unsigned long flags;
  630. u32 inta = 0;
  631. u32 intb = 0;
  632. irqreturn_t ret = IRQ_HANDLED;
  633. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  634. /*read ISR: 4/8bytes */
  635. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  636. /*Shared IRQ or HW disappared */
  637. if (!inta || inta == 0xffff) {
  638. ret = IRQ_NONE;
  639. goto done;
  640. }
  641. /*<1> beacon related */
  642. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  643. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  644. "beacon ok interrupt!\n");
  645. }
  646. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  647. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  648. "beacon err interrupt!\n");
  649. }
  650. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  651. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  652. }
  653. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  654. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  655. "prepare beacon for interrupt!\n");
  656. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  657. }
  658. /*<3> Tx related */
  659. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  660. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  661. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  662. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  663. "Manage ok interrupt!\n");
  664. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  665. }
  666. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  667. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  668. "HIGH_QUEUE ok interrupt!\n");
  669. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  670. }
  671. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  672. rtlpriv->link_info.num_tx_inperiod++;
  673. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  674. "BK Tx OK interrupt!\n");
  675. _rtl_pci_tx_isr(hw, BK_QUEUE);
  676. }
  677. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  678. rtlpriv->link_info.num_tx_inperiod++;
  679. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  680. "BE TX OK interrupt!\n");
  681. _rtl_pci_tx_isr(hw, BE_QUEUE);
  682. }
  683. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  684. rtlpriv->link_info.num_tx_inperiod++;
  685. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  686. "VI TX OK interrupt!\n");
  687. _rtl_pci_tx_isr(hw, VI_QUEUE);
  688. }
  689. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  690. rtlpriv->link_info.num_tx_inperiod++;
  691. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  692. "Vo TX OK interrupt!\n");
  693. _rtl_pci_tx_isr(hw, VO_QUEUE);
  694. }
  695. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  696. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  697. rtlpriv->link_info.num_tx_inperiod++;
  698. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  699. "CMD TX OK interrupt!\n");
  700. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  701. }
  702. }
  703. /*<2> Rx related */
  704. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  705. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  706. _rtl_pci_rx_interrupt(hw);
  707. }
  708. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  709. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  710. "rx descriptor unavailable!\n");
  711. _rtl_pci_rx_interrupt(hw);
  712. }
  713. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  714. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  715. _rtl_pci_rx_interrupt(hw);
  716. }
  717. if (rtlpriv->rtlhal.earlymode_enable)
  718. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  719. done:
  720. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  721. return ret;
  722. }
  723. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  724. {
  725. _rtl_pci_tx_chk_waitq(hw);
  726. }
  727. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  728. {
  729. struct rtl_priv *rtlpriv = rtl_priv(hw);
  730. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  731. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  732. struct rtl8192_tx_ring *ring = NULL;
  733. struct ieee80211_hdr *hdr = NULL;
  734. struct ieee80211_tx_info *info = NULL;
  735. struct sk_buff *pskb = NULL;
  736. struct rtl_tx_desc *pdesc = NULL;
  737. struct rtl_tcb_desc tcb_desc;
  738. u8 temp_one = 1;
  739. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  740. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  741. pskb = __skb_dequeue(&ring->queue);
  742. if (pskb)
  743. kfree_skb(pskb);
  744. /*NB: the beacon data buffer must be 32-bit aligned. */
  745. pskb = ieee80211_beacon_get(hw, mac->vif);
  746. if (pskb == NULL)
  747. return;
  748. hdr = rtl_get_hdr(pskb);
  749. info = IEEE80211_SKB_CB(pskb);
  750. pdesc = &ring->desc[0];
  751. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  752. info, pskb, BEACON_QUEUE, &tcb_desc);
  753. __skb_queue_tail(&ring->queue, pskb);
  754. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  755. (u8 *)&temp_one);
  756. return;
  757. }
  758. static void rtl_lps_leave_work_callback(struct work_struct *work)
  759. {
  760. struct rtl_works *rtlworks =
  761. container_of(work, struct rtl_works, lps_leave_work);
  762. struct ieee80211_hw *hw = rtlworks->hw;
  763. rtl_lps_leave(hw);
  764. }
  765. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  766. {
  767. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  768. u8 i;
  769. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  770. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  771. /*
  772. *we just alloc 2 desc for beacon queue,
  773. *because we just need first desc in hw beacon.
  774. */
  775. rtlpci->txringcount[BEACON_QUEUE] = 2;
  776. /*
  777. *BE queue need more descriptor for performance
  778. *consideration or, No more tx desc will happen,
  779. *and may cause mac80211 mem leakage.
  780. */
  781. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  782. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  783. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  784. }
  785. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  786. struct pci_dev *pdev)
  787. {
  788. struct rtl_priv *rtlpriv = rtl_priv(hw);
  789. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  790. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  791. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  792. rtlpci->up_first_time = true;
  793. rtlpci->being_init_adapter = false;
  794. rtlhal->hw = hw;
  795. rtlpci->pdev = pdev;
  796. /*Tx/Rx related var */
  797. _rtl_pci_init_trx_var(hw);
  798. /*IBSS*/ mac->beacon_interval = 100;
  799. /*AMPDU*/
  800. mac->min_space_cfg = 0;
  801. mac->max_mss_density = 0;
  802. /*set sane AMPDU defaults */
  803. mac->current_ampdu_density = 7;
  804. mac->current_ampdu_factor = 3;
  805. /*QOS*/
  806. rtlpci->acm_method = eAcmWay2_SW;
  807. /*task */
  808. tasklet_init(&rtlpriv->works.irq_tasklet,
  809. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  810. (unsigned long)hw);
  811. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  812. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  813. (unsigned long)hw);
  814. INIT_WORK(&rtlpriv->works.lps_leave_work, rtl_lps_leave_work_callback);
  815. }
  816. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  817. unsigned int prio, unsigned int entries)
  818. {
  819. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  820. struct rtl_priv *rtlpriv = rtl_priv(hw);
  821. struct rtl_tx_desc *ring;
  822. dma_addr_t dma;
  823. u32 nextdescaddress;
  824. int i;
  825. ring = pci_alloc_consistent(rtlpci->pdev,
  826. sizeof(*ring) * entries, &dma);
  827. if (!ring || (unsigned long)ring & 0xFF) {
  828. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  829. "Cannot allocate TX ring (prio = %d)\n", prio);
  830. return -ENOMEM;
  831. }
  832. memset(ring, 0, sizeof(*ring) * entries);
  833. rtlpci->tx_ring[prio].desc = ring;
  834. rtlpci->tx_ring[prio].dma = dma;
  835. rtlpci->tx_ring[prio].idx = 0;
  836. rtlpci->tx_ring[prio].entries = entries;
  837. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  838. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  839. prio, ring);
  840. for (i = 0; i < entries; i++) {
  841. nextdescaddress = (u32) dma +
  842. ((i + 1) % entries) *
  843. sizeof(*ring);
  844. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  845. true, HW_DESC_TX_NEXTDESC_ADDR,
  846. (u8 *)&nextdescaddress);
  847. }
  848. return 0;
  849. }
  850. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  851. {
  852. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  853. struct rtl_priv *rtlpriv = rtl_priv(hw);
  854. struct rtl_rx_desc *entry = NULL;
  855. int i, rx_queue_idx;
  856. u8 tmp_one = 1;
  857. /*
  858. *rx_queue_idx 0:RX_MPDU_QUEUE
  859. *rx_queue_idx 1:RX_CMD_QUEUE
  860. */
  861. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  862. rx_queue_idx++) {
  863. rtlpci->rx_ring[rx_queue_idx].desc =
  864. pci_alloc_consistent(rtlpci->pdev,
  865. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  866. desc) * rtlpci->rxringcount,
  867. &rtlpci->rx_ring[rx_queue_idx].dma);
  868. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  869. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  870. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  871. "Cannot allocate RX ring\n");
  872. return -ENOMEM;
  873. }
  874. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  875. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  876. rtlpci->rxringcount);
  877. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  878. /* If amsdu_8k is disabled, set buffersize to 4096. This
  879. * change will reduce memory fragmentation.
  880. */
  881. if (rtlpci->rxbuffersize > 4096 &&
  882. rtlpriv->rtlhal.disable_amsdu_8k)
  883. rtlpci->rxbuffersize = 4096;
  884. for (i = 0; i < rtlpci->rxringcount; i++) {
  885. struct sk_buff *skb =
  886. dev_alloc_skb(rtlpci->rxbuffersize);
  887. u32 bufferaddress;
  888. if (!skb)
  889. return 0;
  890. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  891. /*skb->dev = dev; */
  892. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  893. /*
  894. *just set skb->cb to mapping addr
  895. *for pci_unmap_single use
  896. */
  897. *((dma_addr_t *) skb->cb) =
  898. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  899. rtlpci->rxbuffersize,
  900. PCI_DMA_FROMDEVICE);
  901. bufferaddress = (*((dma_addr_t *)skb->cb));
  902. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  903. HW_DESC_RXBUFF_ADDR,
  904. (u8 *)&bufferaddress);
  905. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  906. HW_DESC_RXPKT_LEN,
  907. (u8 *)&rtlpci->
  908. rxbuffersize);
  909. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  910. HW_DESC_RXOWN,
  911. (u8 *)&tmp_one);
  912. }
  913. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  914. HW_DESC_RXERO, (u8 *)&tmp_one);
  915. }
  916. return 0;
  917. }
  918. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  919. unsigned int prio)
  920. {
  921. struct rtl_priv *rtlpriv = rtl_priv(hw);
  922. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  923. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  924. while (skb_queue_len(&ring->queue)) {
  925. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  926. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  927. pci_unmap_single(rtlpci->pdev,
  928. rtlpriv->cfg->
  929. ops->get_desc((u8 *) entry, true,
  930. HW_DESC_TXBUFF_ADDR),
  931. skb->len, PCI_DMA_TODEVICE);
  932. kfree_skb(skb);
  933. ring->idx = (ring->idx + 1) % ring->entries;
  934. }
  935. pci_free_consistent(rtlpci->pdev,
  936. sizeof(*ring->desc) * ring->entries,
  937. ring->desc, ring->dma);
  938. ring->desc = NULL;
  939. }
  940. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  941. {
  942. int i, rx_queue_idx;
  943. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  944. /*rx_queue_idx 1:RX_CMD_QUEUE */
  945. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  946. rx_queue_idx++) {
  947. for (i = 0; i < rtlpci->rxringcount; i++) {
  948. struct sk_buff *skb =
  949. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  950. if (!skb)
  951. continue;
  952. pci_unmap_single(rtlpci->pdev,
  953. *((dma_addr_t *) skb->cb),
  954. rtlpci->rxbuffersize,
  955. PCI_DMA_FROMDEVICE);
  956. kfree_skb(skb);
  957. }
  958. pci_free_consistent(rtlpci->pdev,
  959. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  960. desc) * rtlpci->rxringcount,
  961. rtlpci->rx_ring[rx_queue_idx].desc,
  962. rtlpci->rx_ring[rx_queue_idx].dma);
  963. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  964. }
  965. }
  966. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  967. {
  968. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  969. int ret;
  970. int i;
  971. ret = _rtl_pci_init_rx_ring(hw);
  972. if (ret)
  973. return ret;
  974. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  975. ret = _rtl_pci_init_tx_ring(hw, i,
  976. rtlpci->txringcount[i]);
  977. if (ret)
  978. goto err_free_rings;
  979. }
  980. return 0;
  981. err_free_rings:
  982. _rtl_pci_free_rx_ring(rtlpci);
  983. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  984. if (rtlpci->tx_ring[i].desc)
  985. _rtl_pci_free_tx_ring(hw, i);
  986. return 1;
  987. }
  988. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  989. {
  990. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  991. u32 i;
  992. /*free rx rings */
  993. _rtl_pci_free_rx_ring(rtlpci);
  994. /*free tx rings */
  995. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  996. _rtl_pci_free_tx_ring(hw, i);
  997. return 0;
  998. }
  999. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1000. {
  1001. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1002. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1003. int i, rx_queue_idx;
  1004. unsigned long flags;
  1005. u8 tmp_one = 1;
  1006. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1007. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1008. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1009. rx_queue_idx++) {
  1010. /*
  1011. *force the rx_ring[RX_MPDU_QUEUE/
  1012. *RX_CMD_QUEUE].idx to the first one
  1013. */
  1014. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1015. struct rtl_rx_desc *entry = NULL;
  1016. for (i = 0; i < rtlpci->rxringcount; i++) {
  1017. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1018. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1019. false,
  1020. HW_DESC_RXOWN,
  1021. (u8 *)&tmp_one);
  1022. }
  1023. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1024. }
  1025. }
  1026. /*
  1027. *after reset, release previous pending packet,
  1028. *and force the tx idx to the first one
  1029. */
  1030. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1031. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1032. if (rtlpci->tx_ring[i].desc) {
  1033. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1034. while (skb_queue_len(&ring->queue)) {
  1035. struct rtl_tx_desc *entry =
  1036. &ring->desc[ring->idx];
  1037. struct sk_buff *skb =
  1038. __skb_dequeue(&ring->queue);
  1039. pci_unmap_single(rtlpci->pdev,
  1040. rtlpriv->cfg->ops->
  1041. get_desc((u8 *)
  1042. entry,
  1043. true,
  1044. HW_DESC_TXBUFF_ADDR),
  1045. skb->len, PCI_DMA_TODEVICE);
  1046. kfree_skb(skb);
  1047. ring->idx = (ring->idx + 1) % ring->entries;
  1048. }
  1049. ring->idx = 0;
  1050. }
  1051. }
  1052. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1053. return 0;
  1054. }
  1055. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1056. struct sk_buff *skb)
  1057. {
  1058. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1059. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1060. struct ieee80211_sta *sta = info->control.sta;
  1061. struct rtl_sta_info *sta_entry = NULL;
  1062. u8 tid = rtl_get_tid(skb);
  1063. if (!sta)
  1064. return false;
  1065. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1066. if (!rtlpriv->rtlhal.earlymode_enable)
  1067. return false;
  1068. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1069. return false;
  1070. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1071. return false;
  1072. if (tid > 7)
  1073. return false;
  1074. /* maybe every tid should be checked */
  1075. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1076. return false;
  1077. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1078. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1079. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1080. return true;
  1081. }
  1082. static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  1083. struct rtl_tcb_desc *ptcb_desc)
  1084. {
  1085. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1086. struct rtl_sta_info *sta_entry = NULL;
  1087. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1088. struct ieee80211_sta *sta = info->control.sta;
  1089. struct rtl8192_tx_ring *ring;
  1090. struct rtl_tx_desc *pdesc;
  1091. u8 idx;
  1092. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1093. unsigned long flags;
  1094. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1095. __le16 fc = rtl_get_fc(skb);
  1096. u8 *pda_addr = hdr->addr1;
  1097. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1098. /*ssn */
  1099. u8 tid = 0;
  1100. u16 seq_number = 0;
  1101. u8 own;
  1102. u8 temp_one = 1;
  1103. if (ieee80211_is_auth(fc)) {
  1104. RT_TRACE(rtlpriv, COMP_SEND, DBG_DMESG, "MAC80211_LINKING\n");
  1105. rtl_ips_nic_on(hw);
  1106. }
  1107. if (rtlpriv->psc.sw_ps_enabled) {
  1108. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1109. !ieee80211_has_pm(fc))
  1110. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1111. }
  1112. rtl_action_proc(hw, skb, true);
  1113. if (is_multicast_ether_addr(pda_addr))
  1114. rtlpriv->stats.txbytesmulticast += skb->len;
  1115. else if (is_broadcast_ether_addr(pda_addr))
  1116. rtlpriv->stats.txbytesbroadcast += skb->len;
  1117. else
  1118. rtlpriv->stats.txbytesunicast += skb->len;
  1119. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1120. ring = &rtlpci->tx_ring[hw_queue];
  1121. if (hw_queue != BEACON_QUEUE)
  1122. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1123. ring->entries;
  1124. else
  1125. idx = 0;
  1126. pdesc = &ring->desc[idx];
  1127. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1128. true, HW_DESC_OWN);
  1129. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1130. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1131. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1132. hw_queue, ring->idx, idx,
  1133. skb_queue_len(&ring->queue));
  1134. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1135. return skb->len;
  1136. }
  1137. if (ieee80211_is_data_qos(fc)) {
  1138. tid = rtl_get_tid(skb);
  1139. if (sta) {
  1140. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1141. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1142. IEEE80211_SCTL_SEQ) >> 4;
  1143. seq_number += 1;
  1144. if (!ieee80211_has_morefrags(hdr->frame_control))
  1145. sta_entry->tids[tid].seq_number = seq_number;
  1146. }
  1147. }
  1148. if (ieee80211_is_data(fc))
  1149. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1150. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1151. info, skb, hw_queue, ptcb_desc);
  1152. __skb_queue_tail(&ring->queue, skb);
  1153. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1154. HW_DESC_OWN, (u8 *)&temp_one);
  1155. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1156. hw_queue != BEACON_QUEUE) {
  1157. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1158. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1159. hw_queue, ring->idx, idx,
  1160. skb_queue_len(&ring->queue));
  1161. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1162. }
  1163. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1164. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1165. return 0;
  1166. }
  1167. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1168. {
  1169. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1170. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1171. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1172. u16 i = 0;
  1173. int queue_id;
  1174. struct rtl8192_tx_ring *ring;
  1175. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1176. u32 queue_len;
  1177. ring = &pcipriv->dev.tx_ring[queue_id];
  1178. queue_len = skb_queue_len(&ring->queue);
  1179. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1180. queue_id == TXCMD_QUEUE) {
  1181. queue_id--;
  1182. continue;
  1183. } else {
  1184. msleep(20);
  1185. i++;
  1186. }
  1187. /* we just wait 1s for all queues */
  1188. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1189. is_hal_stop(rtlhal) || i >= 200)
  1190. return;
  1191. }
  1192. }
  1193. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1194. {
  1195. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1196. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1197. _rtl_pci_deinit_trx_ring(hw);
  1198. synchronize_irq(rtlpci->pdev->irq);
  1199. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1200. cancel_work_sync(&rtlpriv->works.lps_leave_work);
  1201. flush_workqueue(rtlpriv->works.rtl_wq);
  1202. destroy_workqueue(rtlpriv->works.rtl_wq);
  1203. }
  1204. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1205. {
  1206. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1207. int err;
  1208. _rtl_pci_init_struct(hw, pdev);
  1209. err = _rtl_pci_init_trx_ring(hw);
  1210. if (err) {
  1211. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1212. "tx ring initialization failed\n");
  1213. return err;
  1214. }
  1215. return 1;
  1216. }
  1217. static int rtl_pci_start(struct ieee80211_hw *hw)
  1218. {
  1219. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1220. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1221. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1222. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1223. int err;
  1224. rtl_pci_reset_trx_ring(hw);
  1225. rtlpci->driver_is_goingto_unload = false;
  1226. err = rtlpriv->cfg->ops->hw_init(hw);
  1227. if (err) {
  1228. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1229. "Failed to config hardware!\n");
  1230. return err;
  1231. }
  1232. rtlpriv->cfg->ops->enable_interrupt(hw);
  1233. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1234. rtl_init_rx_config(hw);
  1235. /*should be after adapter start and interrupt enable. */
  1236. set_hal_start(rtlhal);
  1237. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1238. rtlpci->up_first_time = false;
  1239. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "OK\n");
  1240. return 0;
  1241. }
  1242. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1243. {
  1244. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1245. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1246. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1247. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1248. unsigned long flags;
  1249. u8 RFInProgressTimeOut = 0;
  1250. /*
  1251. *should be before disable interrupt&adapter
  1252. *and will do it immediately.
  1253. */
  1254. set_hal_stop(rtlhal);
  1255. rtlpriv->cfg->ops->disable_interrupt(hw);
  1256. cancel_work_sync(&rtlpriv->works.lps_leave_work);
  1257. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1258. while (ppsc->rfchange_inprogress) {
  1259. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1260. if (RFInProgressTimeOut > 100) {
  1261. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1262. break;
  1263. }
  1264. mdelay(1);
  1265. RFInProgressTimeOut++;
  1266. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1267. }
  1268. ppsc->rfchange_inprogress = true;
  1269. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1270. rtlpci->driver_is_goingto_unload = true;
  1271. rtlpriv->cfg->ops->hw_disable(hw);
  1272. /* some things are not needed if firmware not available */
  1273. if (!rtlpriv->max_fw_size)
  1274. return;
  1275. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1276. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1277. ppsc->rfchange_inprogress = false;
  1278. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1279. rtl_pci_enable_aspm(hw);
  1280. }
  1281. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1282. struct ieee80211_hw *hw)
  1283. {
  1284. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1285. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1286. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1287. struct pci_dev *bridge_pdev = pdev->bus->self;
  1288. u16 venderid;
  1289. u16 deviceid;
  1290. u8 revisionid;
  1291. u16 irqline;
  1292. u8 tmp;
  1293. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1294. venderid = pdev->vendor;
  1295. deviceid = pdev->device;
  1296. pci_read_config_byte(pdev, 0x8, &revisionid);
  1297. pci_read_config_word(pdev, 0x3C, &irqline);
  1298. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1299. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1300. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1301. * the correct driver is r8192e_pci, thus this routine should
  1302. * return false.
  1303. */
  1304. if (deviceid == RTL_PCI_8192SE_DID &&
  1305. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1306. return false;
  1307. if (deviceid == RTL_PCI_8192_DID ||
  1308. deviceid == RTL_PCI_0044_DID ||
  1309. deviceid == RTL_PCI_0047_DID ||
  1310. deviceid == RTL_PCI_8192SE_DID ||
  1311. deviceid == RTL_PCI_8174_DID ||
  1312. deviceid == RTL_PCI_8173_DID ||
  1313. deviceid == RTL_PCI_8172_DID ||
  1314. deviceid == RTL_PCI_8171_DID) {
  1315. switch (revisionid) {
  1316. case RTL_PCI_REVISION_ID_8192PCIE:
  1317. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1318. "8192 PCI-E is found - vid/did=%x/%x\n",
  1319. venderid, deviceid);
  1320. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1321. break;
  1322. case RTL_PCI_REVISION_ID_8192SE:
  1323. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1324. "8192SE is found - vid/did=%x/%x\n",
  1325. venderid, deviceid);
  1326. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1327. break;
  1328. default:
  1329. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1330. "Err: Unknown device - vid/did=%x/%x\n",
  1331. venderid, deviceid);
  1332. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1333. break;
  1334. }
  1335. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1336. deviceid == RTL_PCI_8192CE_DID ||
  1337. deviceid == RTL_PCI_8191CE_DID ||
  1338. deviceid == RTL_PCI_8188CE_DID) {
  1339. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1340. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1341. "8192C PCI-E is found - vid/did=%x/%x\n",
  1342. venderid, deviceid);
  1343. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1344. deviceid == RTL_PCI_8192DE_DID2) {
  1345. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1346. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1347. "8192D PCI-E is found - vid/did=%x/%x\n",
  1348. venderid, deviceid);
  1349. } else {
  1350. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1351. "Err: Unknown device - vid/did=%x/%x\n",
  1352. venderid, deviceid);
  1353. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1354. }
  1355. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1356. if (revisionid == 0 || revisionid == 1) {
  1357. if (revisionid == 0) {
  1358. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1359. "Find 92DE MAC0\n");
  1360. rtlhal->interfaceindex = 0;
  1361. } else if (revisionid == 1) {
  1362. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1363. "Find 92DE MAC1\n");
  1364. rtlhal->interfaceindex = 1;
  1365. }
  1366. } else {
  1367. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1368. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1369. venderid, deviceid, revisionid);
  1370. rtlhal->interfaceindex = 0;
  1371. }
  1372. }
  1373. /*find bus info */
  1374. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1375. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1376. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1377. if (bridge_pdev) {
  1378. /*find bridge info if available */
  1379. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1380. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1381. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1382. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1383. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1384. "Pci Bridge Vendor is found index: %d\n",
  1385. tmp);
  1386. break;
  1387. }
  1388. }
  1389. }
  1390. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1391. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1392. pcipriv->ndis_adapter.pcibridge_busnum =
  1393. bridge_pdev->bus->number;
  1394. pcipriv->ndis_adapter.pcibridge_devnum =
  1395. PCI_SLOT(bridge_pdev->devfn);
  1396. pcipriv->ndis_adapter.pcibridge_funcnum =
  1397. PCI_FUNC(bridge_pdev->devfn);
  1398. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1399. pci_pcie_cap(bridge_pdev);
  1400. pcipriv->ndis_adapter.num4bytes =
  1401. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1402. rtl_pci_get_linkcontrol_field(hw);
  1403. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1404. PCI_BRIDGE_VENDOR_AMD) {
  1405. pcipriv->ndis_adapter.amd_l1_patch =
  1406. rtl_pci_get_amd_l1_patch(hw);
  1407. }
  1408. }
  1409. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1410. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1411. pcipriv->ndis_adapter.busnumber,
  1412. pcipriv->ndis_adapter.devnumber,
  1413. pcipriv->ndis_adapter.funcnumber,
  1414. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1415. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1416. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1417. pcipriv->ndis_adapter.pcibridge_busnum,
  1418. pcipriv->ndis_adapter.pcibridge_devnum,
  1419. pcipriv->ndis_adapter.pcibridge_funcnum,
  1420. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1421. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1422. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1423. pcipriv->ndis_adapter.amd_l1_patch);
  1424. rtl_pci_parse_configuration(pdev, hw);
  1425. return true;
  1426. }
  1427. int __devinit rtl_pci_probe(struct pci_dev *pdev,
  1428. const struct pci_device_id *id)
  1429. {
  1430. struct ieee80211_hw *hw = NULL;
  1431. struct rtl_priv *rtlpriv = NULL;
  1432. struct rtl_pci_priv *pcipriv = NULL;
  1433. struct rtl_pci *rtlpci;
  1434. unsigned long pmem_start, pmem_len, pmem_flags;
  1435. int err;
  1436. err = pci_enable_device(pdev);
  1437. if (err) {
  1438. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1439. pci_name(pdev));
  1440. return err;
  1441. }
  1442. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1443. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1444. RT_ASSERT(false,
  1445. "Unable to obtain 32bit DMA for consistent allocations\n");
  1446. err = -ENOMEM;
  1447. goto fail1;
  1448. }
  1449. }
  1450. pci_set_master(pdev);
  1451. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1452. sizeof(struct rtl_priv), &rtl_ops);
  1453. if (!hw) {
  1454. RT_ASSERT(false,
  1455. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1456. err = -ENOMEM;
  1457. goto fail1;
  1458. }
  1459. SET_IEEE80211_DEV(hw, &pdev->dev);
  1460. pci_set_drvdata(pdev, hw);
  1461. rtlpriv = hw->priv;
  1462. pcipriv = (void *)rtlpriv->priv;
  1463. pcipriv->dev.pdev = pdev;
  1464. init_completion(&rtlpriv->firmware_loading_complete);
  1465. /* init cfg & intf_ops */
  1466. rtlpriv->rtlhal.interface = INTF_PCI;
  1467. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1468. rtlpriv->intf_ops = &rtl_pci_ops;
  1469. /*
  1470. *init dbgp flags before all
  1471. *other functions, because we will
  1472. *use it in other funtions like
  1473. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1474. *you can not use these macro
  1475. *before this
  1476. */
  1477. rtl_dbgp_flag_init(hw);
  1478. /* MEM map */
  1479. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1480. if (err) {
  1481. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1482. goto fail1;
  1483. }
  1484. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1485. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1486. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1487. /*shared mem start */
  1488. rtlpriv->io.pci_mem_start =
  1489. (unsigned long)pci_iomap(pdev,
  1490. rtlpriv->cfg->bar_id, pmem_len);
  1491. if (rtlpriv->io.pci_mem_start == 0) {
  1492. RT_ASSERT(false, "Can't map PCI mem\n");
  1493. err = -ENOMEM;
  1494. goto fail2;
  1495. }
  1496. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1497. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1498. pmem_start, pmem_len, pmem_flags,
  1499. rtlpriv->io.pci_mem_start);
  1500. /* Disable Clk Request */
  1501. pci_write_config_byte(pdev, 0x81, 0);
  1502. /* leave D3 mode */
  1503. pci_write_config_byte(pdev, 0x44, 0);
  1504. pci_write_config_byte(pdev, 0x04, 0x06);
  1505. pci_write_config_byte(pdev, 0x04, 0x07);
  1506. /* find adapter */
  1507. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1508. err = -ENODEV;
  1509. goto fail3;
  1510. }
  1511. /* Init IO handler */
  1512. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1513. /*like read eeprom and so on */
  1514. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1515. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1516. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1517. err = -ENODEV;
  1518. goto fail3;
  1519. }
  1520. rtlpriv->cfg->ops->init_sw_leds(hw);
  1521. /*aspm */
  1522. rtl_pci_init_aspm(hw);
  1523. /* Init mac80211 sw */
  1524. err = rtl_init_core(hw);
  1525. if (err) {
  1526. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1527. "Can't allocate sw for mac80211\n");
  1528. goto fail3;
  1529. }
  1530. /* Init PCI sw */
  1531. err = !rtl_pci_init(hw, pdev);
  1532. if (err) {
  1533. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1534. goto fail3;
  1535. }
  1536. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1537. if (err) {
  1538. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1539. "failed to create sysfs device attributes\n");
  1540. goto fail3;
  1541. }
  1542. rtlpci = rtl_pcidev(pcipriv);
  1543. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1544. IRQF_SHARED, KBUILD_MODNAME, hw);
  1545. if (err) {
  1546. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1547. "%s: failed to register IRQ handler\n",
  1548. wiphy_name(hw->wiphy));
  1549. goto fail3;
  1550. }
  1551. rtlpci->irq_alloc = 1;
  1552. return 0;
  1553. fail3:
  1554. rtl_deinit_core(hw);
  1555. _rtl_pci_io_handler_release(hw);
  1556. if (rtlpriv->io.pci_mem_start != 0)
  1557. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1558. fail2:
  1559. pci_release_regions(pdev);
  1560. complete(&rtlpriv->firmware_loading_complete);
  1561. fail1:
  1562. if (hw)
  1563. ieee80211_free_hw(hw);
  1564. pci_set_drvdata(pdev, NULL);
  1565. pci_disable_device(pdev);
  1566. return err;
  1567. }
  1568. EXPORT_SYMBOL(rtl_pci_probe);
  1569. void rtl_pci_disconnect(struct pci_dev *pdev)
  1570. {
  1571. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1572. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1573. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1574. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1575. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1576. /* just in case driver is removed before firmware callback */
  1577. wait_for_completion(&rtlpriv->firmware_loading_complete);
  1578. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1579. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1580. /*ieee80211_unregister_hw will call ops_stop */
  1581. if (rtlmac->mac80211_registered == 1) {
  1582. ieee80211_unregister_hw(hw);
  1583. rtlmac->mac80211_registered = 0;
  1584. } else {
  1585. rtl_deinit_deferred_work(hw);
  1586. rtlpriv->intf_ops->adapter_stop(hw);
  1587. }
  1588. /*deinit rfkill */
  1589. rtl_deinit_rfkill(hw);
  1590. rtl_pci_deinit(hw);
  1591. rtl_deinit_core(hw);
  1592. _rtl_pci_io_handler_release(hw);
  1593. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1594. if (rtlpci->irq_alloc) {
  1595. free_irq(rtlpci->pdev->irq, hw);
  1596. rtlpci->irq_alloc = 0;
  1597. }
  1598. if (rtlpriv->io.pci_mem_start != 0) {
  1599. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1600. pci_release_regions(pdev);
  1601. }
  1602. pci_disable_device(pdev);
  1603. rtl_pci_disable_aspm(hw);
  1604. pci_set_drvdata(pdev, NULL);
  1605. ieee80211_free_hw(hw);
  1606. }
  1607. EXPORT_SYMBOL(rtl_pci_disconnect);
  1608. /***************************************
  1609. kernel pci power state define:
  1610. PCI_D0 ((pci_power_t __force) 0)
  1611. PCI_D1 ((pci_power_t __force) 1)
  1612. PCI_D2 ((pci_power_t __force) 2)
  1613. PCI_D3hot ((pci_power_t __force) 3)
  1614. PCI_D3cold ((pci_power_t __force) 4)
  1615. PCI_UNKNOWN ((pci_power_t __force) 5)
  1616. This function is called when system
  1617. goes into suspend state mac80211 will
  1618. call rtl_mac_stop() from the mac80211
  1619. suspend function first, So there is
  1620. no need to call hw_disable here.
  1621. ****************************************/
  1622. int rtl_pci_suspend(struct device *dev)
  1623. {
  1624. struct pci_dev *pdev = to_pci_dev(dev);
  1625. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1626. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1627. rtlpriv->cfg->ops->hw_suspend(hw);
  1628. rtl_deinit_rfkill(hw);
  1629. return 0;
  1630. }
  1631. EXPORT_SYMBOL(rtl_pci_suspend);
  1632. int rtl_pci_resume(struct device *dev)
  1633. {
  1634. struct pci_dev *pdev = to_pci_dev(dev);
  1635. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1636. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1637. rtlpriv->cfg->ops->hw_resume(hw);
  1638. rtl_init_rfkill(hw);
  1639. return 0;
  1640. }
  1641. EXPORT_SYMBOL(rtl_pci_resume);
  1642. struct rtl_intf_ops rtl_pci_ops = {
  1643. .read_efuse_byte = read_efuse_byte,
  1644. .adapter_start = rtl_pci_start,
  1645. .adapter_stop = rtl_pci_stop,
  1646. .adapter_tx = rtl_pci_tx,
  1647. .flush = rtl_pci_flush,
  1648. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1649. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1650. .disable_aspm = rtl_pci_disable_aspm,
  1651. .enable_aspm = rtl_pci_enable_aspm,
  1652. };