lapic.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include <linux/jump_label.h>
  36. #include "kvm_cache_regs.h"
  37. #include "irq.h"
  38. #include "trace.h"
  39. #include "x86.h"
  40. #include "cpuid.h"
  41. #ifndef CONFIG_X86_64
  42. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  43. #else
  44. #define mod_64(x, y) ((x) % (y))
  45. #endif
  46. #define PRId64 "d"
  47. #define PRIx64 "llx"
  48. #define PRIu64 "u"
  49. #define PRIo64 "o"
  50. #define APIC_BUS_CYCLE_NS 1
  51. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  52. #define apic_debug(fmt, arg...)
  53. #define APIC_LVT_NUM 6
  54. /* 14 is the version for Xeon and Pentium 8.4.8*/
  55. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  56. #define LAPIC_MMIO_LENGTH (1 << 12)
  57. /* followed define is not in apicdef.h */
  58. #define APIC_SHORT_MASK 0xc0000
  59. #define APIC_DEST_NOSHORT 0x0
  60. #define APIC_DEST_MASK 0x800
  61. #define MAX_APIC_VECTOR 256
  62. #define APIC_VECTORS_PER_REG 32
  63. #define VEC_POS(v) ((v) & (32 - 1))
  64. #define REG_POS(v) (((v) >> 5) << 4)
  65. static unsigned int min_timer_period_us = 500;
  66. module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
  67. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  68. {
  69. *((u32 *) (apic->regs + reg_off)) = val;
  70. }
  71. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  72. {
  73. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  74. }
  75. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  76. {
  77. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  78. }
  79. static inline int apic_test_vector(int vec, void *bitmap)
  80. {
  81. return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  82. }
  83. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
  84. {
  85. struct kvm_lapic *apic = vcpu->arch.apic;
  86. return apic_test_vector(vector, apic->regs + APIC_ISR) ||
  87. apic_test_vector(vector, apic->regs + APIC_IRR);
  88. }
  89. static inline void apic_set_vector(int vec, void *bitmap)
  90. {
  91. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  92. }
  93. static inline void apic_clear_vector(int vec, void *bitmap)
  94. {
  95. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  96. }
  97. static inline int __apic_test_and_set_vector(int vec, void *bitmap)
  98. {
  99. return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  100. }
  101. static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
  102. {
  103. return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  104. }
  105. struct static_key_deferred apic_hw_disabled __read_mostly;
  106. struct static_key_deferred apic_sw_disabled __read_mostly;
  107. static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
  108. {
  109. if ((kvm_apic_get_reg(apic, APIC_SPIV) ^ val) & APIC_SPIV_APIC_ENABLED) {
  110. if (val & APIC_SPIV_APIC_ENABLED)
  111. static_key_slow_dec_deferred(&apic_sw_disabled);
  112. else
  113. static_key_slow_inc(&apic_sw_disabled.key);
  114. }
  115. apic_set_reg(apic, APIC_SPIV, val);
  116. }
  117. static inline int apic_enabled(struct kvm_lapic *apic)
  118. {
  119. return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
  120. }
  121. #define LVT_MASK \
  122. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  123. #define LINT_MASK \
  124. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  125. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  126. static inline int kvm_apic_id(struct kvm_lapic *apic)
  127. {
  128. return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  129. }
  130. static void recalculate_apic_map(struct kvm *kvm)
  131. {
  132. struct kvm_apic_map *new, *old = NULL;
  133. struct kvm_vcpu *vcpu;
  134. int i;
  135. new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
  136. mutex_lock(&kvm->arch.apic_map_lock);
  137. if (!new)
  138. goto out;
  139. new->ldr_bits = 8;
  140. /* flat mode is default */
  141. new->cid_shift = 8;
  142. new->cid_mask = 0;
  143. new->lid_mask = 0xff;
  144. kvm_for_each_vcpu(i, vcpu, kvm) {
  145. struct kvm_lapic *apic = vcpu->arch.apic;
  146. u16 cid, lid;
  147. u32 ldr;
  148. if (!kvm_apic_present(vcpu))
  149. continue;
  150. /*
  151. * All APICs have to be configured in the same mode by an OS.
  152. * We take advatage of this while building logical id loockup
  153. * table. After reset APICs are in xapic/flat mode, so if we
  154. * find apic with different setting we assume this is the mode
  155. * OS wants all apics to be in; build lookup table accordingly.
  156. */
  157. if (apic_x2apic_mode(apic)) {
  158. new->ldr_bits = 32;
  159. new->cid_shift = 16;
  160. new->cid_mask = new->lid_mask = 0xffff;
  161. } else if (kvm_apic_sw_enabled(apic) &&
  162. !new->cid_mask /* flat mode */ &&
  163. kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
  164. new->cid_shift = 4;
  165. new->cid_mask = 0xf;
  166. new->lid_mask = 0xf;
  167. }
  168. new->phys_map[kvm_apic_id(apic)] = apic;
  169. ldr = kvm_apic_get_reg(apic, APIC_LDR);
  170. cid = apic_cluster_id(new, ldr);
  171. lid = apic_logical_id(new, ldr);
  172. if (lid)
  173. new->logical_map[cid][ffs(lid) - 1] = apic;
  174. }
  175. out:
  176. old = rcu_dereference_protected(kvm->arch.apic_map,
  177. lockdep_is_held(&kvm->arch.apic_map_lock));
  178. rcu_assign_pointer(kvm->arch.apic_map, new);
  179. mutex_unlock(&kvm->arch.apic_map_lock);
  180. if (old)
  181. kfree_rcu(old, rcu);
  182. kvm_vcpu_request_scan_ioapic(kvm);
  183. }
  184. static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
  185. {
  186. apic_set_reg(apic, APIC_ID, id << 24);
  187. recalculate_apic_map(apic->vcpu->kvm);
  188. }
  189. static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
  190. {
  191. apic_set_reg(apic, APIC_LDR, id);
  192. recalculate_apic_map(apic->vcpu->kvm);
  193. }
  194. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  195. {
  196. return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  197. }
  198. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  199. {
  200. return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  201. }
  202. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  203. {
  204. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  205. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
  206. }
  207. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  208. {
  209. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  210. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
  211. }
  212. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  213. {
  214. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  215. apic->lapic_timer.timer_mode_mask) ==
  216. APIC_LVT_TIMER_TSCDEADLINE);
  217. }
  218. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  219. {
  220. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  221. }
  222. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  223. {
  224. struct kvm_lapic *apic = vcpu->arch.apic;
  225. struct kvm_cpuid_entry2 *feat;
  226. u32 v = APIC_VERSION;
  227. if (!kvm_vcpu_has_lapic(vcpu))
  228. return;
  229. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  230. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  231. v |= APIC_LVR_DIRECTED_EOI;
  232. apic_set_reg(apic, APIC_LVR, v);
  233. }
  234. static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  235. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  236. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  237. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  238. LINT_MASK, LINT_MASK, /* LVT0-1 */
  239. LVT_MASK /* LVTERR */
  240. };
  241. static int find_highest_vector(void *bitmap)
  242. {
  243. int vec;
  244. u32 *reg;
  245. for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
  246. vec >= 0; vec -= APIC_VECTORS_PER_REG) {
  247. reg = bitmap + REG_POS(vec);
  248. if (*reg)
  249. return fls(*reg) - 1 + vec;
  250. }
  251. return -1;
  252. }
  253. static u8 count_vectors(void *bitmap)
  254. {
  255. int vec;
  256. u32 *reg;
  257. u8 count = 0;
  258. for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
  259. reg = bitmap + REG_POS(vec);
  260. count += hweight32(*reg);
  261. }
  262. return count;
  263. }
  264. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  265. {
  266. apic->irr_pending = true;
  267. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  268. }
  269. static inline int apic_search_irr(struct kvm_lapic *apic)
  270. {
  271. return find_highest_vector(apic->regs + APIC_IRR);
  272. }
  273. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  274. {
  275. int result;
  276. /*
  277. * Note that irr_pending is just a hint. It will be always
  278. * true with virtual interrupt delivery enabled.
  279. */
  280. if (!apic->irr_pending)
  281. return -1;
  282. result = apic_search_irr(apic);
  283. ASSERT(result == -1 || result >= 16);
  284. return result;
  285. }
  286. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  287. {
  288. apic->irr_pending = false;
  289. apic_clear_vector(vec, apic->regs + APIC_IRR);
  290. if (apic_search_irr(apic) != -1)
  291. apic->irr_pending = true;
  292. }
  293. static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
  294. {
  295. if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
  296. ++apic->isr_count;
  297. BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
  298. /*
  299. * ISR (in service register) bit is set when injecting an interrupt.
  300. * The highest vector is injected. Thus the latest bit set matches
  301. * the highest bit in ISR.
  302. */
  303. apic->highest_isr_cache = vec;
  304. }
  305. static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
  306. {
  307. if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
  308. --apic->isr_count;
  309. BUG_ON(apic->isr_count < 0);
  310. apic->highest_isr_cache = -1;
  311. }
  312. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  313. {
  314. int highest_irr;
  315. /* This may race with setting of irr in __apic_accept_irq() and
  316. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  317. * will cause vmexit immediately and the value will be recalculated
  318. * on the next vmentry.
  319. */
  320. if (!kvm_vcpu_has_lapic(vcpu))
  321. return 0;
  322. highest_irr = apic_find_highest_irr(vcpu->arch.apic);
  323. return highest_irr;
  324. }
  325. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  326. int vector, int level, int trig_mode,
  327. unsigned long *dest_map);
  328. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  329. unsigned long *dest_map)
  330. {
  331. struct kvm_lapic *apic = vcpu->arch.apic;
  332. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  333. irq->level, irq->trig_mode, dest_map);
  334. }
  335. static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
  336. {
  337. return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
  338. sizeof(val));
  339. }
  340. static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
  341. {
  342. return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
  343. sizeof(*val));
  344. }
  345. static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
  346. {
  347. return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
  348. }
  349. static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
  350. {
  351. u8 val;
  352. if (pv_eoi_get_user(vcpu, &val) < 0)
  353. apic_debug("Can't read EOI MSR value: 0x%llx\n",
  354. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  355. return val & 0x1;
  356. }
  357. static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
  358. {
  359. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
  360. apic_debug("Can't set EOI MSR value: 0x%llx\n",
  361. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  362. return;
  363. }
  364. __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  365. }
  366. static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
  367. {
  368. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
  369. apic_debug("Can't clear EOI MSR value: 0x%llx\n",
  370. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  371. return;
  372. }
  373. __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  374. }
  375. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  376. {
  377. int result;
  378. /* Note that isr_count is always 1 with vid enabled */
  379. if (!apic->isr_count)
  380. return -1;
  381. if (likely(apic->highest_isr_cache != -1))
  382. return apic->highest_isr_cache;
  383. result = find_highest_vector(apic->regs + APIC_ISR);
  384. ASSERT(result == -1 || result >= 16);
  385. return result;
  386. }
  387. static void apic_update_ppr(struct kvm_lapic *apic)
  388. {
  389. u32 tpr, isrv, ppr, old_ppr;
  390. int isr;
  391. old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
  392. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
  393. isr = apic_find_highest_isr(apic);
  394. isrv = (isr != -1) ? isr : 0;
  395. if ((tpr & 0xf0) >= (isrv & 0xf0))
  396. ppr = tpr & 0xff;
  397. else
  398. ppr = isrv & 0xf0;
  399. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  400. apic, ppr, isr, isrv);
  401. if (old_ppr != ppr) {
  402. apic_set_reg(apic, APIC_PROCPRI, ppr);
  403. if (ppr < old_ppr)
  404. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  405. }
  406. }
  407. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  408. {
  409. apic_set_reg(apic, APIC_TASKPRI, tpr);
  410. apic_update_ppr(apic);
  411. }
  412. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  413. {
  414. return dest == 0xff || kvm_apic_id(apic) == dest;
  415. }
  416. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  417. {
  418. int result = 0;
  419. u32 logical_id;
  420. if (apic_x2apic_mode(apic)) {
  421. logical_id = kvm_apic_get_reg(apic, APIC_LDR);
  422. return logical_id & mda;
  423. }
  424. logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
  425. switch (kvm_apic_get_reg(apic, APIC_DFR)) {
  426. case APIC_DFR_FLAT:
  427. if (logical_id & mda)
  428. result = 1;
  429. break;
  430. case APIC_DFR_CLUSTER:
  431. if (((logical_id >> 4) == (mda >> 0x4))
  432. && (logical_id & mda & 0xf))
  433. result = 1;
  434. break;
  435. default:
  436. apic_debug("Bad DFR vcpu %d: %08x\n",
  437. apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
  438. break;
  439. }
  440. return result;
  441. }
  442. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  443. int short_hand, int dest, int dest_mode)
  444. {
  445. int result = 0;
  446. struct kvm_lapic *target = vcpu->arch.apic;
  447. apic_debug("target %p, source %p, dest 0x%x, "
  448. "dest_mode 0x%x, short_hand 0x%x\n",
  449. target, source, dest, dest_mode, short_hand);
  450. ASSERT(target);
  451. switch (short_hand) {
  452. case APIC_DEST_NOSHORT:
  453. if (dest_mode == 0)
  454. /* Physical mode. */
  455. result = kvm_apic_match_physical_addr(target, dest);
  456. else
  457. /* Logical mode. */
  458. result = kvm_apic_match_logical_addr(target, dest);
  459. break;
  460. case APIC_DEST_SELF:
  461. result = (target == source);
  462. break;
  463. case APIC_DEST_ALLINC:
  464. result = 1;
  465. break;
  466. case APIC_DEST_ALLBUT:
  467. result = (target != source);
  468. break;
  469. default:
  470. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  471. short_hand);
  472. break;
  473. }
  474. return result;
  475. }
  476. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  477. struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
  478. {
  479. struct kvm_apic_map *map;
  480. unsigned long bitmap = 1;
  481. struct kvm_lapic **dst;
  482. int i;
  483. bool ret = false;
  484. *r = -1;
  485. if (irq->shorthand == APIC_DEST_SELF) {
  486. *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
  487. return true;
  488. }
  489. if (irq->shorthand)
  490. return false;
  491. rcu_read_lock();
  492. map = rcu_dereference(kvm->arch.apic_map);
  493. if (!map)
  494. goto out;
  495. if (irq->dest_mode == 0) { /* physical mode */
  496. if (irq->delivery_mode == APIC_DM_LOWEST ||
  497. irq->dest_id == 0xff)
  498. goto out;
  499. dst = &map->phys_map[irq->dest_id & 0xff];
  500. } else {
  501. u32 mda = irq->dest_id << (32 - map->ldr_bits);
  502. dst = map->logical_map[apic_cluster_id(map, mda)];
  503. bitmap = apic_logical_id(map, mda);
  504. if (irq->delivery_mode == APIC_DM_LOWEST) {
  505. int l = -1;
  506. for_each_set_bit(i, &bitmap, 16) {
  507. if (!dst[i])
  508. continue;
  509. if (l < 0)
  510. l = i;
  511. else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
  512. l = i;
  513. }
  514. bitmap = (l >= 0) ? 1 << l : 0;
  515. }
  516. }
  517. for_each_set_bit(i, &bitmap, 16) {
  518. if (!dst[i])
  519. continue;
  520. if (*r < 0)
  521. *r = 0;
  522. *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
  523. }
  524. ret = true;
  525. out:
  526. rcu_read_unlock();
  527. return ret;
  528. }
  529. /*
  530. * Add a pending IRQ into lapic.
  531. * Return 1 if successfully added and 0 if discarded.
  532. */
  533. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  534. int vector, int level, int trig_mode,
  535. unsigned long *dest_map)
  536. {
  537. int result = 0;
  538. struct kvm_vcpu *vcpu = apic->vcpu;
  539. switch (delivery_mode) {
  540. case APIC_DM_LOWEST:
  541. vcpu->arch.apic_arb_prio++;
  542. case APIC_DM_FIXED:
  543. /* FIXME add logic for vcpu on reset */
  544. if (unlikely(!apic_enabled(apic)))
  545. break;
  546. if (dest_map)
  547. __set_bit(vcpu->vcpu_id, dest_map);
  548. if (trig_mode) {
  549. apic_debug("level trig mode for vector %d", vector);
  550. apic_set_vector(vector, apic->regs + APIC_TMR);
  551. } else
  552. apic_clear_vector(vector, apic->regs + APIC_TMR);
  553. result = !apic_test_and_set_irr(vector, apic);
  554. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  555. trig_mode, vector, !result);
  556. if (!result) {
  557. if (trig_mode)
  558. apic_debug("level trig mode repeatedly for "
  559. "vector %d", vector);
  560. break;
  561. }
  562. kvm_make_request(KVM_REQ_EVENT, vcpu);
  563. kvm_vcpu_kick(vcpu);
  564. break;
  565. case APIC_DM_REMRD:
  566. apic_debug("Ignoring delivery mode 3\n");
  567. break;
  568. case APIC_DM_SMI:
  569. apic_debug("Ignoring guest SMI\n");
  570. break;
  571. case APIC_DM_NMI:
  572. result = 1;
  573. kvm_inject_nmi(vcpu);
  574. kvm_vcpu_kick(vcpu);
  575. break;
  576. case APIC_DM_INIT:
  577. if (!trig_mode || level) {
  578. result = 1;
  579. /* assumes that there are only KVM_APIC_INIT/SIPI */
  580. apic->pending_events = (1UL << KVM_APIC_INIT);
  581. /* make sure pending_events is visible before sending
  582. * the request */
  583. smp_wmb();
  584. kvm_make_request(KVM_REQ_EVENT, vcpu);
  585. kvm_vcpu_kick(vcpu);
  586. } else {
  587. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  588. vcpu->vcpu_id);
  589. }
  590. break;
  591. case APIC_DM_STARTUP:
  592. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  593. vcpu->vcpu_id, vector);
  594. result = 1;
  595. apic->sipi_vector = vector;
  596. /* make sure sipi_vector is visible for the receiver */
  597. smp_wmb();
  598. set_bit(KVM_APIC_SIPI, &apic->pending_events);
  599. kvm_make_request(KVM_REQ_EVENT, vcpu);
  600. kvm_vcpu_kick(vcpu);
  601. break;
  602. case APIC_DM_EXTINT:
  603. /*
  604. * Should only be called by kvm_apic_local_deliver() with LVT0,
  605. * before NMI watchdog was enabled. Already handled by
  606. * kvm_apic_accept_pic_intr().
  607. */
  608. break;
  609. default:
  610. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  611. delivery_mode);
  612. break;
  613. }
  614. return result;
  615. }
  616. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  617. {
  618. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  619. }
  620. static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
  621. {
  622. if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
  623. kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
  624. int trigger_mode;
  625. if (apic_test_vector(vector, apic->regs + APIC_TMR))
  626. trigger_mode = IOAPIC_LEVEL_TRIG;
  627. else
  628. trigger_mode = IOAPIC_EDGE_TRIG;
  629. kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
  630. }
  631. }
  632. static int apic_set_eoi(struct kvm_lapic *apic)
  633. {
  634. int vector = apic_find_highest_isr(apic);
  635. trace_kvm_eoi(apic, vector);
  636. /*
  637. * Not every write EOI will has corresponding ISR,
  638. * one example is when Kernel check timer on setup_IO_APIC
  639. */
  640. if (vector == -1)
  641. return vector;
  642. apic_clear_isr(vector, apic);
  643. apic_update_ppr(apic);
  644. kvm_ioapic_send_eoi(apic, vector);
  645. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  646. return vector;
  647. }
  648. /*
  649. * this interface assumes a trap-like exit, which has already finished
  650. * desired side effect including vISR and vPPR update.
  651. */
  652. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
  653. {
  654. struct kvm_lapic *apic = vcpu->arch.apic;
  655. trace_kvm_eoi(apic, vector);
  656. kvm_ioapic_send_eoi(apic, vector);
  657. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  658. }
  659. EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
  660. static void apic_send_ipi(struct kvm_lapic *apic)
  661. {
  662. u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
  663. u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
  664. struct kvm_lapic_irq irq;
  665. irq.vector = icr_low & APIC_VECTOR_MASK;
  666. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  667. irq.dest_mode = icr_low & APIC_DEST_MASK;
  668. irq.level = icr_low & APIC_INT_ASSERT;
  669. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  670. irq.shorthand = icr_low & APIC_SHORT_MASK;
  671. if (apic_x2apic_mode(apic))
  672. irq.dest_id = icr_high;
  673. else
  674. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  675. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  676. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  677. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  678. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  679. icr_high, icr_low, irq.shorthand, irq.dest_id,
  680. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  681. irq.vector);
  682. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
  683. }
  684. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  685. {
  686. ktime_t remaining;
  687. s64 ns;
  688. u32 tmcct;
  689. ASSERT(apic != NULL);
  690. /* if initial count is 0, current count should also be 0 */
  691. if (kvm_apic_get_reg(apic, APIC_TMICT) == 0)
  692. return 0;
  693. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  694. if (ktime_to_ns(remaining) < 0)
  695. remaining = ktime_set(0, 0);
  696. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  697. tmcct = div64_u64(ns,
  698. (APIC_BUS_CYCLE_NS * apic->divide_count));
  699. return tmcct;
  700. }
  701. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  702. {
  703. struct kvm_vcpu *vcpu = apic->vcpu;
  704. struct kvm_run *run = vcpu->run;
  705. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  706. run->tpr_access.rip = kvm_rip_read(vcpu);
  707. run->tpr_access.is_write = write;
  708. }
  709. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  710. {
  711. if (apic->vcpu->arch.tpr_access_reporting)
  712. __report_tpr_access(apic, write);
  713. }
  714. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  715. {
  716. u32 val = 0;
  717. if (offset >= LAPIC_MMIO_LENGTH)
  718. return 0;
  719. switch (offset) {
  720. case APIC_ID:
  721. if (apic_x2apic_mode(apic))
  722. val = kvm_apic_id(apic);
  723. else
  724. val = kvm_apic_id(apic) << 24;
  725. break;
  726. case APIC_ARBPRI:
  727. apic_debug("Access APIC ARBPRI register which is for P6\n");
  728. break;
  729. case APIC_TMCCT: /* Timer CCR */
  730. if (apic_lvtt_tscdeadline(apic))
  731. return 0;
  732. val = apic_get_tmcct(apic);
  733. break;
  734. case APIC_PROCPRI:
  735. apic_update_ppr(apic);
  736. val = kvm_apic_get_reg(apic, offset);
  737. break;
  738. case APIC_TASKPRI:
  739. report_tpr_access(apic, false);
  740. /* fall thru */
  741. default:
  742. val = kvm_apic_get_reg(apic, offset);
  743. break;
  744. }
  745. return val;
  746. }
  747. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  748. {
  749. return container_of(dev, struct kvm_lapic, dev);
  750. }
  751. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  752. void *data)
  753. {
  754. unsigned char alignment = offset & 0xf;
  755. u32 result;
  756. /* this bitmask has a bit cleared for each reserved register */
  757. static const u64 rmask = 0x43ff01ffffffe70cULL;
  758. if ((alignment + len) > 4) {
  759. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  760. offset, len);
  761. return 1;
  762. }
  763. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  764. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  765. offset);
  766. return 1;
  767. }
  768. result = __apic_read(apic, offset & ~0xf);
  769. trace_kvm_apic_read(offset, result);
  770. switch (len) {
  771. case 1:
  772. case 2:
  773. case 4:
  774. memcpy(data, (char *)&result + alignment, len);
  775. break;
  776. default:
  777. printk(KERN_ERR "Local APIC read with len = %x, "
  778. "should be 1,2, or 4 instead\n", len);
  779. break;
  780. }
  781. return 0;
  782. }
  783. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  784. {
  785. return kvm_apic_hw_enabled(apic) &&
  786. addr >= apic->base_address &&
  787. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  788. }
  789. static int apic_mmio_read(struct kvm_io_device *this,
  790. gpa_t address, int len, void *data)
  791. {
  792. struct kvm_lapic *apic = to_lapic(this);
  793. u32 offset = address - apic->base_address;
  794. if (!apic_mmio_in_range(apic, address))
  795. return -EOPNOTSUPP;
  796. apic_reg_read(apic, offset, len, data);
  797. return 0;
  798. }
  799. static void update_divide_count(struct kvm_lapic *apic)
  800. {
  801. u32 tmp1, tmp2, tdcr;
  802. tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
  803. tmp1 = tdcr & 0xf;
  804. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  805. apic->divide_count = 0x1 << (tmp2 & 0x7);
  806. apic_debug("timer divide count is 0x%x\n",
  807. apic->divide_count);
  808. }
  809. static void start_apic_timer(struct kvm_lapic *apic)
  810. {
  811. ktime_t now;
  812. atomic_set(&apic->lapic_timer.pending, 0);
  813. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  814. /* lapic timer in oneshot or periodic mode */
  815. now = apic->lapic_timer.timer.base->get_time();
  816. apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
  817. * APIC_BUS_CYCLE_NS * apic->divide_count;
  818. if (!apic->lapic_timer.period)
  819. return;
  820. /*
  821. * Do not allow the guest to program periodic timers with small
  822. * interval, since the hrtimers are not throttled by the host
  823. * scheduler.
  824. */
  825. if (apic_lvtt_period(apic)) {
  826. s64 min_period = min_timer_period_us * 1000LL;
  827. if (apic->lapic_timer.period < min_period) {
  828. pr_info_ratelimited(
  829. "kvm: vcpu %i: requested %lld ns "
  830. "lapic timer period limited to %lld ns\n",
  831. apic->vcpu->vcpu_id,
  832. apic->lapic_timer.period, min_period);
  833. apic->lapic_timer.period = min_period;
  834. }
  835. }
  836. hrtimer_start(&apic->lapic_timer.timer,
  837. ktime_add_ns(now, apic->lapic_timer.period),
  838. HRTIMER_MODE_ABS);
  839. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  840. PRIx64 ", "
  841. "timer initial count 0x%x, period %lldns, "
  842. "expire @ 0x%016" PRIx64 ".\n", __func__,
  843. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  844. kvm_apic_get_reg(apic, APIC_TMICT),
  845. apic->lapic_timer.period,
  846. ktime_to_ns(ktime_add_ns(now,
  847. apic->lapic_timer.period)));
  848. } else if (apic_lvtt_tscdeadline(apic)) {
  849. /* lapic timer in tsc deadline mode */
  850. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  851. u64 ns = 0;
  852. struct kvm_vcpu *vcpu = apic->vcpu;
  853. unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
  854. unsigned long flags;
  855. if (unlikely(!tscdeadline || !this_tsc_khz))
  856. return;
  857. local_irq_save(flags);
  858. now = apic->lapic_timer.timer.base->get_time();
  859. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
  860. if (likely(tscdeadline > guest_tsc)) {
  861. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  862. do_div(ns, this_tsc_khz);
  863. }
  864. hrtimer_start(&apic->lapic_timer.timer,
  865. ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
  866. local_irq_restore(flags);
  867. }
  868. }
  869. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  870. {
  871. int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
  872. if (apic_lvt_nmi_mode(lvt0_val)) {
  873. if (!nmi_wd_enabled) {
  874. apic_debug("Receive NMI setting on APIC_LVT0 "
  875. "for cpu %d\n", apic->vcpu->vcpu_id);
  876. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  877. }
  878. } else if (nmi_wd_enabled)
  879. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  880. }
  881. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  882. {
  883. int ret = 0;
  884. trace_kvm_apic_write(reg, val);
  885. switch (reg) {
  886. case APIC_ID: /* Local APIC ID */
  887. if (!apic_x2apic_mode(apic))
  888. kvm_apic_set_id(apic, val >> 24);
  889. else
  890. ret = 1;
  891. break;
  892. case APIC_TASKPRI:
  893. report_tpr_access(apic, true);
  894. apic_set_tpr(apic, val & 0xff);
  895. break;
  896. case APIC_EOI:
  897. apic_set_eoi(apic);
  898. break;
  899. case APIC_LDR:
  900. if (!apic_x2apic_mode(apic))
  901. kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
  902. else
  903. ret = 1;
  904. break;
  905. case APIC_DFR:
  906. if (!apic_x2apic_mode(apic)) {
  907. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  908. recalculate_apic_map(apic->vcpu->kvm);
  909. } else
  910. ret = 1;
  911. break;
  912. case APIC_SPIV: {
  913. u32 mask = 0x3ff;
  914. if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  915. mask |= APIC_SPIV_DIRECTED_EOI;
  916. apic_set_spiv(apic, val & mask);
  917. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  918. int i;
  919. u32 lvt_val;
  920. for (i = 0; i < APIC_LVT_NUM; i++) {
  921. lvt_val = kvm_apic_get_reg(apic,
  922. APIC_LVTT + 0x10 * i);
  923. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  924. lvt_val | APIC_LVT_MASKED);
  925. }
  926. atomic_set(&apic->lapic_timer.pending, 0);
  927. }
  928. break;
  929. }
  930. case APIC_ICR:
  931. /* No delay here, so we always clear the pending bit */
  932. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  933. apic_send_ipi(apic);
  934. break;
  935. case APIC_ICR2:
  936. if (!apic_x2apic_mode(apic))
  937. val &= 0xff000000;
  938. apic_set_reg(apic, APIC_ICR2, val);
  939. break;
  940. case APIC_LVT0:
  941. apic_manage_nmi_watchdog(apic, val);
  942. case APIC_LVTTHMR:
  943. case APIC_LVTPC:
  944. case APIC_LVT1:
  945. case APIC_LVTERR:
  946. /* TODO: Check vector */
  947. if (!kvm_apic_sw_enabled(apic))
  948. val |= APIC_LVT_MASKED;
  949. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  950. apic_set_reg(apic, reg, val);
  951. break;
  952. case APIC_LVTT:
  953. if ((kvm_apic_get_reg(apic, APIC_LVTT) &
  954. apic->lapic_timer.timer_mode_mask) !=
  955. (val & apic->lapic_timer.timer_mode_mask))
  956. hrtimer_cancel(&apic->lapic_timer.timer);
  957. if (!kvm_apic_sw_enabled(apic))
  958. val |= APIC_LVT_MASKED;
  959. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  960. apic_set_reg(apic, APIC_LVTT, val);
  961. break;
  962. case APIC_TMICT:
  963. if (apic_lvtt_tscdeadline(apic))
  964. break;
  965. hrtimer_cancel(&apic->lapic_timer.timer);
  966. apic_set_reg(apic, APIC_TMICT, val);
  967. start_apic_timer(apic);
  968. break;
  969. case APIC_TDCR:
  970. if (val & 4)
  971. apic_debug("KVM_WRITE:TDCR %x\n", val);
  972. apic_set_reg(apic, APIC_TDCR, val);
  973. update_divide_count(apic);
  974. break;
  975. case APIC_ESR:
  976. if (apic_x2apic_mode(apic) && val != 0) {
  977. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  978. ret = 1;
  979. }
  980. break;
  981. case APIC_SELF_IPI:
  982. if (apic_x2apic_mode(apic)) {
  983. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  984. } else
  985. ret = 1;
  986. break;
  987. default:
  988. ret = 1;
  989. break;
  990. }
  991. if (ret)
  992. apic_debug("Local APIC Write to read-only register %x\n", reg);
  993. return ret;
  994. }
  995. static int apic_mmio_write(struct kvm_io_device *this,
  996. gpa_t address, int len, const void *data)
  997. {
  998. struct kvm_lapic *apic = to_lapic(this);
  999. unsigned int offset = address - apic->base_address;
  1000. u32 val;
  1001. if (!apic_mmio_in_range(apic, address))
  1002. return -EOPNOTSUPP;
  1003. /*
  1004. * APIC register must be aligned on 128-bits boundary.
  1005. * 32/64/128 bits registers must be accessed thru 32 bits.
  1006. * Refer SDM 8.4.1
  1007. */
  1008. if (len != 4 || (offset & 0xf)) {
  1009. /* Don't shout loud, $infamous_os would cause only noise. */
  1010. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  1011. return 0;
  1012. }
  1013. val = *(u32*)data;
  1014. /* too common printing */
  1015. if (offset != APIC_EOI)
  1016. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  1017. "0x%x\n", __func__, offset, len, val);
  1018. apic_reg_write(apic, offset & 0xff0, val);
  1019. return 0;
  1020. }
  1021. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  1022. {
  1023. if (kvm_vcpu_has_lapic(vcpu))
  1024. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  1025. }
  1026. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  1027. /* emulate APIC access in a trap manner */
  1028. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
  1029. {
  1030. u32 val = 0;
  1031. /* hw has done the conditional check and inst decode */
  1032. offset &= 0xff0;
  1033. apic_reg_read(vcpu->arch.apic, offset, 4, &val);
  1034. /* TODO: optimize to just emulate side effect w/o one more write */
  1035. apic_reg_write(vcpu->arch.apic, offset, val);
  1036. }
  1037. EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
  1038. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  1039. {
  1040. struct kvm_lapic *apic = vcpu->arch.apic;
  1041. if (!vcpu->arch.apic)
  1042. return;
  1043. hrtimer_cancel(&apic->lapic_timer.timer);
  1044. if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
  1045. static_key_slow_dec_deferred(&apic_hw_disabled);
  1046. if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED))
  1047. static_key_slow_dec_deferred(&apic_sw_disabled);
  1048. if (apic->regs)
  1049. free_page((unsigned long)apic->regs);
  1050. kfree(apic);
  1051. }
  1052. /*
  1053. *----------------------------------------------------------------------
  1054. * LAPIC interface
  1055. *----------------------------------------------------------------------
  1056. */
  1057. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  1058. {
  1059. struct kvm_lapic *apic = vcpu->arch.apic;
  1060. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1061. apic_lvtt_period(apic))
  1062. return 0;
  1063. return apic->lapic_timer.tscdeadline;
  1064. }
  1065. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  1066. {
  1067. struct kvm_lapic *apic = vcpu->arch.apic;
  1068. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1069. apic_lvtt_period(apic))
  1070. return;
  1071. hrtimer_cancel(&apic->lapic_timer.timer);
  1072. apic->lapic_timer.tscdeadline = data;
  1073. start_apic_timer(apic);
  1074. }
  1075. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  1076. {
  1077. struct kvm_lapic *apic = vcpu->arch.apic;
  1078. if (!kvm_vcpu_has_lapic(vcpu))
  1079. return;
  1080. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  1081. | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
  1082. }
  1083. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  1084. {
  1085. u64 tpr;
  1086. if (!kvm_vcpu_has_lapic(vcpu))
  1087. return 0;
  1088. tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
  1089. return (tpr & 0xf0) >> 4;
  1090. }
  1091. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  1092. {
  1093. u64 old_value = vcpu->arch.apic_base;
  1094. struct kvm_lapic *apic = vcpu->arch.apic;
  1095. if (!apic) {
  1096. value |= MSR_IA32_APICBASE_BSP;
  1097. vcpu->arch.apic_base = value;
  1098. return;
  1099. }
  1100. /* update jump label if enable bit changes */
  1101. if ((vcpu->arch.apic_base ^ value) & MSR_IA32_APICBASE_ENABLE) {
  1102. if (value & MSR_IA32_APICBASE_ENABLE)
  1103. static_key_slow_dec_deferred(&apic_hw_disabled);
  1104. else
  1105. static_key_slow_inc(&apic_hw_disabled.key);
  1106. recalculate_apic_map(vcpu->kvm);
  1107. }
  1108. if (!kvm_vcpu_is_bsp(apic->vcpu))
  1109. value &= ~MSR_IA32_APICBASE_BSP;
  1110. vcpu->arch.apic_base = value;
  1111. if ((old_value ^ value) & X2APIC_ENABLE) {
  1112. if (value & X2APIC_ENABLE) {
  1113. u32 id = kvm_apic_id(apic);
  1114. u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
  1115. kvm_apic_set_ldr(apic, ldr);
  1116. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
  1117. } else
  1118. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
  1119. }
  1120. apic->base_address = apic->vcpu->arch.apic_base &
  1121. MSR_IA32_APICBASE_BASE;
  1122. /* with FSB delivery interrupt, we can restart APIC functionality */
  1123. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  1124. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  1125. }
  1126. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  1127. {
  1128. struct kvm_lapic *apic;
  1129. int i;
  1130. apic_debug("%s\n", __func__);
  1131. ASSERT(vcpu);
  1132. apic = vcpu->arch.apic;
  1133. ASSERT(apic != NULL);
  1134. /* Stop the timer in case it's a reset to an active apic */
  1135. hrtimer_cancel(&apic->lapic_timer.timer);
  1136. kvm_apic_set_id(apic, vcpu->vcpu_id);
  1137. kvm_apic_set_version(apic->vcpu);
  1138. for (i = 0; i < APIC_LVT_NUM; i++)
  1139. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  1140. apic_set_reg(apic, APIC_LVT0,
  1141. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  1142. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  1143. apic_set_spiv(apic, 0xff);
  1144. apic_set_reg(apic, APIC_TASKPRI, 0);
  1145. kvm_apic_set_ldr(apic, 0);
  1146. apic_set_reg(apic, APIC_ESR, 0);
  1147. apic_set_reg(apic, APIC_ICR, 0);
  1148. apic_set_reg(apic, APIC_ICR2, 0);
  1149. apic_set_reg(apic, APIC_TDCR, 0);
  1150. apic_set_reg(apic, APIC_TMICT, 0);
  1151. for (i = 0; i < 8; i++) {
  1152. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  1153. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  1154. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  1155. }
  1156. apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
  1157. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
  1158. apic->highest_isr_cache = -1;
  1159. update_divide_count(apic);
  1160. atomic_set(&apic->lapic_timer.pending, 0);
  1161. if (kvm_vcpu_is_bsp(vcpu))
  1162. kvm_lapic_set_base(vcpu,
  1163. vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
  1164. vcpu->arch.pv_eoi.msr_val = 0;
  1165. apic_update_ppr(apic);
  1166. vcpu->arch.apic_arb_prio = 0;
  1167. vcpu->arch.apic_attention = 0;
  1168. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  1169. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  1170. vcpu, kvm_apic_id(apic),
  1171. vcpu->arch.apic_base, apic->base_address);
  1172. }
  1173. /*
  1174. *----------------------------------------------------------------------
  1175. * timer interface
  1176. *----------------------------------------------------------------------
  1177. */
  1178. static bool lapic_is_periodic(struct kvm_lapic *apic)
  1179. {
  1180. return apic_lvtt_period(apic);
  1181. }
  1182. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  1183. {
  1184. struct kvm_lapic *apic = vcpu->arch.apic;
  1185. if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
  1186. apic_lvt_enabled(apic, APIC_LVTT))
  1187. return atomic_read(&apic->lapic_timer.pending);
  1188. return 0;
  1189. }
  1190. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  1191. {
  1192. u32 reg = kvm_apic_get_reg(apic, lvt_type);
  1193. int vector, mode, trig_mode;
  1194. if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  1195. vector = reg & APIC_VECTOR_MASK;
  1196. mode = reg & APIC_MODE_MASK;
  1197. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  1198. return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
  1199. NULL);
  1200. }
  1201. return 0;
  1202. }
  1203. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  1204. {
  1205. struct kvm_lapic *apic = vcpu->arch.apic;
  1206. if (apic)
  1207. kvm_apic_local_deliver(apic, APIC_LVT0);
  1208. }
  1209. static const struct kvm_io_device_ops apic_mmio_ops = {
  1210. .read = apic_mmio_read,
  1211. .write = apic_mmio_write,
  1212. };
  1213. static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
  1214. {
  1215. struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
  1216. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
  1217. struct kvm_vcpu *vcpu = apic->vcpu;
  1218. wait_queue_head_t *q = &vcpu->wq;
  1219. /*
  1220. * There is a race window between reading and incrementing, but we do
  1221. * not care about potentially losing timer events in the !reinject
  1222. * case anyway. Note: KVM_REQ_PENDING_TIMER is implicitly checked
  1223. * in vcpu_enter_guest.
  1224. */
  1225. if (!atomic_read(&ktimer->pending)) {
  1226. atomic_inc(&ktimer->pending);
  1227. /* FIXME: this code should not know anything about vcpus */
  1228. kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
  1229. }
  1230. if (waitqueue_active(q))
  1231. wake_up_interruptible(q);
  1232. if (lapic_is_periodic(apic)) {
  1233. hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
  1234. return HRTIMER_RESTART;
  1235. } else
  1236. return HRTIMER_NORESTART;
  1237. }
  1238. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  1239. {
  1240. struct kvm_lapic *apic;
  1241. ASSERT(vcpu != NULL);
  1242. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  1243. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  1244. if (!apic)
  1245. goto nomem;
  1246. vcpu->arch.apic = apic;
  1247. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  1248. if (!apic->regs) {
  1249. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  1250. vcpu->vcpu_id);
  1251. goto nomem_free_apic;
  1252. }
  1253. apic->vcpu = vcpu;
  1254. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  1255. HRTIMER_MODE_ABS);
  1256. apic->lapic_timer.timer.function = apic_timer_fn;
  1257. /*
  1258. * APIC is created enabled. This will prevent kvm_lapic_set_base from
  1259. * thinking that APIC satet has changed.
  1260. */
  1261. vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
  1262. kvm_lapic_set_base(vcpu,
  1263. APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
  1264. static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
  1265. kvm_lapic_reset(vcpu);
  1266. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  1267. return 0;
  1268. nomem_free_apic:
  1269. kfree(apic);
  1270. nomem:
  1271. return -ENOMEM;
  1272. }
  1273. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  1274. {
  1275. struct kvm_lapic *apic = vcpu->arch.apic;
  1276. int highest_irr;
  1277. if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
  1278. return -1;
  1279. apic_update_ppr(apic);
  1280. highest_irr = apic_find_highest_irr(apic);
  1281. if ((highest_irr == -1) ||
  1282. ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
  1283. return -1;
  1284. return highest_irr;
  1285. }
  1286. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  1287. {
  1288. u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  1289. int r = 0;
  1290. if (!kvm_apic_hw_enabled(vcpu->arch.apic))
  1291. r = 1;
  1292. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1293. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1294. r = 1;
  1295. return r;
  1296. }
  1297. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1298. {
  1299. struct kvm_lapic *apic = vcpu->arch.apic;
  1300. if (!kvm_vcpu_has_lapic(vcpu))
  1301. return;
  1302. if (atomic_read(&apic->lapic_timer.pending) > 0) {
  1303. if (kvm_apic_local_deliver(apic, APIC_LVTT))
  1304. atomic_dec(&apic->lapic_timer.pending);
  1305. }
  1306. }
  1307. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1308. {
  1309. int vector = kvm_apic_has_interrupt(vcpu);
  1310. struct kvm_lapic *apic = vcpu->arch.apic;
  1311. if (vector == -1)
  1312. return -1;
  1313. apic_set_isr(vector, apic);
  1314. apic_update_ppr(apic);
  1315. apic_clear_irr(vector, apic);
  1316. return vector;
  1317. }
  1318. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
  1319. struct kvm_lapic_state *s)
  1320. {
  1321. struct kvm_lapic *apic = vcpu->arch.apic;
  1322. kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
  1323. /* set SPIV separately to get count of SW disabled APICs right */
  1324. apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
  1325. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1326. /* call kvm_apic_set_id() to put apic into apic_map */
  1327. kvm_apic_set_id(apic, kvm_apic_id(apic));
  1328. kvm_apic_set_version(vcpu);
  1329. apic_update_ppr(apic);
  1330. hrtimer_cancel(&apic->lapic_timer.timer);
  1331. update_divide_count(apic);
  1332. start_apic_timer(apic);
  1333. apic->irr_pending = true;
  1334. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
  1335. 1 : count_vectors(apic->regs + APIC_ISR);
  1336. apic->highest_isr_cache = -1;
  1337. kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
  1338. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1339. kvm_rtc_eoi_tracking_restore_one(vcpu);
  1340. }
  1341. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1342. {
  1343. struct hrtimer *timer;
  1344. if (!kvm_vcpu_has_lapic(vcpu))
  1345. return;
  1346. timer = &vcpu->arch.apic->lapic_timer.timer;
  1347. if (hrtimer_cancel(timer))
  1348. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1349. }
  1350. /*
  1351. * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
  1352. *
  1353. * Detect whether guest triggered PV EOI since the
  1354. * last entry. If yes, set EOI on guests's behalf.
  1355. * Clear PV EOI in guest memory in any case.
  1356. */
  1357. static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
  1358. struct kvm_lapic *apic)
  1359. {
  1360. bool pending;
  1361. int vector;
  1362. /*
  1363. * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
  1364. * and KVM_PV_EOI_ENABLED in guest memory as follows:
  1365. *
  1366. * KVM_APIC_PV_EOI_PENDING is unset:
  1367. * -> host disabled PV EOI.
  1368. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
  1369. * -> host enabled PV EOI, guest did not execute EOI yet.
  1370. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
  1371. * -> host enabled PV EOI, guest executed EOI.
  1372. */
  1373. BUG_ON(!pv_eoi_enabled(vcpu));
  1374. pending = pv_eoi_get_pending(vcpu);
  1375. /*
  1376. * Clear pending bit in any case: it will be set again on vmentry.
  1377. * While this might not be ideal from performance point of view,
  1378. * this makes sure pv eoi is only enabled when we know it's safe.
  1379. */
  1380. pv_eoi_clr_pending(vcpu);
  1381. if (pending)
  1382. return;
  1383. vector = apic_set_eoi(apic);
  1384. trace_kvm_pv_eoi(apic, vector);
  1385. }
  1386. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1387. {
  1388. u32 data;
  1389. void *vapic;
  1390. if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
  1391. apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
  1392. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1393. return;
  1394. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1395. data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
  1396. kunmap_atomic(vapic);
  1397. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1398. }
  1399. /*
  1400. * apic_sync_pv_eoi_to_guest - called before vmentry
  1401. *
  1402. * Detect whether it's safe to enable PV EOI and
  1403. * if yes do so.
  1404. */
  1405. static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
  1406. struct kvm_lapic *apic)
  1407. {
  1408. if (!pv_eoi_enabled(vcpu) ||
  1409. /* IRR set or many bits in ISR: could be nested. */
  1410. apic->irr_pending ||
  1411. /* Cache not set: could be safe but we don't bother. */
  1412. apic->highest_isr_cache == -1 ||
  1413. /* Need EOI to update ioapic. */
  1414. kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
  1415. /*
  1416. * PV EOI was disabled by apic_sync_pv_eoi_from_guest
  1417. * so we need not do anything here.
  1418. */
  1419. return;
  1420. }
  1421. pv_eoi_set_pending(apic->vcpu);
  1422. }
  1423. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1424. {
  1425. u32 data, tpr;
  1426. int max_irr, max_isr;
  1427. struct kvm_lapic *apic = vcpu->arch.apic;
  1428. void *vapic;
  1429. apic_sync_pv_eoi_to_guest(vcpu, apic);
  1430. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1431. return;
  1432. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1433. max_irr = apic_find_highest_irr(apic);
  1434. if (max_irr < 0)
  1435. max_irr = 0;
  1436. max_isr = apic_find_highest_isr(apic);
  1437. if (max_isr < 0)
  1438. max_isr = 0;
  1439. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1440. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1441. *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
  1442. kunmap_atomic(vapic);
  1443. }
  1444. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1445. {
  1446. vcpu->arch.apic->vapic_addr = vapic_addr;
  1447. if (vapic_addr)
  1448. __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1449. else
  1450. __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1451. }
  1452. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1453. {
  1454. struct kvm_lapic *apic = vcpu->arch.apic;
  1455. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1456. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1457. return 1;
  1458. /* if this is ICR write vector before command */
  1459. if (msr == 0x830)
  1460. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1461. return apic_reg_write(apic, reg, (u32)data);
  1462. }
  1463. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1464. {
  1465. struct kvm_lapic *apic = vcpu->arch.apic;
  1466. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1467. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1468. return 1;
  1469. if (apic_reg_read(apic, reg, 4, &low))
  1470. return 1;
  1471. if (msr == 0x830)
  1472. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1473. *data = (((u64)high) << 32) | low;
  1474. return 0;
  1475. }
  1476. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1477. {
  1478. struct kvm_lapic *apic = vcpu->arch.apic;
  1479. if (!kvm_vcpu_has_lapic(vcpu))
  1480. return 1;
  1481. /* if this is ICR write vector before command */
  1482. if (reg == APIC_ICR)
  1483. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1484. return apic_reg_write(apic, reg, (u32)data);
  1485. }
  1486. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1487. {
  1488. struct kvm_lapic *apic = vcpu->arch.apic;
  1489. u32 low, high = 0;
  1490. if (!kvm_vcpu_has_lapic(vcpu))
  1491. return 1;
  1492. if (apic_reg_read(apic, reg, 4, &low))
  1493. return 1;
  1494. if (reg == APIC_ICR)
  1495. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1496. *data = (((u64)high) << 32) | low;
  1497. return 0;
  1498. }
  1499. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
  1500. {
  1501. u64 addr = data & ~KVM_MSR_ENABLED;
  1502. if (!IS_ALIGNED(addr, 4))
  1503. return 1;
  1504. vcpu->arch.pv_eoi.msr_val = data;
  1505. if (!pv_eoi_enabled(vcpu))
  1506. return 0;
  1507. return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
  1508. addr);
  1509. }
  1510. void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
  1511. {
  1512. struct kvm_lapic *apic = vcpu->arch.apic;
  1513. unsigned int sipi_vector;
  1514. if (!kvm_vcpu_has_lapic(vcpu))
  1515. return;
  1516. if (test_and_clear_bit(KVM_APIC_INIT, &apic->pending_events)) {
  1517. kvm_lapic_reset(vcpu);
  1518. kvm_vcpu_reset(vcpu);
  1519. if (kvm_vcpu_is_bsp(apic->vcpu))
  1520. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1521. else
  1522. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  1523. }
  1524. if (test_and_clear_bit(KVM_APIC_SIPI, &apic->pending_events) &&
  1525. vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  1526. /* evaluate pending_events before reading the vector */
  1527. smp_rmb();
  1528. sipi_vector = apic->sipi_vector;
  1529. pr_debug("vcpu %d received sipi with vector # %x\n",
  1530. vcpu->vcpu_id, sipi_vector);
  1531. kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
  1532. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1533. }
  1534. }
  1535. void kvm_lapic_init(void)
  1536. {
  1537. /* do not patch jump label more than once per second */
  1538. jump_label_rate_limit(&apic_hw_disabled, HZ);
  1539. jump_label_rate_limit(&apic_sw_disabled, HZ);
  1540. }