i2c-mv64xxx.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. * Driver for the i2c controller on the Marvell line of host bridges
  3. * (e.g, gt642[46]0, mv643[46]0, mv644[46]0, and Orion SoC family).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * 2005 (c) MontaVista, Software, Inc. This file is licensed under
  8. * the terms of the GNU General Public License version 2. This program
  9. * is licensed "as is" without any warranty of any kind, whether express
  10. * or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/slab.h>
  14. #include <linux/module.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/i2c.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/mv643xx_i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/io.h>
  21. #include <linux/of.h>
  22. #include <linux/of_device.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/of_i2c.h>
  25. #include <linux/clk.h>
  26. #include <linux/err.h>
  27. #define MV64XXX_I2C_ADDR_ADDR(val) ((val & 0x7f) << 1)
  28. #define MV64XXX_I2C_BAUD_DIV_N(val) (val & 0x7)
  29. #define MV64XXX_I2C_BAUD_DIV_M(val) ((val & 0xf) << 3)
  30. #define MV64XXX_I2C_REG_CONTROL_ACK 0x00000004
  31. #define MV64XXX_I2C_REG_CONTROL_IFLG 0x00000008
  32. #define MV64XXX_I2C_REG_CONTROL_STOP 0x00000010
  33. #define MV64XXX_I2C_REG_CONTROL_START 0x00000020
  34. #define MV64XXX_I2C_REG_CONTROL_TWSIEN 0x00000040
  35. #define MV64XXX_I2C_REG_CONTROL_INTEN 0x00000080
  36. /* Ctlr status values */
  37. #define MV64XXX_I2C_STATUS_BUS_ERR 0x00
  38. #define MV64XXX_I2C_STATUS_MAST_START 0x08
  39. #define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
  40. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
  41. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
  42. #define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
  43. #define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
  44. #define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
  45. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
  46. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
  47. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
  48. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
  49. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
  50. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
  51. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
  52. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
  53. #define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
  54. /* Driver states */
  55. enum {
  56. MV64XXX_I2C_STATE_INVALID,
  57. MV64XXX_I2C_STATE_IDLE,
  58. MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
  59. MV64XXX_I2C_STATE_WAITING_FOR_RESTART,
  60. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
  61. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
  62. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
  63. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
  64. };
  65. /* Driver actions */
  66. enum {
  67. MV64XXX_I2C_ACTION_INVALID,
  68. MV64XXX_I2C_ACTION_CONTINUE,
  69. MV64XXX_I2C_ACTION_SEND_START,
  70. MV64XXX_I2C_ACTION_SEND_RESTART,
  71. MV64XXX_I2C_ACTION_SEND_ADDR_1,
  72. MV64XXX_I2C_ACTION_SEND_ADDR_2,
  73. MV64XXX_I2C_ACTION_SEND_DATA,
  74. MV64XXX_I2C_ACTION_RCV_DATA,
  75. MV64XXX_I2C_ACTION_RCV_DATA_STOP,
  76. MV64XXX_I2C_ACTION_SEND_STOP,
  77. };
  78. struct mv64xxx_i2c_regs {
  79. u8 addr;
  80. u8 ext_addr;
  81. u8 data;
  82. u8 control;
  83. u8 status;
  84. u8 clock;
  85. u8 soft_reset;
  86. };
  87. struct mv64xxx_i2c_data {
  88. struct i2c_msg *msgs;
  89. int num_msgs;
  90. int irq;
  91. u32 state;
  92. u32 action;
  93. u32 aborting;
  94. u32 cntl_bits;
  95. void __iomem *reg_base;
  96. struct mv64xxx_i2c_regs reg_offsets;
  97. u32 addr1;
  98. u32 addr2;
  99. u32 bytes_left;
  100. u32 byte_posn;
  101. u32 send_stop;
  102. u32 block;
  103. int rc;
  104. u32 freq_m;
  105. u32 freq_n;
  106. #if defined(CONFIG_HAVE_CLK)
  107. struct clk *clk;
  108. #endif
  109. wait_queue_head_t waitq;
  110. spinlock_t lock;
  111. struct i2c_msg *msg;
  112. struct i2c_adapter adapter;
  113. };
  114. static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_mv64xxx = {
  115. .addr = 0x00,
  116. .ext_addr = 0x10,
  117. .data = 0x04,
  118. .control = 0x08,
  119. .status = 0x0c,
  120. .clock = 0x0c,
  121. .soft_reset = 0x1c,
  122. };
  123. static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_sun4i = {
  124. .addr = 0x00,
  125. .ext_addr = 0x04,
  126. .data = 0x08,
  127. .control = 0x0c,
  128. .status = 0x10,
  129. .clock = 0x14,
  130. .soft_reset = 0x18,
  131. };
  132. static void
  133. mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
  134. struct i2c_msg *msg)
  135. {
  136. u32 dir = 0;
  137. drv_data->msg = msg;
  138. drv_data->byte_posn = 0;
  139. drv_data->bytes_left = msg->len;
  140. drv_data->aborting = 0;
  141. drv_data->rc = 0;
  142. drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
  143. MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
  144. if (msg->flags & I2C_M_RD)
  145. dir = 1;
  146. if (msg->flags & I2C_M_TEN) {
  147. drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
  148. drv_data->addr2 = (u32)msg->addr & 0xff;
  149. } else {
  150. drv_data->addr1 = MV64XXX_I2C_ADDR_ADDR((u32)msg->addr) | dir;
  151. drv_data->addr2 = 0;
  152. }
  153. }
  154. /*
  155. *****************************************************************************
  156. *
  157. * Finite State Machine & Interrupt Routines
  158. *
  159. *****************************************************************************
  160. */
  161. /* Reset hardware and initialize FSM */
  162. static void
  163. mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
  164. {
  165. writel(0, drv_data->reg_base + drv_data->reg_offsets.soft_reset);
  166. writel(MV64XXX_I2C_BAUD_DIV_M(drv_data->freq_m) | MV64XXX_I2C_BAUD_DIV_N(drv_data->freq_n),
  167. drv_data->reg_base + drv_data->reg_offsets.clock);
  168. writel(0, drv_data->reg_base + drv_data->reg_offsets.addr);
  169. writel(0, drv_data->reg_base + drv_data->reg_offsets.ext_addr);
  170. writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
  171. drv_data->reg_base + drv_data->reg_offsets.control);
  172. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  173. }
  174. static void
  175. mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
  176. {
  177. /*
  178. * If state is idle, then this is likely the remnants of an old
  179. * operation that driver has given up on or the user has killed.
  180. * If so, issue the stop condition and go to idle.
  181. */
  182. if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
  183. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  184. return;
  185. }
  186. /* The status from the ctlr [mostly] tells us what to do next */
  187. switch (status) {
  188. /* Start condition interrupt */
  189. case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
  190. case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
  191. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
  192. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
  193. break;
  194. /* Performing a write */
  195. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
  196. if (drv_data->msg->flags & I2C_M_TEN) {
  197. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  198. drv_data->state =
  199. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  200. break;
  201. }
  202. /* FALLTHRU */
  203. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
  204. case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
  205. if ((drv_data->bytes_left == 0)
  206. || (drv_data->aborting
  207. && (drv_data->byte_posn != 0))) {
  208. if (drv_data->send_stop || drv_data->aborting) {
  209. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  210. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  211. } else {
  212. drv_data->action =
  213. MV64XXX_I2C_ACTION_SEND_RESTART;
  214. drv_data->state =
  215. MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
  216. }
  217. } else {
  218. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  219. drv_data->state =
  220. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  221. drv_data->bytes_left--;
  222. }
  223. break;
  224. /* Performing a read */
  225. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
  226. if (drv_data->msg->flags & I2C_M_TEN) {
  227. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  228. drv_data->state =
  229. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  230. break;
  231. }
  232. /* FALLTHRU */
  233. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
  234. if (drv_data->bytes_left == 0) {
  235. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  236. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  237. break;
  238. }
  239. /* FALLTHRU */
  240. case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
  241. if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
  242. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  243. else {
  244. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
  245. drv_data->bytes_left--;
  246. }
  247. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  248. if ((drv_data->bytes_left == 1) || drv_data->aborting)
  249. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
  250. break;
  251. case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
  252. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
  253. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  254. break;
  255. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
  256. case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
  257. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
  258. /* Doesn't seem to be a device at other end */
  259. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  260. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  261. drv_data->rc = -ENODEV;
  262. break;
  263. default:
  264. dev_err(&drv_data->adapter.dev,
  265. "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
  266. "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
  267. drv_data->state, status, drv_data->msg->addr,
  268. drv_data->msg->flags);
  269. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  270. mv64xxx_i2c_hw_init(drv_data);
  271. drv_data->rc = -EIO;
  272. }
  273. }
  274. static void
  275. mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
  276. {
  277. switch(drv_data->action) {
  278. case MV64XXX_I2C_ACTION_SEND_RESTART:
  279. /* We should only get here if we have further messages */
  280. BUG_ON(drv_data->num_msgs == 0);
  281. drv_data->cntl_bits |= MV64XXX_I2C_REG_CONTROL_START;
  282. writel(drv_data->cntl_bits,
  283. drv_data->reg_base + drv_data->reg_offsets.control);
  284. drv_data->msgs++;
  285. drv_data->num_msgs--;
  286. /* Setup for the next message */
  287. mv64xxx_i2c_prepare_for_io(drv_data, drv_data->msgs);
  288. /*
  289. * We're never at the start of the message here, and by this
  290. * time it's already too late to do any protocol mangling.
  291. * Thankfully, do not advertise support for that feature.
  292. */
  293. drv_data->send_stop = drv_data->num_msgs == 1;
  294. break;
  295. case MV64XXX_I2C_ACTION_CONTINUE:
  296. writel(drv_data->cntl_bits,
  297. drv_data->reg_base + drv_data->reg_offsets.control);
  298. break;
  299. case MV64XXX_I2C_ACTION_SEND_START:
  300. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
  301. drv_data->reg_base + drv_data->reg_offsets.control);
  302. break;
  303. case MV64XXX_I2C_ACTION_SEND_ADDR_1:
  304. writel(drv_data->addr1,
  305. drv_data->reg_base + drv_data->reg_offsets.data);
  306. writel(drv_data->cntl_bits,
  307. drv_data->reg_base + drv_data->reg_offsets.control);
  308. break;
  309. case MV64XXX_I2C_ACTION_SEND_ADDR_2:
  310. writel(drv_data->addr2,
  311. drv_data->reg_base + drv_data->reg_offsets.data);
  312. writel(drv_data->cntl_bits,
  313. drv_data->reg_base + drv_data->reg_offsets.control);
  314. break;
  315. case MV64XXX_I2C_ACTION_SEND_DATA:
  316. writel(drv_data->msg->buf[drv_data->byte_posn++],
  317. drv_data->reg_base + drv_data->reg_offsets.data);
  318. writel(drv_data->cntl_bits,
  319. drv_data->reg_base + drv_data->reg_offsets.control);
  320. break;
  321. case MV64XXX_I2C_ACTION_RCV_DATA:
  322. drv_data->msg->buf[drv_data->byte_posn++] =
  323. readl(drv_data->reg_base + drv_data->reg_offsets.data);
  324. writel(drv_data->cntl_bits,
  325. drv_data->reg_base + drv_data->reg_offsets.control);
  326. break;
  327. case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
  328. drv_data->msg->buf[drv_data->byte_posn++] =
  329. readl(drv_data->reg_base + drv_data->reg_offsets.data);
  330. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  331. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  332. drv_data->reg_base + drv_data->reg_offsets.control);
  333. drv_data->block = 0;
  334. wake_up(&drv_data->waitq);
  335. break;
  336. case MV64XXX_I2C_ACTION_INVALID:
  337. default:
  338. dev_err(&drv_data->adapter.dev,
  339. "mv64xxx_i2c_do_action: Invalid action: %d\n",
  340. drv_data->action);
  341. drv_data->rc = -EIO;
  342. /* FALLTHRU */
  343. case MV64XXX_I2C_ACTION_SEND_STOP:
  344. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  345. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  346. drv_data->reg_base + drv_data->reg_offsets.control);
  347. drv_data->block = 0;
  348. wake_up(&drv_data->waitq);
  349. break;
  350. }
  351. }
  352. static irqreturn_t
  353. mv64xxx_i2c_intr(int irq, void *dev_id)
  354. {
  355. struct mv64xxx_i2c_data *drv_data = dev_id;
  356. unsigned long flags;
  357. u32 status;
  358. irqreturn_t rc = IRQ_NONE;
  359. spin_lock_irqsave(&drv_data->lock, flags);
  360. while (readl(drv_data->reg_base + drv_data->reg_offsets.control) &
  361. MV64XXX_I2C_REG_CONTROL_IFLG) {
  362. status = readl(drv_data->reg_base + drv_data->reg_offsets.status);
  363. mv64xxx_i2c_fsm(drv_data, status);
  364. mv64xxx_i2c_do_action(drv_data);
  365. rc = IRQ_HANDLED;
  366. }
  367. spin_unlock_irqrestore(&drv_data->lock, flags);
  368. return rc;
  369. }
  370. /*
  371. *****************************************************************************
  372. *
  373. * I2C Msg Execution Routines
  374. *
  375. *****************************************************************************
  376. */
  377. static void
  378. mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
  379. {
  380. long time_left;
  381. unsigned long flags;
  382. char abort = 0;
  383. time_left = wait_event_timeout(drv_data->waitq,
  384. !drv_data->block, drv_data->adapter.timeout);
  385. spin_lock_irqsave(&drv_data->lock, flags);
  386. if (!time_left) { /* Timed out */
  387. drv_data->rc = -ETIMEDOUT;
  388. abort = 1;
  389. } else if (time_left < 0) { /* Interrupted/Error */
  390. drv_data->rc = time_left; /* errno value */
  391. abort = 1;
  392. }
  393. if (abort && drv_data->block) {
  394. drv_data->aborting = 1;
  395. spin_unlock_irqrestore(&drv_data->lock, flags);
  396. time_left = wait_event_timeout(drv_data->waitq,
  397. !drv_data->block, drv_data->adapter.timeout);
  398. if ((time_left <= 0) && drv_data->block) {
  399. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  400. dev_err(&drv_data->adapter.dev,
  401. "mv64xxx: I2C bus locked, block: %d, "
  402. "time_left: %d\n", drv_data->block,
  403. (int)time_left);
  404. mv64xxx_i2c_hw_init(drv_data);
  405. }
  406. } else
  407. spin_unlock_irqrestore(&drv_data->lock, flags);
  408. }
  409. static int
  410. mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg,
  411. int is_last)
  412. {
  413. unsigned long flags;
  414. spin_lock_irqsave(&drv_data->lock, flags);
  415. mv64xxx_i2c_prepare_for_io(drv_data, msg);
  416. drv_data->action = MV64XXX_I2C_ACTION_SEND_START;
  417. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
  418. drv_data->send_stop = is_last;
  419. drv_data->block = 1;
  420. mv64xxx_i2c_do_action(drv_data);
  421. spin_unlock_irqrestore(&drv_data->lock, flags);
  422. mv64xxx_i2c_wait_for_completion(drv_data);
  423. return drv_data->rc;
  424. }
  425. /*
  426. *****************************************************************************
  427. *
  428. * I2C Core Support Routines (Interface to higher level I2C code)
  429. *
  430. *****************************************************************************
  431. */
  432. static u32
  433. mv64xxx_i2c_functionality(struct i2c_adapter *adap)
  434. {
  435. return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
  436. }
  437. static int
  438. mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  439. {
  440. struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
  441. int rc, ret = num;
  442. BUG_ON(drv_data->msgs != NULL);
  443. drv_data->msgs = msgs;
  444. drv_data->num_msgs = num;
  445. rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[0], num == 1);
  446. if (rc < 0)
  447. ret = rc;
  448. drv_data->num_msgs = 0;
  449. drv_data->msgs = NULL;
  450. return ret;
  451. }
  452. static const struct i2c_algorithm mv64xxx_i2c_algo = {
  453. .master_xfer = mv64xxx_i2c_xfer,
  454. .functionality = mv64xxx_i2c_functionality,
  455. };
  456. /*
  457. *****************************************************************************
  458. *
  459. * Driver Interface & Early Init Routines
  460. *
  461. *****************************************************************************
  462. */
  463. static const struct of_device_id mv64xxx_i2c_of_match_table[] = {
  464. { .compatible = "allwinner,sun4i-i2c", .data = &mv64xxx_i2c_regs_sun4i},
  465. { .compatible = "marvell,mv64xxx-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
  466. {}
  467. };
  468. MODULE_DEVICE_TABLE(of, mv64xxx_i2c_of_match_table);
  469. #ifdef CONFIG_OF
  470. static int
  471. mv64xxx_calc_freq(const int tclk, const int n, const int m)
  472. {
  473. return tclk / (10 * (m + 1) * (2 << n));
  474. }
  475. static bool
  476. mv64xxx_find_baud_factors(const u32 req_freq, const u32 tclk, u32 *best_n,
  477. u32 *best_m)
  478. {
  479. int freq, delta, best_delta = INT_MAX;
  480. int m, n;
  481. for (n = 0; n <= 7; n++)
  482. for (m = 0; m <= 15; m++) {
  483. freq = mv64xxx_calc_freq(tclk, n, m);
  484. delta = req_freq - freq;
  485. if (delta >= 0 && delta < best_delta) {
  486. *best_m = m;
  487. *best_n = n;
  488. best_delta = delta;
  489. }
  490. if (best_delta == 0)
  491. return true;
  492. }
  493. if (best_delta == INT_MAX)
  494. return false;
  495. return true;
  496. }
  497. static int
  498. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  499. struct device *dev)
  500. {
  501. const struct of_device_id *device;
  502. struct device_node *np = dev->of_node;
  503. u32 bus_freq, tclk;
  504. int rc = 0;
  505. /* CLK is mandatory when using DT to describe the i2c bus. We
  506. * need to know tclk in order to calculate bus clock
  507. * factors.
  508. */
  509. #if !defined(CONFIG_HAVE_CLK)
  510. /* Have OF but no CLK */
  511. return -ENODEV;
  512. #else
  513. if (IS_ERR(drv_data->clk)) {
  514. rc = -ENODEV;
  515. goto out;
  516. }
  517. tclk = clk_get_rate(drv_data->clk);
  518. of_property_read_u32(np, "clock-frequency", &bus_freq);
  519. if (!mv64xxx_find_baud_factors(bus_freq, tclk,
  520. &drv_data->freq_n, &drv_data->freq_m)) {
  521. rc = -EINVAL;
  522. goto out;
  523. }
  524. drv_data->irq = irq_of_parse_and_map(np, 0);
  525. /* Its not yet defined how timeouts will be specified in device tree.
  526. * So hard code the value to 1 second.
  527. */
  528. drv_data->adapter.timeout = HZ;
  529. device = of_match_device(mv64xxx_i2c_of_match_table, dev);
  530. if (!device)
  531. return -ENODEV;
  532. memcpy(&drv_data->reg_offsets, device->data, sizeof(drv_data->reg_offsets));
  533. out:
  534. return rc;
  535. #endif
  536. }
  537. #else /* CONFIG_OF */
  538. static int
  539. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  540. struct device *dev)
  541. {
  542. return -ENODEV;
  543. }
  544. #endif /* CONFIG_OF */
  545. static int
  546. mv64xxx_i2c_probe(struct platform_device *pd)
  547. {
  548. struct mv64xxx_i2c_data *drv_data;
  549. struct mv64xxx_i2c_pdata *pdata = pd->dev.platform_data;
  550. struct resource *r;
  551. int rc;
  552. if ((!pdata && !pd->dev.of_node))
  553. return -ENODEV;
  554. drv_data = devm_kzalloc(&pd->dev, sizeof(struct mv64xxx_i2c_data),
  555. GFP_KERNEL);
  556. if (!drv_data)
  557. return -ENOMEM;
  558. r = platform_get_resource(pd, IORESOURCE_MEM, 0);
  559. drv_data->reg_base = devm_ioremap_resource(&pd->dev, r);
  560. if (IS_ERR(drv_data->reg_base))
  561. return PTR_ERR(drv_data->reg_base);
  562. strlcpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
  563. sizeof(drv_data->adapter.name));
  564. init_waitqueue_head(&drv_data->waitq);
  565. spin_lock_init(&drv_data->lock);
  566. #if defined(CONFIG_HAVE_CLK)
  567. /* Not all platforms have a clk */
  568. drv_data->clk = devm_clk_get(&pd->dev, NULL);
  569. if (!IS_ERR(drv_data->clk)) {
  570. clk_prepare(drv_data->clk);
  571. clk_enable(drv_data->clk);
  572. }
  573. #endif
  574. if (pdata) {
  575. drv_data->freq_m = pdata->freq_m;
  576. drv_data->freq_n = pdata->freq_n;
  577. drv_data->irq = platform_get_irq(pd, 0);
  578. drv_data->adapter.timeout = msecs_to_jiffies(pdata->timeout);
  579. memcpy(&drv_data->reg_offsets, &mv64xxx_i2c_regs_mv64xxx, sizeof(drv_data->reg_offsets));
  580. } else if (pd->dev.of_node) {
  581. rc = mv64xxx_of_config(drv_data, &pd->dev);
  582. if (rc)
  583. goto exit_clk;
  584. }
  585. if (drv_data->irq < 0) {
  586. rc = -ENXIO;
  587. goto exit_clk;
  588. }
  589. drv_data->adapter.dev.parent = &pd->dev;
  590. drv_data->adapter.algo = &mv64xxx_i2c_algo;
  591. drv_data->adapter.owner = THIS_MODULE;
  592. drv_data->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
  593. drv_data->adapter.nr = pd->id;
  594. drv_data->adapter.dev.of_node = pd->dev.of_node;
  595. platform_set_drvdata(pd, drv_data);
  596. i2c_set_adapdata(&drv_data->adapter, drv_data);
  597. mv64xxx_i2c_hw_init(drv_data);
  598. rc = request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
  599. MV64XXX_I2C_CTLR_NAME, drv_data);
  600. if (rc) {
  601. dev_err(&drv_data->adapter.dev,
  602. "mv64xxx: Can't register intr handler irq%d: %d\n",
  603. drv_data->irq, rc);
  604. goto exit_clk;
  605. } else if ((rc = i2c_add_numbered_adapter(&drv_data->adapter)) != 0) {
  606. dev_err(&drv_data->adapter.dev,
  607. "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
  608. goto exit_free_irq;
  609. }
  610. of_i2c_register_devices(&drv_data->adapter);
  611. return 0;
  612. exit_free_irq:
  613. free_irq(drv_data->irq, drv_data);
  614. exit_clk:
  615. #if defined(CONFIG_HAVE_CLK)
  616. /* Not all platforms have a clk */
  617. if (!IS_ERR(drv_data->clk)) {
  618. clk_disable(drv_data->clk);
  619. clk_unprepare(drv_data->clk);
  620. }
  621. #endif
  622. return rc;
  623. }
  624. static int
  625. mv64xxx_i2c_remove(struct platform_device *dev)
  626. {
  627. struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
  628. i2c_del_adapter(&drv_data->adapter);
  629. free_irq(drv_data->irq, drv_data);
  630. #if defined(CONFIG_HAVE_CLK)
  631. /* Not all platforms have a clk */
  632. if (!IS_ERR(drv_data->clk)) {
  633. clk_disable(drv_data->clk);
  634. clk_unprepare(drv_data->clk);
  635. }
  636. #endif
  637. return 0;
  638. }
  639. static struct platform_driver mv64xxx_i2c_driver = {
  640. .probe = mv64xxx_i2c_probe,
  641. .remove = mv64xxx_i2c_remove,
  642. .driver = {
  643. .owner = THIS_MODULE,
  644. .name = MV64XXX_I2C_CTLR_NAME,
  645. .of_match_table = of_match_ptr(mv64xxx_i2c_of_match_table),
  646. },
  647. };
  648. module_platform_driver(mv64xxx_i2c_driver);
  649. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  650. MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
  651. MODULE_LICENSE("GPL");