head_32.S 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /* $Id: head.S,v 1.7 2003/09/01 17:58:19 lethal Exp $
  2. *
  3. * arch/sh/kernel/head.S
  4. *
  5. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  6. * Copyright (C) 2010 Matt Fleming
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. *
  12. * Head.S contains the SH exception handlers and startup code.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/linkage.h>
  16. #include <asm/thread_info.h>
  17. #include <asm/mmu.h>
  18. #include <cpu/mmu_context.h>
  19. #ifdef CONFIG_CPU_SH4A
  20. #define SYNCO() synco
  21. #define PREFI(label, reg) \
  22. mov.l label, reg; \
  23. prefi @reg
  24. #else
  25. #define SYNCO()
  26. #define PREFI(label, reg)
  27. #endif
  28. .section .empty_zero_page, "aw"
  29. ENTRY(empty_zero_page)
  30. .long 1 /* MOUNT_ROOT_RDONLY */
  31. .long 0 /* RAMDISK_FLAGS */
  32. .long 0x0200 /* ORIG_ROOT_DEV */
  33. .long 1 /* LOADER_TYPE */
  34. .long 0x00000000 /* INITRD_START */
  35. .long 0x00000000 /* INITRD_SIZE */
  36. #ifdef CONFIG_32BIT
  37. .long 0x53453f00 + 32 /* "SE?" = 32 bit */
  38. #else
  39. .long 0x53453f00 + 29 /* "SE?" = 29 bit */
  40. #endif
  41. 1:
  42. .skip PAGE_SIZE - empty_zero_page - 1b
  43. __HEAD
  44. /*
  45. * Condition at the entry of _stext:
  46. *
  47. * BSC has already been initialized.
  48. * INTC may or may not be initialized.
  49. * VBR may or may not be initialized.
  50. * MMU may or may not be initialized.
  51. * Cache may or may not be initialized.
  52. * Hardware (including on-chip modules) may or may not be initialized.
  53. *
  54. */
  55. ENTRY(_stext)
  56. ! Initialize Status Register
  57. mov.l 1f, r0 ! MD=1, RB=0, BL=0, IMASK=0xF
  58. ldc r0, sr
  59. ! Initialize global interrupt mask
  60. #ifdef CONFIG_CPU_HAS_SR_RB
  61. mov #0, r0
  62. ldc r0, r6_bank
  63. #endif
  64. /*
  65. * Prefetch if possible to reduce cache miss penalty.
  66. *
  67. * We do this early on for SH-4A as a micro-optimization,
  68. * as later on we will have speculative execution enabled
  69. * and this will become less of an issue.
  70. */
  71. PREFI(5f, r0)
  72. PREFI(6f, r0)
  73. !
  74. mov.l 2f, r0
  75. mov r0, r15 ! Set initial r15 (stack pointer)
  76. #ifdef CONFIG_CPU_HAS_SR_RB
  77. mov.l 7f, r0
  78. ldc r0, r7_bank ! ... and initial thread_info
  79. #endif
  80. #if defined(CONFIG_PMB) && !defined(CONFIG_PMB_LEGACY)
  81. /*
  82. * Reconfigure the initial PMB mappings setup by the hardware.
  83. *
  84. * When we boot in 32-bit MMU mode there are 2 PMB entries already
  85. * setup for us.
  86. *
  87. * Entry VPN PPN V SZ C UB WT
  88. * ---------------------------------------------------------------
  89. * 0 0x80000000 0x00000000 1 512MB 1 0 1
  90. * 1 0xA0000000 0x00000000 1 512MB 0 0 0
  91. *
  92. * But we reprogram them here because we want complete control over
  93. * our address space and the initial mappings may not map PAGE_OFFSET
  94. * to __MEMORY_START (or even map all of our RAM).
  95. *
  96. * Once we've setup cached and uncached mappings for all of RAM we
  97. * clear the rest of the PMB entries.
  98. *
  99. * This clearing also deals with the fact that PMB entries can persist
  100. * across reboots. The PMB could have been left in any state when the
  101. * reboot occurred, so to be safe we clear all entries and start with
  102. * with a clean slate.
  103. */
  104. mov.l .LMMUCR, r1 /* Flush the TLB */
  105. mov.l @r1, r0
  106. or #MMUCR_TI, r0
  107. mov.l r0, @r1
  108. mov.l .LMEMORY_SIZE, r5
  109. mov r5, r7
  110. mov #PMB_E_SHIFT, r0
  111. mov #0x1, r4
  112. shld r0, r4
  113. mov.l .LFIRST_DATA_ENTRY, r0
  114. mov.l .LPMB_DATA, r1
  115. mov.l .LFIRST_ADDR_ENTRY, r2
  116. mov.l .LPMB_ADDR, r3
  117. mov #0, r10
  118. /*
  119. * r0 = PMB_DATA data field
  120. * r1 = PMB_DATA address field
  121. * r2 = PMB_ADDR data field
  122. * r3 = PMB_ADDR address field
  123. * r4 = PMB_E_SHIFT
  124. * r5 = remaining amount of RAM to map
  125. * r6 = PMB mapping size we're trying to use
  126. * r7 = cached_to_uncached
  127. * r8 = scratch register
  128. * r9 = scratch register
  129. * r10 = number of PMB entries we've setup
  130. */
  131. .L512:
  132. mov #(512 >> 4), r6
  133. shll16 r6
  134. shll8 r6
  135. cmp/hi r5, r6
  136. bt .L128
  137. mov #(PMB_SZ_512M >> 2), r9
  138. shll2 r9
  139. /*
  140. * Cached mapping
  141. */
  142. mov #PMB_C, r8
  143. or r0, r8
  144. or r9, r8
  145. mov.l r8, @r1
  146. mov.l r2, @r3
  147. add r4, r1 /* Increment to the next PMB_DATA entry */
  148. add r4, r3 /* Increment to the next PMB_ADDR entry */
  149. add #1, r10 /* Increment number of PMB entries */
  150. /*
  151. * Uncached mapping
  152. */
  153. mov #(PMB_UB >> 8), r8
  154. shll8 r8
  155. or r0, r8
  156. or r9, r8
  157. mov.l r8, @r1
  158. mov r2, r8
  159. add r7, r8
  160. mov.l r8, @r3
  161. add r4, r1 /* Increment to the next PMB_DATA entry */
  162. add r4, r3 /* Increment to the next PMB_ADDR entry */
  163. add #1, r10 /* Increment number of PMB entries */
  164. sub r6, r5
  165. add r6, r0
  166. add r6, r2
  167. bra .L512
  168. .L128:
  169. mov #(128 >> 4), r6
  170. shll16 r6
  171. shll8 r6
  172. cmp/hi r5, r6
  173. bt .L64
  174. mov #(PMB_SZ_128M >> 2), r9
  175. shll2 r9
  176. /*
  177. * Cached mapping
  178. */
  179. mov #PMB_C, r8
  180. or r0, r8
  181. or r9, r8
  182. mov.l r8, @r1
  183. mov.l r2, @r3
  184. add r4, r1 /* Increment to the next PMB_DATA entry */
  185. add r4, r3 /* Increment to the next PMB_ADDR entry */
  186. add #1, r10 /* Increment number of PMB entries */
  187. /*
  188. * Uncached mapping
  189. */
  190. mov #(PMB_UB >> 8), r8
  191. shll8 r8
  192. or r0, r8
  193. or r9, r8
  194. mov.l r8, @r1
  195. mov r2, r8
  196. add r7, r8
  197. mov.l r8, @r3
  198. add r4, r1 /* Increment to the next PMB_DATA entry */
  199. add r4, r3 /* Increment to the next PMB_ADDR entry */
  200. add #1, r10 /* Increment number of PMB entries */
  201. sub r6, r5
  202. add r6, r0
  203. add r6, r2
  204. bra .L128
  205. .L64:
  206. mov #(64 >> 4), r6
  207. shll16 r6
  208. shll8 r6
  209. cmp/hi r5, r6
  210. bt .Ldone
  211. mov #(PMB_SZ_64M >> 2), r9
  212. shll2 r9
  213. /*
  214. * Cached mapping
  215. */
  216. mov #PMB_C, r8
  217. or r0, r8
  218. or r9, r8
  219. mov.l r8, @r1
  220. mov.l r2, @r3
  221. add r4, r1 /* Increment to the next PMB_DATA entry */
  222. add r4, r3 /* Increment to the next PMB_ADDR entry */
  223. add #1, r10 /* Increment number of PMB entries */
  224. /*
  225. * Uncached mapping
  226. */
  227. mov #(PMB_UB >> 8), r8
  228. shll8 r8
  229. or r0, r8
  230. or r9, r8
  231. mov.l r8, @r1
  232. mov r2, r8
  233. add r7, r8
  234. mov.l r8, @r3
  235. add r4, r1 /* Increment to the next PMB_DATA entry */
  236. add r4, r3 /* Increment to the next PMB_ADDR entry */
  237. add #1, r10 /* Increment number of PMB entries */
  238. sub r6, r5
  239. add r6, r0
  240. add r6, r2
  241. bra .L64
  242. .Ldone:
  243. /* Update cached_to_uncached */
  244. mov.l .Lcached_to_uncached, r0
  245. mov.l r7, @r0
  246. /*
  247. * Clear the remaining PMB entries.
  248. *
  249. * r3 = entry to begin clearing from
  250. * r10 = number of entries we've setup so far
  251. */
  252. mov #0, r1
  253. mov #PMB_ENTRY_MAX, r0
  254. .Lagain:
  255. mov.l r1, @r3 /* Clear PMB_ADDR entry */
  256. add #1, r10 /* Increment the loop counter */
  257. cmp/eq r0, r10
  258. bf/s .Lagain
  259. add r4, r3 /* Increment to the next PMB_ADDR entry */
  260. mov.l 6f, r0
  261. icbi @r0
  262. #endif /* !CONFIG_PMB_LEGACY */
  263. #ifndef CONFIG_SH_NO_BSS_INIT
  264. /*
  265. * Don't clear BSS if running on slow platforms such as an RTL simulation,
  266. * remote memory via SHdebug link, etc. For these the memory can be guaranteed
  267. * to be all zero on boot anyway.
  268. */
  269. ! Clear BSS area
  270. #ifdef CONFIG_SMP
  271. mov.l 3f, r0
  272. cmp/eq #0, r0 ! skip clear if set to zero
  273. bt 10f
  274. #endif
  275. mov.l 3f, r1
  276. add #4, r1
  277. mov.l 4f, r2
  278. mov #0, r0
  279. 9: cmp/hs r2, r1
  280. bf/s 9b ! while (r1 < r2)
  281. mov.l r0,@-r2
  282. 10:
  283. #endif
  284. ! Additional CPU initialization
  285. mov.l 6f, r0
  286. jsr @r0
  287. nop
  288. SYNCO() ! Wait for pending instructions..
  289. ! Start kernel
  290. mov.l 5f, r0
  291. jmp @r0
  292. nop
  293. .balign 4
  294. #if defined(CONFIG_CPU_SH2)
  295. 1: .long 0x000000F0 ! IMASK=0xF
  296. #else
  297. 1: .long 0x400080F0 ! MD=1, RB=0, BL=0, FD=1, IMASK=0xF
  298. #endif
  299. ENTRY(stack_start)
  300. 2: .long init_thread_union+THREAD_SIZE
  301. 3: .long __bss_start
  302. 4: .long _end
  303. 5: .long start_kernel
  304. 6: .long sh_cpu_init
  305. 7: .long init_thread_union
  306. #if defined(CONFIG_PMB) && !defined(CONFIG_PMB_LEGACY)
  307. .LPMB_ADDR: .long PMB_ADDR
  308. .LPMB_DATA: .long PMB_DATA
  309. .LFIRST_ADDR_ENTRY: .long PAGE_OFFSET | PMB_V
  310. .LFIRST_DATA_ENTRY: .long __MEMORY_START | PMB_V
  311. .LMMUCR: .long MMUCR
  312. .Lcached_to_uncached: .long cached_to_uncached
  313. .LMEMORY_SIZE: .long __MEMORY_SIZE
  314. #endif