r6040.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/version.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/string.h>
  29. #include <linux/timer.h>
  30. #include <linux/errno.h>
  31. #include <linux/ioport.h>
  32. #include <linux/slab.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/pci.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/init.h>
  39. #include <linux/delay.h>
  40. #include <linux/mii.h>
  41. #include <linux/ethtool.h>
  42. #include <linux/crc32.h>
  43. #include <linux/spinlock.h>
  44. #include <linux/bitops.h>
  45. #include <linux/io.h>
  46. #include <linux/irq.h>
  47. #include <linux/uaccess.h>
  48. #include <asm/processor.h>
  49. #define DRV_NAME "r6040"
  50. #define DRV_VERSION "0.16"
  51. #define DRV_RELDATE "10Nov2007"
  52. /* PHY CHIP Address */
  53. #define PHY1_ADDR 1 /* For MAC1 */
  54. #define PHY2_ADDR 2 /* For MAC2 */
  55. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  56. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  57. /* Time in jiffies before concluding the transmitter is hung. */
  58. #define TX_TIMEOUT (6000 * HZ / 1000)
  59. /* RDC MAC I/O Size */
  60. #define R6040_IO_SIZE 256
  61. /* MAX RDC MAC */
  62. #define MAX_MAC 2
  63. /* MAC registers */
  64. #define MCR0 0x00 /* Control register 0 */
  65. #define MCR1 0x04 /* Control register 1 */
  66. #define MAC_RST 0x0001 /* Reset the MAC */
  67. #define MBCR 0x08 /* Bus control */
  68. #define MT_ICR 0x0C /* TX interrupt control */
  69. #define MR_ICR 0x10 /* RX interrupt control */
  70. #define MTPR 0x14 /* TX poll command register */
  71. #define MR_BSR 0x18 /* RX buffer size */
  72. #define MR_DCR 0x1A /* RX descriptor control */
  73. #define MLSR 0x1C /* Last status */
  74. #define MMDIO 0x20 /* MDIO control register */
  75. #define MDIO_WRITE 0x4000 /* MDIO write */
  76. #define MDIO_READ 0x2000 /* MDIO read */
  77. #define MMRD 0x24 /* MDIO read data register */
  78. #define MMWD 0x28 /* MDIO write data register */
  79. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  80. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  81. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  82. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  83. #define MISR 0x3C /* Status register */
  84. #define MIER 0x40 /* INT enable register */
  85. #define MSK_INT 0x0000 /* Mask off interrupts */
  86. #define RX_FINISH 0x0001 /* RX finished */
  87. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  88. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  89. #define RX_EARLY 0x0008 /* RX early */
  90. #define TX_FINISH 0x0010 /* TX finished */
  91. #define TX_EARLY 0x0080 /* TX early */
  92. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  93. #define LINK_CHANGED 0x0200 /* PHY link changed */
  94. #define ME_CISR 0x44 /* Event counter INT status */
  95. #define ME_CIER 0x48 /* Event counter INT enable */
  96. #define MR_CNT 0x50 /* Successfully received packet counter */
  97. #define ME_CNT0 0x52 /* Event counter 0 */
  98. #define ME_CNT1 0x54 /* Event counter 1 */
  99. #define ME_CNT2 0x56 /* Event counter 2 */
  100. #define ME_CNT3 0x58 /* Event counter 3 */
  101. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  102. #define ME_CNT4 0x5C /* Event counter 4 */
  103. #define MP_CNT 0x5E /* Pause frame counter register */
  104. #define MAR0 0x60 /* Hash table 0 */
  105. #define MAR1 0x62 /* Hash table 1 */
  106. #define MAR2 0x64 /* Hash table 2 */
  107. #define MAR3 0x66 /* Hash table 3 */
  108. #define MID_0L 0x68 /* Multicast address MID0 Low */
  109. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  110. #define MID_0H 0x6C /* Multicast address MID0 High */
  111. #define MID_1L 0x70 /* MID1 Low */
  112. #define MID_1M 0x72 /* MID1 Medium */
  113. #define MID_1H 0x74 /* MID1 High */
  114. #define MID_2L 0x78 /* MID2 Low */
  115. #define MID_2M 0x7A /* MID2 Medium */
  116. #define MID_2H 0x7C /* MID2 High */
  117. #define MID_3L 0x80 /* MID3 Low */
  118. #define MID_3M 0x82 /* MID3 Medium */
  119. #define MID_3H 0x84 /* MID3 High */
  120. #define PHY_CC 0x88 /* PHY status change configuration register */
  121. #define PHY_ST 0x8A /* PHY status register */
  122. #define MAC_SM 0xAC /* MAC status machine */
  123. #define MAC_ID 0xBE /* Identifier register */
  124. #define TX_DCNT 0x80 /* TX descriptor count */
  125. #define RX_DCNT 0x80 /* RX descriptor count */
  126. #define MAX_BUF_SIZE 0x600
  127. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  128. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  129. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  130. #define MCAST_MAX 4 /* Max number multicast addresses to filter */
  131. /* PHY settings */
  132. #define ICPLUS_PHY_ID 0x0243
  133. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  134. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  135. "Florian Fainelli <florian@openwrt.org>");
  136. MODULE_LICENSE("GPL");
  137. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  138. /* RX and TX interrupts that we handle */
  139. #define RX_INT (RX_FINISH)
  140. #define TX_INT (TX_FINISH)
  141. #define INT_MASK (RX_INT | TX_INT)
  142. struct r6040_descriptor {
  143. u16 status, len; /* 0-3 */
  144. __le32 buf; /* 4-7 */
  145. __le32 ndesc; /* 8-B */
  146. u32 rev1; /* C-F */
  147. char *vbufp; /* 10-13 */
  148. struct r6040_descriptor *vndescp; /* 14-17 */
  149. struct sk_buff *skb_ptr; /* 18-1B */
  150. u32 rev2; /* 1C-1F */
  151. } __attribute__((aligned(32)));
  152. struct r6040_private {
  153. spinlock_t lock; /* driver lock */
  154. struct timer_list timer;
  155. struct pci_dev *pdev;
  156. struct r6040_descriptor *rx_insert_ptr;
  157. struct r6040_descriptor *rx_remove_ptr;
  158. struct r6040_descriptor *tx_insert_ptr;
  159. struct r6040_descriptor *tx_remove_ptr;
  160. struct r6040_descriptor *rx_ring;
  161. struct r6040_descriptor *tx_ring;
  162. dma_addr_t rx_ring_dma;
  163. dma_addr_t tx_ring_dma;
  164. u16 tx_free_desc, rx_free_desc, phy_addr, phy_mode;
  165. u16 mcr0, mcr1;
  166. u16 switch_sig;
  167. struct net_device *dev;
  168. struct mii_if_info mii_if;
  169. struct napi_struct napi;
  170. void __iomem *base;
  171. };
  172. static char version[] __devinitdata = KERN_INFO DRV_NAME
  173. ": RDC R6040 NAPI net driver,"
  174. "version "DRV_VERSION " (" DRV_RELDATE ")\n";
  175. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  176. /* Read a word data from PHY Chip */
  177. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  178. {
  179. int limit = 2048;
  180. u16 cmd;
  181. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  182. /* Wait for the read bit to be cleared */
  183. while (limit--) {
  184. cmd = ioread16(ioaddr + MMDIO);
  185. if (cmd & MDIO_READ)
  186. break;
  187. }
  188. return ioread16(ioaddr + MMRD);
  189. }
  190. /* Write a word data from PHY Chip */
  191. static void r6040_phy_write(void __iomem *ioaddr, int phy_addr, int reg, u16 val)
  192. {
  193. int limit = 2048;
  194. u16 cmd;
  195. iowrite16(val, ioaddr + MMWD);
  196. /* Write the command to the MDIO bus */
  197. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  198. /* Wait for the write bit to be cleared */
  199. while (limit--) {
  200. cmd = ioread16(ioaddr + MMDIO);
  201. if (cmd & MDIO_WRITE)
  202. break;
  203. }
  204. }
  205. static int r6040_mdio_read(struct net_device *dev, int mii_id, int reg)
  206. {
  207. struct r6040_private *lp = netdev_priv(dev);
  208. void __iomem *ioaddr = lp->base;
  209. return (r6040_phy_read(ioaddr, lp->phy_addr, reg));
  210. }
  211. static void r6040_mdio_write(struct net_device *dev, int mii_id, int reg, int val)
  212. {
  213. struct r6040_private *lp = netdev_priv(dev);
  214. void __iomem *ioaddr = lp->base;
  215. r6040_phy_write(ioaddr, lp->phy_addr, reg, val);
  216. }
  217. static void r6040_free_txbufs(struct net_device *dev)
  218. {
  219. struct r6040_private *lp = netdev_priv(dev);
  220. int i;
  221. for (i = 0; i < TX_DCNT; i++) {
  222. if (lp->tx_insert_ptr->skb_ptr) {
  223. pci_unmap_single(lp->pdev,
  224. le32_to_cpu(lp->tx_insert_ptr->buf),
  225. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  226. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  227. lp->rx_insert_ptr->skb_ptr = NULL;
  228. }
  229. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  230. }
  231. }
  232. static void r6040_free_rxbufs(struct net_device *dev)
  233. {
  234. struct r6040_private *lp = netdev_priv(dev);
  235. int i;
  236. for (i = 0; i < RX_DCNT; i++) {
  237. if (lp->rx_insert_ptr->skb_ptr) {
  238. pci_unmap_single(lp->pdev,
  239. le32_to_cpu(lp->rx_insert_ptr->buf),
  240. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  241. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  242. lp->rx_insert_ptr->skb_ptr = NULL;
  243. }
  244. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  245. }
  246. }
  247. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  248. dma_addr_t desc_dma, int size)
  249. {
  250. struct r6040_descriptor *desc = desc_ring;
  251. dma_addr_t mapping = desc_dma;
  252. while (size-- > 0) {
  253. mapping += sizeof(*desc);
  254. desc->ndesc = cpu_to_le32(mapping);
  255. desc->vndescp = desc + 1;
  256. desc++;
  257. }
  258. desc--;
  259. desc->ndesc = cpu_to_le32(desc_dma);
  260. desc->vndescp = desc_ring;
  261. }
  262. /* Allocate skb buffer for rx descriptor */
  263. static void r6040_rx_buf_alloc(struct r6040_private *lp, struct net_device *dev)
  264. {
  265. struct r6040_descriptor *descptr;
  266. descptr = lp->rx_insert_ptr;
  267. while (lp->rx_free_desc < RX_DCNT) {
  268. descptr->skb_ptr = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  269. if (!descptr->skb_ptr)
  270. break;
  271. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  272. descptr->skb_ptr->data,
  273. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  274. descptr->status = 0x8000;
  275. descptr = descptr->vndescp;
  276. lp->rx_free_desc++;
  277. }
  278. lp->rx_insert_ptr = descptr;
  279. }
  280. static void r6040_init_txbufs(struct net_device *dev)
  281. {
  282. struct r6040_private *lp = netdev_priv(dev);
  283. lp->tx_free_desc = TX_DCNT;
  284. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  285. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  286. }
  287. static int r6040_alloc_rxbufs(struct net_device *dev)
  288. {
  289. struct r6040_private *lp = netdev_priv(dev);
  290. struct r6040_descriptor *desc;
  291. struct sk_buff *skb;
  292. int rc;
  293. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  294. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  295. /* Allocate skbs for the rx descriptors */
  296. desc = lp->rx_ring;
  297. do {
  298. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  299. if (!skb) {
  300. printk(KERN_ERR "%s: failed to alloc skb for rx\n", dev->name);
  301. rc = -ENOMEM;
  302. goto err_exit;
  303. }
  304. desc->skb_ptr = skb;
  305. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  306. desc->skb_ptr->data,
  307. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  308. desc->status = 0x8000;
  309. desc = desc->vndescp;
  310. } while (desc != lp->rx_ring);
  311. return 0;
  312. err_exit:
  313. /* Deallocate all previously allocated skbs */
  314. r6040_free_rxbufs(dev);
  315. return rc;
  316. }
  317. static void r6040_init_mac_regs(struct net_device *dev)
  318. {
  319. struct r6040_private *lp = netdev_priv(dev);
  320. void __iomem *ioaddr = lp->base;
  321. int limit = 2048;
  322. u16 cmd;
  323. /* Mask Off Interrupt */
  324. iowrite16(MSK_INT, ioaddr + MIER);
  325. /* Reset RDC MAC */
  326. iowrite16(MAC_RST, ioaddr + MCR1);
  327. while (limit--) {
  328. cmd = ioread16(ioaddr + MCR1);
  329. if (cmd & 0x1)
  330. break;
  331. }
  332. /* Reset internal state machine */
  333. iowrite16(2, ioaddr + MAC_SM);
  334. iowrite16(0, ioaddr + MAC_SM);
  335. udelay(5000);
  336. /* MAC Bus Control Register */
  337. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  338. /* Buffer Size Register */
  339. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  340. /* Write TX ring start address */
  341. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  342. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  343. /* Write RX ring start address */
  344. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  345. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  346. /* Set interrupt waiting time and packet numbers */
  347. iowrite16(0x0F06, ioaddr + MT_ICR);
  348. iowrite16(0x0F06, ioaddr + MR_ICR);
  349. /* Enable interrupts */
  350. iowrite16(INT_MASK, ioaddr + MIER);
  351. /* Enable TX and RX */
  352. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  353. /* Let TX poll the descriptors
  354. * we may got called by r6040_tx_timeout which has left
  355. * some unsent tx buffers */
  356. iowrite16(0x01, ioaddr + MTPR);
  357. }
  358. static void r6040_tx_timeout(struct net_device *dev)
  359. {
  360. struct r6040_private *priv = netdev_priv(dev);
  361. void __iomem *ioaddr = priv->base;
  362. printk(KERN_WARNING "%s: transmit timed out, int enable %4.4x "
  363. "status %4.4x, PHY status %4.4x\n",
  364. dev->name, ioread16(ioaddr + MIER),
  365. ioread16(ioaddr + MISR),
  366. r6040_mdio_read(dev, priv->mii_if.phy_id, MII_BMSR));
  367. dev->stats.tx_errors++;
  368. /* Reset MAC and re-init all registers */
  369. r6040_init_mac_regs(dev);
  370. }
  371. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  372. {
  373. struct r6040_private *priv = netdev_priv(dev);
  374. void __iomem *ioaddr = priv->base;
  375. unsigned long flags;
  376. spin_lock_irqsave(&priv->lock, flags);
  377. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  378. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  379. spin_unlock_irqrestore(&priv->lock, flags);
  380. return &dev->stats;
  381. }
  382. /* Stop RDC MAC and Free the allocated resource */
  383. static void r6040_down(struct net_device *dev)
  384. {
  385. struct r6040_private *lp = netdev_priv(dev);
  386. void __iomem *ioaddr = lp->base;
  387. struct pci_dev *pdev = lp->pdev;
  388. int limit = 2048;
  389. u16 *adrp;
  390. u16 cmd;
  391. /* Stop MAC */
  392. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  393. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  394. while (limit--) {
  395. cmd = ioread16(ioaddr + MCR1);
  396. if (cmd & 0x1)
  397. break;
  398. }
  399. /* Restore MAC Address to MIDx */
  400. adrp = (u16 *) dev->dev_addr;
  401. iowrite16(adrp[0], ioaddr + MID_0L);
  402. iowrite16(adrp[1], ioaddr + MID_0M);
  403. iowrite16(adrp[2], ioaddr + MID_0H);
  404. free_irq(dev->irq, dev);
  405. /* Free RX buffer */
  406. r6040_free_rxbufs(dev);
  407. /* Free TX buffer */
  408. r6040_free_txbufs(dev);
  409. /* Free Descriptor memory */
  410. pci_free_consistent(pdev, RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  411. pci_free_consistent(pdev, TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  412. }
  413. static int r6040_close(struct net_device *dev)
  414. {
  415. struct r6040_private *lp = netdev_priv(dev);
  416. /* deleted timer */
  417. del_timer_sync(&lp->timer);
  418. spin_lock_irq(&lp->lock);
  419. netif_stop_queue(dev);
  420. r6040_down(dev);
  421. spin_unlock_irq(&lp->lock);
  422. return 0;
  423. }
  424. /* Status of PHY CHIP */
  425. static int r6040_phy_mode_chk(struct net_device *dev)
  426. {
  427. struct r6040_private *lp = netdev_priv(dev);
  428. void __iomem *ioaddr = lp->base;
  429. int phy_dat;
  430. /* PHY Link Status Check */
  431. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  432. if (!(phy_dat & 0x4))
  433. phy_dat = 0x8000; /* Link Failed, full duplex */
  434. /* PHY Chip Auto-Negotiation Status */
  435. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  436. if (phy_dat & 0x0020) {
  437. /* Auto Negotiation Mode */
  438. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 5);
  439. phy_dat &= r6040_phy_read(ioaddr, lp->phy_addr, 4);
  440. if (phy_dat & 0x140)
  441. /* Force full duplex */
  442. phy_dat = 0x8000;
  443. else
  444. phy_dat = 0;
  445. } else {
  446. /* Force Mode */
  447. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 0);
  448. if (phy_dat & 0x100)
  449. phy_dat = 0x8000;
  450. else
  451. phy_dat = 0x0000;
  452. }
  453. return phy_dat;
  454. };
  455. static void r6040_set_carrier(struct mii_if_info *mii)
  456. {
  457. if (r6040_phy_mode_chk(mii->dev)) {
  458. /* autoneg is off: Link is always assumed to be up */
  459. if (!netif_carrier_ok(mii->dev))
  460. netif_carrier_on(mii->dev);
  461. } else
  462. r6040_phy_mode_chk(mii->dev);
  463. }
  464. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  465. {
  466. struct r6040_private *lp = netdev_priv(dev);
  467. struct mii_ioctl_data *data = if_mii(rq);
  468. int rc;
  469. if (!netif_running(dev))
  470. return -EINVAL;
  471. spin_lock_irq(&lp->lock);
  472. rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
  473. spin_unlock_irq(&lp->lock);
  474. r6040_set_carrier(&lp->mii_if);
  475. return rc;
  476. }
  477. static int r6040_rx(struct net_device *dev, int limit)
  478. {
  479. struct r6040_private *priv = netdev_priv(dev);
  480. int count;
  481. void __iomem *ioaddr = priv->base;
  482. u16 err;
  483. for (count = 0; count < limit; ++count) {
  484. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  485. struct sk_buff *skb_ptr;
  486. descptr = priv->rx_remove_ptr;
  487. /* Check for errors */
  488. err = ioread16(ioaddr + MLSR);
  489. if (err & 0x0400)
  490. dev->stats.rx_errors++;
  491. /* RX FIFO over-run */
  492. if (err & 0x8000)
  493. dev->stats.rx_fifo_errors++;
  494. /* RX descriptor unavailable */
  495. if (err & 0x0080)
  496. dev->stats.rx_frame_errors++;
  497. /* Received packet with length over buffer lenght */
  498. if (err & 0x0020)
  499. dev->stats.rx_over_errors++;
  500. /* Received packet with too long or short */
  501. if (err & (0x0010 | 0x0008))
  502. dev->stats.rx_length_errors++;
  503. /* Received packet with CRC errors */
  504. if (err & 0x0004) {
  505. spin_lock(&priv->lock);
  506. dev->stats.rx_crc_errors++;
  507. spin_unlock(&priv->lock);
  508. }
  509. while (priv->rx_free_desc) {
  510. /* No RX packet */
  511. if (descptr->status & 0x8000)
  512. break;
  513. skb_ptr = descptr->skb_ptr;
  514. if (!skb_ptr) {
  515. printk(KERN_ERR "%s: Inconsistent RX"
  516. "descriptor chain\n",
  517. dev->name);
  518. break;
  519. }
  520. descptr->skb_ptr = NULL;
  521. skb_ptr->dev = priv->dev;
  522. /* Do not count the CRC */
  523. skb_put(skb_ptr, descptr->len - 4);
  524. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  525. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  526. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  527. /* Send to upper layer */
  528. netif_receive_skb(skb_ptr);
  529. dev->last_rx = jiffies;
  530. dev->stats.rx_packets++;
  531. dev->stats.rx_bytes += descptr->len;
  532. /* To next descriptor */
  533. descptr = descptr->vndescp;
  534. priv->rx_free_desc--;
  535. }
  536. priv->rx_remove_ptr = descptr;
  537. }
  538. /* Allocate new RX buffer */
  539. if (priv->rx_free_desc < RX_DCNT)
  540. r6040_rx_buf_alloc(priv, priv->dev);
  541. return count;
  542. }
  543. static void r6040_tx(struct net_device *dev)
  544. {
  545. struct r6040_private *priv = netdev_priv(dev);
  546. struct r6040_descriptor *descptr;
  547. void __iomem *ioaddr = priv->base;
  548. struct sk_buff *skb_ptr;
  549. u16 err;
  550. spin_lock(&priv->lock);
  551. descptr = priv->tx_remove_ptr;
  552. while (priv->tx_free_desc < TX_DCNT) {
  553. /* Check for errors */
  554. err = ioread16(ioaddr + MLSR);
  555. if (err & 0x0200)
  556. dev->stats.rx_fifo_errors++;
  557. if (err & (0x2000 | 0x4000))
  558. dev->stats.tx_carrier_errors++;
  559. if (descptr->status & 0x8000)
  560. break; /* Not complete */
  561. skb_ptr = descptr->skb_ptr;
  562. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  563. skb_ptr->len, PCI_DMA_TODEVICE);
  564. /* Free buffer */
  565. dev_kfree_skb_irq(skb_ptr);
  566. descptr->skb_ptr = NULL;
  567. /* To next descriptor */
  568. descptr = descptr->vndescp;
  569. priv->tx_free_desc++;
  570. }
  571. priv->tx_remove_ptr = descptr;
  572. if (priv->tx_free_desc)
  573. netif_wake_queue(dev);
  574. spin_unlock(&priv->lock);
  575. }
  576. static int r6040_poll(struct napi_struct *napi, int budget)
  577. {
  578. struct r6040_private *priv =
  579. container_of(napi, struct r6040_private, napi);
  580. struct net_device *dev = priv->dev;
  581. void __iomem *ioaddr = priv->base;
  582. int work_done;
  583. work_done = r6040_rx(dev, budget);
  584. if (work_done < budget) {
  585. netif_rx_complete(dev, napi);
  586. /* Enable RX interrupt */
  587. iowrite16(ioread16(ioaddr + MIER) | RX_INT, ioaddr + MIER);
  588. }
  589. return work_done;
  590. }
  591. /* The RDC interrupt handler. */
  592. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  593. {
  594. struct net_device *dev = dev_id;
  595. struct r6040_private *lp = netdev_priv(dev);
  596. void __iomem *ioaddr = lp->base;
  597. u16 status;
  598. /* Mask off RDC MAC interrupt */
  599. iowrite16(MSK_INT, ioaddr + MIER);
  600. /* Read MISR status and clear */
  601. status = ioread16(ioaddr + MISR);
  602. if (status == 0x0000 || status == 0xffff)
  603. return IRQ_NONE;
  604. /* RX interrupt request */
  605. if (status & 0x01) {
  606. /* Mask off RX interrupt */
  607. iowrite16(ioread16(ioaddr + MIER) & ~RX_INT, ioaddr + MIER);
  608. netif_rx_schedule(dev, &lp->napi);
  609. }
  610. /* TX interrupt request */
  611. if (status & 0x10)
  612. r6040_tx(dev);
  613. return IRQ_HANDLED;
  614. }
  615. #ifdef CONFIG_NET_POLL_CONTROLLER
  616. static void r6040_poll_controller(struct net_device *dev)
  617. {
  618. disable_irq(dev->irq);
  619. r6040_interrupt(dev->irq, dev);
  620. enable_irq(dev->irq);
  621. }
  622. #endif
  623. /* Init RDC MAC */
  624. static int r6040_up(struct net_device *dev)
  625. {
  626. struct r6040_private *lp = netdev_priv(dev);
  627. void __iomem *ioaddr = lp->base;
  628. int ret;
  629. /* Initialise and alloc RX/TX buffers */
  630. r6040_init_txbufs(dev);
  631. ret = r6040_alloc_rxbufs(dev);
  632. if (ret)
  633. return ret;
  634. /* Read the PHY ID */
  635. lp->switch_sig = r6040_phy_read(ioaddr, 0, 2);
  636. if (lp->switch_sig == ICPLUS_PHY_ID) {
  637. r6040_phy_write(ioaddr, 29, 31, 0x175C); /* Enable registers */
  638. lp->phy_mode = 0x8000;
  639. } else {
  640. /* PHY Mode Check */
  641. r6040_phy_write(ioaddr, lp->phy_addr, 4, PHY_CAP);
  642. r6040_phy_write(ioaddr, lp->phy_addr, 0, PHY_MODE);
  643. if (PHY_MODE == 0x3100)
  644. lp->phy_mode = r6040_phy_mode_chk(dev);
  645. else
  646. lp->phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  647. }
  648. /* Set duplex mode */
  649. lp->mcr0 |= lp->phy_mode;
  650. /* improve performance (by RDC guys) */
  651. r6040_phy_write(ioaddr, 30, 17, (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  652. r6040_phy_write(ioaddr, 30, 17, ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  653. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  654. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  655. /* Initialize all MAC registers */
  656. r6040_init_mac_regs(dev);
  657. return 0;
  658. }
  659. /*
  660. A periodic timer routine
  661. Polling PHY Chip Link Status
  662. */
  663. static void r6040_timer(unsigned long data)
  664. {
  665. struct net_device *dev = (struct net_device *)data;
  666. struct r6040_private *lp = netdev_priv(dev);
  667. void __iomem *ioaddr = lp->base;
  668. u16 phy_mode;
  669. /* Polling PHY Chip Status */
  670. if (PHY_MODE == 0x3100)
  671. phy_mode = r6040_phy_mode_chk(dev);
  672. else
  673. phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  674. if (phy_mode != lp->phy_mode) {
  675. lp->phy_mode = phy_mode;
  676. lp->mcr0 = (lp->mcr0 & 0x7fff) | phy_mode;
  677. iowrite16(lp->mcr0, ioaddr);
  678. printk(KERN_INFO "Link Change %x \n", ioread16(ioaddr));
  679. }
  680. /* Timer active again */
  681. mod_timer(&lp->timer, round_jiffies(jiffies + HZ));
  682. }
  683. /* Read/set MAC address routines */
  684. static void r6040_mac_address(struct net_device *dev)
  685. {
  686. struct r6040_private *lp = netdev_priv(dev);
  687. void __iomem *ioaddr = lp->base;
  688. u16 *adrp;
  689. /* MAC operation register */
  690. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  691. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  692. iowrite16(0, ioaddr + MAC_SM);
  693. udelay(5000);
  694. /* Restore MAC Address */
  695. adrp = (u16 *) dev->dev_addr;
  696. iowrite16(adrp[0], ioaddr + MID_0L);
  697. iowrite16(adrp[1], ioaddr + MID_0M);
  698. iowrite16(adrp[2], ioaddr + MID_0H);
  699. }
  700. static int r6040_open(struct net_device *dev)
  701. {
  702. struct r6040_private *lp = netdev_priv(dev);
  703. int ret;
  704. /* Request IRQ and Register interrupt handler */
  705. ret = request_irq(dev->irq, &r6040_interrupt,
  706. IRQF_SHARED, dev->name, dev);
  707. if (ret)
  708. return ret;
  709. /* Set MAC address */
  710. r6040_mac_address(dev);
  711. /* Allocate Descriptor memory */
  712. lp->rx_ring =
  713. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  714. if (!lp->rx_ring)
  715. return -ENOMEM;
  716. lp->tx_ring =
  717. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  718. if (!lp->tx_ring) {
  719. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  720. lp->rx_ring_dma);
  721. return -ENOMEM;
  722. }
  723. ret = r6040_up(dev);
  724. if (ret) {
  725. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  726. lp->tx_ring_dma);
  727. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  728. lp->rx_ring_dma);
  729. return ret;
  730. }
  731. napi_enable(&lp->napi);
  732. netif_start_queue(dev);
  733. /* set and active a timer process */
  734. setup_timer(&lp->timer, r6040_timer, (unsigned long) dev);
  735. if (lp->switch_sig != ICPLUS_PHY_ID)
  736. mod_timer(&lp->timer, jiffies + HZ);
  737. return 0;
  738. }
  739. static int r6040_start_xmit(struct sk_buff *skb, struct net_device *dev)
  740. {
  741. struct r6040_private *lp = netdev_priv(dev);
  742. struct r6040_descriptor *descptr;
  743. void __iomem *ioaddr = lp->base;
  744. unsigned long flags;
  745. int ret = NETDEV_TX_OK;
  746. /* Critical Section */
  747. spin_lock_irqsave(&lp->lock, flags);
  748. /* TX resource check */
  749. if (!lp->tx_free_desc) {
  750. spin_unlock_irqrestore(&lp->lock, flags);
  751. netif_stop_queue(dev);
  752. printk(KERN_ERR DRV_NAME ": no tx descriptor\n");
  753. ret = NETDEV_TX_BUSY;
  754. return ret;
  755. }
  756. /* Statistic Counter */
  757. dev->stats.tx_packets++;
  758. dev->stats.tx_bytes += skb->len;
  759. /* Set TX descriptor & Transmit it */
  760. lp->tx_free_desc--;
  761. descptr = lp->tx_insert_ptr;
  762. if (skb->len < MISR)
  763. descptr->len = MISR;
  764. else
  765. descptr->len = skb->len;
  766. descptr->skb_ptr = skb;
  767. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  768. skb->data, skb->len, PCI_DMA_TODEVICE));
  769. descptr->status = 0x8000;
  770. /* Trigger the MAC to check the TX descriptor */
  771. iowrite16(0x01, ioaddr + MTPR);
  772. lp->tx_insert_ptr = descptr->vndescp;
  773. /* If no tx resource, stop */
  774. if (!lp->tx_free_desc)
  775. netif_stop_queue(dev);
  776. dev->trans_start = jiffies;
  777. spin_unlock_irqrestore(&lp->lock, flags);
  778. return ret;
  779. }
  780. static void r6040_multicast_list(struct net_device *dev)
  781. {
  782. struct r6040_private *lp = netdev_priv(dev);
  783. void __iomem *ioaddr = lp->base;
  784. u16 *adrp;
  785. u16 reg;
  786. unsigned long flags;
  787. struct dev_mc_list *dmi = dev->mc_list;
  788. int i;
  789. /* MAC Address */
  790. adrp = (u16 *)dev->dev_addr;
  791. iowrite16(adrp[0], ioaddr + MID_0L);
  792. iowrite16(adrp[1], ioaddr + MID_0M);
  793. iowrite16(adrp[2], ioaddr + MID_0H);
  794. /* Promiscous Mode */
  795. spin_lock_irqsave(&lp->lock, flags);
  796. /* Clear AMCP & PROM bits */
  797. reg = ioread16(ioaddr) & ~0x0120;
  798. if (dev->flags & IFF_PROMISC) {
  799. reg |= 0x0020;
  800. lp->mcr0 |= 0x0020;
  801. }
  802. /* Too many multicast addresses
  803. * accept all traffic */
  804. else if ((dev->mc_count > MCAST_MAX)
  805. || (dev->flags & IFF_ALLMULTI))
  806. reg |= 0x0020;
  807. iowrite16(reg, ioaddr);
  808. spin_unlock_irqrestore(&lp->lock, flags);
  809. /* Build the hash table */
  810. if (dev->mc_count > MCAST_MAX) {
  811. u16 hash_table[4];
  812. u32 crc;
  813. for (i = 0; i < 4; i++)
  814. hash_table[i] = 0;
  815. for (i = 0; i < dev->mc_count; i++) {
  816. char *addrs = dmi->dmi_addr;
  817. dmi = dmi->next;
  818. if (!(*addrs & 1))
  819. continue;
  820. crc = ether_crc_le(6, addrs);
  821. crc >>= 26;
  822. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  823. }
  824. /* Write the index of the hash table */
  825. for (i = 0; i < 4; i++)
  826. iowrite16(hash_table[i] << 14, ioaddr + MCR1);
  827. /* Fill the MAC hash tables with their values */
  828. iowrite16(hash_table[0], ioaddr + MAR0);
  829. iowrite16(hash_table[1], ioaddr + MAR1);
  830. iowrite16(hash_table[2], ioaddr + MAR2);
  831. iowrite16(hash_table[3], ioaddr + MAR3);
  832. }
  833. /* Multicast Address 1~4 case */
  834. for (i = 0, dmi; (i < dev->mc_count) && (i < MCAST_MAX); i++) {
  835. adrp = (u16 *)dmi->dmi_addr;
  836. iowrite16(adrp[0], ioaddr + MID_1L + 8*i);
  837. iowrite16(adrp[1], ioaddr + MID_1M + 8*i);
  838. iowrite16(adrp[2], ioaddr + MID_1H + 8*i);
  839. dmi = dmi->next;
  840. }
  841. for (i = dev->mc_count; i < MCAST_MAX; i++) {
  842. iowrite16(0xffff, ioaddr + MID_0L + 8*i);
  843. iowrite16(0xffff, ioaddr + MID_0M + 8*i);
  844. iowrite16(0xffff, ioaddr + MID_0H + 8*i);
  845. }
  846. }
  847. static void netdev_get_drvinfo(struct net_device *dev,
  848. struct ethtool_drvinfo *info)
  849. {
  850. struct r6040_private *rp = netdev_priv(dev);
  851. strcpy(info->driver, DRV_NAME);
  852. strcpy(info->version, DRV_VERSION);
  853. strcpy(info->bus_info, pci_name(rp->pdev));
  854. }
  855. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  856. {
  857. struct r6040_private *rp = netdev_priv(dev);
  858. int rc;
  859. spin_lock_irq(&rp->lock);
  860. rc = mii_ethtool_gset(&rp->mii_if, cmd);
  861. spin_unlock_irq(&rp->lock);
  862. return rc;
  863. }
  864. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  865. {
  866. struct r6040_private *rp = netdev_priv(dev);
  867. int rc;
  868. spin_lock_irq(&rp->lock);
  869. rc = mii_ethtool_sset(&rp->mii_if, cmd);
  870. spin_unlock_irq(&rp->lock);
  871. r6040_set_carrier(&rp->mii_if);
  872. return rc;
  873. }
  874. static u32 netdev_get_link(struct net_device *dev)
  875. {
  876. struct r6040_private *rp = netdev_priv(dev);
  877. return mii_link_ok(&rp->mii_if);
  878. }
  879. static struct ethtool_ops netdev_ethtool_ops = {
  880. .get_drvinfo = netdev_get_drvinfo,
  881. .get_settings = netdev_get_settings,
  882. .set_settings = netdev_set_settings,
  883. .get_link = netdev_get_link,
  884. };
  885. static int __devinit r6040_init_one(struct pci_dev *pdev,
  886. const struct pci_device_id *ent)
  887. {
  888. struct net_device *dev;
  889. struct r6040_private *lp;
  890. void __iomem *ioaddr;
  891. int err, io_size = R6040_IO_SIZE;
  892. static int card_idx = -1;
  893. int bar = 0;
  894. long pioaddr;
  895. u16 *adrp;
  896. printk(KERN_INFO "%s\n", version);
  897. err = pci_enable_device(pdev);
  898. if (err)
  899. return err;
  900. /* this should always be supported */
  901. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  902. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  903. "not supported by the card\n");
  904. return -ENODEV;
  905. }
  906. if (pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  907. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  908. "not supported by the card\n");
  909. return -ENODEV;
  910. }
  911. /* IO Size check */
  912. if (pci_resource_len(pdev, 0) < io_size) {
  913. printk(KERN_ERR "Insufficient PCI resources, aborting\n");
  914. return -EIO;
  915. }
  916. pioaddr = pci_resource_start(pdev, 0); /* IO map base address */
  917. pci_set_master(pdev);
  918. dev = alloc_etherdev(sizeof(struct r6040_private));
  919. if (!dev) {
  920. printk(KERN_ERR "Failed to allocate etherdev\n");
  921. return -ENOMEM;
  922. }
  923. SET_NETDEV_DEV(dev, &pdev->dev);
  924. lp = netdev_priv(dev);
  925. lp->pdev = pdev;
  926. lp->dev = dev;
  927. if (pci_request_regions(pdev, DRV_NAME)) {
  928. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  929. err = -ENODEV;
  930. goto err_out_disable;
  931. }
  932. ioaddr = pci_iomap(pdev, bar, io_size);
  933. if (!ioaddr) {
  934. printk(KERN_ERR "ioremap failed for device %s\n",
  935. pci_name(pdev));
  936. return -EIO;
  937. }
  938. /* Init system & device */
  939. lp->base = ioaddr;
  940. dev->irq = pdev->irq;
  941. spin_lock_init(&lp->lock);
  942. pci_set_drvdata(pdev, dev);
  943. /* Set MAC address */
  944. card_idx++;
  945. adrp = (u16 *)dev->dev_addr;
  946. adrp[0] = ioread16(ioaddr + MID_0L);
  947. adrp[1] = ioread16(ioaddr + MID_0M);
  948. adrp[2] = ioread16(ioaddr + MID_0H);
  949. /* Link new device into r6040_root_dev */
  950. lp->pdev = pdev;
  951. /* Init RDC private data */
  952. lp->mcr0 = 0x1002;
  953. lp->phy_addr = phy_table[card_idx];
  954. lp->switch_sig = 0;
  955. /* The RDC-specific entries in the device structure. */
  956. dev->open = &r6040_open;
  957. dev->hard_start_xmit = &r6040_start_xmit;
  958. dev->stop = &r6040_close;
  959. dev->get_stats = r6040_get_stats;
  960. dev->set_multicast_list = &r6040_multicast_list;
  961. dev->do_ioctl = &r6040_ioctl;
  962. dev->ethtool_ops = &netdev_ethtool_ops;
  963. dev->tx_timeout = &r6040_tx_timeout;
  964. dev->watchdog_timeo = TX_TIMEOUT;
  965. #ifdef CONFIG_NET_POLL_CONTROLLER
  966. dev->poll_controller = r6040_poll_controller;
  967. #endif
  968. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  969. lp->mii_if.dev = dev;
  970. lp->mii_if.mdio_read = r6040_mdio_read;
  971. lp->mii_if.mdio_write = r6040_mdio_write;
  972. lp->mii_if.phy_id = lp->phy_addr;
  973. lp->mii_if.phy_id_mask = 0x1f;
  974. lp->mii_if.reg_num_mask = 0x1f;
  975. /* Register net device. After this dev->name assign */
  976. err = register_netdev(dev);
  977. if (err) {
  978. printk(KERN_ERR DRV_NAME ": Failed to register net device\n");
  979. goto err_out_res;
  980. }
  981. return 0;
  982. err_out_res:
  983. pci_release_regions(pdev);
  984. err_out_disable:
  985. pci_disable_device(pdev);
  986. pci_set_drvdata(pdev, NULL);
  987. free_netdev(dev);
  988. return err;
  989. }
  990. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  991. {
  992. struct net_device *dev = pci_get_drvdata(pdev);
  993. unregister_netdev(dev);
  994. pci_release_regions(pdev);
  995. free_netdev(dev);
  996. pci_disable_device(pdev);
  997. pci_set_drvdata(pdev, NULL);
  998. }
  999. static struct pci_device_id r6040_pci_tbl[] = {
  1000. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1001. { 0 }
  1002. };
  1003. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1004. static struct pci_driver r6040_driver = {
  1005. .name = DRV_NAME,
  1006. .id_table = r6040_pci_tbl,
  1007. .probe = r6040_init_one,
  1008. .remove = __devexit_p(r6040_remove_one),
  1009. };
  1010. static int __init r6040_init(void)
  1011. {
  1012. return pci_register_driver(&r6040_driver);
  1013. }
  1014. static void __exit r6040_cleanup(void)
  1015. {
  1016. pci_unregister_driver(&r6040_driver);
  1017. }
  1018. module_init(r6040_init);
  1019. module_exit(r6040_cleanup);