iosapic.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126
  1. /*
  2. * I/O SAPIC support.
  3. *
  4. * Copyright (C) 1999 Intel Corp.
  5. * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
  6. * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
  7. * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
  8. * David Mosberger-Tang <davidm@hpl.hp.com>
  9. * Copyright (C) 1999 VA Linux Systems
  10. * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
  11. *
  12. * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
  13. * APIC code. In particular, we now have separate
  14. * handlers for edge and level triggered
  15. * interrupts.
  16. * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
  17. * allocation PCI to vector mapping, shared PCI
  18. * interrupts.
  19. * 00/10/27 D. Mosberger Document things a bit more to make them more
  20. * understandable. Clean up much of the old
  21. * IOSAPIC cruft.
  22. * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
  23. * and fixes for ACPI S5(SoftOff) support.
  24. * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
  25. * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
  26. * vectors in iosapic_set_affinity(),
  27. * initializations for /proc/irq/#/smp_affinity
  28. * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
  29. * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
  30. * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
  31. * IOSAPIC mapping error
  32. * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
  33. * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
  34. * interrupt, vector, etc.)
  35. * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
  36. * pci_irq code.
  37. * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
  38. * Remove iosapic_address & gsi_base from
  39. * external interfaces. Rationalize
  40. * __init/__devinit attributes.
  41. * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
  42. * Updated to work with irq migration necessary
  43. * for CPU Hotplug
  44. */
  45. /*
  46. * Here is what the interrupt logic between a PCI device and the kernel looks
  47. * like:
  48. *
  49. * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
  50. * INTD). The device is uniquely identified by its bus-, and slot-number
  51. * (the function number does not matter here because all functions share
  52. * the same interrupt lines).
  53. *
  54. * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
  55. * controller. Multiple interrupt lines may have to share the same
  56. * IOSAPIC pin (if they're level triggered and use the same polarity).
  57. * Each interrupt line has a unique Global System Interrupt (GSI) number
  58. * which can be calculated as the sum of the controller's base GSI number
  59. * and the IOSAPIC pin number to which the line connects.
  60. *
  61. * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
  62. * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
  63. * sent to the CPU.
  64. *
  65. * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
  66. * used as architecture-independent interrupt handling mechanism in Linux.
  67. * As an IRQ is a number, we have to have
  68. * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
  69. * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
  70. * platform can implement platform_irq_to_vector(irq) and
  71. * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
  72. * Please see also arch/ia64/include/asm/hw_irq.h for those APIs.
  73. *
  74. * To sum up, there are three levels of mappings involved:
  75. *
  76. * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
  77. *
  78. * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
  79. * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
  80. * (isa_irq) is the only exception in this source code.
  81. */
  82. #include <linux/acpi.h>
  83. #include <linux/init.h>
  84. #include <linux/irq.h>
  85. #include <linux/kernel.h>
  86. #include <linux/list.h>
  87. #include <linux/pci.h>
  88. #include <linux/slab.h>
  89. #include <linux/smp.h>
  90. #include <linux/string.h>
  91. #include <linux/bootmem.h>
  92. #include <asm/delay.h>
  93. #include <asm/hw_irq.h>
  94. #include <asm/io.h>
  95. #include <asm/iosapic.h>
  96. #include <asm/machvec.h>
  97. #include <asm/processor.h>
  98. #include <asm/ptrace.h>
  99. #include <asm/system.h>
  100. #undef DEBUG_INTERRUPT_ROUTING
  101. #ifdef DEBUG_INTERRUPT_ROUTING
  102. #define DBG(fmt...) printk(fmt)
  103. #else
  104. #define DBG(fmt...)
  105. #endif
  106. static DEFINE_SPINLOCK(iosapic_lock);
  107. /*
  108. * These tables map IA-64 vectors to the IOSAPIC pin that generates this
  109. * vector.
  110. */
  111. #define NO_REF_RTE 0
  112. static struct iosapic {
  113. char __iomem *addr; /* base address of IOSAPIC */
  114. unsigned int gsi_base; /* GSI base */
  115. unsigned short num_rte; /* # of RTEs on this IOSAPIC */
  116. int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
  117. #ifdef CONFIG_NUMA
  118. unsigned short node; /* numa node association via pxm */
  119. #endif
  120. spinlock_t lock; /* lock for indirect reg access */
  121. } iosapic_lists[NR_IOSAPICS];
  122. struct iosapic_rte_info {
  123. struct list_head rte_list; /* RTEs sharing the same vector */
  124. char rte_index; /* IOSAPIC RTE index */
  125. int refcnt; /* reference counter */
  126. struct iosapic *iosapic;
  127. } ____cacheline_aligned;
  128. static struct iosapic_intr_info {
  129. struct list_head rtes; /* RTEs using this vector (empty =>
  130. * not an IOSAPIC interrupt) */
  131. int count; /* # of registered RTEs */
  132. u32 low32; /* current value of low word of
  133. * Redirection table entry */
  134. unsigned int dest; /* destination CPU physical ID */
  135. unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
  136. unsigned char polarity: 1; /* interrupt polarity
  137. * (see iosapic.h) */
  138. unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
  139. } iosapic_intr_info[NR_IRQS];
  140. static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
  141. static inline void
  142. iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
  143. {
  144. unsigned long flags;
  145. spin_lock_irqsave(&iosapic->lock, flags);
  146. __iosapic_write(iosapic->addr, reg, val);
  147. spin_unlock_irqrestore(&iosapic->lock, flags);
  148. }
  149. /*
  150. * Find an IOSAPIC associated with a GSI
  151. */
  152. static inline int
  153. find_iosapic (unsigned int gsi)
  154. {
  155. int i;
  156. for (i = 0; i < NR_IOSAPICS; i++) {
  157. if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
  158. iosapic_lists[i].num_rte)
  159. return i;
  160. }
  161. return -1;
  162. }
  163. static inline int __gsi_to_irq(unsigned int gsi)
  164. {
  165. int irq;
  166. struct iosapic_intr_info *info;
  167. struct iosapic_rte_info *rte;
  168. for (irq = 0; irq < NR_IRQS; irq++) {
  169. info = &iosapic_intr_info[irq];
  170. list_for_each_entry(rte, &info->rtes, rte_list)
  171. if (rte->iosapic->gsi_base + rte->rte_index == gsi)
  172. return irq;
  173. }
  174. return -1;
  175. }
  176. int
  177. gsi_to_irq (unsigned int gsi)
  178. {
  179. unsigned long flags;
  180. int irq;
  181. spin_lock_irqsave(&iosapic_lock, flags);
  182. irq = __gsi_to_irq(gsi);
  183. spin_unlock_irqrestore(&iosapic_lock, flags);
  184. return irq;
  185. }
  186. static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
  187. {
  188. struct iosapic_rte_info *rte;
  189. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
  190. if (rte->iosapic->gsi_base + rte->rte_index == gsi)
  191. return rte;
  192. return NULL;
  193. }
  194. static void
  195. set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
  196. {
  197. unsigned long pol, trigger, dmode;
  198. u32 low32, high32;
  199. int rte_index;
  200. char redir;
  201. struct iosapic_rte_info *rte;
  202. ia64_vector vector = irq_to_vector(irq);
  203. DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
  204. rte = find_rte(irq, gsi);
  205. if (!rte)
  206. return; /* not an IOSAPIC interrupt */
  207. rte_index = rte->rte_index;
  208. pol = iosapic_intr_info[irq].polarity;
  209. trigger = iosapic_intr_info[irq].trigger;
  210. dmode = iosapic_intr_info[irq].dmode;
  211. redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
  212. #ifdef CONFIG_SMP
  213. set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
  214. #endif
  215. low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
  216. (trigger << IOSAPIC_TRIGGER_SHIFT) |
  217. (dmode << IOSAPIC_DELIVERY_SHIFT) |
  218. ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
  219. vector);
  220. /* dest contains both id and eid */
  221. high32 = (dest << IOSAPIC_DEST_SHIFT);
  222. iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
  223. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  224. iosapic_intr_info[irq].low32 = low32;
  225. iosapic_intr_info[irq].dest = dest;
  226. }
  227. static void
  228. nop (unsigned int irq)
  229. {
  230. /* do nothing... */
  231. }
  232. #ifdef CONFIG_KEXEC
  233. void
  234. kexec_disable_iosapic(void)
  235. {
  236. struct iosapic_intr_info *info;
  237. struct iosapic_rte_info *rte;
  238. ia64_vector vec;
  239. int irq;
  240. for (irq = 0; irq < NR_IRQS; irq++) {
  241. info = &iosapic_intr_info[irq];
  242. vec = irq_to_vector(irq);
  243. list_for_each_entry(rte, &info->rtes,
  244. rte_list) {
  245. iosapic_write(rte->iosapic,
  246. IOSAPIC_RTE_LOW(rte->rte_index),
  247. IOSAPIC_MASK|vec);
  248. iosapic_eoi(rte->iosapic->addr, vec);
  249. }
  250. }
  251. }
  252. #endif
  253. static void
  254. mask_irq (unsigned int irq)
  255. {
  256. u32 low32;
  257. int rte_index;
  258. struct iosapic_rte_info *rte;
  259. if (!iosapic_intr_info[irq].count)
  260. return; /* not an IOSAPIC interrupt! */
  261. /* set only the mask bit */
  262. low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
  263. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
  264. rte_index = rte->rte_index;
  265. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  266. }
  267. }
  268. static void
  269. unmask_irq (unsigned int irq)
  270. {
  271. u32 low32;
  272. int rte_index;
  273. struct iosapic_rte_info *rte;
  274. if (!iosapic_intr_info[irq].count)
  275. return; /* not an IOSAPIC interrupt! */
  276. low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
  277. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
  278. rte_index = rte->rte_index;
  279. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  280. }
  281. }
  282. static int
  283. iosapic_set_affinity(unsigned int irq, const struct cpumask *mask)
  284. {
  285. #ifdef CONFIG_SMP
  286. u32 high32, low32;
  287. int cpu, dest, rte_index;
  288. int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
  289. struct iosapic_rte_info *rte;
  290. struct iosapic *iosapic;
  291. irq &= (~IA64_IRQ_REDIRECTED);
  292. cpu = cpumask_first_and(cpu_online_mask, mask);
  293. if (cpu >= nr_cpu_ids)
  294. return -1;
  295. if (irq_prepare_move(irq, cpu))
  296. return -1;
  297. dest = cpu_physical_id(cpu);
  298. if (!iosapic_intr_info[irq].count)
  299. return -1; /* not an IOSAPIC interrupt */
  300. set_irq_affinity_info(irq, dest, redir);
  301. /* dest contains both id and eid */
  302. high32 = dest << IOSAPIC_DEST_SHIFT;
  303. low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
  304. if (redir)
  305. /* change delivery mode to lowest priority */
  306. low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
  307. else
  308. /* change delivery mode to fixed */
  309. low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
  310. low32 &= IOSAPIC_VECTOR_MASK;
  311. low32 |= irq_to_vector(irq);
  312. iosapic_intr_info[irq].low32 = low32;
  313. iosapic_intr_info[irq].dest = dest;
  314. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
  315. iosapic = rte->iosapic;
  316. rte_index = rte->rte_index;
  317. iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
  318. iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  319. }
  320. #endif
  321. return 0;
  322. }
  323. /*
  324. * Handlers for level-triggered interrupts.
  325. */
  326. static unsigned int
  327. iosapic_startup_level_irq (unsigned int irq)
  328. {
  329. unmask_irq(irq);
  330. return 0;
  331. }
  332. static void
  333. iosapic_unmask_level_irq (unsigned int irq)
  334. {
  335. ia64_vector vec = irq_to_vector(irq);
  336. struct iosapic_rte_info *rte;
  337. int do_unmask_irq = 0;
  338. irq_complete_move(irq);
  339. if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) {
  340. do_unmask_irq = 1;
  341. mask_irq(irq);
  342. } else
  343. unmask_irq(irq);
  344. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
  345. iosapic_eoi(rte->iosapic->addr, vec);
  346. if (unlikely(do_unmask_irq)) {
  347. move_masked_irq(irq);
  348. unmask_irq(irq);
  349. }
  350. }
  351. #define iosapic_shutdown_level_irq mask_irq
  352. #define iosapic_enable_level_irq unmask_irq
  353. #define iosapic_disable_level_irq mask_irq
  354. #define iosapic_ack_level_irq nop
  355. static struct irq_chip irq_type_iosapic_level = {
  356. .name = "IO-SAPIC-level",
  357. .startup = iosapic_startup_level_irq,
  358. .shutdown = iosapic_shutdown_level_irq,
  359. .enable = iosapic_enable_level_irq,
  360. .disable = iosapic_disable_level_irq,
  361. .ack = iosapic_ack_level_irq,
  362. .mask = mask_irq,
  363. .unmask = iosapic_unmask_level_irq,
  364. .set_affinity = iosapic_set_affinity
  365. };
  366. /*
  367. * Handlers for edge-triggered interrupts.
  368. */
  369. static unsigned int
  370. iosapic_startup_edge_irq (unsigned int irq)
  371. {
  372. unmask_irq(irq);
  373. /*
  374. * IOSAPIC simply drops interrupts pended while the
  375. * corresponding pin was masked, so we can't know if an
  376. * interrupt is pending already. Let's hope not...
  377. */
  378. return 0;
  379. }
  380. static void
  381. iosapic_ack_edge_irq (unsigned int irq)
  382. {
  383. struct irq_desc *idesc = irq_desc + irq;
  384. irq_complete_move(irq);
  385. move_native_irq(irq);
  386. /*
  387. * Once we have recorded IRQ_PENDING already, we can mask the
  388. * interrupt for real. This prevents IRQ storms from unhandled
  389. * devices.
  390. */
  391. if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) ==
  392. (IRQ_PENDING|IRQ_DISABLED))
  393. mask_irq(irq);
  394. }
  395. #define iosapic_enable_edge_irq unmask_irq
  396. #define iosapic_disable_edge_irq nop
  397. static struct irq_chip irq_type_iosapic_edge = {
  398. .name = "IO-SAPIC-edge",
  399. .startup = iosapic_startup_edge_irq,
  400. .shutdown = iosapic_disable_edge_irq,
  401. .enable = iosapic_enable_edge_irq,
  402. .disable = iosapic_disable_edge_irq,
  403. .ack = iosapic_ack_edge_irq,
  404. .mask = mask_irq,
  405. .unmask = unmask_irq,
  406. .set_affinity = iosapic_set_affinity
  407. };
  408. static unsigned int
  409. iosapic_version (char __iomem *addr)
  410. {
  411. /*
  412. * IOSAPIC Version Register return 32 bit structure like:
  413. * {
  414. * unsigned int version : 8;
  415. * unsigned int reserved1 : 8;
  416. * unsigned int max_redir : 8;
  417. * unsigned int reserved2 : 8;
  418. * }
  419. */
  420. return __iosapic_read(addr, IOSAPIC_VERSION);
  421. }
  422. static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
  423. {
  424. int i, irq = -ENOSPC, min_count = -1;
  425. struct iosapic_intr_info *info;
  426. /*
  427. * shared vectors for edge-triggered interrupts are not
  428. * supported yet
  429. */
  430. if (trigger == IOSAPIC_EDGE)
  431. return -EINVAL;
  432. for (i = 0; i < NR_IRQS; i++) {
  433. info = &iosapic_intr_info[i];
  434. if (info->trigger == trigger && info->polarity == pol &&
  435. (info->dmode == IOSAPIC_FIXED ||
  436. info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
  437. can_request_irq(i, IRQF_SHARED)) {
  438. if (min_count == -1 || info->count < min_count) {
  439. irq = i;
  440. min_count = info->count;
  441. }
  442. }
  443. }
  444. return irq;
  445. }
  446. /*
  447. * if the given vector is already owned by other,
  448. * assign a new vector for the other and make the vector available
  449. */
  450. static void __init
  451. iosapic_reassign_vector (int irq)
  452. {
  453. int new_irq;
  454. if (iosapic_intr_info[irq].count) {
  455. new_irq = create_irq();
  456. if (new_irq < 0)
  457. panic("%s: out of interrupt vectors!\n", __func__);
  458. printk(KERN_INFO "Reassigning vector %d to %d\n",
  459. irq_to_vector(irq), irq_to_vector(new_irq));
  460. memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
  461. sizeof(struct iosapic_intr_info));
  462. INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
  463. list_move(iosapic_intr_info[irq].rtes.next,
  464. &iosapic_intr_info[new_irq].rtes);
  465. memset(&iosapic_intr_info[irq], 0,
  466. sizeof(struct iosapic_intr_info));
  467. iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
  468. INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
  469. }
  470. }
  471. static inline int irq_is_shared (int irq)
  472. {
  473. return (iosapic_intr_info[irq].count > 1);
  474. }
  475. struct irq_chip*
  476. ia64_native_iosapic_get_irq_chip(unsigned long trigger)
  477. {
  478. if (trigger == IOSAPIC_EDGE)
  479. return &irq_type_iosapic_edge;
  480. else
  481. return &irq_type_iosapic_level;
  482. }
  483. static int
  484. register_intr (unsigned int gsi, int irq, unsigned char delivery,
  485. unsigned long polarity, unsigned long trigger)
  486. {
  487. struct irq_desc *idesc;
  488. struct irq_chip *irq_type;
  489. int index;
  490. struct iosapic_rte_info *rte;
  491. index = find_iosapic(gsi);
  492. if (index < 0) {
  493. printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
  494. __func__, gsi);
  495. return -ENODEV;
  496. }
  497. rte = find_rte(irq, gsi);
  498. if (!rte) {
  499. rte = kzalloc(sizeof (*rte), GFP_ATOMIC);
  500. if (!rte) {
  501. printk(KERN_WARNING "%s: cannot allocate memory\n",
  502. __func__);
  503. return -ENOMEM;
  504. }
  505. rte->iosapic = &iosapic_lists[index];
  506. rte->rte_index = gsi - rte->iosapic->gsi_base;
  507. rte->refcnt++;
  508. list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
  509. iosapic_intr_info[irq].count++;
  510. iosapic_lists[index].rtes_inuse++;
  511. }
  512. else if (rte->refcnt == NO_REF_RTE) {
  513. struct iosapic_intr_info *info = &iosapic_intr_info[irq];
  514. if (info->count > 0 &&
  515. (info->trigger != trigger || info->polarity != polarity)){
  516. printk (KERN_WARNING
  517. "%s: cannot override the interrupt\n",
  518. __func__);
  519. return -EINVAL;
  520. }
  521. rte->refcnt++;
  522. iosapic_intr_info[irq].count++;
  523. iosapic_lists[index].rtes_inuse++;
  524. }
  525. iosapic_intr_info[irq].polarity = polarity;
  526. iosapic_intr_info[irq].dmode = delivery;
  527. iosapic_intr_info[irq].trigger = trigger;
  528. irq_type = iosapic_get_irq_chip(trigger);
  529. idesc = irq_desc + irq;
  530. if (irq_type != NULL && idesc->chip != irq_type) {
  531. if (idesc->chip != &no_irq_chip)
  532. printk(KERN_WARNING
  533. "%s: changing vector %d from %s to %s\n",
  534. __func__, irq_to_vector(irq),
  535. idesc->chip->name, irq_type->name);
  536. idesc->chip = irq_type;
  537. }
  538. if (trigger == IOSAPIC_EDGE)
  539. __set_irq_handler_unlocked(irq, handle_edge_irq);
  540. else
  541. __set_irq_handler_unlocked(irq, handle_level_irq);
  542. return 0;
  543. }
  544. static unsigned int
  545. get_target_cpu (unsigned int gsi, int irq)
  546. {
  547. #ifdef CONFIG_SMP
  548. static int cpu = -1;
  549. extern int cpe_vector;
  550. cpumask_t domain = irq_to_domain(irq);
  551. /*
  552. * In case of vector shared by multiple RTEs, all RTEs that
  553. * share the vector need to use the same destination CPU.
  554. */
  555. if (iosapic_intr_info[irq].count)
  556. return iosapic_intr_info[irq].dest;
  557. /*
  558. * If the platform supports redirection via XTP, let it
  559. * distribute interrupts.
  560. */
  561. if (smp_int_redirect & SMP_IRQ_REDIRECTION)
  562. return cpu_physical_id(smp_processor_id());
  563. /*
  564. * Some interrupts (ACPI SCI, for instance) are registered
  565. * before the BSP is marked as online.
  566. */
  567. if (!cpu_online(smp_processor_id()))
  568. return cpu_physical_id(smp_processor_id());
  569. #ifdef CONFIG_ACPI
  570. if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
  571. return get_cpei_target_cpu();
  572. #endif
  573. #ifdef CONFIG_NUMA
  574. {
  575. int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
  576. const struct cpumask *cpu_mask;
  577. iosapic_index = find_iosapic(gsi);
  578. if (iosapic_index < 0 ||
  579. iosapic_lists[iosapic_index].node == MAX_NUMNODES)
  580. goto skip_numa_setup;
  581. cpu_mask = cpumask_of_node(iosapic_lists[iosapic_index].node);
  582. num_cpus = 0;
  583. for_each_cpu_and(numa_cpu, cpu_mask, &domain) {
  584. if (cpu_online(numa_cpu))
  585. num_cpus++;
  586. }
  587. if (!num_cpus)
  588. goto skip_numa_setup;
  589. /* Use irq assignment to distribute across cpus in node */
  590. cpu_index = irq % num_cpus;
  591. for_each_cpu_and(numa_cpu, cpu_mask, &domain)
  592. if (cpu_online(numa_cpu) && i++ >= cpu_index)
  593. break;
  594. if (numa_cpu < nr_cpu_ids)
  595. return cpu_physical_id(numa_cpu);
  596. }
  597. skip_numa_setup:
  598. #endif
  599. /*
  600. * Otherwise, round-robin interrupt vectors across all the
  601. * processors. (It'd be nice if we could be smarter in the
  602. * case of NUMA.)
  603. */
  604. do {
  605. if (++cpu >= nr_cpu_ids)
  606. cpu = 0;
  607. } while (!cpu_online(cpu) || !cpu_isset(cpu, domain));
  608. return cpu_physical_id(cpu);
  609. #else /* CONFIG_SMP */
  610. return cpu_physical_id(smp_processor_id());
  611. #endif
  612. }
  613. static inline unsigned char choose_dmode(void)
  614. {
  615. #ifdef CONFIG_SMP
  616. if (smp_int_redirect & SMP_IRQ_REDIRECTION)
  617. return IOSAPIC_LOWEST_PRIORITY;
  618. #endif
  619. return IOSAPIC_FIXED;
  620. }
  621. /*
  622. * ACPI can describe IOSAPIC interrupts via static tables and namespace
  623. * methods. This provides an interface to register those interrupts and
  624. * program the IOSAPIC RTE.
  625. */
  626. int
  627. iosapic_register_intr (unsigned int gsi,
  628. unsigned long polarity, unsigned long trigger)
  629. {
  630. int irq, mask = 1, err;
  631. unsigned int dest;
  632. unsigned long flags;
  633. struct iosapic_rte_info *rte;
  634. u32 low32;
  635. unsigned char dmode;
  636. /*
  637. * If this GSI has already been registered (i.e., it's a
  638. * shared interrupt, or we lost a race to register it),
  639. * don't touch the RTE.
  640. */
  641. spin_lock_irqsave(&iosapic_lock, flags);
  642. irq = __gsi_to_irq(gsi);
  643. if (irq > 0) {
  644. rte = find_rte(irq, gsi);
  645. if(iosapic_intr_info[irq].count == 0) {
  646. assign_irq_vector(irq);
  647. dynamic_irq_init(irq);
  648. } else if (rte->refcnt != NO_REF_RTE) {
  649. rte->refcnt++;
  650. goto unlock_iosapic_lock;
  651. }
  652. } else
  653. irq = create_irq();
  654. /* If vector is running out, we try to find a sharable vector */
  655. if (irq < 0) {
  656. irq = iosapic_find_sharable_irq(trigger, polarity);
  657. if (irq < 0)
  658. goto unlock_iosapic_lock;
  659. }
  660. raw_spin_lock(&irq_desc[irq].lock);
  661. dest = get_target_cpu(gsi, irq);
  662. dmode = choose_dmode();
  663. err = register_intr(gsi, irq, dmode, polarity, trigger);
  664. if (err < 0) {
  665. raw_spin_unlock(&irq_desc[irq].lock);
  666. irq = err;
  667. goto unlock_iosapic_lock;
  668. }
  669. /*
  670. * If the vector is shared and already unmasked for other
  671. * interrupt sources, don't mask it.
  672. */
  673. low32 = iosapic_intr_info[irq].low32;
  674. if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
  675. mask = 0;
  676. set_rte(gsi, irq, dest, mask);
  677. printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
  678. gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
  679. (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
  680. cpu_logical_id(dest), dest, irq_to_vector(irq));
  681. raw_spin_unlock(&irq_desc[irq].lock);
  682. unlock_iosapic_lock:
  683. spin_unlock_irqrestore(&iosapic_lock, flags);
  684. return irq;
  685. }
  686. void
  687. iosapic_unregister_intr (unsigned int gsi)
  688. {
  689. unsigned long flags;
  690. int irq, index;
  691. struct irq_desc *idesc;
  692. u32 low32;
  693. unsigned long trigger, polarity;
  694. unsigned int dest;
  695. struct iosapic_rte_info *rte;
  696. /*
  697. * If the irq associated with the gsi is not found,
  698. * iosapic_unregister_intr() is unbalanced. We need to check
  699. * this again after getting locks.
  700. */
  701. irq = gsi_to_irq(gsi);
  702. if (irq < 0) {
  703. printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
  704. gsi);
  705. WARN_ON(1);
  706. return;
  707. }
  708. spin_lock_irqsave(&iosapic_lock, flags);
  709. if ((rte = find_rte(irq, gsi)) == NULL) {
  710. printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
  711. gsi);
  712. WARN_ON(1);
  713. goto out;
  714. }
  715. if (--rte->refcnt > 0)
  716. goto out;
  717. idesc = irq_desc + irq;
  718. rte->refcnt = NO_REF_RTE;
  719. /* Mask the interrupt */
  720. low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
  721. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
  722. iosapic_intr_info[irq].count--;
  723. index = find_iosapic(gsi);
  724. iosapic_lists[index].rtes_inuse--;
  725. WARN_ON(iosapic_lists[index].rtes_inuse < 0);
  726. trigger = iosapic_intr_info[irq].trigger;
  727. polarity = iosapic_intr_info[irq].polarity;
  728. dest = iosapic_intr_info[irq].dest;
  729. printk(KERN_INFO
  730. "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
  731. gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
  732. (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
  733. cpu_logical_id(dest), dest, irq_to_vector(irq));
  734. if (iosapic_intr_info[irq].count == 0) {
  735. #ifdef CONFIG_SMP
  736. /* Clear affinity */
  737. cpumask_setall(idesc->affinity);
  738. #endif
  739. /* Clear the interrupt information */
  740. iosapic_intr_info[irq].dest = 0;
  741. iosapic_intr_info[irq].dmode = 0;
  742. iosapic_intr_info[irq].polarity = 0;
  743. iosapic_intr_info[irq].trigger = 0;
  744. iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
  745. /* Destroy and reserve IRQ */
  746. destroy_and_reserve_irq(irq);
  747. }
  748. out:
  749. spin_unlock_irqrestore(&iosapic_lock, flags);
  750. }
  751. /*
  752. * ACPI calls this when it finds an entry for a platform interrupt.
  753. */
  754. int __init
  755. iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
  756. int iosapic_vector, u16 eid, u16 id,
  757. unsigned long polarity, unsigned long trigger)
  758. {
  759. static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
  760. unsigned char delivery;
  761. int irq, vector, mask = 0;
  762. unsigned int dest = ((id << 8) | eid) & 0xffff;
  763. switch (int_type) {
  764. case ACPI_INTERRUPT_PMI:
  765. irq = vector = iosapic_vector;
  766. bind_irq_vector(irq, vector, CPU_MASK_ALL);
  767. /*
  768. * since PMI vector is alloc'd by FW(ACPI) not by kernel,
  769. * we need to make sure the vector is available
  770. */
  771. iosapic_reassign_vector(irq);
  772. delivery = IOSAPIC_PMI;
  773. break;
  774. case ACPI_INTERRUPT_INIT:
  775. irq = create_irq();
  776. if (irq < 0)
  777. panic("%s: out of interrupt vectors!\n", __func__);
  778. vector = irq_to_vector(irq);
  779. delivery = IOSAPIC_INIT;
  780. break;
  781. case ACPI_INTERRUPT_CPEI:
  782. irq = vector = IA64_CPE_VECTOR;
  783. BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
  784. delivery = IOSAPIC_FIXED;
  785. mask = 1;
  786. break;
  787. default:
  788. printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__,
  789. int_type);
  790. return -1;
  791. }
  792. register_intr(gsi, irq, delivery, polarity, trigger);
  793. printk(KERN_INFO
  794. "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
  795. " vector %d\n",
  796. int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
  797. int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
  798. (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
  799. cpu_logical_id(dest), dest, vector);
  800. set_rte(gsi, irq, dest, mask);
  801. return vector;
  802. }
  803. /*
  804. * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
  805. */
  806. void __devinit
  807. iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
  808. unsigned long polarity,
  809. unsigned long trigger)
  810. {
  811. int vector, irq;
  812. unsigned int dest = cpu_physical_id(smp_processor_id());
  813. unsigned char dmode;
  814. irq = vector = isa_irq_to_vector(isa_irq);
  815. BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
  816. dmode = choose_dmode();
  817. register_intr(gsi, irq, dmode, polarity, trigger);
  818. DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
  819. isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
  820. polarity == IOSAPIC_POL_HIGH ? "high" : "low",
  821. cpu_logical_id(dest), dest, vector);
  822. set_rte(gsi, irq, dest, 1);
  823. }
  824. void __init
  825. ia64_native_iosapic_pcat_compat_init(void)
  826. {
  827. if (pcat_compat) {
  828. /*
  829. * Disable the compatibility mode interrupts (8259 style),
  830. * needs IN/OUT support enabled.
  831. */
  832. printk(KERN_INFO
  833. "%s: Disabling PC-AT compatible 8259 interrupts\n",
  834. __func__);
  835. outb(0xff, 0xA1);
  836. outb(0xff, 0x21);
  837. }
  838. }
  839. void __init
  840. iosapic_system_init (int system_pcat_compat)
  841. {
  842. int irq;
  843. for (irq = 0; irq < NR_IRQS; ++irq) {
  844. iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
  845. /* mark as unused */
  846. INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
  847. iosapic_intr_info[irq].count = 0;
  848. }
  849. pcat_compat = system_pcat_compat;
  850. if (pcat_compat)
  851. iosapic_pcat_compat_init();
  852. }
  853. static inline int
  854. iosapic_alloc (void)
  855. {
  856. int index;
  857. for (index = 0; index < NR_IOSAPICS; index++)
  858. if (!iosapic_lists[index].addr)
  859. return index;
  860. printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__);
  861. return -1;
  862. }
  863. static inline void
  864. iosapic_free (int index)
  865. {
  866. memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
  867. }
  868. static inline int
  869. iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
  870. {
  871. int index;
  872. unsigned int gsi_end, base, end;
  873. /* check gsi range */
  874. gsi_end = gsi_base + ((ver >> 16) & 0xff);
  875. for (index = 0; index < NR_IOSAPICS; index++) {
  876. if (!iosapic_lists[index].addr)
  877. continue;
  878. base = iosapic_lists[index].gsi_base;
  879. end = base + iosapic_lists[index].num_rte - 1;
  880. if (gsi_end < base || end < gsi_base)
  881. continue; /* OK */
  882. return -EBUSY;
  883. }
  884. return 0;
  885. }
  886. int __devinit
  887. iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
  888. {
  889. int num_rte, err, index;
  890. unsigned int isa_irq, ver;
  891. char __iomem *addr;
  892. unsigned long flags;
  893. spin_lock_irqsave(&iosapic_lock, flags);
  894. index = find_iosapic(gsi_base);
  895. if (index >= 0) {
  896. spin_unlock_irqrestore(&iosapic_lock, flags);
  897. return -EBUSY;
  898. }
  899. addr = ioremap(phys_addr, 0);
  900. if (addr == NULL) {
  901. spin_unlock_irqrestore(&iosapic_lock, flags);
  902. return -ENOMEM;
  903. }
  904. ver = iosapic_version(addr);
  905. if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
  906. iounmap(addr);
  907. spin_unlock_irqrestore(&iosapic_lock, flags);
  908. return err;
  909. }
  910. /*
  911. * The MAX_REDIR register holds the highest input pin number
  912. * (starting from 0). We add 1 so that we can use it for
  913. * number of pins (= RTEs)
  914. */
  915. num_rte = ((ver >> 16) & 0xff) + 1;
  916. index = iosapic_alloc();
  917. iosapic_lists[index].addr = addr;
  918. iosapic_lists[index].gsi_base = gsi_base;
  919. iosapic_lists[index].num_rte = num_rte;
  920. #ifdef CONFIG_NUMA
  921. iosapic_lists[index].node = MAX_NUMNODES;
  922. #endif
  923. spin_lock_init(&iosapic_lists[index].lock);
  924. spin_unlock_irqrestore(&iosapic_lock, flags);
  925. if ((gsi_base == 0) && pcat_compat) {
  926. /*
  927. * Map the legacy ISA devices into the IOSAPIC data. Some of
  928. * these may get reprogrammed later on with data from the ACPI
  929. * Interrupt Source Override table.
  930. */
  931. for (isa_irq = 0; isa_irq < 16; ++isa_irq)
  932. iosapic_override_isa_irq(isa_irq, isa_irq,
  933. IOSAPIC_POL_HIGH,
  934. IOSAPIC_EDGE);
  935. }
  936. return 0;
  937. }
  938. #ifdef CONFIG_HOTPLUG
  939. int
  940. iosapic_remove (unsigned int gsi_base)
  941. {
  942. int index, err = 0;
  943. unsigned long flags;
  944. spin_lock_irqsave(&iosapic_lock, flags);
  945. index = find_iosapic(gsi_base);
  946. if (index < 0) {
  947. printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
  948. __func__, gsi_base);
  949. goto out;
  950. }
  951. if (iosapic_lists[index].rtes_inuse) {
  952. err = -EBUSY;
  953. printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
  954. __func__, gsi_base);
  955. goto out;
  956. }
  957. iounmap(iosapic_lists[index].addr);
  958. iosapic_free(index);
  959. out:
  960. spin_unlock_irqrestore(&iosapic_lock, flags);
  961. return err;
  962. }
  963. #endif /* CONFIG_HOTPLUG */
  964. #ifdef CONFIG_NUMA
  965. void __devinit
  966. map_iosapic_to_node(unsigned int gsi_base, int node)
  967. {
  968. int index;
  969. index = find_iosapic(gsi_base);
  970. if (index < 0) {
  971. printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
  972. __func__, gsi_base);
  973. return;
  974. }
  975. iosapic_lists[index].node = node;
  976. return;
  977. }
  978. #endif