iwl-3945.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/sched.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/wireless.h>
  37. #include <linux/firmware.h>
  38. #include <linux/etherdevice.h>
  39. #include <asm/unaligned.h>
  40. #include <net/mac80211.h>
  41. #include "iwl-fh.h"
  42. #include "iwl-3945-fh.h"
  43. #include "iwl-commands.h"
  44. #include "iwl-sta.h"
  45. #include "iwl-3945.h"
  46. #include "iwl-eeprom.h"
  47. #include "iwl-core.h"
  48. #include "iwl-helpers.h"
  49. #include "iwl-led.h"
  50. #include "iwl-3945-led.h"
  51. #include "iwl-3945-debugfs.h"
  52. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  53. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  54. IWL_RATE_##r##M_IEEE, \
  55. IWL_RATE_##ip##M_INDEX, \
  56. IWL_RATE_##in##M_INDEX, \
  57. IWL_RATE_##rp##M_INDEX, \
  58. IWL_RATE_##rn##M_INDEX, \
  59. IWL_RATE_##pp##M_INDEX, \
  60. IWL_RATE_##np##M_INDEX, \
  61. IWL_RATE_##r##M_INDEX_TABLE, \
  62. IWL_RATE_##ip##M_INDEX_TABLE }
  63. /*
  64. * Parameter order:
  65. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  66. *
  67. * If there isn't a valid next or previous rate then INV is used which
  68. * maps to IWL_RATE_INVALID
  69. *
  70. */
  71. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  72. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  73. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  74. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  75. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  76. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  77. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  78. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  79. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  80. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  81. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  82. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  83. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  84. };
  85. /* 1 = enable the iwl3945_disable_events() function */
  86. #define IWL_EVT_DISABLE (0)
  87. #define IWL_EVT_DISABLE_SIZE (1532/32)
  88. /**
  89. * iwl3945_disable_events - Disable selected events in uCode event log
  90. *
  91. * Disable an event by writing "1"s into "disable"
  92. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  93. * Default values of 0 enable uCode events to be logged.
  94. * Use for only special debugging. This function is just a placeholder as-is,
  95. * you'll need to provide the special bits! ...
  96. * ... and set IWL_EVT_DISABLE to 1. */
  97. void iwl3945_disable_events(struct iwl_priv *priv)
  98. {
  99. int i;
  100. u32 base; /* SRAM address of event log header */
  101. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  102. u32 array_size; /* # of u32 entries in array */
  103. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  104. 0x00000000, /* 31 - 0 Event id numbers */
  105. 0x00000000, /* 63 - 32 */
  106. 0x00000000, /* 95 - 64 */
  107. 0x00000000, /* 127 - 96 */
  108. 0x00000000, /* 159 - 128 */
  109. 0x00000000, /* 191 - 160 */
  110. 0x00000000, /* 223 - 192 */
  111. 0x00000000, /* 255 - 224 */
  112. 0x00000000, /* 287 - 256 */
  113. 0x00000000, /* 319 - 288 */
  114. 0x00000000, /* 351 - 320 */
  115. 0x00000000, /* 383 - 352 */
  116. 0x00000000, /* 415 - 384 */
  117. 0x00000000, /* 447 - 416 */
  118. 0x00000000, /* 479 - 448 */
  119. 0x00000000, /* 511 - 480 */
  120. 0x00000000, /* 543 - 512 */
  121. 0x00000000, /* 575 - 544 */
  122. 0x00000000, /* 607 - 576 */
  123. 0x00000000, /* 639 - 608 */
  124. 0x00000000, /* 671 - 640 */
  125. 0x00000000, /* 703 - 672 */
  126. 0x00000000, /* 735 - 704 */
  127. 0x00000000, /* 767 - 736 */
  128. 0x00000000, /* 799 - 768 */
  129. 0x00000000, /* 831 - 800 */
  130. 0x00000000, /* 863 - 832 */
  131. 0x00000000, /* 895 - 864 */
  132. 0x00000000, /* 927 - 896 */
  133. 0x00000000, /* 959 - 928 */
  134. 0x00000000, /* 991 - 960 */
  135. 0x00000000, /* 1023 - 992 */
  136. 0x00000000, /* 1055 - 1024 */
  137. 0x00000000, /* 1087 - 1056 */
  138. 0x00000000, /* 1119 - 1088 */
  139. 0x00000000, /* 1151 - 1120 */
  140. 0x00000000, /* 1183 - 1152 */
  141. 0x00000000, /* 1215 - 1184 */
  142. 0x00000000, /* 1247 - 1216 */
  143. 0x00000000, /* 1279 - 1248 */
  144. 0x00000000, /* 1311 - 1280 */
  145. 0x00000000, /* 1343 - 1312 */
  146. 0x00000000, /* 1375 - 1344 */
  147. 0x00000000, /* 1407 - 1376 */
  148. 0x00000000, /* 1439 - 1408 */
  149. 0x00000000, /* 1471 - 1440 */
  150. 0x00000000, /* 1503 - 1472 */
  151. };
  152. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  153. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  154. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  155. return;
  156. }
  157. disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
  158. array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
  159. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  160. IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
  161. disable_ptr);
  162. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  163. iwl_write_targ_mem(priv,
  164. disable_ptr + (i * sizeof(u32)),
  165. evt_disable[i]);
  166. } else {
  167. IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
  168. IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
  169. IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
  170. disable_ptr, array_size);
  171. }
  172. }
  173. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  174. {
  175. int idx;
  176. for (idx = 0; idx < IWL_RATE_COUNT_3945; idx++)
  177. if (iwl3945_rates[idx].plcp == plcp)
  178. return idx;
  179. return -1;
  180. }
  181. #ifdef CONFIG_IWLWIFI_DEBUG
  182. #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
  183. static const char *iwl3945_get_tx_fail_reason(u32 status)
  184. {
  185. switch (status & TX_STATUS_MSK) {
  186. case TX_3945_STATUS_SUCCESS:
  187. return "SUCCESS";
  188. TX_STATUS_ENTRY(SHORT_LIMIT);
  189. TX_STATUS_ENTRY(LONG_LIMIT);
  190. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  191. TX_STATUS_ENTRY(MGMNT_ABORT);
  192. TX_STATUS_ENTRY(NEXT_FRAG);
  193. TX_STATUS_ENTRY(LIFE_EXPIRE);
  194. TX_STATUS_ENTRY(DEST_PS);
  195. TX_STATUS_ENTRY(ABORTED);
  196. TX_STATUS_ENTRY(BT_RETRY);
  197. TX_STATUS_ENTRY(STA_INVALID);
  198. TX_STATUS_ENTRY(FRAG_DROPPED);
  199. TX_STATUS_ENTRY(TID_DISABLE);
  200. TX_STATUS_ENTRY(FRAME_FLUSHED);
  201. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  202. TX_STATUS_ENTRY(TX_LOCKED);
  203. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  204. }
  205. return "UNKNOWN";
  206. }
  207. #else
  208. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  209. {
  210. return "";
  211. }
  212. #endif
  213. /*
  214. * get ieee prev rate from rate scale table.
  215. * for A and B mode we need to overright prev
  216. * value
  217. */
  218. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  219. {
  220. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  221. switch (priv->band) {
  222. case IEEE80211_BAND_5GHZ:
  223. if (rate == IWL_RATE_12M_INDEX)
  224. next_rate = IWL_RATE_9M_INDEX;
  225. else if (rate == IWL_RATE_6M_INDEX)
  226. next_rate = IWL_RATE_6M_INDEX;
  227. break;
  228. case IEEE80211_BAND_2GHZ:
  229. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  230. iwl_is_associated(priv)) {
  231. if (rate == IWL_RATE_11M_INDEX)
  232. next_rate = IWL_RATE_5M_INDEX;
  233. }
  234. break;
  235. default:
  236. break;
  237. }
  238. return next_rate;
  239. }
  240. /**
  241. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  242. *
  243. * When FW advances 'R' index, all entries between old and new 'R' index
  244. * need to be reclaimed. As result, some free space forms. If there is
  245. * enough free space (> low mark), wake the stack that feeds us.
  246. */
  247. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  248. int txq_id, int index)
  249. {
  250. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  251. struct iwl_queue *q = &txq->q;
  252. struct iwl_tx_info *tx_info;
  253. BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
  254. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  255. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  256. tx_info = &txq->txb[txq->q.read_ptr];
  257. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb);
  258. tx_info->skb = NULL;
  259. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  260. }
  261. if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  262. (txq_id != IWL_CMD_QUEUE_NUM) &&
  263. priv->mac80211_registered)
  264. iwl_wake_queue(priv, txq_id);
  265. }
  266. /**
  267. * iwl3945_rx_reply_tx - Handle Tx response
  268. */
  269. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  270. struct iwl_rx_mem_buffer *rxb)
  271. {
  272. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  273. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  274. int txq_id = SEQ_TO_QUEUE(sequence);
  275. int index = SEQ_TO_INDEX(sequence);
  276. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  277. struct ieee80211_tx_info *info;
  278. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  279. u32 status = le32_to_cpu(tx_resp->status);
  280. int rate_idx;
  281. int fail;
  282. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  283. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  284. "is out of range [0-%d] %d %d\n", txq_id,
  285. index, txq->q.n_bd, txq->q.write_ptr,
  286. txq->q.read_ptr);
  287. return;
  288. }
  289. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  290. ieee80211_tx_info_clear_status(info);
  291. /* Fill the MRR chain with some info about on-chip retransmissions */
  292. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  293. if (info->band == IEEE80211_BAND_5GHZ)
  294. rate_idx -= IWL_FIRST_OFDM_RATE;
  295. fail = tx_resp->failure_frame;
  296. info->status.rates[0].idx = rate_idx;
  297. info->status.rates[0].count = fail + 1; /* add final attempt */
  298. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  299. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  300. IEEE80211_TX_STAT_ACK : 0;
  301. IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  302. txq_id, iwl3945_get_tx_fail_reason(status), status,
  303. tx_resp->rate, tx_resp->failure_frame);
  304. IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
  305. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  306. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  307. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  308. }
  309. /*****************************************************************************
  310. *
  311. * Intel PRO/Wireless 3945ABG/BG Network Connection
  312. *
  313. * RX handler implementations
  314. *
  315. *****************************************************************************/
  316. #ifdef CONFIG_IWLWIFI_DEBUGFS
  317. /*
  318. * based on the assumption of all statistics counter are in DWORD
  319. * FIXME: This function is for debugging, do not deal with
  320. * the case of counters roll-over.
  321. */
  322. static void iwl3945_accumulative_statistics(struct iwl_priv *priv,
  323. __le32 *stats)
  324. {
  325. int i;
  326. __le32 *prev_stats;
  327. u32 *accum_stats;
  328. u32 *delta, *max_delta;
  329. prev_stats = (__le32 *)&priv->_3945.statistics;
  330. accum_stats = (u32 *)&priv->_3945.accum_statistics;
  331. delta = (u32 *)&priv->_3945.delta_statistics;
  332. max_delta = (u32 *)&priv->_3945.max_delta;
  333. for (i = sizeof(__le32); i < sizeof(struct iwl3945_notif_statistics);
  334. i += sizeof(__le32), stats++, prev_stats++, delta++,
  335. max_delta++, accum_stats++) {
  336. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  337. *delta = (le32_to_cpu(*stats) -
  338. le32_to_cpu(*prev_stats));
  339. *accum_stats += *delta;
  340. if (*delta > *max_delta)
  341. *max_delta = *delta;
  342. }
  343. }
  344. /* reset accumulative statistics for "no-counter" type statistics */
  345. priv->_3945.accum_statistics.general.temperature =
  346. priv->_3945.statistics.general.temperature;
  347. priv->_3945.accum_statistics.general.ttl_timestamp =
  348. priv->_3945.statistics.general.ttl_timestamp;
  349. }
  350. #endif
  351. /**
  352. * iwl3945_good_plcp_health - checks for plcp error.
  353. *
  354. * When the plcp error is exceeding the thresholds, reset the radio
  355. * to improve the throughput.
  356. */
  357. static bool iwl3945_good_plcp_health(struct iwl_priv *priv,
  358. struct iwl_rx_packet *pkt)
  359. {
  360. bool rc = true;
  361. struct iwl3945_notif_statistics current_stat;
  362. int combined_plcp_delta;
  363. unsigned int plcp_msec;
  364. unsigned long plcp_received_jiffies;
  365. memcpy(&current_stat, pkt->u.raw, sizeof(struct
  366. iwl3945_notif_statistics));
  367. /*
  368. * check for plcp_err and trigger radio reset if it exceeds
  369. * the plcp error threshold plcp_delta.
  370. */
  371. plcp_received_jiffies = jiffies;
  372. plcp_msec = jiffies_to_msecs((long) plcp_received_jiffies -
  373. (long) priv->plcp_jiffies);
  374. priv->plcp_jiffies = plcp_received_jiffies;
  375. /*
  376. * check to make sure plcp_msec is not 0 to prevent division
  377. * by zero.
  378. */
  379. if (plcp_msec) {
  380. combined_plcp_delta =
  381. (le32_to_cpu(current_stat.rx.ofdm.plcp_err) -
  382. le32_to_cpu(priv->_3945.statistics.rx.ofdm.plcp_err));
  383. if ((combined_plcp_delta > 0) &&
  384. ((combined_plcp_delta * 100) / plcp_msec) >
  385. priv->cfg->plcp_delta_threshold) {
  386. /*
  387. * if plcp_err exceed the threshold, the following
  388. * data is printed in csv format:
  389. * Text: plcp_err exceeded %d,
  390. * Received ofdm.plcp_err,
  391. * Current ofdm.plcp_err,
  392. * combined_plcp_delta,
  393. * plcp_msec
  394. */
  395. IWL_DEBUG_RADIO(priv, "plcp_err exceeded %u, "
  396. "%u, %d, %u mSecs\n",
  397. priv->cfg->plcp_delta_threshold,
  398. le32_to_cpu(current_stat.rx.ofdm.plcp_err),
  399. combined_plcp_delta, plcp_msec);
  400. /*
  401. * Reset the RF radio due to the high plcp
  402. * error rate
  403. */
  404. rc = false;
  405. }
  406. }
  407. return rc;
  408. }
  409. void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
  410. struct iwl_rx_mem_buffer *rxb)
  411. {
  412. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  413. IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
  414. (int)sizeof(struct iwl3945_notif_statistics),
  415. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  416. #ifdef CONFIG_IWLWIFI_DEBUGFS
  417. iwl3945_accumulative_statistics(priv, (__le32 *)&pkt->u.raw);
  418. #endif
  419. iwl_recover_from_statistics(priv, pkt);
  420. memcpy(&priv->_3945.statistics, pkt->u.raw, sizeof(priv->_3945.statistics));
  421. }
  422. void iwl3945_reply_statistics(struct iwl_priv *priv,
  423. struct iwl_rx_mem_buffer *rxb)
  424. {
  425. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  426. __le32 *flag = (__le32 *)&pkt->u.raw;
  427. if (le32_to_cpu(*flag) & UCODE_STATISTICS_CLEAR_MSK) {
  428. #ifdef CONFIG_IWLWIFI_DEBUGFS
  429. memset(&priv->_3945.accum_statistics, 0,
  430. sizeof(struct iwl3945_notif_statistics));
  431. memset(&priv->_3945.delta_statistics, 0,
  432. sizeof(struct iwl3945_notif_statistics));
  433. memset(&priv->_3945.max_delta, 0,
  434. sizeof(struct iwl3945_notif_statistics));
  435. #endif
  436. IWL_DEBUG_RX(priv, "Statistics have been cleared\n");
  437. }
  438. iwl3945_hw_rx_statistics(priv, rxb);
  439. }
  440. /******************************************************************************
  441. *
  442. * Misc. internal state and helper functions
  443. *
  444. ******************************************************************************/
  445. /* This is necessary only for a number of statistics, see the caller. */
  446. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  447. struct ieee80211_hdr *header)
  448. {
  449. /* Filter incoming packets to determine if they are targeted toward
  450. * this network, discarding packets coming from ourselves */
  451. switch (priv->iw_mode) {
  452. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  453. /* packets to our IBSS update information */
  454. return !compare_ether_addr(header->addr3, priv->bssid);
  455. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  456. /* packets to our IBSS update information */
  457. return !compare_ether_addr(header->addr2, priv->bssid);
  458. default:
  459. return 1;
  460. }
  461. }
  462. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  463. struct iwl_rx_mem_buffer *rxb,
  464. struct ieee80211_rx_status *stats)
  465. {
  466. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  467. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  468. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  469. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  470. u16 len = le16_to_cpu(rx_hdr->len);
  471. struct sk_buff *skb;
  472. __le16 fc = hdr->frame_control;
  473. /* We received data from the HW, so stop the watchdog */
  474. if (unlikely(len + IWL39_RX_FRAME_SIZE >
  475. PAGE_SIZE << priv->hw_params.rx_page_order)) {
  476. IWL_DEBUG_DROP(priv, "Corruption detected!\n");
  477. return;
  478. }
  479. /* We only process data packets if the interface is open */
  480. if (unlikely(!priv->is_open)) {
  481. IWL_DEBUG_DROP_LIMIT(priv,
  482. "Dropping packet while interface is not open.\n");
  483. return;
  484. }
  485. skb = dev_alloc_skb(128);
  486. if (!skb) {
  487. IWL_ERR(priv, "dev_alloc_skb failed\n");
  488. return;
  489. }
  490. if (!iwl3945_mod_params.sw_crypto)
  491. iwl_set_decrypted_flag(priv,
  492. (struct ieee80211_hdr *)rxb_addr(rxb),
  493. le32_to_cpu(rx_end->status), stats);
  494. skb_add_rx_frag(skb, 0, rxb->page,
  495. (void *)rx_hdr->payload - (void *)pkt, len);
  496. iwl_update_stats(priv, false, fc, len);
  497. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  498. ieee80211_rx(priv->hw, skb);
  499. priv->alloc_rxb_page--;
  500. rxb->page = NULL;
  501. }
  502. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  503. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  504. struct iwl_rx_mem_buffer *rxb)
  505. {
  506. struct ieee80211_hdr *header;
  507. struct ieee80211_rx_status rx_status;
  508. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  509. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  510. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  511. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  512. u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
  513. u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
  514. u8 network_packet;
  515. rx_status.flag = 0;
  516. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  517. rx_status.freq =
  518. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  519. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  520. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  521. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  522. if (rx_status.band == IEEE80211_BAND_5GHZ)
  523. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  524. rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
  525. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  526. /* set the preamble flag if appropriate */
  527. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  528. rx_status.flag |= RX_FLAG_SHORTPRE;
  529. if ((unlikely(rx_stats->phy_count > 20))) {
  530. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  531. rx_stats->phy_count);
  532. return;
  533. }
  534. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  535. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  536. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  537. return;
  538. }
  539. /* Convert 3945's rssi indicator to dBm */
  540. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  541. IWL_DEBUG_STATS(priv, "Rssi %d sig_avg %d noise_diff %d\n",
  542. rx_status.signal, rx_stats_sig_avg,
  543. rx_stats_noise_diff);
  544. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  545. network_packet = iwl3945_is_network_packet(priv, header);
  546. IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
  547. network_packet ? '*' : ' ',
  548. le16_to_cpu(rx_hdr->channel),
  549. rx_status.signal, rx_status.signal,
  550. rx_status.rate_idx);
  551. iwl_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len), header);
  552. if (network_packet) {
  553. priv->_3945.last_beacon_time =
  554. le32_to_cpu(rx_end->beacon_timestamp);
  555. priv->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
  556. priv->_3945.last_rx_rssi = rx_status.signal;
  557. }
  558. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  559. }
  560. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  561. struct iwl_tx_queue *txq,
  562. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  563. {
  564. int count;
  565. struct iwl_queue *q;
  566. struct iwl3945_tfd *tfd, *tfd_tmp;
  567. q = &txq->q;
  568. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  569. tfd = &tfd_tmp[q->write_ptr];
  570. if (reset)
  571. memset(tfd, 0, sizeof(*tfd));
  572. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  573. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  574. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  575. NUM_TFD_CHUNKS);
  576. return -EINVAL;
  577. }
  578. tfd->tbs[count].addr = cpu_to_le32(addr);
  579. tfd->tbs[count].len = cpu_to_le32(len);
  580. count++;
  581. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  582. TFD_CTL_PAD_SET(pad));
  583. return 0;
  584. }
  585. /**
  586. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  587. *
  588. * Does NOT advance any indexes
  589. */
  590. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  591. {
  592. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  593. int index = txq->q.read_ptr;
  594. struct iwl3945_tfd *tfd = &tfd_tmp[index];
  595. struct pci_dev *dev = priv->pci_dev;
  596. int i;
  597. int counter;
  598. /* sanity check */
  599. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  600. if (counter > NUM_TFD_CHUNKS) {
  601. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  602. /* @todo issue fatal error, it is quite serious situation */
  603. return;
  604. }
  605. /* Unmap tx_cmd */
  606. if (counter)
  607. pci_unmap_single(dev,
  608. dma_unmap_addr(&txq->meta[index], mapping),
  609. dma_unmap_len(&txq->meta[index], len),
  610. PCI_DMA_TODEVICE);
  611. /* unmap chunks if any */
  612. for (i = 1; i < counter; i++)
  613. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  614. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  615. /* free SKB */
  616. if (txq->txb) {
  617. struct sk_buff *skb;
  618. skb = txq->txb[txq->q.read_ptr].skb;
  619. /* can be called from irqs-disabled context */
  620. if (skb) {
  621. dev_kfree_skb_any(skb);
  622. txq->txb[txq->q.read_ptr].skb = NULL;
  623. }
  624. }
  625. }
  626. /**
  627. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  628. *
  629. */
  630. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
  631. struct iwl_device_cmd *cmd,
  632. struct ieee80211_tx_info *info,
  633. struct ieee80211_hdr *hdr,
  634. int sta_id, int tx_id)
  635. {
  636. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  637. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT_3945);
  638. u16 rate_mask;
  639. int rate;
  640. u8 rts_retry_limit;
  641. u8 data_retry_limit;
  642. __le32 tx_flags;
  643. __le16 fc = hdr->frame_control;
  644. struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  645. rate = iwl3945_rates[rate_index].plcp;
  646. tx_flags = tx_cmd->tx_flags;
  647. /* We need to figure out how to get the sta->supp_rates while
  648. * in this running context */
  649. rate_mask = IWL_RATES_MASK;
  650. /* Set retry limit on DATA packets and Probe Responses*/
  651. if (ieee80211_is_probe_resp(fc))
  652. data_retry_limit = 3;
  653. else
  654. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  655. tx_cmd->data_retry_limit = data_retry_limit;
  656. if (tx_id >= IWL_CMD_QUEUE_NUM)
  657. rts_retry_limit = 3;
  658. else
  659. rts_retry_limit = 7;
  660. if (data_retry_limit < rts_retry_limit)
  661. rts_retry_limit = data_retry_limit;
  662. tx_cmd->rts_retry_limit = rts_retry_limit;
  663. if (ieee80211_is_mgmt(fc)) {
  664. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  665. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  666. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  667. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  668. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  669. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  670. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  671. tx_flags |= TX_CMD_FLG_CTS_MSK;
  672. }
  673. break;
  674. default:
  675. break;
  676. }
  677. }
  678. tx_cmd->rate = rate;
  679. tx_cmd->tx_flags = tx_flags;
  680. /* OFDM */
  681. tx_cmd->supp_rates[0] =
  682. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  683. /* CCK */
  684. tx_cmd->supp_rates[1] = (rate_mask & 0xF);
  685. IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  686. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  687. tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
  688. tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
  689. }
  690. static u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate)
  691. {
  692. unsigned long flags_spin;
  693. struct iwl_station_entry *station;
  694. if (sta_id == IWL_INVALID_STATION)
  695. return IWL_INVALID_STATION;
  696. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  697. station = &priv->stations[sta_id];
  698. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  699. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  700. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  701. iwl_send_add_sta(priv, &station->sta, CMD_ASYNC);
  702. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  703. IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
  704. sta_id, tx_rate);
  705. return sta_id;
  706. }
  707. static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  708. {
  709. if (src == IWL_PWR_SRC_VAUX) {
  710. if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
  711. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  712. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  713. ~APMG_PS_CTRL_MSK_PWR_SRC);
  714. iwl_poll_bit(priv, CSR_GPIO_IN,
  715. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  716. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  717. }
  718. } else {
  719. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  720. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  721. ~APMG_PS_CTRL_MSK_PWR_SRC);
  722. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  723. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  724. }
  725. return 0;
  726. }
  727. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  728. {
  729. iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
  730. iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  731. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  732. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
  733. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  734. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  735. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  736. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  737. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  738. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  739. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  740. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  741. /* fake read to flush all prev I/O */
  742. iwl_read_direct32(priv, FH39_RSSR_CTRL);
  743. return 0;
  744. }
  745. static int iwl3945_tx_reset(struct iwl_priv *priv)
  746. {
  747. /* bypass mode */
  748. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  749. /* RA 0 is active */
  750. iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  751. /* all 6 fifo are active */
  752. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  753. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  754. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  755. iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  756. iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  757. iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
  758. priv->_3945.shared_phys);
  759. iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  760. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  761. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  762. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  763. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  764. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  765. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  766. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  767. return 0;
  768. }
  769. /**
  770. * iwl3945_txq_ctx_reset - Reset TX queue context
  771. *
  772. * Destroys all DMA structures and initialize them again
  773. */
  774. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  775. {
  776. int rc;
  777. int txq_id, slots_num;
  778. iwl3945_hw_txq_ctx_free(priv);
  779. /* allocate tx queue structure */
  780. rc = iwl_alloc_txq_mem(priv);
  781. if (rc)
  782. return rc;
  783. /* Tx CMD queue */
  784. rc = iwl3945_tx_reset(priv);
  785. if (rc)
  786. goto error;
  787. /* Tx queue(s) */
  788. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  789. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  790. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  791. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  792. txq_id);
  793. if (rc) {
  794. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  795. goto error;
  796. }
  797. }
  798. return rc;
  799. error:
  800. iwl3945_hw_txq_ctx_free(priv);
  801. return rc;
  802. }
  803. /*
  804. * Start up 3945's basic functionality after it has been reset
  805. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  806. * NOTE: This does not load uCode nor start the embedded processor
  807. */
  808. static int iwl3945_apm_init(struct iwl_priv *priv)
  809. {
  810. int ret = iwl_apm_init(priv);
  811. /* Clear APMG (NIC's internal power management) interrupts */
  812. iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  813. iwl_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  814. /* Reset radio chip */
  815. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  816. udelay(5);
  817. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  818. return ret;
  819. }
  820. static void iwl3945_nic_config(struct iwl_priv *priv)
  821. {
  822. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  823. unsigned long flags;
  824. u8 rev_id = 0;
  825. spin_lock_irqsave(&priv->lock, flags);
  826. /* Determine HW type */
  827. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  828. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  829. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  830. IWL_DEBUG_INFO(priv, "RTP type\n");
  831. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  832. IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
  833. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  834. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  835. } else {
  836. IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
  837. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  838. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  839. }
  840. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  841. IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
  842. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  843. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  844. } else
  845. IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
  846. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  847. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  848. eeprom->board_revision);
  849. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  850. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  851. } else {
  852. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  853. eeprom->board_revision);
  854. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  855. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  856. }
  857. if (eeprom->almgor_m_version <= 1) {
  858. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  859. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  860. IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
  861. eeprom->almgor_m_version);
  862. } else {
  863. IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
  864. eeprom->almgor_m_version);
  865. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  866. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  867. }
  868. spin_unlock_irqrestore(&priv->lock, flags);
  869. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  870. IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
  871. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  872. IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
  873. }
  874. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  875. {
  876. int rc;
  877. unsigned long flags;
  878. struct iwl_rx_queue *rxq = &priv->rxq;
  879. spin_lock_irqsave(&priv->lock, flags);
  880. priv->cfg->ops->lib->apm_ops.init(priv);
  881. spin_unlock_irqrestore(&priv->lock, flags);
  882. rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  883. if (rc)
  884. return rc;
  885. priv->cfg->ops->lib->apm_ops.config(priv);
  886. /* Allocate the RX queue, or reset if it is already allocated */
  887. if (!rxq->bd) {
  888. rc = iwl_rx_queue_alloc(priv);
  889. if (rc) {
  890. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  891. return -ENOMEM;
  892. }
  893. } else
  894. iwl3945_rx_queue_reset(priv, rxq);
  895. iwl3945_rx_replenish(priv);
  896. iwl3945_rx_init(priv, rxq);
  897. /* Look at using this instead:
  898. rxq->need_update = 1;
  899. iwl_rx_queue_update_write_ptr(priv, rxq);
  900. */
  901. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  902. rc = iwl3945_txq_ctx_reset(priv);
  903. if (rc)
  904. return rc;
  905. set_bit(STATUS_INIT, &priv->status);
  906. return 0;
  907. }
  908. /**
  909. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  910. *
  911. * Destroy all TX DMA queues and structures
  912. */
  913. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  914. {
  915. int txq_id;
  916. /* Tx queues */
  917. if (priv->txq)
  918. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
  919. txq_id++)
  920. if (txq_id == IWL_CMD_QUEUE_NUM)
  921. iwl_cmd_queue_free(priv);
  922. else
  923. iwl_tx_queue_free(priv, txq_id);
  924. /* free tx queue structure */
  925. iwl_free_txq_mem(priv);
  926. }
  927. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  928. {
  929. int txq_id;
  930. /* stop SCD */
  931. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
  932. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0);
  933. /* reset TFD queues */
  934. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  935. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  936. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  937. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  938. 1000);
  939. }
  940. iwl3945_hw_txq_ctx_free(priv);
  941. }
  942. /**
  943. * iwl3945_hw_reg_adjust_power_by_temp
  944. * return index delta into power gain settings table
  945. */
  946. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  947. {
  948. return (new_reading - old_reading) * (-11) / 100;
  949. }
  950. /**
  951. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  952. */
  953. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  954. {
  955. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  956. }
  957. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  958. {
  959. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  960. }
  961. /**
  962. * iwl3945_hw_reg_txpower_get_temperature
  963. * get the current temperature by reading from NIC
  964. */
  965. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  966. {
  967. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  968. int temperature;
  969. temperature = iwl3945_hw_get_temperature(priv);
  970. /* driver's okay range is -260 to +25.
  971. * human readable okay range is 0 to +285 */
  972. IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  973. /* handle insane temp reading */
  974. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  975. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  976. /* if really really hot(?),
  977. * substitute the 3rd band/group's temp measured at factory */
  978. if (priv->last_temperature > 100)
  979. temperature = eeprom->groups[2].temperature;
  980. else /* else use most recent "sane" value from driver */
  981. temperature = priv->last_temperature;
  982. }
  983. return temperature; /* raw, not "human readable" */
  984. }
  985. /* Adjust Txpower only if temperature variance is greater than threshold.
  986. *
  987. * Both are lower than older versions' 9 degrees */
  988. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  989. /**
  990. * is_temp_calib_needed - determines if new calibration is needed
  991. *
  992. * records new temperature in tx_mgr->temperature.
  993. * replaces tx_mgr->last_temperature *only* if calib needed
  994. * (assumes caller will actually do the calibration!). */
  995. static int is_temp_calib_needed(struct iwl_priv *priv)
  996. {
  997. int temp_diff;
  998. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  999. temp_diff = priv->temperature - priv->last_temperature;
  1000. /* get absolute value */
  1001. if (temp_diff < 0) {
  1002. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
  1003. temp_diff = -temp_diff;
  1004. } else if (temp_diff == 0)
  1005. IWL_DEBUG_POWER(priv, "Same temp,\n");
  1006. else
  1007. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
  1008. /* if we don't need calibration, *don't* update last_temperature */
  1009. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1010. IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
  1011. return 0;
  1012. }
  1013. IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
  1014. /* assume that caller will actually do calib ...
  1015. * update the "last temperature" value */
  1016. priv->last_temperature = priv->temperature;
  1017. return 1;
  1018. }
  1019. #define IWL_MAX_GAIN_ENTRIES 78
  1020. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1021. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1022. /* radio and DSP power table, each step is 1/2 dB.
  1023. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1024. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1025. {
  1026. {251, 127}, /* 2.4 GHz, highest power */
  1027. {251, 127},
  1028. {251, 127},
  1029. {251, 127},
  1030. {251, 125},
  1031. {251, 110},
  1032. {251, 105},
  1033. {251, 98},
  1034. {187, 125},
  1035. {187, 115},
  1036. {187, 108},
  1037. {187, 99},
  1038. {243, 119},
  1039. {243, 111},
  1040. {243, 105},
  1041. {243, 97},
  1042. {243, 92},
  1043. {211, 106},
  1044. {211, 100},
  1045. {179, 120},
  1046. {179, 113},
  1047. {179, 107},
  1048. {147, 125},
  1049. {147, 119},
  1050. {147, 112},
  1051. {147, 106},
  1052. {147, 101},
  1053. {147, 97},
  1054. {147, 91},
  1055. {115, 107},
  1056. {235, 121},
  1057. {235, 115},
  1058. {235, 109},
  1059. {203, 127},
  1060. {203, 121},
  1061. {203, 115},
  1062. {203, 108},
  1063. {203, 102},
  1064. {203, 96},
  1065. {203, 92},
  1066. {171, 110},
  1067. {171, 104},
  1068. {171, 98},
  1069. {139, 116},
  1070. {227, 125},
  1071. {227, 119},
  1072. {227, 113},
  1073. {227, 107},
  1074. {227, 101},
  1075. {227, 96},
  1076. {195, 113},
  1077. {195, 106},
  1078. {195, 102},
  1079. {195, 95},
  1080. {163, 113},
  1081. {163, 106},
  1082. {163, 102},
  1083. {163, 95},
  1084. {131, 113},
  1085. {131, 106},
  1086. {131, 102},
  1087. {131, 95},
  1088. {99, 113},
  1089. {99, 106},
  1090. {99, 102},
  1091. {99, 95},
  1092. {67, 113},
  1093. {67, 106},
  1094. {67, 102},
  1095. {67, 95},
  1096. {35, 113},
  1097. {35, 106},
  1098. {35, 102},
  1099. {35, 95},
  1100. {3, 113},
  1101. {3, 106},
  1102. {3, 102},
  1103. {3, 95} }, /* 2.4 GHz, lowest power */
  1104. {
  1105. {251, 127}, /* 5.x GHz, highest power */
  1106. {251, 120},
  1107. {251, 114},
  1108. {219, 119},
  1109. {219, 101},
  1110. {187, 113},
  1111. {187, 102},
  1112. {155, 114},
  1113. {155, 103},
  1114. {123, 117},
  1115. {123, 107},
  1116. {123, 99},
  1117. {123, 92},
  1118. {91, 108},
  1119. {59, 125},
  1120. {59, 118},
  1121. {59, 109},
  1122. {59, 102},
  1123. {59, 96},
  1124. {59, 90},
  1125. {27, 104},
  1126. {27, 98},
  1127. {27, 92},
  1128. {115, 118},
  1129. {115, 111},
  1130. {115, 104},
  1131. {83, 126},
  1132. {83, 121},
  1133. {83, 113},
  1134. {83, 105},
  1135. {83, 99},
  1136. {51, 118},
  1137. {51, 111},
  1138. {51, 104},
  1139. {51, 98},
  1140. {19, 116},
  1141. {19, 109},
  1142. {19, 102},
  1143. {19, 98},
  1144. {19, 93},
  1145. {171, 113},
  1146. {171, 107},
  1147. {171, 99},
  1148. {139, 120},
  1149. {139, 113},
  1150. {139, 107},
  1151. {139, 99},
  1152. {107, 120},
  1153. {107, 113},
  1154. {107, 107},
  1155. {107, 99},
  1156. {75, 120},
  1157. {75, 113},
  1158. {75, 107},
  1159. {75, 99},
  1160. {43, 120},
  1161. {43, 113},
  1162. {43, 107},
  1163. {43, 99},
  1164. {11, 120},
  1165. {11, 113},
  1166. {11, 107},
  1167. {11, 99},
  1168. {131, 107},
  1169. {131, 99},
  1170. {99, 120},
  1171. {99, 113},
  1172. {99, 107},
  1173. {99, 99},
  1174. {67, 120},
  1175. {67, 113},
  1176. {67, 107},
  1177. {67, 99},
  1178. {35, 120},
  1179. {35, 113},
  1180. {35, 107},
  1181. {35, 99},
  1182. {3, 120} } /* 5.x GHz, lowest power */
  1183. };
  1184. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1185. {
  1186. if (index < 0)
  1187. return 0;
  1188. if (index >= IWL_MAX_GAIN_ENTRIES)
  1189. return IWL_MAX_GAIN_ENTRIES - 1;
  1190. return (u8) index;
  1191. }
  1192. /* Kick off thermal recalibration check every 60 seconds */
  1193. #define REG_RECALIB_PERIOD (60)
  1194. /**
  1195. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1196. *
  1197. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1198. * or 6 Mbit (OFDM) rates.
  1199. */
  1200. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1201. s32 rate_index, const s8 *clip_pwrs,
  1202. struct iwl_channel_info *ch_info,
  1203. int band_index)
  1204. {
  1205. struct iwl3945_scan_power_info *scan_power_info;
  1206. s8 power;
  1207. u8 power_index;
  1208. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1209. /* use this channel group's 6Mbit clipping/saturation pwr,
  1210. * but cap at regulatory scan power restriction (set during init
  1211. * based on eeprom channel data) for this channel. */
  1212. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1213. /* further limit to user's max power preference.
  1214. * FIXME: Other spectrum management power limitations do not
  1215. * seem to apply?? */
  1216. power = min(power, priv->tx_power_user_lmt);
  1217. scan_power_info->requested_power = power;
  1218. /* find difference between new scan *power* and current "normal"
  1219. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1220. * current "normal" temperature-compensated Tx power *index* for
  1221. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1222. * *index*. */
  1223. power_index = ch_info->power_info[rate_index].power_table_index
  1224. - (power - ch_info->power_info
  1225. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1226. /* store reference index that we use when adjusting *all* scan
  1227. * powers. So we can accommodate user (all channel) or spectrum
  1228. * management (single channel) power changes "between" temperature
  1229. * feedback compensation procedures.
  1230. * don't force fit this reference index into gain table; it may be a
  1231. * negative number. This will help avoid errors when we're at
  1232. * the lower bounds (highest gains, for warmest temperatures)
  1233. * of the table. */
  1234. /* don't exceed table bounds for "real" setting */
  1235. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1236. scan_power_info->power_table_index = power_index;
  1237. scan_power_info->tpc.tx_gain =
  1238. power_gain_table[band_index][power_index].tx_gain;
  1239. scan_power_info->tpc.dsp_atten =
  1240. power_gain_table[band_index][power_index].dsp_atten;
  1241. }
  1242. /**
  1243. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1244. *
  1245. * Configures power settings for all rates for the current channel,
  1246. * using values from channel info struct, and send to NIC
  1247. */
  1248. static int iwl3945_send_tx_power(struct iwl_priv *priv)
  1249. {
  1250. int rate_idx, i;
  1251. const struct iwl_channel_info *ch_info = NULL;
  1252. struct iwl3945_txpowertable_cmd txpower = {
  1253. .channel = priv->active_rxon.channel,
  1254. };
  1255. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1256. ch_info = iwl_get_channel_info(priv,
  1257. priv->band,
  1258. le16_to_cpu(priv->active_rxon.channel));
  1259. if (!ch_info) {
  1260. IWL_ERR(priv,
  1261. "Failed to get channel info for channel %d [%d]\n",
  1262. le16_to_cpu(priv->active_rxon.channel), priv->band);
  1263. return -EINVAL;
  1264. }
  1265. if (!is_channel_valid(ch_info)) {
  1266. IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
  1267. "non-Tx channel.\n");
  1268. return 0;
  1269. }
  1270. /* fill cmd with power settings for all rates for current channel */
  1271. /* Fill OFDM rate */
  1272. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1273. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1274. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1275. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1276. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1277. le16_to_cpu(txpower.channel),
  1278. txpower.band,
  1279. txpower.power[i].tpc.tx_gain,
  1280. txpower.power[i].tpc.dsp_atten,
  1281. txpower.power[i].rate);
  1282. }
  1283. /* Fill CCK rates */
  1284. for (rate_idx = IWL_FIRST_CCK_RATE;
  1285. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1286. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1287. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1288. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1289. le16_to_cpu(txpower.channel),
  1290. txpower.band,
  1291. txpower.power[i].tpc.tx_gain,
  1292. txpower.power[i].tpc.dsp_atten,
  1293. txpower.power[i].rate);
  1294. }
  1295. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1296. sizeof(struct iwl3945_txpowertable_cmd),
  1297. &txpower);
  1298. }
  1299. /**
  1300. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1301. * @ch_info: Channel to update. Uses power_info.requested_power.
  1302. *
  1303. * Replace requested_power and base_power_index ch_info fields for
  1304. * one channel.
  1305. *
  1306. * Called if user or spectrum management changes power preferences.
  1307. * Takes into account h/w and modulation limitations (clip power).
  1308. *
  1309. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1310. *
  1311. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1312. * properly fill out the scan powers, and actual h/w gain settings,
  1313. * and send changes to NIC
  1314. */
  1315. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1316. struct iwl_channel_info *ch_info)
  1317. {
  1318. struct iwl3945_channel_power_info *power_info;
  1319. int power_changed = 0;
  1320. int i;
  1321. const s8 *clip_pwrs;
  1322. int power;
  1323. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1324. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1325. /* Get this channel's rate-to-current-power settings table */
  1326. power_info = ch_info->power_info;
  1327. /* update OFDM Txpower settings */
  1328. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1329. i++, ++power_info) {
  1330. int delta_idx;
  1331. /* limit new power to be no more than h/w capability */
  1332. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1333. if (power == power_info->requested_power)
  1334. continue;
  1335. /* find difference between old and new requested powers,
  1336. * update base (non-temp-compensated) power index */
  1337. delta_idx = (power - power_info->requested_power) * 2;
  1338. power_info->base_power_index -= delta_idx;
  1339. /* save new requested power value */
  1340. power_info->requested_power = power;
  1341. power_changed = 1;
  1342. }
  1343. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1344. * ... all CCK power settings for a given channel are the *same*. */
  1345. if (power_changed) {
  1346. power =
  1347. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1348. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1349. /* do all CCK rates' iwl3945_channel_power_info structures */
  1350. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1351. power_info->requested_power = power;
  1352. power_info->base_power_index =
  1353. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1354. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1355. ++power_info;
  1356. }
  1357. }
  1358. return 0;
  1359. }
  1360. /**
  1361. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1362. *
  1363. * NOTE: Returned power limit may be less (but not more) than requested,
  1364. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1365. * (no consideration for h/w clipping limitations).
  1366. */
  1367. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1368. {
  1369. s8 max_power;
  1370. #if 0
  1371. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1372. if (ch_info->tgd_data.max_power != 0)
  1373. max_power = min(ch_info->tgd_data.max_power,
  1374. ch_info->eeprom.max_power_avg);
  1375. /* else just use EEPROM limits */
  1376. else
  1377. #endif
  1378. max_power = ch_info->eeprom.max_power_avg;
  1379. return min(max_power, ch_info->max_power_avg);
  1380. }
  1381. /**
  1382. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1383. *
  1384. * Compensate txpower settings of *all* channels for temperature.
  1385. * This only accounts for the difference between current temperature
  1386. * and the factory calibration temperatures, and bases the new settings
  1387. * on the channel's base_power_index.
  1388. *
  1389. * If RxOn is "associated", this sends the new Txpower to NIC!
  1390. */
  1391. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1392. {
  1393. struct iwl_channel_info *ch_info = NULL;
  1394. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1395. int delta_index;
  1396. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1397. u8 a_band;
  1398. u8 rate_index;
  1399. u8 scan_tbl_index;
  1400. u8 i;
  1401. int ref_temp;
  1402. int temperature = priv->temperature;
  1403. if (priv->disable_tx_power_cal ||
  1404. test_bit(STATUS_SCANNING, &priv->status)) {
  1405. /* do not perform tx power calibration */
  1406. return 0;
  1407. }
  1408. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1409. for (i = 0; i < priv->channel_count; i++) {
  1410. ch_info = &priv->channel_info[i];
  1411. a_band = is_channel_a_band(ch_info);
  1412. /* Get this chnlgrp's factory calibration temperature */
  1413. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1414. temperature;
  1415. /* get power index adjustment based on current and factory
  1416. * temps */
  1417. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1418. ref_temp);
  1419. /* set tx power value for all rates, OFDM and CCK */
  1420. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1421. rate_index++) {
  1422. int power_idx =
  1423. ch_info->power_info[rate_index].base_power_index;
  1424. /* temperature compensate */
  1425. power_idx += delta_index;
  1426. /* stay within table range */
  1427. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1428. ch_info->power_info[rate_index].
  1429. power_table_index = (u8) power_idx;
  1430. ch_info->power_info[rate_index].tpc =
  1431. power_gain_table[a_band][power_idx];
  1432. }
  1433. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1434. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1435. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1436. for (scan_tbl_index = 0;
  1437. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1438. s32 actual_index = (scan_tbl_index == 0) ?
  1439. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1440. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1441. actual_index, clip_pwrs,
  1442. ch_info, a_band);
  1443. }
  1444. }
  1445. /* send Txpower command for current channel to ucode */
  1446. return priv->cfg->ops->lib->send_tx_power(priv);
  1447. }
  1448. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1449. {
  1450. struct iwl_channel_info *ch_info;
  1451. s8 max_power;
  1452. u8 a_band;
  1453. u8 i;
  1454. if (priv->tx_power_user_lmt == power) {
  1455. IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
  1456. "limit: %ddBm.\n", power);
  1457. return 0;
  1458. }
  1459. IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
  1460. priv->tx_power_user_lmt = power;
  1461. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1462. for (i = 0; i < priv->channel_count; i++) {
  1463. ch_info = &priv->channel_info[i];
  1464. a_band = is_channel_a_band(ch_info);
  1465. /* find minimum power of all user and regulatory constraints
  1466. * (does not consider h/w clipping limitations) */
  1467. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1468. max_power = min(power, max_power);
  1469. if (max_power != ch_info->curr_txpow) {
  1470. ch_info->curr_txpow = max_power;
  1471. /* this considers the h/w clipping limitations */
  1472. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1473. }
  1474. }
  1475. /* update txpower settings for all channels,
  1476. * send to NIC if associated. */
  1477. is_temp_calib_needed(priv);
  1478. iwl3945_hw_reg_comp_txpower_temp(priv);
  1479. return 0;
  1480. }
  1481. static int iwl3945_send_rxon_assoc(struct iwl_priv *priv)
  1482. {
  1483. int rc = 0;
  1484. struct iwl_rx_packet *pkt;
  1485. struct iwl3945_rxon_assoc_cmd rxon_assoc;
  1486. struct iwl_host_cmd cmd = {
  1487. .id = REPLY_RXON_ASSOC,
  1488. .len = sizeof(rxon_assoc),
  1489. .flags = CMD_WANT_SKB,
  1490. .data = &rxon_assoc,
  1491. };
  1492. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  1493. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  1494. if ((rxon1->flags == rxon2->flags) &&
  1495. (rxon1->filter_flags == rxon2->filter_flags) &&
  1496. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1497. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1498. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1499. return 0;
  1500. }
  1501. rxon_assoc.flags = priv->staging_rxon.flags;
  1502. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1503. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1504. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1505. rxon_assoc.reserved = 0;
  1506. rc = iwl_send_cmd_sync(priv, &cmd);
  1507. if (rc)
  1508. return rc;
  1509. pkt = (struct iwl_rx_packet *)cmd.reply_page;
  1510. if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
  1511. IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
  1512. rc = -EIO;
  1513. }
  1514. iwl_free_pages(priv, cmd.reply_page);
  1515. return rc;
  1516. }
  1517. /**
  1518. * iwl3945_commit_rxon - commit staging_rxon to hardware
  1519. *
  1520. * The RXON command in staging_rxon is committed to the hardware and
  1521. * the active_rxon structure is updated with the new data. This
  1522. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1523. * a HW tune is required based on the RXON structure changes.
  1524. */
  1525. static int iwl3945_commit_rxon(struct iwl_priv *priv)
  1526. {
  1527. /* cast away the const for active_rxon in this function */
  1528. struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  1529. struct iwl3945_rxon_cmd *staging_rxon = (void *)&priv->staging_rxon;
  1530. int rc = 0;
  1531. bool new_assoc =
  1532. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  1533. if (!iwl_is_alive(priv))
  1534. return -1;
  1535. /* always get timestamp with Rx frame */
  1536. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1537. /* select antenna */
  1538. staging_rxon->flags &=
  1539. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1540. staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
  1541. rc = iwl_check_rxon_cmd(priv);
  1542. if (rc) {
  1543. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  1544. return -EINVAL;
  1545. }
  1546. /* If we don't need to send a full RXON, we can use
  1547. * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
  1548. * and other flags for the current radio configuration. */
  1549. if (!iwl_full_rxon_required(priv)) {
  1550. rc = iwl_send_rxon_assoc(priv);
  1551. if (rc) {
  1552. IWL_ERR(priv, "Error setting RXON_ASSOC "
  1553. "configuration (%d).\n", rc);
  1554. return rc;
  1555. }
  1556. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1557. return 0;
  1558. }
  1559. /* If we are currently associated and the new config requires
  1560. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1561. * we must clear the associated from the active configuration
  1562. * before we apply the new config */
  1563. if (iwl_is_associated(priv) && new_assoc) {
  1564. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  1565. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1566. /*
  1567. * reserved4 and 5 could have been filled by the iwlcore code.
  1568. * Let's clear them before pushing to the 3945.
  1569. */
  1570. active_rxon->reserved4 = 0;
  1571. active_rxon->reserved5 = 0;
  1572. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1573. sizeof(struct iwl3945_rxon_cmd),
  1574. &priv->active_rxon);
  1575. /* If the mask clearing failed then we set
  1576. * active_rxon back to what it was previously */
  1577. if (rc) {
  1578. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1579. IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
  1580. "configuration (%d).\n", rc);
  1581. return rc;
  1582. }
  1583. iwl_clear_ucode_stations(priv);
  1584. iwl_restore_stations(priv);
  1585. }
  1586. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  1587. "* with%s RXON_FILTER_ASSOC_MSK\n"
  1588. "* channel = %d\n"
  1589. "* bssid = %pM\n",
  1590. (new_assoc ? "" : "out"),
  1591. le16_to_cpu(staging_rxon->channel),
  1592. staging_rxon->bssid_addr);
  1593. /*
  1594. * reserved4 and 5 could have been filled by the iwlcore code.
  1595. * Let's clear them before pushing to the 3945.
  1596. */
  1597. staging_rxon->reserved4 = 0;
  1598. staging_rxon->reserved5 = 0;
  1599. iwl_set_rxon_hwcrypto(priv, !iwl3945_mod_params.sw_crypto);
  1600. /* Apply the new configuration */
  1601. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1602. sizeof(struct iwl3945_rxon_cmd),
  1603. staging_rxon);
  1604. if (rc) {
  1605. IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
  1606. return rc;
  1607. }
  1608. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1609. if (!new_assoc) {
  1610. iwl_clear_ucode_stations(priv);
  1611. iwl_restore_stations(priv);
  1612. }
  1613. /* If we issue a new RXON command which required a tune then we must
  1614. * send a new TXPOWER command or we won't be able to Tx any frames */
  1615. rc = priv->cfg->ops->lib->send_tx_power(priv);
  1616. if (rc) {
  1617. IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
  1618. return rc;
  1619. }
  1620. /* Init the hardware's rate fallback order based on the band */
  1621. rc = iwl3945_init_hw_rate_table(priv);
  1622. if (rc) {
  1623. IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
  1624. return -EIO;
  1625. }
  1626. return 0;
  1627. }
  1628. /**
  1629. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1630. *
  1631. * -- reset periodic timer
  1632. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1633. * -- correct coeffs for temp (can reset temp timer)
  1634. * -- save this temp as "last",
  1635. * -- send new set of gain settings to NIC
  1636. * NOTE: This should continue working, even when we're not associated,
  1637. * so we can keep our internal table of scan powers current. */
  1638. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1639. {
  1640. /* This will kick in the "brute force"
  1641. * iwl3945_hw_reg_comp_txpower_temp() below */
  1642. if (!is_temp_calib_needed(priv))
  1643. goto reschedule;
  1644. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1645. * This is based *only* on current temperature,
  1646. * ignoring any previous power measurements */
  1647. iwl3945_hw_reg_comp_txpower_temp(priv);
  1648. reschedule:
  1649. queue_delayed_work(priv->workqueue,
  1650. &priv->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1651. }
  1652. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1653. {
  1654. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1655. _3945.thermal_periodic.work);
  1656. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1657. return;
  1658. mutex_lock(&priv->mutex);
  1659. iwl3945_reg_txpower_periodic(priv);
  1660. mutex_unlock(&priv->mutex);
  1661. }
  1662. /**
  1663. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1664. * for the channel.
  1665. *
  1666. * This function is used when initializing channel-info structs.
  1667. *
  1668. * NOTE: These channel groups do *NOT* match the bands above!
  1669. * These channel groups are based on factory-tested channels;
  1670. * on A-band, EEPROM's "group frequency" entries represent the top
  1671. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1672. */
  1673. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1674. const struct iwl_channel_info *ch_info)
  1675. {
  1676. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1677. struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1678. u8 group;
  1679. u16 group_index = 0; /* based on factory calib frequencies */
  1680. u8 grp_channel;
  1681. /* Find the group index for the channel ... don't use index 1(?) */
  1682. if (is_channel_a_band(ch_info)) {
  1683. for (group = 1; group < 5; group++) {
  1684. grp_channel = ch_grp[group].group_channel;
  1685. if (ch_info->channel <= grp_channel) {
  1686. group_index = group;
  1687. break;
  1688. }
  1689. }
  1690. /* group 4 has a few channels *above* its factory cal freq */
  1691. if (group == 5)
  1692. group_index = 4;
  1693. } else
  1694. group_index = 0; /* 2.4 GHz, group 0 */
  1695. IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
  1696. group_index);
  1697. return group_index;
  1698. }
  1699. /**
  1700. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1701. *
  1702. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1703. * into radio/DSP gain settings table for requested power.
  1704. */
  1705. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1706. s8 requested_power,
  1707. s32 setting_index, s32 *new_index)
  1708. {
  1709. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1710. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1711. s32 index0, index1;
  1712. s32 power = 2 * requested_power;
  1713. s32 i;
  1714. const struct iwl3945_eeprom_txpower_sample *samples;
  1715. s32 gains0, gains1;
  1716. s32 res;
  1717. s32 denominator;
  1718. chnl_grp = &eeprom->groups[setting_index];
  1719. samples = chnl_grp->samples;
  1720. for (i = 0; i < 5; i++) {
  1721. if (power == samples[i].power) {
  1722. *new_index = samples[i].gain_index;
  1723. return 0;
  1724. }
  1725. }
  1726. if (power > samples[1].power) {
  1727. index0 = 0;
  1728. index1 = 1;
  1729. } else if (power > samples[2].power) {
  1730. index0 = 1;
  1731. index1 = 2;
  1732. } else if (power > samples[3].power) {
  1733. index0 = 2;
  1734. index1 = 3;
  1735. } else {
  1736. index0 = 3;
  1737. index1 = 4;
  1738. }
  1739. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1740. if (denominator == 0)
  1741. return -EINVAL;
  1742. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1743. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1744. res = gains0 + (gains1 - gains0) *
  1745. ((s32) power - (s32) samples[index0].power) / denominator +
  1746. (1 << 18);
  1747. *new_index = res >> 19;
  1748. return 0;
  1749. }
  1750. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1751. {
  1752. u32 i;
  1753. s32 rate_index;
  1754. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1755. const struct iwl3945_eeprom_txpower_group *group;
  1756. IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
  1757. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1758. s8 *clip_pwrs; /* table of power levels for each rate */
  1759. s8 satur_pwr; /* saturation power for each chnl group */
  1760. group = &eeprom->groups[i];
  1761. /* sanity check on factory saturation power value */
  1762. if (group->saturation_power < 40) {
  1763. IWL_WARN(priv, "Error: saturation power is %d, "
  1764. "less than minimum expected 40\n",
  1765. group->saturation_power);
  1766. return;
  1767. }
  1768. /*
  1769. * Derive requested power levels for each rate, based on
  1770. * hardware capabilities (saturation power for band).
  1771. * Basic value is 3dB down from saturation, with further
  1772. * power reductions for highest 3 data rates. These
  1773. * backoffs provide headroom for high rate modulation
  1774. * power peaks, without too much distortion (clipping).
  1775. */
  1776. /* we'll fill in this array with h/w max power levels */
  1777. clip_pwrs = (s8 *) priv->_3945.clip_groups[i].clip_powers;
  1778. /* divide factory saturation power by 2 to find -3dB level */
  1779. satur_pwr = (s8) (group->saturation_power >> 1);
  1780. /* fill in channel group's nominal powers for each rate */
  1781. for (rate_index = 0;
  1782. rate_index < IWL_RATE_COUNT_3945; rate_index++, clip_pwrs++) {
  1783. switch (rate_index) {
  1784. case IWL_RATE_36M_INDEX_TABLE:
  1785. if (i == 0) /* B/G */
  1786. *clip_pwrs = satur_pwr;
  1787. else /* A */
  1788. *clip_pwrs = satur_pwr - 5;
  1789. break;
  1790. case IWL_RATE_48M_INDEX_TABLE:
  1791. if (i == 0)
  1792. *clip_pwrs = satur_pwr - 7;
  1793. else
  1794. *clip_pwrs = satur_pwr - 10;
  1795. break;
  1796. case IWL_RATE_54M_INDEX_TABLE:
  1797. if (i == 0)
  1798. *clip_pwrs = satur_pwr - 9;
  1799. else
  1800. *clip_pwrs = satur_pwr - 12;
  1801. break;
  1802. default:
  1803. *clip_pwrs = satur_pwr;
  1804. break;
  1805. }
  1806. }
  1807. }
  1808. }
  1809. /**
  1810. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1811. *
  1812. * Second pass (during init) to set up priv->channel_info
  1813. *
  1814. * Set up Tx-power settings in our channel info database for each VALID
  1815. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1816. * and current temperature.
  1817. *
  1818. * Since this is based on current temperature (at init time), these values may
  1819. * not be valid for very long, but it gives us a starting/default point,
  1820. * and allows us to active (i.e. using Tx) scan.
  1821. *
  1822. * This does *not* write values to NIC, just sets up our internal table.
  1823. */
  1824. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1825. {
  1826. struct iwl_channel_info *ch_info = NULL;
  1827. struct iwl3945_channel_power_info *pwr_info;
  1828. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1829. int delta_index;
  1830. u8 rate_index;
  1831. u8 scan_tbl_index;
  1832. const s8 *clip_pwrs; /* array of power levels for each rate */
  1833. u8 gain, dsp_atten;
  1834. s8 power;
  1835. u8 pwr_index, base_pwr_index, a_band;
  1836. u8 i;
  1837. int temperature;
  1838. /* save temperature reference,
  1839. * so we can determine next time to calibrate */
  1840. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1841. priv->last_temperature = temperature;
  1842. iwl3945_hw_reg_init_channel_groups(priv);
  1843. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1844. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1845. i++, ch_info++) {
  1846. a_band = is_channel_a_band(ch_info);
  1847. if (!is_channel_valid(ch_info))
  1848. continue;
  1849. /* find this channel's channel group (*not* "band") index */
  1850. ch_info->group_index =
  1851. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1852. /* Get this chnlgrp's rate->max/clip-powers table */
  1853. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1854. /* calculate power index *adjustment* value according to
  1855. * diff between current temperature and factory temperature */
  1856. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1857. eeprom->groups[ch_info->group_index].
  1858. temperature);
  1859. IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
  1860. ch_info->channel, delta_index, temperature +
  1861. IWL_TEMP_CONVERT);
  1862. /* set tx power value for all OFDM rates */
  1863. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1864. rate_index++) {
  1865. s32 uninitialized_var(power_idx);
  1866. int rc;
  1867. /* use channel group's clip-power table,
  1868. * but don't exceed channel's max power */
  1869. s8 pwr = min(ch_info->max_power_avg,
  1870. clip_pwrs[rate_index]);
  1871. pwr_info = &ch_info->power_info[rate_index];
  1872. /* get base (i.e. at factory-measured temperature)
  1873. * power table index for this rate's power */
  1874. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1875. ch_info->group_index,
  1876. &power_idx);
  1877. if (rc) {
  1878. IWL_ERR(priv, "Invalid power index\n");
  1879. return rc;
  1880. }
  1881. pwr_info->base_power_index = (u8) power_idx;
  1882. /* temperature compensate */
  1883. power_idx += delta_index;
  1884. /* stay within range of gain table */
  1885. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1886. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1887. pwr_info->requested_power = pwr;
  1888. pwr_info->power_table_index = (u8) power_idx;
  1889. pwr_info->tpc.tx_gain =
  1890. power_gain_table[a_band][power_idx].tx_gain;
  1891. pwr_info->tpc.dsp_atten =
  1892. power_gain_table[a_band][power_idx].dsp_atten;
  1893. }
  1894. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1895. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1896. power = pwr_info->requested_power +
  1897. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1898. pwr_index = pwr_info->power_table_index +
  1899. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1900. base_pwr_index = pwr_info->base_power_index +
  1901. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1902. /* stay within table range */
  1903. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1904. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1905. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1906. /* fill each CCK rate's iwl3945_channel_power_info structure
  1907. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1908. * NOTE: CCK rates start at end of OFDM rates! */
  1909. for (rate_index = 0;
  1910. rate_index < IWL_CCK_RATES; rate_index++) {
  1911. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1912. pwr_info->requested_power = power;
  1913. pwr_info->power_table_index = pwr_index;
  1914. pwr_info->base_power_index = base_pwr_index;
  1915. pwr_info->tpc.tx_gain = gain;
  1916. pwr_info->tpc.dsp_atten = dsp_atten;
  1917. }
  1918. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1919. for (scan_tbl_index = 0;
  1920. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1921. s32 actual_index = (scan_tbl_index == 0) ?
  1922. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1923. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1924. actual_index, clip_pwrs, ch_info, a_band);
  1925. }
  1926. }
  1927. return 0;
  1928. }
  1929. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  1930. {
  1931. int rc;
  1932. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  1933. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  1934. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  1935. if (rc < 0)
  1936. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  1937. return 0;
  1938. }
  1939. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  1940. {
  1941. int txq_id = txq->q.id;
  1942. struct iwl3945_shared *shared_data = priv->_3945.shared_virt;
  1943. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  1944. iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  1945. iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  1946. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  1947. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1948. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1949. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1950. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1951. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1952. /* fake read to flush all prev. writes */
  1953. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  1954. return 0;
  1955. }
  1956. /*
  1957. * HCMD utils
  1958. */
  1959. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  1960. {
  1961. switch (cmd_id) {
  1962. case REPLY_RXON:
  1963. return sizeof(struct iwl3945_rxon_cmd);
  1964. case POWER_TABLE_CMD:
  1965. return sizeof(struct iwl3945_powertable_cmd);
  1966. default:
  1967. return len;
  1968. }
  1969. }
  1970. static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  1971. {
  1972. struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
  1973. addsta->mode = cmd->mode;
  1974. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1975. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  1976. addsta->station_flags = cmd->station_flags;
  1977. addsta->station_flags_msk = cmd->station_flags_msk;
  1978. addsta->tid_disable_tx = cpu_to_le16(0);
  1979. addsta->rate_n_flags = cmd->rate_n_flags;
  1980. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1981. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1982. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1983. return (u16)sizeof(struct iwl3945_addsta_cmd);
  1984. }
  1985. static int iwl3945_manage_ibss_station(struct iwl_priv *priv,
  1986. struct ieee80211_vif *vif, bool add)
  1987. {
  1988. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  1989. int ret;
  1990. if (add) {
  1991. ret = iwl_add_bssid_station(priv, vif->bss_conf.bssid, false,
  1992. &vif_priv->ibss_bssid_sta_id);
  1993. if (ret)
  1994. return ret;
  1995. iwl3945_sync_sta(priv, vif_priv->ibss_bssid_sta_id,
  1996. (priv->band == IEEE80211_BAND_5GHZ) ?
  1997. IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP);
  1998. iwl3945_rate_scale_init(priv->hw, vif_priv->ibss_bssid_sta_id);
  1999. return 0;
  2000. }
  2001. return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  2002. vif->bss_conf.bssid);
  2003. }
  2004. /**
  2005. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2006. */
  2007. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  2008. {
  2009. int rc, i, index, prev_index;
  2010. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2011. .reserved = {0, 0, 0},
  2012. };
  2013. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2014. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2015. index = iwl3945_rates[i].table_rs_index;
  2016. table[index].rate_n_flags =
  2017. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2018. table[index].try_cnt = priv->retry_rate;
  2019. prev_index = iwl3945_get_prev_ieee_rate(i);
  2020. table[index].next_rate_index =
  2021. iwl3945_rates[prev_index].table_rs_index;
  2022. }
  2023. switch (priv->band) {
  2024. case IEEE80211_BAND_5GHZ:
  2025. IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
  2026. /* If one of the following CCK rates is used,
  2027. * have it fall back to the 6M OFDM rate */
  2028. for (i = IWL_RATE_1M_INDEX_TABLE;
  2029. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2030. table[i].next_rate_index =
  2031. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2032. /* Don't fall back to CCK rates */
  2033. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  2034. IWL_RATE_9M_INDEX_TABLE;
  2035. /* Don't drop out of OFDM rates */
  2036. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2037. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2038. break;
  2039. case IEEE80211_BAND_2GHZ:
  2040. IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
  2041. /* If an OFDM rate is used, have it fall back to the
  2042. * 1M CCK rates */
  2043. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2044. iwl_is_associated(priv)) {
  2045. index = IWL_FIRST_CCK_RATE;
  2046. for (i = IWL_RATE_6M_INDEX_TABLE;
  2047. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2048. table[i].next_rate_index =
  2049. iwl3945_rates[index].table_rs_index;
  2050. index = IWL_RATE_11M_INDEX_TABLE;
  2051. /* CCK shouldn't fall back to OFDM... */
  2052. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2053. }
  2054. break;
  2055. default:
  2056. WARN_ON(1);
  2057. break;
  2058. }
  2059. /* Update the rate scaling for control frame Tx */
  2060. rate_cmd.table_id = 0;
  2061. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2062. &rate_cmd);
  2063. if (rc)
  2064. return rc;
  2065. /* Update the rate scaling for data frame Tx */
  2066. rate_cmd.table_id = 1;
  2067. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2068. &rate_cmd);
  2069. }
  2070. /* Called when initializing driver */
  2071. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2072. {
  2073. memset((void *)&priv->hw_params, 0,
  2074. sizeof(struct iwl_hw_params));
  2075. priv->_3945.shared_virt =
  2076. dma_alloc_coherent(&priv->pci_dev->dev,
  2077. sizeof(struct iwl3945_shared),
  2078. &priv->_3945.shared_phys, GFP_KERNEL);
  2079. if (!priv->_3945.shared_virt) {
  2080. IWL_ERR(priv, "failed to allocate pci memory\n");
  2081. return -ENOMEM;
  2082. }
  2083. /* Assign number of Usable TX queues */
  2084. priv->hw_params.max_txq_num = priv->cfg->num_of_queues;
  2085. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2086. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_3K);
  2087. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2088. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2089. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2090. priv->hw_params.bcast_sta_id = IWL3945_BROADCAST_ID;
  2091. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2092. priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
  2093. priv->hw_params.beacon_time_tsf_bits = IWL3945_EXT_BEACON_TIME_POS;
  2094. return 0;
  2095. }
  2096. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2097. struct iwl3945_frame *frame, u8 rate)
  2098. {
  2099. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2100. unsigned int frame_size;
  2101. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2102. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2103. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  2104. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2105. frame_size = iwl3945_fill_beacon_frame(priv,
  2106. tx_beacon_cmd->frame,
  2107. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2108. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2109. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2110. tx_beacon_cmd->tx.rate = rate;
  2111. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2112. TX_CMD_FLG_TSF_MSK);
  2113. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2114. tx_beacon_cmd->tx.supp_rates[0] =
  2115. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2116. tx_beacon_cmd->tx.supp_rates[1] =
  2117. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2118. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2119. }
  2120. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2121. {
  2122. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2123. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2124. }
  2125. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2126. {
  2127. INIT_DELAYED_WORK(&priv->_3945.thermal_periodic,
  2128. iwl3945_bg_reg_txpower_periodic);
  2129. }
  2130. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2131. {
  2132. cancel_delayed_work(&priv->_3945.thermal_periodic);
  2133. }
  2134. /* check contents of special bootstrap uCode SRAM */
  2135. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2136. {
  2137. __le32 *image = priv->ucode_boot.v_addr;
  2138. u32 len = priv->ucode_boot.len;
  2139. u32 reg;
  2140. u32 val;
  2141. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  2142. /* verify BSM SRAM contents */
  2143. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2144. for (reg = BSM_SRAM_LOWER_BOUND;
  2145. reg < BSM_SRAM_LOWER_BOUND + len;
  2146. reg += sizeof(u32), image++) {
  2147. val = iwl_read_prph(priv, reg);
  2148. if (val != le32_to_cpu(*image)) {
  2149. IWL_ERR(priv, "BSM uCode verification failed at "
  2150. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2151. BSM_SRAM_LOWER_BOUND,
  2152. reg - BSM_SRAM_LOWER_BOUND, len,
  2153. val, le32_to_cpu(*image));
  2154. return -EIO;
  2155. }
  2156. }
  2157. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  2158. return 0;
  2159. }
  2160. /******************************************************************************
  2161. *
  2162. * EEPROM related functions
  2163. *
  2164. ******************************************************************************/
  2165. /*
  2166. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2167. * embedded controller) as EEPROM reader; each read is a series of pulses
  2168. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2169. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2170. * simply claims ownership, which should be safe when this function is called
  2171. * (i.e. before loading uCode!).
  2172. */
  2173. static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
  2174. {
  2175. _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2176. return 0;
  2177. }
  2178. static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
  2179. {
  2180. return;
  2181. }
  2182. /**
  2183. * iwl3945_load_bsm - Load bootstrap instructions
  2184. *
  2185. * BSM operation:
  2186. *
  2187. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2188. * in special SRAM that does not power down during RFKILL. When powering back
  2189. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2190. * the bootstrap program into the on-board processor, and starts it.
  2191. *
  2192. * The bootstrap program loads (via DMA) instructions and data for a new
  2193. * program from host DRAM locations indicated by the host driver in the
  2194. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2195. * automatically.
  2196. *
  2197. * When initializing the NIC, the host driver points the BSM to the
  2198. * "initialize" uCode image. This uCode sets up some internal data, then
  2199. * notifies host via "initialize alive" that it is complete.
  2200. *
  2201. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2202. * normal runtime uCode instructions and a backup uCode data cache buffer
  2203. * (filled initially with starting data values for the on-board processor),
  2204. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2205. * which begins normal operation.
  2206. *
  2207. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2208. * the backup data cache in DRAM before SRAM is powered down.
  2209. *
  2210. * When powering back up, the BSM loads the bootstrap program. This reloads
  2211. * the runtime uCode instructions and the backup data cache into SRAM,
  2212. * and re-launches the runtime uCode from where it left off.
  2213. */
  2214. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2215. {
  2216. __le32 *image = priv->ucode_boot.v_addr;
  2217. u32 len = priv->ucode_boot.len;
  2218. dma_addr_t pinst;
  2219. dma_addr_t pdata;
  2220. u32 inst_len;
  2221. u32 data_len;
  2222. int rc;
  2223. int i;
  2224. u32 done;
  2225. u32 reg_offset;
  2226. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  2227. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2228. if (len > IWL39_MAX_BSM_SIZE)
  2229. return -EINVAL;
  2230. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2231. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2232. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2233. * after the "initialize" uCode has run, to point to
  2234. * runtime/protocol instructions and backup data cache. */
  2235. pinst = priv->ucode_init.p_addr;
  2236. pdata = priv->ucode_init_data.p_addr;
  2237. inst_len = priv->ucode_init.len;
  2238. data_len = priv->ucode_init_data.len;
  2239. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2240. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2241. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2242. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2243. /* Fill BSM memory with bootstrap instructions */
  2244. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2245. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2246. reg_offset += sizeof(u32), image++)
  2247. _iwl_write_prph(priv, reg_offset,
  2248. le32_to_cpu(*image));
  2249. rc = iwl3945_verify_bsm(priv);
  2250. if (rc)
  2251. return rc;
  2252. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2253. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2254. iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
  2255. IWL39_RTC_INST_LOWER_BOUND);
  2256. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2257. /* Load bootstrap code into instruction SRAM now,
  2258. * to prepare to load "initialize" uCode */
  2259. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2260. BSM_WR_CTRL_REG_BIT_START);
  2261. /* Wait for load of bootstrap uCode to finish */
  2262. for (i = 0; i < 100; i++) {
  2263. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  2264. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2265. break;
  2266. udelay(10);
  2267. }
  2268. if (i < 100)
  2269. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  2270. else {
  2271. IWL_ERR(priv, "BSM write did not complete!\n");
  2272. return -EIO;
  2273. }
  2274. /* Enable future boot loads whenever power management unit triggers it
  2275. * (e.g. when powering back up after power-save shutdown) */
  2276. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2277. BSM_WR_CTRL_REG_BIT_START_EN);
  2278. return 0;
  2279. }
  2280. static struct iwl_hcmd_ops iwl3945_hcmd = {
  2281. .rxon_assoc = iwl3945_send_rxon_assoc,
  2282. .commit_rxon = iwl3945_commit_rxon,
  2283. .send_bt_config = iwl_send_bt_config,
  2284. };
  2285. static struct iwl_lib_ops iwl3945_lib = {
  2286. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2287. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2288. .txq_init = iwl3945_hw_tx_queue_init,
  2289. .load_ucode = iwl3945_load_bsm,
  2290. .dump_nic_event_log = iwl3945_dump_nic_event_log,
  2291. .dump_nic_error_log = iwl3945_dump_nic_error_log,
  2292. .apm_ops = {
  2293. .init = iwl3945_apm_init,
  2294. .stop = iwl_apm_stop,
  2295. .config = iwl3945_nic_config,
  2296. .set_pwr_src = iwl3945_set_pwr_src,
  2297. },
  2298. .eeprom_ops = {
  2299. .regulatory_bands = {
  2300. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2301. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2302. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2303. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2304. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2305. EEPROM_REGULATORY_BAND_NO_HT40,
  2306. EEPROM_REGULATORY_BAND_NO_HT40,
  2307. },
  2308. .verify_signature = iwlcore_eeprom_verify_signature,
  2309. .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
  2310. .release_semaphore = iwl3945_eeprom_release_semaphore,
  2311. .query_addr = iwlcore_eeprom_query_addr,
  2312. },
  2313. .send_tx_power = iwl3945_send_tx_power,
  2314. .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
  2315. .post_associate = iwl3945_post_associate,
  2316. .isr = iwl_isr_legacy,
  2317. .config_ap = iwl3945_config_ap,
  2318. .manage_ibss_station = iwl3945_manage_ibss_station,
  2319. .recover_from_tx_stall = iwl_bg_monitor_recover,
  2320. .check_plcp_health = iwl3945_good_plcp_health,
  2321. .debugfs_ops = {
  2322. .rx_stats_read = iwl3945_ucode_rx_stats_read,
  2323. .tx_stats_read = iwl3945_ucode_tx_stats_read,
  2324. .general_stats_read = iwl3945_ucode_general_stats_read,
  2325. },
  2326. };
  2327. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2328. .get_hcmd_size = iwl3945_get_hcmd_size,
  2329. .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
  2330. .rts_tx_cmd_flag = iwlcore_rts_tx_cmd_flag,
  2331. .request_scan = iwl3945_request_scan,
  2332. };
  2333. static const struct iwl_ops iwl3945_ops = {
  2334. .lib = &iwl3945_lib,
  2335. .hcmd = &iwl3945_hcmd,
  2336. .utils = &iwl3945_hcmd_utils,
  2337. .led = &iwl3945_led_ops,
  2338. };
  2339. static struct iwl_cfg iwl3945_bg_cfg = {
  2340. .name = "3945BG",
  2341. .fw_name_pre = IWL3945_FW_PRE,
  2342. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2343. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2344. .sku = IWL_SKU_G,
  2345. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2346. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2347. .ops = &iwl3945_ops,
  2348. .num_of_queues = IWL39_NUM_QUEUES,
  2349. .mod_params = &iwl3945_mod_params,
  2350. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2351. .set_l0s = false,
  2352. .use_bsm = true,
  2353. .use_isr_legacy = true,
  2354. .ht_greenfield_support = false,
  2355. .led_compensation = 64,
  2356. .broken_powersave = true,
  2357. .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
  2358. .monitor_recover_period = IWL_MONITORING_PERIOD,
  2359. .max_event_log_size = 512,
  2360. .tx_power_by_driver = true,
  2361. };
  2362. static struct iwl_cfg iwl3945_abg_cfg = {
  2363. .name = "3945ABG",
  2364. .fw_name_pre = IWL3945_FW_PRE,
  2365. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2366. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2367. .sku = IWL_SKU_A|IWL_SKU_G,
  2368. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2369. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2370. .ops = &iwl3945_ops,
  2371. .num_of_queues = IWL39_NUM_QUEUES,
  2372. .mod_params = &iwl3945_mod_params,
  2373. .use_isr_legacy = true,
  2374. .ht_greenfield_support = false,
  2375. .led_compensation = 64,
  2376. .broken_powersave = true,
  2377. .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
  2378. .monitor_recover_period = IWL_MONITORING_PERIOD,
  2379. .max_event_log_size = 512,
  2380. .tx_power_by_driver = true,
  2381. };
  2382. DEFINE_PCI_DEVICE_TABLE(iwl3945_hw_card_ids) = {
  2383. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2384. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2385. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2386. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2387. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2388. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2389. {0}
  2390. };
  2391. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);