desc.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686
  1. /*
  2. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  4. * Copyright (c) 2007-2008 Pavel Roskin <proski@gnu.org>
  5. *
  6. * Permission to use, copy, modify, and distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. *
  18. */
  19. /******************************\
  20. Hardware Descriptor Functions
  21. \******************************/
  22. #include "ath5k.h"
  23. #include "reg.h"
  24. #include "debug.h"
  25. #include "base.h"
  26. /*
  27. * TX Descriptors
  28. */
  29. /*
  30. * Initialize the 2-word tx control descriptor on 5210/5211
  31. */
  32. static int
  33. ath5k_hw_setup_2word_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  34. unsigned int pkt_len, unsigned int hdr_len, int padsize,
  35. enum ath5k_pkt_type type,
  36. unsigned int tx_power, unsigned int tx_rate0, unsigned int tx_tries0,
  37. unsigned int key_index, unsigned int antenna_mode, unsigned int flags,
  38. unsigned int rtscts_rate, unsigned int rtscts_duration)
  39. {
  40. u32 frame_type;
  41. struct ath5k_hw_2w_tx_ctl *tx_ctl;
  42. unsigned int frame_len;
  43. tx_ctl = &desc->ud.ds_tx5210.tx_ctl;
  44. /*
  45. * Validate input
  46. * - Zero retries don't make sense.
  47. * - A zero rate will put the HW into a mode where it continously sends
  48. * noise on the channel, so it is important to avoid this.
  49. */
  50. if (unlikely(tx_tries0 == 0)) {
  51. ATH5K_ERR(ah->ah_sc, "zero retries\n");
  52. WARN_ON(1);
  53. return -EINVAL;
  54. }
  55. if (unlikely(tx_rate0 == 0)) {
  56. ATH5K_ERR(ah->ah_sc, "zero rate\n");
  57. WARN_ON(1);
  58. return -EINVAL;
  59. }
  60. /* Clear descriptor */
  61. memset(&desc->ud.ds_tx5210, 0, sizeof(struct ath5k_hw_5210_tx_desc));
  62. /* Setup control descriptor */
  63. /* Verify and set frame length */
  64. /* remove padding we might have added before */
  65. frame_len = pkt_len - padsize + FCS_LEN;
  66. if (frame_len & ~AR5K_2W_TX_DESC_CTL0_FRAME_LEN)
  67. return -EINVAL;
  68. tx_ctl->tx_control_0 = frame_len & AR5K_2W_TX_DESC_CTL0_FRAME_LEN;
  69. /* Verify and set buffer length */
  70. /* NB: beacon's BufLen must be a multiple of 4 bytes */
  71. if (type == AR5K_PKT_TYPE_BEACON)
  72. pkt_len = roundup(pkt_len, 4);
  73. if (pkt_len & ~AR5K_2W_TX_DESC_CTL1_BUF_LEN)
  74. return -EINVAL;
  75. tx_ctl->tx_control_1 = pkt_len & AR5K_2W_TX_DESC_CTL1_BUF_LEN;
  76. /*
  77. * Verify and set header length
  78. * XXX: I only found that on 5210 code, does it work on 5211 ?
  79. */
  80. if (ah->ah_version == AR5K_AR5210) {
  81. if (hdr_len & ~AR5K_2W_TX_DESC_CTL0_HEADER_LEN)
  82. return -EINVAL;
  83. tx_ctl->tx_control_0 |=
  84. AR5K_REG_SM(hdr_len, AR5K_2W_TX_DESC_CTL0_HEADER_LEN);
  85. }
  86. /*Differences between 5210-5211*/
  87. if (ah->ah_version == AR5K_AR5210) {
  88. switch (type) {
  89. case AR5K_PKT_TYPE_BEACON:
  90. case AR5K_PKT_TYPE_PROBE_RESP:
  91. frame_type = AR5K_AR5210_TX_DESC_FRAME_TYPE_NO_DELAY;
  92. case AR5K_PKT_TYPE_PIFS:
  93. frame_type = AR5K_AR5210_TX_DESC_FRAME_TYPE_PIFS;
  94. default:
  95. frame_type = type /*<< 2 ?*/;
  96. }
  97. tx_ctl->tx_control_0 |=
  98. AR5K_REG_SM(frame_type, AR5K_2W_TX_DESC_CTL0_FRAME_TYPE) |
  99. AR5K_REG_SM(tx_rate0, AR5K_2W_TX_DESC_CTL0_XMIT_RATE);
  100. } else {
  101. tx_ctl->tx_control_0 |=
  102. AR5K_REG_SM(tx_rate0, AR5K_2W_TX_DESC_CTL0_XMIT_RATE) |
  103. AR5K_REG_SM(antenna_mode,
  104. AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT);
  105. tx_ctl->tx_control_1 |=
  106. AR5K_REG_SM(type, AR5K_2W_TX_DESC_CTL1_FRAME_TYPE);
  107. }
  108. #define _TX_FLAGS(_c, _flag) \
  109. if (flags & AR5K_TXDESC_##_flag) { \
  110. tx_ctl->tx_control_##_c |= \
  111. AR5K_2W_TX_DESC_CTL##_c##_##_flag; \
  112. }
  113. _TX_FLAGS(0, CLRDMASK);
  114. _TX_FLAGS(0, VEOL);
  115. _TX_FLAGS(0, INTREQ);
  116. _TX_FLAGS(0, RTSENA);
  117. _TX_FLAGS(1, NOACK);
  118. #undef _TX_FLAGS
  119. /*
  120. * WEP crap
  121. */
  122. if (key_index != AR5K_TXKEYIX_INVALID) {
  123. tx_ctl->tx_control_0 |=
  124. AR5K_2W_TX_DESC_CTL0_ENCRYPT_KEY_VALID;
  125. tx_ctl->tx_control_1 |=
  126. AR5K_REG_SM(key_index,
  127. AR5K_2W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX);
  128. }
  129. /*
  130. * RTS/CTS Duration [5210 ?]
  131. */
  132. if ((ah->ah_version == AR5K_AR5210) &&
  133. (flags & (AR5K_TXDESC_RTSENA | AR5K_TXDESC_CTSENA)))
  134. tx_ctl->tx_control_1 |= rtscts_duration &
  135. AR5K_2W_TX_DESC_CTL1_RTS_DURATION;
  136. return 0;
  137. }
  138. /*
  139. * Initialize the 4-word tx control descriptor on 5212
  140. */
  141. static int ath5k_hw_setup_4word_tx_desc(struct ath5k_hw *ah,
  142. struct ath5k_desc *desc, unsigned int pkt_len, unsigned int hdr_len,
  143. int padsize,
  144. enum ath5k_pkt_type type, unsigned int tx_power, unsigned int tx_rate0,
  145. unsigned int tx_tries0, unsigned int key_index,
  146. unsigned int antenna_mode, unsigned int flags,
  147. unsigned int rtscts_rate,
  148. unsigned int rtscts_duration)
  149. {
  150. struct ath5k_hw_4w_tx_ctl *tx_ctl;
  151. unsigned int frame_len;
  152. tx_ctl = &desc->ud.ds_tx5212.tx_ctl;
  153. /*
  154. * Validate input
  155. * - Zero retries don't make sense.
  156. * - A zero rate will put the HW into a mode where it continously sends
  157. * noise on the channel, so it is important to avoid this.
  158. */
  159. if (unlikely(tx_tries0 == 0)) {
  160. ATH5K_ERR(ah->ah_sc, "zero retries\n");
  161. WARN_ON(1);
  162. return -EINVAL;
  163. }
  164. if (unlikely(tx_rate0 == 0)) {
  165. ATH5K_ERR(ah->ah_sc, "zero rate\n");
  166. WARN_ON(1);
  167. return -EINVAL;
  168. }
  169. tx_power += ah->ah_txpower.txp_offset;
  170. if (tx_power > AR5K_TUNE_MAX_TXPOWER)
  171. tx_power = AR5K_TUNE_MAX_TXPOWER;
  172. /* Clear descriptor */
  173. memset(&desc->ud.ds_tx5212, 0, sizeof(struct ath5k_hw_5212_tx_desc));
  174. /* Setup control descriptor */
  175. /* Verify and set frame length */
  176. /* remove padding we might have added before */
  177. frame_len = pkt_len - padsize + FCS_LEN;
  178. if (frame_len & ~AR5K_4W_TX_DESC_CTL0_FRAME_LEN)
  179. return -EINVAL;
  180. tx_ctl->tx_control_0 = frame_len & AR5K_4W_TX_DESC_CTL0_FRAME_LEN;
  181. /* Verify and set buffer length */
  182. /* NB: beacon's BufLen must be a multiple of 4 bytes */
  183. if (type == AR5K_PKT_TYPE_BEACON)
  184. pkt_len = roundup(pkt_len, 4);
  185. if (pkt_len & ~AR5K_4W_TX_DESC_CTL1_BUF_LEN)
  186. return -EINVAL;
  187. tx_ctl->tx_control_1 = pkt_len & AR5K_4W_TX_DESC_CTL1_BUF_LEN;
  188. tx_ctl->tx_control_0 |=
  189. AR5K_REG_SM(tx_power, AR5K_4W_TX_DESC_CTL0_XMIT_POWER) |
  190. AR5K_REG_SM(antenna_mode, AR5K_4W_TX_DESC_CTL0_ANT_MODE_XMIT);
  191. tx_ctl->tx_control_1 |= AR5K_REG_SM(type,
  192. AR5K_4W_TX_DESC_CTL1_FRAME_TYPE);
  193. tx_ctl->tx_control_2 = AR5K_REG_SM(tx_tries0,
  194. AR5K_4W_TX_DESC_CTL2_XMIT_TRIES0);
  195. tx_ctl->tx_control_3 = tx_rate0 & AR5K_4W_TX_DESC_CTL3_XMIT_RATE0;
  196. #define _TX_FLAGS(_c, _flag) \
  197. if (flags & AR5K_TXDESC_##_flag) { \
  198. tx_ctl->tx_control_##_c |= \
  199. AR5K_4W_TX_DESC_CTL##_c##_##_flag; \
  200. }
  201. _TX_FLAGS(0, CLRDMASK);
  202. _TX_FLAGS(0, VEOL);
  203. _TX_FLAGS(0, INTREQ);
  204. _TX_FLAGS(0, RTSENA);
  205. _TX_FLAGS(0, CTSENA);
  206. _TX_FLAGS(1, NOACK);
  207. #undef _TX_FLAGS
  208. /*
  209. * WEP crap
  210. */
  211. if (key_index != AR5K_TXKEYIX_INVALID) {
  212. tx_ctl->tx_control_0 |= AR5K_4W_TX_DESC_CTL0_ENCRYPT_KEY_VALID;
  213. tx_ctl->tx_control_1 |= AR5K_REG_SM(key_index,
  214. AR5K_4W_TX_DESC_CTL1_ENCRYPT_KEY_INDEX);
  215. }
  216. /*
  217. * RTS/CTS
  218. */
  219. if (flags & (AR5K_TXDESC_RTSENA | AR5K_TXDESC_CTSENA)) {
  220. if ((flags & AR5K_TXDESC_RTSENA) &&
  221. (flags & AR5K_TXDESC_CTSENA))
  222. return -EINVAL;
  223. tx_ctl->tx_control_2 |= rtscts_duration &
  224. AR5K_4W_TX_DESC_CTL2_RTS_DURATION;
  225. tx_ctl->tx_control_3 |= AR5K_REG_SM(rtscts_rate,
  226. AR5K_4W_TX_DESC_CTL3_RTS_CTS_RATE);
  227. }
  228. return 0;
  229. }
  230. /*
  231. * Initialize a 4-word multi rate retry tx control descriptor on 5212
  232. */
  233. static int
  234. ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  235. unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2,
  236. u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3)
  237. {
  238. struct ath5k_hw_4w_tx_ctl *tx_ctl;
  239. /*
  240. * Rates can be 0 as long as the retry count is 0 too.
  241. * A zero rate and nonzero retry count will put the HW into a mode where
  242. * it continously sends noise on the channel, so it is important to
  243. * avoid this.
  244. */
  245. if (unlikely((tx_rate1 == 0 && tx_tries1 != 0) ||
  246. (tx_rate2 == 0 && tx_tries2 != 0) ||
  247. (tx_rate3 == 0 && tx_tries3 != 0))) {
  248. ATH5K_ERR(ah->ah_sc, "zero rate\n");
  249. WARN_ON(1);
  250. return -EINVAL;
  251. }
  252. if (ah->ah_version == AR5K_AR5212) {
  253. tx_ctl = &desc->ud.ds_tx5212.tx_ctl;
  254. #define _XTX_TRIES(_n) \
  255. if (tx_tries##_n) { \
  256. tx_ctl->tx_control_2 |= \
  257. AR5K_REG_SM(tx_tries##_n, \
  258. AR5K_4W_TX_DESC_CTL2_XMIT_TRIES##_n); \
  259. tx_ctl->tx_control_3 |= \
  260. AR5K_REG_SM(tx_rate##_n, \
  261. AR5K_4W_TX_DESC_CTL3_XMIT_RATE##_n); \
  262. }
  263. _XTX_TRIES(1);
  264. _XTX_TRIES(2);
  265. _XTX_TRIES(3);
  266. #undef _XTX_TRIES
  267. return 1;
  268. }
  269. return 0;
  270. }
  271. /* no mrr support for cards older than 5212 */
  272. static int
  273. ath5k_hw_setup_no_mrr(struct ath5k_hw *ah, struct ath5k_desc *desc,
  274. unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2,
  275. u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3)
  276. {
  277. return 0;
  278. }
  279. /*
  280. * Proccess the tx status descriptor on 5210/5211
  281. */
  282. static int ath5k_hw_proc_2word_tx_status(struct ath5k_hw *ah,
  283. struct ath5k_desc *desc, struct ath5k_tx_status *ts)
  284. {
  285. struct ath5k_hw_2w_tx_ctl *tx_ctl;
  286. struct ath5k_hw_tx_status *tx_status;
  287. tx_ctl = &desc->ud.ds_tx5210.tx_ctl;
  288. tx_status = &desc->ud.ds_tx5210.tx_stat;
  289. /* No frame has been send or error */
  290. if (unlikely((tx_status->tx_status_1 & AR5K_DESC_TX_STATUS1_DONE) == 0))
  291. return -EINPROGRESS;
  292. /*
  293. * Get descriptor status
  294. */
  295. ts->ts_tstamp = AR5K_REG_MS(tx_status->tx_status_0,
  296. AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP);
  297. ts->ts_shortretry = AR5K_REG_MS(tx_status->tx_status_0,
  298. AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT);
  299. ts->ts_longretry = AR5K_REG_MS(tx_status->tx_status_0,
  300. AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT);
  301. /*TODO: ts->ts_virtcol + test*/
  302. ts->ts_seqnum = AR5K_REG_MS(tx_status->tx_status_1,
  303. AR5K_DESC_TX_STATUS1_SEQ_NUM);
  304. ts->ts_rssi = AR5K_REG_MS(tx_status->tx_status_1,
  305. AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH);
  306. ts->ts_antenna = 1;
  307. ts->ts_status = 0;
  308. ts->ts_rate[0] = AR5K_REG_MS(tx_ctl->tx_control_0,
  309. AR5K_2W_TX_DESC_CTL0_XMIT_RATE);
  310. ts->ts_retry[0] = ts->ts_longretry;
  311. ts->ts_final_idx = 0;
  312. if (!(tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FRAME_XMIT_OK)) {
  313. if (tx_status->tx_status_0 &
  314. AR5K_DESC_TX_STATUS0_EXCESSIVE_RETRIES)
  315. ts->ts_status |= AR5K_TXERR_XRETRY;
  316. if (tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FIFO_UNDERRUN)
  317. ts->ts_status |= AR5K_TXERR_FIFO;
  318. if (tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FILTERED)
  319. ts->ts_status |= AR5K_TXERR_FILT;
  320. }
  321. return 0;
  322. }
  323. /*
  324. * Proccess a tx status descriptor on 5212
  325. */
  326. static int ath5k_hw_proc_4word_tx_status(struct ath5k_hw *ah,
  327. struct ath5k_desc *desc, struct ath5k_tx_status *ts)
  328. {
  329. struct ath5k_hw_4w_tx_ctl *tx_ctl;
  330. struct ath5k_hw_tx_status *tx_status;
  331. tx_ctl = &desc->ud.ds_tx5212.tx_ctl;
  332. tx_status = &desc->ud.ds_tx5212.tx_stat;
  333. /* No frame has been send or error */
  334. if (unlikely(!(tx_status->tx_status_1 & AR5K_DESC_TX_STATUS1_DONE)))
  335. return -EINPROGRESS;
  336. /*
  337. * Get descriptor status
  338. */
  339. ts->ts_tstamp = AR5K_REG_MS(tx_status->tx_status_0,
  340. AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP);
  341. ts->ts_shortretry = AR5K_REG_MS(tx_status->tx_status_0,
  342. AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT);
  343. ts->ts_longretry = AR5K_REG_MS(tx_status->tx_status_0,
  344. AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT);
  345. ts->ts_seqnum = AR5K_REG_MS(tx_status->tx_status_1,
  346. AR5K_DESC_TX_STATUS1_SEQ_NUM);
  347. ts->ts_rssi = AR5K_REG_MS(tx_status->tx_status_1,
  348. AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH);
  349. ts->ts_antenna = (tx_status->tx_status_1 &
  350. AR5K_DESC_TX_STATUS1_XMIT_ANTENNA) ? 2 : 1;
  351. ts->ts_status = 0;
  352. ts->ts_final_idx = AR5K_REG_MS(tx_status->tx_status_1,
  353. AR5K_DESC_TX_STATUS1_FINAL_TS_INDEX);
  354. /* The longretry counter has the number of un-acked retries
  355. * for the final rate. To get the total number of retries
  356. * we have to add the retry counters for the other rates
  357. * as well
  358. */
  359. ts->ts_retry[ts->ts_final_idx] = ts->ts_longretry;
  360. switch (ts->ts_final_idx) {
  361. case 3:
  362. ts->ts_rate[3] = AR5K_REG_MS(tx_ctl->tx_control_3,
  363. AR5K_4W_TX_DESC_CTL3_XMIT_RATE3);
  364. ts->ts_retry[2] = AR5K_REG_MS(tx_ctl->tx_control_2,
  365. AR5K_4W_TX_DESC_CTL2_XMIT_TRIES2);
  366. ts->ts_longretry += ts->ts_retry[2];
  367. /* fall through */
  368. case 2:
  369. ts->ts_rate[2] = AR5K_REG_MS(tx_ctl->tx_control_3,
  370. AR5K_4W_TX_DESC_CTL3_XMIT_RATE2);
  371. ts->ts_retry[1] = AR5K_REG_MS(tx_ctl->tx_control_2,
  372. AR5K_4W_TX_DESC_CTL2_XMIT_TRIES1);
  373. ts->ts_longretry += ts->ts_retry[1];
  374. /* fall through */
  375. case 1:
  376. ts->ts_rate[1] = AR5K_REG_MS(tx_ctl->tx_control_3,
  377. AR5K_4W_TX_DESC_CTL3_XMIT_RATE1);
  378. ts->ts_retry[0] = AR5K_REG_MS(tx_ctl->tx_control_2,
  379. AR5K_4W_TX_DESC_CTL2_XMIT_TRIES1);
  380. ts->ts_longretry += ts->ts_retry[0];
  381. /* fall through */
  382. case 0:
  383. ts->ts_rate[0] = tx_ctl->tx_control_3 &
  384. AR5K_4W_TX_DESC_CTL3_XMIT_RATE0;
  385. break;
  386. }
  387. /* TX error */
  388. if (!(tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FRAME_XMIT_OK)) {
  389. if (tx_status->tx_status_0 &
  390. AR5K_DESC_TX_STATUS0_EXCESSIVE_RETRIES)
  391. ts->ts_status |= AR5K_TXERR_XRETRY;
  392. if (tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FIFO_UNDERRUN)
  393. ts->ts_status |= AR5K_TXERR_FIFO;
  394. if (tx_status->tx_status_0 & AR5K_DESC_TX_STATUS0_FILTERED)
  395. ts->ts_status |= AR5K_TXERR_FILT;
  396. }
  397. return 0;
  398. }
  399. /*
  400. * RX Descriptors
  401. */
  402. /*
  403. * Initialize an rx control descriptor
  404. */
  405. static int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  406. u32 size, unsigned int flags)
  407. {
  408. struct ath5k_hw_rx_ctl *rx_ctl;
  409. rx_ctl = &desc->ud.ds_rx.rx_ctl;
  410. /*
  411. * Clear the descriptor
  412. * If we don't clean the status descriptor,
  413. * while scanning we get too many results,
  414. * most of them virtual, after some secs
  415. * of scanning system hangs. M.F.
  416. */
  417. memset(&desc->ud.ds_rx, 0, sizeof(struct ath5k_hw_all_rx_desc));
  418. /* Setup descriptor */
  419. rx_ctl->rx_control_1 = size & AR5K_DESC_RX_CTL1_BUF_LEN;
  420. if (unlikely(rx_ctl->rx_control_1 != size))
  421. return -EINVAL;
  422. if (flags & AR5K_RXDESC_INTREQ)
  423. rx_ctl->rx_control_1 |= AR5K_DESC_RX_CTL1_INTREQ;
  424. return 0;
  425. }
  426. /*
  427. * Proccess the rx status descriptor on 5210/5211
  428. */
  429. static int ath5k_hw_proc_5210_rx_status(struct ath5k_hw *ah,
  430. struct ath5k_desc *desc, struct ath5k_rx_status *rs)
  431. {
  432. struct ath5k_hw_rx_status *rx_status;
  433. rx_status = &desc->ud.ds_rx.u.rx_stat;
  434. /* No frame received / not ready */
  435. if (unlikely(!(rx_status->rx_status_1 &
  436. AR5K_5210_RX_DESC_STATUS1_DONE)))
  437. return -EINPROGRESS;
  438. /*
  439. * Frame receive status
  440. */
  441. rs->rs_datalen = rx_status->rx_status_0 &
  442. AR5K_5210_RX_DESC_STATUS0_DATA_LEN;
  443. rs->rs_rssi = AR5K_REG_MS(rx_status->rx_status_0,
  444. AR5K_5210_RX_DESC_STATUS0_RECEIVE_SIGNAL);
  445. rs->rs_rate = AR5K_REG_MS(rx_status->rx_status_0,
  446. AR5K_5210_RX_DESC_STATUS0_RECEIVE_RATE);
  447. rs->rs_antenna = AR5K_REG_MS(rx_status->rx_status_0,
  448. AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANTENNA);
  449. rs->rs_more = !!(rx_status->rx_status_0 &
  450. AR5K_5210_RX_DESC_STATUS0_MORE);
  451. /* TODO: this timestamp is 13 bit, later on we assume 15 bit */
  452. rs->rs_tstamp = AR5K_REG_MS(rx_status->rx_status_1,
  453. AR5K_5210_RX_DESC_STATUS1_RECEIVE_TIMESTAMP);
  454. rs->rs_status = 0;
  455. rs->rs_phyerr = 0;
  456. /*
  457. * Key table status
  458. */
  459. if (rx_status->rx_status_1 & AR5K_5210_RX_DESC_STATUS1_KEY_INDEX_VALID)
  460. rs->rs_keyix = AR5K_REG_MS(rx_status->rx_status_1,
  461. AR5K_5210_RX_DESC_STATUS1_KEY_INDEX);
  462. else
  463. rs->rs_keyix = AR5K_RXKEYIX_INVALID;
  464. /*
  465. * Receive/descriptor errors
  466. */
  467. if (!(rx_status->rx_status_1 &
  468. AR5K_5210_RX_DESC_STATUS1_FRAME_RECEIVE_OK)) {
  469. if (rx_status->rx_status_1 &
  470. AR5K_5210_RX_DESC_STATUS1_CRC_ERROR)
  471. rs->rs_status |= AR5K_RXERR_CRC;
  472. if (rx_status->rx_status_1 &
  473. AR5K_5210_RX_DESC_STATUS1_FIFO_OVERRUN)
  474. rs->rs_status |= AR5K_RXERR_FIFO;
  475. if (rx_status->rx_status_1 &
  476. AR5K_5210_RX_DESC_STATUS1_PHY_ERROR) {
  477. rs->rs_status |= AR5K_RXERR_PHY;
  478. rs->rs_phyerr |= AR5K_REG_MS(rx_status->rx_status_1,
  479. AR5K_5210_RX_DESC_STATUS1_PHY_ERROR);
  480. }
  481. if (rx_status->rx_status_1 &
  482. AR5K_5210_RX_DESC_STATUS1_DECRYPT_CRC_ERROR)
  483. rs->rs_status |= AR5K_RXERR_DECRYPT;
  484. }
  485. return 0;
  486. }
  487. /*
  488. * Proccess the rx status descriptor on 5212
  489. */
  490. static int ath5k_hw_proc_5212_rx_status(struct ath5k_hw *ah,
  491. struct ath5k_desc *desc, struct ath5k_rx_status *rs)
  492. {
  493. struct ath5k_hw_rx_status *rx_status;
  494. struct ath5k_hw_rx_error *rx_err;
  495. rx_status = &desc->ud.ds_rx.u.rx_stat;
  496. /* Overlay on error */
  497. rx_err = &desc->ud.ds_rx.u.rx_err;
  498. /* No frame received / not ready */
  499. if (unlikely(!(rx_status->rx_status_1 &
  500. AR5K_5212_RX_DESC_STATUS1_DONE)))
  501. return -EINPROGRESS;
  502. /*
  503. * Frame receive status
  504. */
  505. rs->rs_datalen = rx_status->rx_status_0 &
  506. AR5K_5212_RX_DESC_STATUS0_DATA_LEN;
  507. rs->rs_rssi = AR5K_REG_MS(rx_status->rx_status_0,
  508. AR5K_5212_RX_DESC_STATUS0_RECEIVE_SIGNAL);
  509. rs->rs_rate = AR5K_REG_MS(rx_status->rx_status_0,
  510. AR5K_5212_RX_DESC_STATUS0_RECEIVE_RATE);
  511. rs->rs_antenna = AR5K_REG_MS(rx_status->rx_status_0,
  512. AR5K_5212_RX_DESC_STATUS0_RECEIVE_ANTENNA);
  513. rs->rs_more = !!(rx_status->rx_status_0 &
  514. AR5K_5212_RX_DESC_STATUS0_MORE);
  515. rs->rs_tstamp = AR5K_REG_MS(rx_status->rx_status_1,
  516. AR5K_5212_RX_DESC_STATUS1_RECEIVE_TIMESTAMP);
  517. rs->rs_status = 0;
  518. rs->rs_phyerr = 0;
  519. /*
  520. * Key table status
  521. */
  522. if (rx_status->rx_status_1 & AR5K_5212_RX_DESC_STATUS1_KEY_INDEX_VALID)
  523. rs->rs_keyix = AR5K_REG_MS(rx_status->rx_status_1,
  524. AR5K_5212_RX_DESC_STATUS1_KEY_INDEX);
  525. else
  526. rs->rs_keyix = AR5K_RXKEYIX_INVALID;
  527. /*
  528. * Receive/descriptor errors
  529. */
  530. if (!(rx_status->rx_status_1 &
  531. AR5K_5212_RX_DESC_STATUS1_FRAME_RECEIVE_OK)) {
  532. if (rx_status->rx_status_1 &
  533. AR5K_5212_RX_DESC_STATUS1_CRC_ERROR)
  534. rs->rs_status |= AR5K_RXERR_CRC;
  535. if (rx_status->rx_status_1 &
  536. AR5K_5212_RX_DESC_STATUS1_PHY_ERROR) {
  537. rs->rs_status |= AR5K_RXERR_PHY;
  538. rs->rs_phyerr |= AR5K_REG_MS(rx_err->rx_error_1,
  539. AR5K_RX_DESC_ERROR1_PHY_ERROR_CODE);
  540. ath5k_ani_phy_error_report(ah, rs->rs_phyerr);
  541. }
  542. if (rx_status->rx_status_1 &
  543. AR5K_5212_RX_DESC_STATUS1_DECRYPT_CRC_ERROR)
  544. rs->rs_status |= AR5K_RXERR_DECRYPT;
  545. if (rx_status->rx_status_1 &
  546. AR5K_5212_RX_DESC_STATUS1_MIC_ERROR)
  547. rs->rs_status |= AR5K_RXERR_MIC;
  548. }
  549. return 0;
  550. }
  551. /*
  552. * Init function pointers inside ath5k_hw struct
  553. */
  554. int ath5k_hw_init_desc_functions(struct ath5k_hw *ah)
  555. {
  556. if (ah->ah_version != AR5K_AR5210 &&
  557. ah->ah_version != AR5K_AR5211 &&
  558. ah->ah_version != AR5K_AR5212)
  559. return -ENOTSUPP;
  560. if (ah->ah_version == AR5K_AR5212) {
  561. ah->ah_setup_rx_desc = ath5k_hw_setup_rx_desc;
  562. ah->ah_setup_tx_desc = ath5k_hw_setup_4word_tx_desc;
  563. ah->ah_setup_mrr_tx_desc = ath5k_hw_setup_mrr_tx_desc;
  564. ah->ah_proc_tx_desc = ath5k_hw_proc_4word_tx_status;
  565. } else {
  566. ah->ah_setup_rx_desc = ath5k_hw_setup_rx_desc;
  567. ah->ah_setup_tx_desc = ath5k_hw_setup_2word_tx_desc;
  568. ah->ah_setup_mrr_tx_desc = ath5k_hw_setup_no_mrr;
  569. ah->ah_proc_tx_desc = ath5k_hw_proc_2word_tx_status;
  570. }
  571. if (ah->ah_version == AR5K_AR5212)
  572. ah->ah_proc_rx_desc = ath5k_hw_proc_5212_rx_status;
  573. else if (ah->ah_version <= AR5K_AR5211)
  574. ah->ah_proc_rx_desc = ath5k_hw_proc_5210_rx_status;
  575. return 0;
  576. }