i915_drv.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <drm/intel-gtt.h>
  37. #include <linux/backlight.h>
  38. /* General customization:
  39. */
  40. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  41. #define DRIVER_NAME "i915"
  42. #define DRIVER_DESC "Intel Graphics"
  43. #define DRIVER_DATE "20080730"
  44. enum pipe {
  45. PIPE_A = 0,
  46. PIPE_B,
  47. PIPE_C,
  48. I915_MAX_PIPES
  49. };
  50. #define pipe_name(p) ((p) + 'A')
  51. enum plane {
  52. PLANE_A = 0,
  53. PLANE_B,
  54. PLANE_C,
  55. };
  56. #define plane_name(p) ((p) + 'A')
  57. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  58. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  59. /* Interface history:
  60. *
  61. * 1.1: Original.
  62. * 1.2: Add Power Management
  63. * 1.3: Add vblank support
  64. * 1.4: Fix cmdbuffer path, add heap destroy
  65. * 1.5: Add vblank pipe configuration
  66. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  67. * - Support vertical blank on secondary display pipe
  68. */
  69. #define DRIVER_MAJOR 1
  70. #define DRIVER_MINOR 6
  71. #define DRIVER_PATCHLEVEL 0
  72. #define WATCH_COHERENCY 0
  73. #define WATCH_LISTS 0
  74. #define I915_GEM_PHYS_CURSOR_0 1
  75. #define I915_GEM_PHYS_CURSOR_1 2
  76. #define I915_GEM_PHYS_OVERLAY_REGS 3
  77. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  78. struct drm_i915_gem_phys_object {
  79. int id;
  80. struct page **page_list;
  81. drm_dma_handle_t *handle;
  82. struct drm_i915_gem_object *cur_obj;
  83. };
  84. struct mem_block {
  85. struct mem_block *next;
  86. struct mem_block *prev;
  87. int start;
  88. int size;
  89. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  90. };
  91. struct opregion_header;
  92. struct opregion_acpi;
  93. struct opregion_swsci;
  94. struct opregion_asle;
  95. struct drm_i915_private;
  96. struct intel_opregion {
  97. struct opregion_header *header;
  98. struct opregion_acpi *acpi;
  99. struct opregion_swsci *swsci;
  100. struct opregion_asle *asle;
  101. void *vbt;
  102. u32 __iomem *lid_state;
  103. };
  104. #define OPREGION_SIZE (8*1024)
  105. struct intel_overlay;
  106. struct intel_overlay_error_state;
  107. struct drm_i915_master_private {
  108. drm_local_map_t *sarea;
  109. struct _drm_i915_sarea *sarea_priv;
  110. };
  111. #define I915_FENCE_REG_NONE -1
  112. #define I915_MAX_NUM_FENCES 16
  113. /* 16 fences + sign bit for FENCE_REG_NONE */
  114. #define I915_MAX_NUM_FENCE_BITS 5
  115. struct drm_i915_fence_reg {
  116. struct list_head lru_list;
  117. struct drm_i915_gem_object *obj;
  118. uint32_t setup_seqno;
  119. };
  120. struct sdvo_device_mapping {
  121. u8 initialized;
  122. u8 dvo_port;
  123. u8 slave_addr;
  124. u8 dvo_wiring;
  125. u8 i2c_pin;
  126. u8 ddc_pin;
  127. };
  128. struct intel_display_error_state;
  129. struct drm_i915_error_state {
  130. u32 eir;
  131. u32 pgtbl_er;
  132. u32 pipestat[I915_MAX_PIPES];
  133. u32 ipeir;
  134. u32 ipehr;
  135. u32 instdone;
  136. u32 acthd;
  137. u32 error; /* gen6+ */
  138. u32 bcs_acthd; /* gen6+ blt engine */
  139. u32 bcs_ipehr;
  140. u32 bcs_ipeir;
  141. u32 bcs_instdone;
  142. u32 bcs_seqno;
  143. u32 vcs_acthd; /* gen6+ bsd engine */
  144. u32 vcs_ipehr;
  145. u32 vcs_ipeir;
  146. u32 vcs_instdone;
  147. u32 vcs_seqno;
  148. u32 instpm;
  149. u32 instps;
  150. u32 instdone1;
  151. u32 seqno;
  152. u64 bbaddr;
  153. u64 fence[I915_MAX_NUM_FENCES];
  154. struct timeval time;
  155. struct drm_i915_error_object {
  156. int page_count;
  157. u32 gtt_offset;
  158. u32 *pages[0];
  159. } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
  160. struct drm_i915_error_buffer {
  161. u32 size;
  162. u32 name;
  163. u32 seqno;
  164. u32 gtt_offset;
  165. u32 read_domains;
  166. u32 write_domain;
  167. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  168. s32 pinned:2;
  169. u32 tiling:2;
  170. u32 dirty:1;
  171. u32 purgeable:1;
  172. u32 ring:4;
  173. u32 cache_level:2;
  174. } *active_bo, *pinned_bo;
  175. u32 active_bo_count, pinned_bo_count;
  176. struct intel_overlay_error_state *overlay;
  177. struct intel_display_error_state *display;
  178. };
  179. struct drm_i915_display_funcs {
  180. void (*dpms)(struct drm_crtc *crtc, int mode);
  181. bool (*fbc_enabled)(struct drm_device *dev);
  182. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  183. void (*disable_fbc)(struct drm_device *dev);
  184. int (*get_display_clock_speed)(struct drm_device *dev);
  185. int (*get_fifo_size)(struct drm_device *dev, int plane);
  186. void (*update_wm)(struct drm_device *dev);
  187. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  188. uint32_t sprite_width, int pixel_size);
  189. int (*crtc_mode_set)(struct drm_crtc *crtc,
  190. struct drm_display_mode *mode,
  191. struct drm_display_mode *adjusted_mode,
  192. int x, int y,
  193. struct drm_framebuffer *old_fb);
  194. void (*write_eld)(struct drm_connector *connector,
  195. struct drm_crtc *crtc);
  196. void (*fdi_link_train)(struct drm_crtc *crtc);
  197. void (*init_clock_gating)(struct drm_device *dev);
  198. void (*init_pch_clock_gating)(struct drm_device *dev);
  199. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  200. struct drm_framebuffer *fb,
  201. struct drm_i915_gem_object *obj);
  202. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  203. int x, int y);
  204. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  205. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  206. /* clock updates for mode set */
  207. /* cursor updates */
  208. /* render clock increase/decrease */
  209. /* display clock increase/decrease */
  210. /* pll clock increase/decrease */
  211. };
  212. struct intel_device_info {
  213. u8 gen;
  214. u8 is_mobile:1;
  215. u8 is_i85x:1;
  216. u8 is_i915g:1;
  217. u8 is_i945gm:1;
  218. u8 is_g33:1;
  219. u8 need_gfx_hws:1;
  220. u8 is_g4x:1;
  221. u8 is_pineview:1;
  222. u8 is_broadwater:1;
  223. u8 is_crestline:1;
  224. u8 is_ivybridge:1;
  225. u8 has_fbc:1;
  226. u8 has_pipe_cxsr:1;
  227. u8 has_hotplug:1;
  228. u8 cursor_needs_physical:1;
  229. u8 has_overlay:1;
  230. u8 overlay_needs_physical:1;
  231. u8 supports_tv:1;
  232. u8 has_bsd_ring:1;
  233. u8 has_blt_ring:1;
  234. u8 has_llc:1;
  235. };
  236. enum no_fbc_reason {
  237. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  238. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  239. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  240. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  241. FBC_BAD_PLANE, /* fbc not supported on plane */
  242. FBC_NOT_TILED, /* buffer not tiled */
  243. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  244. FBC_MODULE_PARAM,
  245. };
  246. enum intel_pch {
  247. PCH_IBX, /* Ibexpeak PCH */
  248. PCH_CPT, /* Cougarpoint PCH */
  249. };
  250. #define QUIRK_PIPEA_FORCE (1<<0)
  251. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  252. struct intel_fbdev;
  253. struct intel_fbc_work;
  254. typedef struct drm_i915_private {
  255. struct drm_device *dev;
  256. const struct intel_device_info *info;
  257. int has_gem;
  258. int relative_constants_mode;
  259. void __iomem *regs;
  260. u32 gt_fifo_count;
  261. struct intel_gmbus {
  262. struct i2c_adapter adapter;
  263. struct i2c_adapter *force_bit;
  264. u32 reg0;
  265. } *gmbus;
  266. struct pci_dev *bridge_dev;
  267. struct intel_ring_buffer ring[I915_NUM_RINGS];
  268. uint32_t next_seqno;
  269. drm_dma_handle_t *status_page_dmah;
  270. uint32_t counter;
  271. drm_local_map_t hws_map;
  272. struct drm_i915_gem_object *pwrctx;
  273. struct drm_i915_gem_object *renderctx;
  274. struct resource mch_res;
  275. unsigned int cpp;
  276. int back_offset;
  277. int front_offset;
  278. int current_page;
  279. int page_flipping;
  280. atomic_t irq_received;
  281. /* protects the irq masks */
  282. spinlock_t irq_lock;
  283. /** Cached value of IMR to avoid reads in updating the bitfield */
  284. u32 pipestat[2];
  285. u32 irq_mask;
  286. u32 gt_irq_mask;
  287. u32 pch_irq_mask;
  288. u32 hotplug_supported_mask;
  289. struct work_struct hotplug_work;
  290. int tex_lru_log_granularity;
  291. int allow_batchbuffer;
  292. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  293. int vblank_pipe;
  294. int num_pipe;
  295. /* For hangcheck timer */
  296. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  297. struct timer_list hangcheck_timer;
  298. int hangcheck_count;
  299. uint32_t last_acthd;
  300. uint32_t last_acthd_bsd;
  301. uint32_t last_acthd_blt;
  302. uint32_t last_instdone;
  303. uint32_t last_instdone1;
  304. unsigned long cfb_size;
  305. unsigned int cfb_fb;
  306. enum plane cfb_plane;
  307. int cfb_y;
  308. struct intel_fbc_work *fbc_work;
  309. struct intel_opregion opregion;
  310. /* overlay */
  311. struct intel_overlay *overlay;
  312. bool sprite_scaling_enabled;
  313. /* LVDS info */
  314. int backlight_level; /* restore backlight to this value */
  315. bool backlight_enabled;
  316. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  317. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  318. /* Feature bits from the VBIOS */
  319. unsigned int int_tv_support:1;
  320. unsigned int lvds_dither:1;
  321. unsigned int lvds_vbt:1;
  322. unsigned int int_crt_support:1;
  323. unsigned int lvds_use_ssc:1;
  324. unsigned int display_clock_mode:1;
  325. int lvds_ssc_freq;
  326. struct {
  327. int rate;
  328. int lanes;
  329. int preemphasis;
  330. int vswing;
  331. bool initialized;
  332. bool support;
  333. int bpp;
  334. struct edp_power_seq pps;
  335. } edp;
  336. bool no_aux_handshake;
  337. struct notifier_block lid_notifier;
  338. int crt_ddc_pin;
  339. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  340. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  341. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  342. unsigned int fsb_freq, mem_freq, is_ddr3;
  343. spinlock_t error_lock;
  344. struct drm_i915_error_state *first_error;
  345. struct work_struct error_work;
  346. struct completion error_completion;
  347. struct workqueue_struct *wq;
  348. /* Display functions */
  349. struct drm_i915_display_funcs display;
  350. /* PCH chipset type */
  351. enum intel_pch pch_type;
  352. unsigned long quirks;
  353. /* Register state */
  354. bool modeset_on_lid;
  355. u8 saveLBB;
  356. u32 saveDSPACNTR;
  357. u32 saveDSPBCNTR;
  358. u32 saveDSPARB;
  359. u32 saveHWS;
  360. u32 savePIPEACONF;
  361. u32 savePIPEBCONF;
  362. u32 savePIPEASRC;
  363. u32 savePIPEBSRC;
  364. u32 saveFPA0;
  365. u32 saveFPA1;
  366. u32 saveDPLL_A;
  367. u32 saveDPLL_A_MD;
  368. u32 saveHTOTAL_A;
  369. u32 saveHBLANK_A;
  370. u32 saveHSYNC_A;
  371. u32 saveVTOTAL_A;
  372. u32 saveVBLANK_A;
  373. u32 saveVSYNC_A;
  374. u32 saveBCLRPAT_A;
  375. u32 saveTRANSACONF;
  376. u32 saveTRANS_HTOTAL_A;
  377. u32 saveTRANS_HBLANK_A;
  378. u32 saveTRANS_HSYNC_A;
  379. u32 saveTRANS_VTOTAL_A;
  380. u32 saveTRANS_VBLANK_A;
  381. u32 saveTRANS_VSYNC_A;
  382. u32 savePIPEASTAT;
  383. u32 saveDSPASTRIDE;
  384. u32 saveDSPASIZE;
  385. u32 saveDSPAPOS;
  386. u32 saveDSPAADDR;
  387. u32 saveDSPASURF;
  388. u32 saveDSPATILEOFF;
  389. u32 savePFIT_PGM_RATIOS;
  390. u32 saveBLC_HIST_CTL;
  391. u32 saveBLC_PWM_CTL;
  392. u32 saveBLC_PWM_CTL2;
  393. u32 saveBLC_CPU_PWM_CTL;
  394. u32 saveBLC_CPU_PWM_CTL2;
  395. u32 saveFPB0;
  396. u32 saveFPB1;
  397. u32 saveDPLL_B;
  398. u32 saveDPLL_B_MD;
  399. u32 saveHTOTAL_B;
  400. u32 saveHBLANK_B;
  401. u32 saveHSYNC_B;
  402. u32 saveVTOTAL_B;
  403. u32 saveVBLANK_B;
  404. u32 saveVSYNC_B;
  405. u32 saveBCLRPAT_B;
  406. u32 saveTRANSBCONF;
  407. u32 saveTRANS_HTOTAL_B;
  408. u32 saveTRANS_HBLANK_B;
  409. u32 saveTRANS_HSYNC_B;
  410. u32 saveTRANS_VTOTAL_B;
  411. u32 saveTRANS_VBLANK_B;
  412. u32 saveTRANS_VSYNC_B;
  413. u32 savePIPEBSTAT;
  414. u32 saveDSPBSTRIDE;
  415. u32 saveDSPBSIZE;
  416. u32 saveDSPBPOS;
  417. u32 saveDSPBADDR;
  418. u32 saveDSPBSURF;
  419. u32 saveDSPBTILEOFF;
  420. u32 saveVGA0;
  421. u32 saveVGA1;
  422. u32 saveVGA_PD;
  423. u32 saveVGACNTRL;
  424. u32 saveADPA;
  425. u32 saveLVDS;
  426. u32 savePP_ON_DELAYS;
  427. u32 savePP_OFF_DELAYS;
  428. u32 saveDVOA;
  429. u32 saveDVOB;
  430. u32 saveDVOC;
  431. u32 savePP_ON;
  432. u32 savePP_OFF;
  433. u32 savePP_CONTROL;
  434. u32 savePP_DIVISOR;
  435. u32 savePFIT_CONTROL;
  436. u32 save_palette_a[256];
  437. u32 save_palette_b[256];
  438. u32 saveDPFC_CB_BASE;
  439. u32 saveFBC_CFB_BASE;
  440. u32 saveFBC_LL_BASE;
  441. u32 saveFBC_CONTROL;
  442. u32 saveFBC_CONTROL2;
  443. u32 saveIER;
  444. u32 saveIIR;
  445. u32 saveIMR;
  446. u32 saveDEIER;
  447. u32 saveDEIMR;
  448. u32 saveGTIER;
  449. u32 saveGTIMR;
  450. u32 saveFDI_RXA_IMR;
  451. u32 saveFDI_RXB_IMR;
  452. u32 saveCACHE_MODE_0;
  453. u32 saveMI_ARB_STATE;
  454. u32 saveSWF0[16];
  455. u32 saveSWF1[16];
  456. u32 saveSWF2[3];
  457. u8 saveMSR;
  458. u8 saveSR[8];
  459. u8 saveGR[25];
  460. u8 saveAR_INDEX;
  461. u8 saveAR[21];
  462. u8 saveDACMASK;
  463. u8 saveCR[37];
  464. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  465. u32 saveCURACNTR;
  466. u32 saveCURAPOS;
  467. u32 saveCURABASE;
  468. u32 saveCURBCNTR;
  469. u32 saveCURBPOS;
  470. u32 saveCURBBASE;
  471. u32 saveCURSIZE;
  472. u32 saveDP_B;
  473. u32 saveDP_C;
  474. u32 saveDP_D;
  475. u32 savePIPEA_GMCH_DATA_M;
  476. u32 savePIPEB_GMCH_DATA_M;
  477. u32 savePIPEA_GMCH_DATA_N;
  478. u32 savePIPEB_GMCH_DATA_N;
  479. u32 savePIPEA_DP_LINK_M;
  480. u32 savePIPEB_DP_LINK_M;
  481. u32 savePIPEA_DP_LINK_N;
  482. u32 savePIPEB_DP_LINK_N;
  483. u32 saveFDI_RXA_CTL;
  484. u32 saveFDI_TXA_CTL;
  485. u32 saveFDI_RXB_CTL;
  486. u32 saveFDI_TXB_CTL;
  487. u32 savePFA_CTL_1;
  488. u32 savePFB_CTL_1;
  489. u32 savePFA_WIN_SZ;
  490. u32 savePFB_WIN_SZ;
  491. u32 savePFA_WIN_POS;
  492. u32 savePFB_WIN_POS;
  493. u32 savePCH_DREF_CONTROL;
  494. u32 saveDISP_ARB_CTL;
  495. u32 savePIPEA_DATA_M1;
  496. u32 savePIPEA_DATA_N1;
  497. u32 savePIPEA_LINK_M1;
  498. u32 savePIPEA_LINK_N1;
  499. u32 savePIPEB_DATA_M1;
  500. u32 savePIPEB_DATA_N1;
  501. u32 savePIPEB_LINK_M1;
  502. u32 savePIPEB_LINK_N1;
  503. u32 saveMCHBAR_RENDER_STANDBY;
  504. u32 savePCH_PORT_HOTPLUG;
  505. struct {
  506. /** Bridge to intel-gtt-ko */
  507. const struct intel_gtt *gtt;
  508. /** Memory allocator for GTT stolen memory */
  509. struct drm_mm stolen;
  510. /** Memory allocator for GTT */
  511. struct drm_mm gtt_space;
  512. /** List of all objects in gtt_space. Used to restore gtt
  513. * mappings on resume */
  514. struct list_head gtt_list;
  515. /** Usable portion of the GTT for GEM */
  516. unsigned long gtt_start;
  517. unsigned long gtt_mappable_end;
  518. unsigned long gtt_end;
  519. struct io_mapping *gtt_mapping;
  520. int gtt_mtrr;
  521. struct shrinker inactive_shrinker;
  522. /**
  523. * List of objects currently involved in rendering.
  524. *
  525. * Includes buffers having the contents of their GPU caches
  526. * flushed, not necessarily primitives. last_rendering_seqno
  527. * represents when the rendering involved will be completed.
  528. *
  529. * A reference is held on the buffer while on this list.
  530. */
  531. struct list_head active_list;
  532. /**
  533. * List of objects which are not in the ringbuffer but which
  534. * still have a write_domain which needs to be flushed before
  535. * unbinding.
  536. *
  537. * last_rendering_seqno is 0 while an object is in this list.
  538. *
  539. * A reference is held on the buffer while on this list.
  540. */
  541. struct list_head flushing_list;
  542. /**
  543. * LRU list of objects which are not in the ringbuffer and
  544. * are ready to unbind, but are still in the GTT.
  545. *
  546. * last_rendering_seqno is 0 while an object is in this list.
  547. *
  548. * A reference is not held on the buffer while on this list,
  549. * as merely being GTT-bound shouldn't prevent its being
  550. * freed, and we'll pull it off the list in the free path.
  551. */
  552. struct list_head inactive_list;
  553. /**
  554. * LRU list of objects which are not in the ringbuffer but
  555. * are still pinned in the GTT.
  556. */
  557. struct list_head pinned_list;
  558. /** LRU list of objects with fence regs on them. */
  559. struct list_head fence_list;
  560. /**
  561. * List of objects currently pending being freed.
  562. *
  563. * These objects are no longer in use, but due to a signal
  564. * we were prevented from freeing them at the appointed time.
  565. */
  566. struct list_head deferred_free_list;
  567. /**
  568. * We leave the user IRQ off as much as possible,
  569. * but this means that requests will finish and never
  570. * be retired once the system goes idle. Set a timer to
  571. * fire periodically while the ring is running. When it
  572. * fires, go retire requests.
  573. */
  574. struct delayed_work retire_work;
  575. /**
  576. * Are we in a non-interruptible section of code like
  577. * modesetting?
  578. */
  579. bool interruptible;
  580. /**
  581. * Flag if the X Server, and thus DRM, is not currently in
  582. * control of the device.
  583. *
  584. * This is set between LeaveVT and EnterVT. It needs to be
  585. * replaced with a semaphore. It also needs to be
  586. * transitioned away from for kernel modesetting.
  587. */
  588. int suspended;
  589. /**
  590. * Flag if the hardware appears to be wedged.
  591. *
  592. * This is set when attempts to idle the device timeout.
  593. * It prevents command submission from occurring and makes
  594. * every pending request fail
  595. */
  596. atomic_t wedged;
  597. /** Bit 6 swizzling required for X tiling */
  598. uint32_t bit_6_swizzle_x;
  599. /** Bit 6 swizzling required for Y tiling */
  600. uint32_t bit_6_swizzle_y;
  601. /* storage for physical objects */
  602. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  603. /* accounting, useful for userland debugging */
  604. size_t gtt_total;
  605. size_t mappable_gtt_total;
  606. size_t object_memory;
  607. u32 object_count;
  608. } mm;
  609. struct sdvo_device_mapping sdvo_mappings[2];
  610. /* indicate whether the LVDS_BORDER should be enabled or not */
  611. unsigned int lvds_border_bits;
  612. /* Panel fitter placement and size for Ironlake+ */
  613. u32 pch_pf_pos, pch_pf_size;
  614. struct drm_crtc *plane_to_crtc_mapping[3];
  615. struct drm_crtc *pipe_to_crtc_mapping[3];
  616. wait_queue_head_t pending_flip_queue;
  617. bool flip_pending_is_done;
  618. /* Reclocking support */
  619. bool render_reclock_avail;
  620. bool lvds_downclock_avail;
  621. /* indicates the reduced downclock for LVDS*/
  622. int lvds_downclock;
  623. struct work_struct idle_work;
  624. struct timer_list idle_timer;
  625. bool busy;
  626. u16 orig_clock;
  627. int child_dev_num;
  628. struct child_device_config *child_dev;
  629. struct drm_connector *int_lvds_connector;
  630. struct drm_connector *int_edp_connector;
  631. bool mchbar_need_disable;
  632. struct work_struct rps_work;
  633. spinlock_t rps_lock;
  634. u32 pm_iir;
  635. u8 cur_delay;
  636. u8 min_delay;
  637. u8 max_delay;
  638. u8 fmax;
  639. u8 fstart;
  640. u64 last_count1;
  641. unsigned long last_time1;
  642. unsigned long chipset_power;
  643. u64 last_count2;
  644. struct timespec last_time2;
  645. unsigned long gfx_power;
  646. int c_m;
  647. int r_t;
  648. u8 corr;
  649. spinlock_t *mchdev_lock;
  650. enum no_fbc_reason no_fbc_reason;
  651. struct drm_mm_node *compressed_fb;
  652. struct drm_mm_node *compressed_llb;
  653. unsigned long last_gpu_reset;
  654. /* list of fbdev register on this device */
  655. struct intel_fbdev *fbdev;
  656. struct backlight_device *backlight;
  657. struct drm_property *broadcast_rgb_property;
  658. struct drm_property *force_audio_property;
  659. atomic_t forcewake_count;
  660. } drm_i915_private_t;
  661. enum i915_cache_level {
  662. I915_CACHE_NONE,
  663. I915_CACHE_LLC,
  664. I915_CACHE_LLC_MLC, /* gen6+ */
  665. };
  666. struct drm_i915_gem_object {
  667. struct drm_gem_object base;
  668. /** Current space allocated to this object in the GTT, if any. */
  669. struct drm_mm_node *gtt_space;
  670. struct list_head gtt_list;
  671. /** This object's place on the active/flushing/inactive lists */
  672. struct list_head ring_list;
  673. struct list_head mm_list;
  674. /** This object's place on GPU write list */
  675. struct list_head gpu_write_list;
  676. /** This object's place in the batchbuffer or on the eviction list */
  677. struct list_head exec_list;
  678. /**
  679. * This is set if the object is on the active or flushing lists
  680. * (has pending rendering), and is not set if it's on inactive (ready
  681. * to be unbound).
  682. */
  683. unsigned int active:1;
  684. /**
  685. * This is set if the object has been written to since last bound
  686. * to the GTT
  687. */
  688. unsigned int dirty:1;
  689. /**
  690. * This is set if the object has been written to since the last
  691. * GPU flush.
  692. */
  693. unsigned int pending_gpu_write:1;
  694. /**
  695. * Fence register bits (if any) for this object. Will be set
  696. * as needed when mapped into the GTT.
  697. * Protected by dev->struct_mutex.
  698. */
  699. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  700. /**
  701. * Advice: are the backing pages purgeable?
  702. */
  703. unsigned int madv:2;
  704. /**
  705. * Current tiling mode for the object.
  706. */
  707. unsigned int tiling_mode:2;
  708. unsigned int tiling_changed:1;
  709. /** How many users have pinned this object in GTT space. The following
  710. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  711. * (via user_pin_count), execbuffer (objects are not allowed multiple
  712. * times for the same batchbuffer), and the framebuffer code. When
  713. * switching/pageflipping, the framebuffer code has at most two buffers
  714. * pinned per crtc.
  715. *
  716. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  717. * bits with absolutely no headroom. So use 4 bits. */
  718. unsigned int pin_count:4;
  719. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  720. /**
  721. * Is the object at the current location in the gtt mappable and
  722. * fenceable? Used to avoid costly recalculations.
  723. */
  724. unsigned int map_and_fenceable:1;
  725. /**
  726. * Whether the current gtt mapping needs to be mappable (and isn't just
  727. * mappable by accident). Track pin and fault separate for a more
  728. * accurate mappable working set.
  729. */
  730. unsigned int fault_mappable:1;
  731. unsigned int pin_mappable:1;
  732. /*
  733. * Is the GPU currently using a fence to access this buffer,
  734. */
  735. unsigned int pending_fenced_gpu_access:1;
  736. unsigned int fenced_gpu_access:1;
  737. unsigned int cache_level:2;
  738. struct page **pages;
  739. /**
  740. * DMAR support
  741. */
  742. struct scatterlist *sg_list;
  743. int num_sg;
  744. /**
  745. * Used for performing relocations during execbuffer insertion.
  746. */
  747. struct hlist_node exec_node;
  748. unsigned long exec_handle;
  749. struct drm_i915_gem_exec_object2 *exec_entry;
  750. /**
  751. * Current offset of the object in GTT space.
  752. *
  753. * This is the same as gtt_space->start
  754. */
  755. uint32_t gtt_offset;
  756. /** Breadcrumb of last rendering to the buffer. */
  757. uint32_t last_rendering_seqno;
  758. struct intel_ring_buffer *ring;
  759. /** Breadcrumb of last fenced GPU access to the buffer. */
  760. uint32_t last_fenced_seqno;
  761. struct intel_ring_buffer *last_fenced_ring;
  762. /** Current tiling stride for the object, if it's tiled. */
  763. uint32_t stride;
  764. /** Record of address bit 17 of each page at last unbind. */
  765. unsigned long *bit_17;
  766. /**
  767. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  768. * flags which individual pages are valid.
  769. */
  770. uint8_t *page_cpu_valid;
  771. /** User space pin count and filp owning the pin */
  772. uint32_t user_pin_count;
  773. struct drm_file *pin_filp;
  774. /** for phy allocated objects */
  775. struct drm_i915_gem_phys_object *phys_obj;
  776. /**
  777. * Number of crtcs where this object is currently the fb, but
  778. * will be page flipped away on the next vblank. When it
  779. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  780. */
  781. atomic_t pending_flip;
  782. };
  783. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  784. /**
  785. * Request queue structure.
  786. *
  787. * The request queue allows us to note sequence numbers that have been emitted
  788. * and may be associated with active buffers to be retired.
  789. *
  790. * By keeping this list, we can avoid having to do questionable
  791. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  792. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  793. */
  794. struct drm_i915_gem_request {
  795. /** On Which ring this request was generated */
  796. struct intel_ring_buffer *ring;
  797. /** GEM sequence number associated with this request. */
  798. uint32_t seqno;
  799. /** Time at which this request was emitted, in jiffies. */
  800. unsigned long emitted_jiffies;
  801. /** global list entry for this request */
  802. struct list_head list;
  803. struct drm_i915_file_private *file_priv;
  804. /** file_priv list entry for this request */
  805. struct list_head client_list;
  806. };
  807. struct drm_i915_file_private {
  808. struct {
  809. struct spinlock lock;
  810. struct list_head request_list;
  811. } mm;
  812. };
  813. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  814. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  815. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  816. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  817. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  818. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  819. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  820. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  821. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  822. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  823. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  824. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  825. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  826. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  827. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  828. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  829. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  830. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  831. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  832. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  833. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  834. /*
  835. * The genX designation typically refers to the render engine, so render
  836. * capability related checks should use IS_GEN, while display and other checks
  837. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  838. * chips, etc.).
  839. */
  840. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  841. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  842. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  843. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  844. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  845. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  846. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  847. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  848. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  849. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  850. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  851. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  852. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  853. * rows, which changed the alignment requirements and fence programming.
  854. */
  855. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  856. IS_I915GM(dev)))
  857. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  858. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  859. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  860. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  861. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  862. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  863. /* dsparb controlled by hw only */
  864. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  865. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  866. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  867. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  868. #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  869. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  870. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  871. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  872. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  873. #include "i915_trace.h"
  874. extern struct drm_ioctl_desc i915_ioctls[];
  875. extern int i915_max_ioctl;
  876. extern unsigned int i915_fbpercrtc __always_unused;
  877. extern int i915_panel_ignore_lid __read_mostly;
  878. extern unsigned int i915_powersave __read_mostly;
  879. extern int i915_semaphores __read_mostly;
  880. extern unsigned int i915_lvds_downclock __read_mostly;
  881. extern int i915_panel_use_ssc __read_mostly;
  882. extern int i915_vbt_sdvo_panel_type __read_mostly;
  883. extern int i915_enable_rc6 __read_mostly;
  884. extern int i915_enable_fbc __read_mostly;
  885. extern bool i915_enable_hangcheck __read_mostly;
  886. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  887. extern int i915_resume(struct drm_device *dev);
  888. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  889. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  890. /* i915_dma.c */
  891. extern void i915_kernel_lost_context(struct drm_device * dev);
  892. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  893. extern int i915_driver_unload(struct drm_device *);
  894. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  895. extern void i915_driver_lastclose(struct drm_device * dev);
  896. extern void i915_driver_preclose(struct drm_device *dev,
  897. struct drm_file *file_priv);
  898. extern void i915_driver_postclose(struct drm_device *dev,
  899. struct drm_file *file_priv);
  900. extern int i915_driver_device_is_agp(struct drm_device * dev);
  901. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  902. unsigned long arg);
  903. extern int i915_emit_box(struct drm_device *dev,
  904. struct drm_clip_rect *box,
  905. int DR1, int DR4);
  906. extern int i915_reset(struct drm_device *dev, u8 flags);
  907. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  908. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  909. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  910. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  911. /* i915_irq.c */
  912. void i915_hangcheck_elapsed(unsigned long data);
  913. void i915_handle_error(struct drm_device *dev, bool wedged);
  914. extern int i915_irq_emit(struct drm_device *dev, void *data,
  915. struct drm_file *file_priv);
  916. extern int i915_irq_wait(struct drm_device *dev, void *data,
  917. struct drm_file *file_priv);
  918. extern void intel_irq_init(struct drm_device *dev);
  919. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  920. struct drm_file *file_priv);
  921. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  922. struct drm_file *file_priv);
  923. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  924. struct drm_file *file_priv);
  925. void
  926. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  927. void
  928. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  929. void intel_enable_asle(struct drm_device *dev);
  930. #ifdef CONFIG_DEBUG_FS
  931. extern void i915_destroy_error_state(struct drm_device *dev);
  932. #else
  933. #define i915_destroy_error_state(x)
  934. #endif
  935. /* i915_gem.c */
  936. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  937. struct drm_file *file_priv);
  938. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  939. struct drm_file *file_priv);
  940. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  941. struct drm_file *file_priv);
  942. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  943. struct drm_file *file_priv);
  944. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  945. struct drm_file *file_priv);
  946. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  947. struct drm_file *file_priv);
  948. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  949. struct drm_file *file_priv);
  950. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  951. struct drm_file *file_priv);
  952. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  953. struct drm_file *file_priv);
  954. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  955. struct drm_file *file_priv);
  956. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  957. struct drm_file *file_priv);
  958. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  959. struct drm_file *file_priv);
  960. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  961. struct drm_file *file_priv);
  962. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  963. struct drm_file *file_priv);
  964. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  965. struct drm_file *file_priv);
  966. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  967. struct drm_file *file_priv);
  968. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  969. struct drm_file *file_priv);
  970. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  971. struct drm_file *file_priv);
  972. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  973. struct drm_file *file_priv);
  974. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  975. struct drm_file *file_priv);
  976. void i915_gem_load(struct drm_device *dev);
  977. int i915_gem_init_object(struct drm_gem_object *obj);
  978. int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
  979. uint32_t invalidate_domains,
  980. uint32_t flush_domains);
  981. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  982. size_t size);
  983. void i915_gem_free_object(struct drm_gem_object *obj);
  984. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  985. uint32_t alignment,
  986. bool map_and_fenceable);
  987. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  988. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  989. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  990. void i915_gem_lastclose(struct drm_device *dev);
  991. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  992. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
  993. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  994. struct intel_ring_buffer *ring,
  995. u32 seqno);
  996. int i915_gem_dumb_create(struct drm_file *file_priv,
  997. struct drm_device *dev,
  998. struct drm_mode_create_dumb *args);
  999. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1000. uint32_t handle, uint64_t *offset);
  1001. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1002. uint32_t handle);
  1003. /**
  1004. * Returns true if seq1 is later than seq2.
  1005. */
  1006. static inline bool
  1007. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1008. {
  1009. return (int32_t)(seq1 - seq2) >= 0;
  1010. }
  1011. static inline u32
  1012. i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
  1013. {
  1014. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1015. return ring->outstanding_lazy_request = dev_priv->next_seqno;
  1016. }
  1017. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
  1018. struct intel_ring_buffer *pipelined);
  1019. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1020. void i915_gem_retire_requests(struct drm_device *dev);
  1021. void i915_gem_reset(struct drm_device *dev);
  1022. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1023. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1024. uint32_t read_domains,
  1025. uint32_t write_domain);
  1026. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1027. int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
  1028. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1029. void i915_gem_do_init(struct drm_device *dev,
  1030. unsigned long start,
  1031. unsigned long mappable_end,
  1032. unsigned long end);
  1033. int __must_check i915_gpu_idle(struct drm_device *dev);
  1034. int __must_check i915_gem_idle(struct drm_device *dev);
  1035. int __must_check i915_add_request(struct intel_ring_buffer *ring,
  1036. struct drm_file *file,
  1037. struct drm_i915_gem_request *request);
  1038. int __must_check i915_wait_request(struct intel_ring_buffer *ring,
  1039. uint32_t seqno);
  1040. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1041. int __must_check
  1042. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1043. bool write);
  1044. int __must_check
  1045. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1046. u32 alignment,
  1047. struct intel_ring_buffer *pipelined);
  1048. int i915_gem_attach_phys_object(struct drm_device *dev,
  1049. struct drm_i915_gem_object *obj,
  1050. int id,
  1051. int align);
  1052. void i915_gem_detach_phys_object(struct drm_device *dev,
  1053. struct drm_i915_gem_object *obj);
  1054. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1055. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1056. uint32_t
  1057. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1058. uint32_t size,
  1059. int tiling_mode);
  1060. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1061. enum i915_cache_level cache_level);
  1062. /* i915_gem_gtt.c */
  1063. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1064. int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
  1065. void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
  1066. enum i915_cache_level cache_level);
  1067. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1068. /* i915_gem_evict.c */
  1069. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1070. unsigned alignment, bool mappable);
  1071. int __must_check i915_gem_evict_everything(struct drm_device *dev,
  1072. bool purgeable_only);
  1073. int __must_check i915_gem_evict_inactive(struct drm_device *dev,
  1074. bool purgeable_only);
  1075. /* i915_gem_tiling.c */
  1076. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1077. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1078. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1079. /* i915_gem_debug.c */
  1080. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1081. const char *where, uint32_t mark);
  1082. #if WATCH_LISTS
  1083. int i915_verify_lists(struct drm_device *dev);
  1084. #else
  1085. #define i915_verify_lists(dev) 0
  1086. #endif
  1087. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1088. int handle);
  1089. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1090. const char *where, uint32_t mark);
  1091. /* i915_debugfs.c */
  1092. int i915_debugfs_init(struct drm_minor *minor);
  1093. void i915_debugfs_cleanup(struct drm_minor *minor);
  1094. /* i915_suspend.c */
  1095. extern int i915_save_state(struct drm_device *dev);
  1096. extern int i915_restore_state(struct drm_device *dev);
  1097. /* i915_suspend.c */
  1098. extern int i915_save_state(struct drm_device *dev);
  1099. extern int i915_restore_state(struct drm_device *dev);
  1100. /* intel_i2c.c */
  1101. extern int intel_setup_gmbus(struct drm_device *dev);
  1102. extern void intel_teardown_gmbus(struct drm_device *dev);
  1103. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1104. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1105. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1106. {
  1107. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1108. }
  1109. extern void intel_i2c_reset(struct drm_device *dev);
  1110. /* intel_opregion.c */
  1111. extern int intel_opregion_setup(struct drm_device *dev);
  1112. #ifdef CONFIG_ACPI
  1113. extern void intel_opregion_init(struct drm_device *dev);
  1114. extern void intel_opregion_fini(struct drm_device *dev);
  1115. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1116. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1117. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1118. #else
  1119. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1120. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1121. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1122. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1123. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1124. #endif
  1125. /* intel_acpi.c */
  1126. #ifdef CONFIG_ACPI
  1127. extern void intel_register_dsm_handler(void);
  1128. extern void intel_unregister_dsm_handler(void);
  1129. #else
  1130. static inline void intel_register_dsm_handler(void) { return; }
  1131. static inline void intel_unregister_dsm_handler(void) { return; }
  1132. #endif /* CONFIG_ACPI */
  1133. /* modesetting */
  1134. extern void intel_modeset_init(struct drm_device *dev);
  1135. extern void intel_modeset_gem_init(struct drm_device *dev);
  1136. extern void intel_modeset_cleanup(struct drm_device *dev);
  1137. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1138. extern bool intel_fbc_enabled(struct drm_device *dev);
  1139. extern void intel_disable_fbc(struct drm_device *dev);
  1140. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1141. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1142. extern void ironlake_enable_rc6(struct drm_device *dev);
  1143. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1144. extern void intel_detect_pch(struct drm_device *dev);
  1145. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1146. extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1147. extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
  1148. extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1149. extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
  1150. /* overlay */
  1151. #ifdef CONFIG_DEBUG_FS
  1152. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1153. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1154. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1155. extern void intel_display_print_error_state(struct seq_file *m,
  1156. struct drm_device *dev,
  1157. struct intel_display_error_state *error);
  1158. #endif
  1159. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  1160. #define BEGIN_LP_RING(n) \
  1161. intel_ring_begin(LP_RING(dev_priv), (n))
  1162. #define OUT_RING(x) \
  1163. intel_ring_emit(LP_RING(dev_priv), x)
  1164. #define ADVANCE_LP_RING() \
  1165. intel_ring_advance(LP_RING(dev_priv))
  1166. /**
  1167. * Lock test for when it's just for synchronization of ring access.
  1168. *
  1169. * In that case, we don't need to do it when GEM is initialized as nobody else
  1170. * has access to the ring.
  1171. */
  1172. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  1173. if (LP_RING(dev->dev_private)->obj == NULL) \
  1174. LOCK_TEST_WITH_RETURN(dev, file); \
  1175. } while (0)
  1176. /* On SNB platform, before reading ring registers forcewake bit
  1177. * must be set to prevent GT core from power down and stale values being
  1178. * returned.
  1179. */
  1180. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1181. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1182. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1183. /* We give fast paths for the really cool registers */
  1184. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  1185. (((dev_priv)->info->gen >= 6) && \
  1186. ((reg) < 0x40000) && \
  1187. ((reg) != FORCEWAKE))
  1188. #define __i915_read(x, y) \
  1189. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1190. __i915_read(8, b)
  1191. __i915_read(16, w)
  1192. __i915_read(32, l)
  1193. __i915_read(64, q)
  1194. #undef __i915_read
  1195. #define __i915_write(x, y) \
  1196. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1197. __i915_write(8, b)
  1198. __i915_write(16, w)
  1199. __i915_write(32, l)
  1200. __i915_write(64, q)
  1201. #undef __i915_write
  1202. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1203. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1204. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1205. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1206. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1207. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1208. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1209. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1210. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1211. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1212. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1213. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1214. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1215. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1216. #endif