intel_ringbuffer.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct drm_device *dev,
  47. struct intel_ring_buffer *ring,
  48. u32 invalidate_domains,
  49. u32 flush_domains)
  50. {
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. #if WATCH_EXEC
  102. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  103. #endif
  104. intel_ring_begin(dev, ring, 2);
  105. intel_ring_emit(dev, ring, cmd);
  106. intel_ring_emit(dev, ring, MI_NOOP);
  107. intel_ring_advance(dev, ring);
  108. }
  109. }
  110. static void ring_set_tail(struct drm_device *dev,
  111. struct intel_ring_buffer *ring,
  112. u32 value)
  113. {
  114. drm_i915_private_t *dev_priv = dev->dev_private;
  115. I915_WRITE_TAIL(ring, ring->tail);
  116. }
  117. static unsigned int render_ring_get_active_head(struct drm_device *dev,
  118. struct intel_ring_buffer *ring)
  119. {
  120. drm_i915_private_t *dev_priv = dev->dev_private;
  121. u32 acthd_reg = INTEL_INFO(dev)->gen >= 4 ?
  122. RING_ACTHD(ring->mmio_base) : ACTHD;
  123. return I915_READ(acthd_reg);
  124. }
  125. static int init_ring_common(struct drm_device *dev,
  126. struct intel_ring_buffer *ring)
  127. {
  128. u32 head;
  129. drm_i915_private_t *dev_priv = dev->dev_private;
  130. struct drm_i915_gem_object *obj_priv;
  131. obj_priv = to_intel_bo(ring->gem_object);
  132. /* Stop the ring if it's running. */
  133. I915_WRITE_CTL(ring, 0);
  134. I915_WRITE_HEAD(ring, 0);
  135. ring->set_tail(dev, ring, 0);
  136. /* Initialize the ring. */
  137. I915_WRITE_START(ring, obj_priv->gtt_offset);
  138. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  139. /* G45 ring initialization fails to reset head to zero */
  140. if (head != 0) {
  141. DRM_ERROR("%s head not reset to zero "
  142. "ctl %08x head %08x tail %08x start %08x\n",
  143. ring->name,
  144. I915_READ_CTL(ring),
  145. I915_READ_HEAD(ring),
  146. I915_READ_TAIL(ring),
  147. I915_READ_START(ring));
  148. I915_WRITE_HEAD(ring, 0);
  149. DRM_ERROR("%s head forced to zero "
  150. "ctl %08x head %08x tail %08x start %08x\n",
  151. ring->name,
  152. I915_READ_CTL(ring),
  153. I915_READ_HEAD(ring),
  154. I915_READ_TAIL(ring),
  155. I915_READ_START(ring));
  156. }
  157. I915_WRITE_CTL(ring,
  158. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  159. | RING_NO_REPORT | RING_VALID);
  160. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  161. /* If the head is still not zero, the ring is dead */
  162. if (head != 0) {
  163. DRM_ERROR("%s initialization failed "
  164. "ctl %08x head %08x tail %08x start %08x\n",
  165. ring->name,
  166. I915_READ_CTL(ring),
  167. I915_READ_HEAD(ring),
  168. I915_READ_TAIL(ring),
  169. I915_READ_START(ring));
  170. return -EIO;
  171. }
  172. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  173. i915_kernel_lost_context(dev);
  174. else {
  175. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  176. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  177. ring->space = ring->head - (ring->tail + 8);
  178. if (ring->space < 0)
  179. ring->space += ring->size;
  180. }
  181. return 0;
  182. }
  183. static int init_render_ring(struct drm_device *dev,
  184. struct intel_ring_buffer *ring)
  185. {
  186. drm_i915_private_t *dev_priv = dev->dev_private;
  187. int ret = init_ring_common(dev, ring);
  188. int mode;
  189. if (INTEL_INFO(dev)->gen > 3) {
  190. mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  191. if (IS_GEN6(dev))
  192. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  193. I915_WRITE(MI_MODE, mode);
  194. }
  195. return ret;
  196. }
  197. #define PIPE_CONTROL_FLUSH(addr) \
  198. do { \
  199. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  200. PIPE_CONTROL_DEPTH_STALL | 2); \
  201. OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
  202. OUT_RING(0); \
  203. OUT_RING(0); \
  204. } while (0)
  205. /**
  206. * Creates a new sequence number, emitting a write of it to the status page
  207. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  208. *
  209. * Must be called with struct_lock held.
  210. *
  211. * Returned sequence numbers are nonzero on success.
  212. */
  213. static u32
  214. render_ring_add_request(struct drm_device *dev,
  215. struct intel_ring_buffer *ring,
  216. u32 flush_domains)
  217. {
  218. drm_i915_private_t *dev_priv = dev->dev_private;
  219. u32 seqno;
  220. seqno = i915_gem_get_seqno(dev);
  221. if (IS_GEN6(dev)) {
  222. BEGIN_LP_RING(6);
  223. OUT_RING(GFX_OP_PIPE_CONTROL | 3);
  224. OUT_RING(PIPE_CONTROL_QW_WRITE |
  225. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  226. PIPE_CONTROL_NOTIFY);
  227. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  228. OUT_RING(seqno);
  229. OUT_RING(0);
  230. OUT_RING(0);
  231. ADVANCE_LP_RING();
  232. } else if (HAS_PIPE_CONTROL(dev)) {
  233. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  234. /*
  235. * Workaround qword write incoherence by flushing the
  236. * PIPE_NOTIFY buffers out to memory before requesting
  237. * an interrupt.
  238. */
  239. BEGIN_LP_RING(32);
  240. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  241. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  242. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  243. OUT_RING(seqno);
  244. OUT_RING(0);
  245. PIPE_CONTROL_FLUSH(scratch_addr);
  246. scratch_addr += 128; /* write to separate cachelines */
  247. PIPE_CONTROL_FLUSH(scratch_addr);
  248. scratch_addr += 128;
  249. PIPE_CONTROL_FLUSH(scratch_addr);
  250. scratch_addr += 128;
  251. PIPE_CONTROL_FLUSH(scratch_addr);
  252. scratch_addr += 128;
  253. PIPE_CONTROL_FLUSH(scratch_addr);
  254. scratch_addr += 128;
  255. PIPE_CONTROL_FLUSH(scratch_addr);
  256. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  257. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  258. PIPE_CONTROL_NOTIFY);
  259. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  260. OUT_RING(seqno);
  261. OUT_RING(0);
  262. ADVANCE_LP_RING();
  263. } else {
  264. BEGIN_LP_RING(4);
  265. OUT_RING(MI_STORE_DWORD_INDEX);
  266. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  267. OUT_RING(seqno);
  268. OUT_RING(MI_USER_INTERRUPT);
  269. ADVANCE_LP_RING();
  270. }
  271. return seqno;
  272. }
  273. static u32
  274. render_ring_get_seqno(struct drm_device *dev,
  275. struct intel_ring_buffer *ring)
  276. {
  277. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  278. if (HAS_PIPE_CONTROL(dev))
  279. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  280. else
  281. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  282. }
  283. static void
  284. render_ring_get_user_irq(struct drm_device *dev,
  285. struct intel_ring_buffer *ring)
  286. {
  287. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  288. unsigned long irqflags;
  289. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  290. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  291. if (HAS_PCH_SPLIT(dev))
  292. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  293. else
  294. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  295. }
  296. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  297. }
  298. static void
  299. render_ring_put_user_irq(struct drm_device *dev,
  300. struct intel_ring_buffer *ring)
  301. {
  302. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  303. unsigned long irqflags;
  304. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  305. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  306. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  307. if (HAS_PCH_SPLIT(dev))
  308. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  309. else
  310. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  311. }
  312. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  313. }
  314. static void render_setup_status_page(struct drm_device *dev,
  315. struct intel_ring_buffer *ring)
  316. {
  317. drm_i915_private_t *dev_priv = dev->dev_private;
  318. if (IS_GEN6(dev)) {
  319. I915_WRITE(RING_HWS_PGA_GEN6(ring->mmio_base),
  320. ring->status_page.gfx_addr);
  321. I915_READ(RING_HWS_PGA_GEN6(ring->mmio_base)); /* posting read */
  322. } else {
  323. I915_WRITE(RING_HWS_PGA(ring->mmio_base),
  324. ring->status_page.gfx_addr);
  325. I915_READ(RING_HWS_PGA(ring->mmio_base)); /* posting read */
  326. }
  327. }
  328. static void
  329. bsd_ring_flush(struct drm_device *dev,
  330. struct intel_ring_buffer *ring,
  331. u32 invalidate_domains,
  332. u32 flush_domains)
  333. {
  334. intel_ring_begin(dev, ring, 2);
  335. intel_ring_emit(dev, ring, MI_FLUSH);
  336. intel_ring_emit(dev, ring, MI_NOOP);
  337. intel_ring_advance(dev, ring);
  338. }
  339. static unsigned int bsd_ring_get_active_head(struct drm_device *dev,
  340. struct intel_ring_buffer *ring)
  341. {
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. return I915_READ(RING_ACTHD(ring->mmio_base));
  344. }
  345. static int init_bsd_ring(struct drm_device *dev,
  346. struct intel_ring_buffer *ring)
  347. {
  348. return init_ring_common(dev, ring);
  349. }
  350. static u32
  351. bsd_ring_add_request(struct drm_device *dev,
  352. struct intel_ring_buffer *ring,
  353. u32 flush_domains)
  354. {
  355. u32 seqno;
  356. seqno = i915_gem_get_seqno(dev);
  357. intel_ring_begin(dev, ring, 4);
  358. intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
  359. intel_ring_emit(dev, ring,
  360. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  361. intel_ring_emit(dev, ring, seqno);
  362. intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
  363. intel_ring_advance(dev, ring);
  364. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  365. return seqno;
  366. }
  367. static void bsd_setup_status_page(struct drm_device *dev,
  368. struct intel_ring_buffer *ring)
  369. {
  370. drm_i915_private_t *dev_priv = dev->dev_private;
  371. I915_WRITE(RING_HWS_PGA(ring->mmio_base), ring->status_page.gfx_addr);
  372. I915_READ(RING_HWS_PGA(ring->mmio_base));
  373. }
  374. static void
  375. bsd_ring_get_user_irq(struct drm_device *dev,
  376. struct intel_ring_buffer *ring)
  377. {
  378. /* do nothing */
  379. }
  380. static void
  381. bsd_ring_put_user_irq(struct drm_device *dev,
  382. struct intel_ring_buffer *ring)
  383. {
  384. /* do nothing */
  385. }
  386. static u32
  387. bsd_ring_get_seqno(struct drm_device *dev,
  388. struct intel_ring_buffer *ring)
  389. {
  390. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  391. }
  392. static int
  393. bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  394. struct intel_ring_buffer *ring,
  395. struct drm_i915_gem_execbuffer2 *exec,
  396. struct drm_clip_rect *cliprects,
  397. uint64_t exec_offset)
  398. {
  399. uint32_t exec_start;
  400. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  401. intel_ring_begin(dev, ring, 2);
  402. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
  403. (2 << 6) | MI_BATCH_NON_SECURE_I965);
  404. intel_ring_emit(dev, ring, exec_start);
  405. intel_ring_advance(dev, ring);
  406. return 0;
  407. }
  408. static int
  409. render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  410. struct intel_ring_buffer *ring,
  411. struct drm_i915_gem_execbuffer2 *exec,
  412. struct drm_clip_rect *cliprects,
  413. uint64_t exec_offset)
  414. {
  415. drm_i915_private_t *dev_priv = dev->dev_private;
  416. int nbox = exec->num_cliprects;
  417. int i = 0, count;
  418. uint32_t exec_start, exec_len;
  419. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  420. exec_len = (uint32_t) exec->batch_len;
  421. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  422. count = nbox ? nbox : 1;
  423. for (i = 0; i < count; i++) {
  424. if (i < nbox) {
  425. int ret = i915_emit_box(dev, cliprects, i,
  426. exec->DR1, exec->DR4);
  427. if (ret)
  428. return ret;
  429. }
  430. if (IS_I830(dev) || IS_845G(dev)) {
  431. intel_ring_begin(dev, ring, 4);
  432. intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
  433. intel_ring_emit(dev, ring,
  434. exec_start | MI_BATCH_NON_SECURE);
  435. intel_ring_emit(dev, ring, exec_start + exec_len - 4);
  436. intel_ring_emit(dev, ring, 0);
  437. } else {
  438. intel_ring_begin(dev, ring, 4);
  439. if (INTEL_INFO(dev)->gen >= 4) {
  440. intel_ring_emit(dev, ring,
  441. MI_BATCH_BUFFER_START | (2 << 6)
  442. | MI_BATCH_NON_SECURE_I965);
  443. intel_ring_emit(dev, ring, exec_start);
  444. } else {
  445. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
  446. | (2 << 6));
  447. intel_ring_emit(dev, ring, exec_start |
  448. MI_BATCH_NON_SECURE);
  449. }
  450. }
  451. intel_ring_advance(dev, ring);
  452. }
  453. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  454. intel_ring_begin(dev, ring, 2);
  455. intel_ring_emit(dev, ring, MI_FLUSH |
  456. MI_NO_WRITE_FLUSH |
  457. MI_INVALIDATE_ISP );
  458. intel_ring_emit(dev, ring, MI_NOOP);
  459. intel_ring_advance(dev, ring);
  460. }
  461. /* XXX breadcrumb */
  462. return 0;
  463. }
  464. static void cleanup_status_page(struct drm_device *dev,
  465. struct intel_ring_buffer *ring)
  466. {
  467. drm_i915_private_t *dev_priv = dev->dev_private;
  468. struct drm_gem_object *obj;
  469. struct drm_i915_gem_object *obj_priv;
  470. obj = ring->status_page.obj;
  471. if (obj == NULL)
  472. return;
  473. obj_priv = to_intel_bo(obj);
  474. kunmap(obj_priv->pages[0]);
  475. i915_gem_object_unpin(obj);
  476. drm_gem_object_unreference(obj);
  477. ring->status_page.obj = NULL;
  478. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  479. }
  480. static int init_status_page(struct drm_device *dev,
  481. struct intel_ring_buffer *ring)
  482. {
  483. drm_i915_private_t *dev_priv = dev->dev_private;
  484. struct drm_gem_object *obj;
  485. struct drm_i915_gem_object *obj_priv;
  486. int ret;
  487. obj = i915_gem_alloc_object(dev, 4096);
  488. if (obj == NULL) {
  489. DRM_ERROR("Failed to allocate status page\n");
  490. ret = -ENOMEM;
  491. goto err;
  492. }
  493. obj_priv = to_intel_bo(obj);
  494. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  495. ret = i915_gem_object_pin(obj, 4096);
  496. if (ret != 0) {
  497. goto err_unref;
  498. }
  499. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  500. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  501. if (ring->status_page.page_addr == NULL) {
  502. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  503. goto err_unpin;
  504. }
  505. ring->status_page.obj = obj;
  506. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  507. ring->setup_status_page(dev, ring);
  508. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  509. ring->name, ring->status_page.gfx_addr);
  510. return 0;
  511. err_unpin:
  512. i915_gem_object_unpin(obj);
  513. err_unref:
  514. drm_gem_object_unreference(obj);
  515. err:
  516. return ret;
  517. }
  518. int intel_init_ring_buffer(struct drm_device *dev,
  519. struct intel_ring_buffer *ring)
  520. {
  521. struct drm_i915_private *dev_priv = dev->dev_private;
  522. struct drm_i915_gem_object *obj_priv;
  523. struct drm_gem_object *obj;
  524. int ret;
  525. ring->dev = dev;
  526. if (I915_NEED_GFX_HWS(dev)) {
  527. ret = init_status_page(dev, ring);
  528. if (ret)
  529. return ret;
  530. }
  531. obj = i915_gem_alloc_object(dev, ring->size);
  532. if (obj == NULL) {
  533. DRM_ERROR("Failed to allocate ringbuffer\n");
  534. ret = -ENOMEM;
  535. goto err_hws;
  536. }
  537. ring->gem_object = obj;
  538. ret = i915_gem_object_pin(obj, PAGE_SIZE);
  539. if (ret)
  540. goto err_unref;
  541. obj_priv = to_intel_bo(obj);
  542. ring->map.size = ring->size;
  543. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  544. ring->map.type = 0;
  545. ring->map.flags = 0;
  546. ring->map.mtrr = 0;
  547. drm_core_ioremap_wc(&ring->map, dev);
  548. if (ring->map.handle == NULL) {
  549. DRM_ERROR("Failed to map ringbuffer.\n");
  550. ret = -EINVAL;
  551. goto err_unpin;
  552. }
  553. ring->virtual_start = ring->map.handle;
  554. ret = ring->init(dev, ring);
  555. if (ret)
  556. goto err_unmap;
  557. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  558. i915_kernel_lost_context(dev);
  559. else {
  560. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  561. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  562. ring->space = ring->head - (ring->tail + 8);
  563. if (ring->space < 0)
  564. ring->space += ring->size;
  565. }
  566. INIT_LIST_HEAD(&ring->active_list);
  567. INIT_LIST_HEAD(&ring->request_list);
  568. return ret;
  569. err_unmap:
  570. drm_core_ioremapfree(&ring->map, dev);
  571. err_unpin:
  572. i915_gem_object_unpin(obj);
  573. err_unref:
  574. drm_gem_object_unreference(obj);
  575. ring->gem_object = NULL;
  576. err_hws:
  577. cleanup_status_page(dev, ring);
  578. return ret;
  579. }
  580. void intel_cleanup_ring_buffer(struct drm_device *dev,
  581. struct intel_ring_buffer *ring)
  582. {
  583. if (ring->gem_object == NULL)
  584. return;
  585. drm_core_ioremapfree(&ring->map, dev);
  586. i915_gem_object_unpin(ring->gem_object);
  587. drm_gem_object_unreference(ring->gem_object);
  588. ring->gem_object = NULL;
  589. cleanup_status_page(dev, ring);
  590. }
  591. static int intel_wrap_ring_buffer(struct drm_device *dev,
  592. struct intel_ring_buffer *ring)
  593. {
  594. unsigned int *virt;
  595. int rem;
  596. rem = ring->size - ring->tail;
  597. if (ring->space < rem) {
  598. int ret = intel_wait_ring_buffer(dev, ring, rem);
  599. if (ret)
  600. return ret;
  601. }
  602. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  603. rem /= 8;
  604. while (rem--) {
  605. *virt++ = MI_NOOP;
  606. *virt++ = MI_NOOP;
  607. }
  608. ring->tail = 0;
  609. ring->space = ring->head - 8;
  610. return 0;
  611. }
  612. int intel_wait_ring_buffer(struct drm_device *dev,
  613. struct intel_ring_buffer *ring, int n)
  614. {
  615. unsigned long end;
  616. drm_i915_private_t *dev_priv = dev->dev_private;
  617. trace_i915_ring_wait_begin (dev);
  618. end = jiffies + 3 * HZ;
  619. do {
  620. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  621. ring->space = ring->head - (ring->tail + 8);
  622. if (ring->space < 0)
  623. ring->space += ring->size;
  624. if (ring->space >= n) {
  625. trace_i915_ring_wait_end (dev);
  626. return 0;
  627. }
  628. if (dev->primary->master) {
  629. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  630. if (master_priv->sarea_priv)
  631. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  632. }
  633. yield();
  634. } while (!time_after(jiffies, end));
  635. trace_i915_ring_wait_end (dev);
  636. return -EBUSY;
  637. }
  638. void intel_ring_begin(struct drm_device *dev,
  639. struct intel_ring_buffer *ring,
  640. int num_dwords)
  641. {
  642. int n = 4*num_dwords;
  643. if (unlikely(ring->tail + n > ring->size))
  644. intel_wrap_ring_buffer(dev, ring);
  645. if (unlikely(ring->space < n))
  646. intel_wait_ring_buffer(dev, ring, n);
  647. ring->space -= n;
  648. }
  649. void intel_ring_advance(struct drm_device *dev,
  650. struct intel_ring_buffer *ring)
  651. {
  652. ring->tail &= ring->size - 1;
  653. ring->set_tail(dev, ring, ring->tail);
  654. }
  655. void intel_fill_struct(struct drm_device *dev,
  656. struct intel_ring_buffer *ring,
  657. void *data,
  658. unsigned int len)
  659. {
  660. unsigned int *virt = ring->virtual_start + ring->tail;
  661. BUG_ON((len&~(4-1)) != 0);
  662. intel_ring_begin(dev, ring, len/4);
  663. memcpy(virt, data, len);
  664. ring->tail += len;
  665. ring->tail &= ring->size - 1;
  666. ring->space -= len;
  667. intel_ring_advance(dev, ring);
  668. }
  669. static const struct intel_ring_buffer render_ring = {
  670. .name = "render ring",
  671. .id = RING_RENDER,
  672. .mmio_base = RENDER_RING_BASE,
  673. .size = 32 * PAGE_SIZE,
  674. .setup_status_page = render_setup_status_page,
  675. .init = init_render_ring,
  676. .set_tail = ring_set_tail,
  677. .get_active_head = render_ring_get_active_head,
  678. .flush = render_ring_flush,
  679. .add_request = render_ring_add_request,
  680. .get_seqno = render_ring_get_seqno,
  681. .user_irq_get = render_ring_get_user_irq,
  682. .user_irq_put = render_ring_put_user_irq,
  683. .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
  684. };
  685. /* ring buffer for bit-stream decoder */
  686. static const struct intel_ring_buffer bsd_ring = {
  687. .name = "bsd ring",
  688. .id = RING_BSD,
  689. .mmio_base = BSD_RING_BASE,
  690. .size = 32 * PAGE_SIZE,
  691. .setup_status_page = bsd_setup_status_page,
  692. .init = init_bsd_ring,
  693. .set_tail = ring_set_tail,
  694. .get_active_head = bsd_ring_get_active_head,
  695. .flush = bsd_ring_flush,
  696. .add_request = bsd_ring_add_request,
  697. .get_seqno = bsd_ring_get_seqno,
  698. .user_irq_get = bsd_ring_get_user_irq,
  699. .user_irq_put = bsd_ring_put_user_irq,
  700. .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
  701. };
  702. static void gen6_bsd_setup_status_page(struct drm_device *dev,
  703. struct intel_ring_buffer *ring)
  704. {
  705. drm_i915_private_t *dev_priv = dev->dev_private;
  706. I915_WRITE(RING_HWS_PGA_GEN6(ring->mmio_base), ring->status_page.gfx_addr);
  707. I915_READ(RING_HWS_PGA_GEN6(ring->mmio_base));
  708. }
  709. static void gen6_bsd_ring_set_tail(struct drm_device *dev,
  710. struct intel_ring_buffer *ring,
  711. u32 value)
  712. {
  713. drm_i915_private_t *dev_priv = dev->dev_private;
  714. /* Every tail move must follow the sequence below */
  715. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  716. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  717. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  718. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  719. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  720. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  721. 50))
  722. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  723. I915_WRITE_TAIL(ring, value);
  724. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  725. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  726. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  727. }
  728. static unsigned int gen6_bsd_ring_get_active_head(struct drm_device *dev,
  729. struct intel_ring_buffer *ring)
  730. {
  731. drm_i915_private_t *dev_priv = dev->dev_private;
  732. return I915_READ(RING_ACTHD(ring->mmio_base));
  733. }
  734. static void gen6_bsd_ring_flush(struct drm_device *dev,
  735. struct intel_ring_buffer *ring,
  736. u32 invalidate_domains,
  737. u32 flush_domains)
  738. {
  739. intel_ring_begin(dev, ring, 4);
  740. intel_ring_emit(dev, ring, MI_FLUSH_DW);
  741. intel_ring_emit(dev, ring, 0);
  742. intel_ring_emit(dev, ring, 0);
  743. intel_ring_emit(dev, ring, 0);
  744. intel_ring_advance(dev, ring);
  745. }
  746. static int
  747. gen6_bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  748. struct intel_ring_buffer *ring,
  749. struct drm_i915_gem_execbuffer2 *exec,
  750. struct drm_clip_rect *cliprects,
  751. uint64_t exec_offset)
  752. {
  753. uint32_t exec_start;
  754. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  755. intel_ring_begin(dev, ring, 2);
  756. intel_ring_emit(dev, ring,
  757. MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  758. /* bit0-7 is the length on GEN6+ */
  759. intel_ring_emit(dev, ring, exec_start);
  760. intel_ring_advance(dev, ring);
  761. return 0;
  762. }
  763. /* ring buffer for Video Codec for Gen6+ */
  764. static const struct intel_ring_buffer gen6_bsd_ring = {
  765. .name = "gen6 bsd ring",
  766. .id = RING_BSD,
  767. .mmio_base = GEN6_BSD_RING_BASE,
  768. .size = 32 * PAGE_SIZE,
  769. .setup_status_page = gen6_bsd_setup_status_page,
  770. .init = init_bsd_ring,
  771. .set_tail = gen6_bsd_ring_set_tail,
  772. .get_active_head = gen6_bsd_ring_get_active_head,
  773. .flush = gen6_bsd_ring_flush,
  774. .add_request = bsd_ring_add_request,
  775. .get_seqno = bsd_ring_get_seqno,
  776. .user_irq_get = bsd_ring_get_user_irq,
  777. .user_irq_put = bsd_ring_put_user_irq,
  778. .dispatch_gem_execbuffer = gen6_bsd_ring_dispatch_gem_execbuffer,
  779. };
  780. int intel_init_render_ring_buffer(struct drm_device *dev)
  781. {
  782. drm_i915_private_t *dev_priv = dev->dev_private;
  783. dev_priv->render_ring = render_ring;
  784. if (!I915_NEED_GFX_HWS(dev)) {
  785. dev_priv->render_ring.status_page.page_addr
  786. = dev_priv->status_page_dmah->vaddr;
  787. memset(dev_priv->render_ring.status_page.page_addr,
  788. 0, PAGE_SIZE);
  789. }
  790. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  791. }
  792. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  793. {
  794. drm_i915_private_t *dev_priv = dev->dev_private;
  795. if (IS_GEN6(dev))
  796. dev_priv->bsd_ring = gen6_bsd_ring;
  797. else
  798. dev_priv->bsd_ring = bsd_ring;
  799. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  800. }