r6040.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/version.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/string.h>
  29. #include <linux/timer.h>
  30. #include <linux/errno.h>
  31. #include <linux/ioport.h>
  32. #include <linux/slab.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/pci.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/init.h>
  39. #include <linux/delay.h>
  40. #include <linux/mii.h>
  41. #include <linux/ethtool.h>
  42. #include <linux/crc32.h>
  43. #include <linux/spinlock.h>
  44. #include <linux/bitops.h>
  45. #include <linux/io.h>
  46. #include <linux/irq.h>
  47. #include <linux/uaccess.h>
  48. #include <asm/processor.h>
  49. #define DRV_NAME "r6040"
  50. #define DRV_VERSION "0.16"
  51. #define DRV_RELDATE "10Nov2007"
  52. /* PHY CHIP Address */
  53. #define PHY1_ADDR 1 /* For MAC1 */
  54. #define PHY2_ADDR 2 /* For MAC2 */
  55. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  56. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  57. /* Time in jiffies before concluding the transmitter is hung. */
  58. #define TX_TIMEOUT (6000 * HZ / 1000)
  59. /* RDC MAC I/O Size */
  60. #define R6040_IO_SIZE 256
  61. /* MAX RDC MAC */
  62. #define MAX_MAC 2
  63. /* MAC registers */
  64. #define MCR0 0x00 /* Control register 0 */
  65. #define MCR1 0x04 /* Control register 1 */
  66. #define MAC_RST 0x0001 /* Reset the MAC */
  67. #define MBCR 0x08 /* Bus control */
  68. #define MT_ICR 0x0C /* TX interrupt control */
  69. #define MR_ICR 0x10 /* RX interrupt control */
  70. #define MTPR 0x14 /* TX poll command register */
  71. #define MR_BSR 0x18 /* RX buffer size */
  72. #define MR_DCR 0x1A /* RX descriptor control */
  73. #define MLSR 0x1C /* Last status */
  74. #define MMDIO 0x20 /* MDIO control register */
  75. #define MDIO_WRITE 0x4000 /* MDIO write */
  76. #define MDIO_READ 0x2000 /* MDIO read */
  77. #define MMRD 0x24 /* MDIO read data register */
  78. #define MMWD 0x28 /* MDIO write data register */
  79. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  80. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  81. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  82. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  83. #define MISR 0x3C /* Status register */
  84. #define MIER 0x40 /* INT enable register */
  85. #define MSK_INT 0x0000 /* Mask off interrupts */
  86. #define RX_FINISH 0x0001 /* RX finished */
  87. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  88. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  89. #define RX_EARLY 0x0008 /* RX early */
  90. #define TX_FINISH 0x0010 /* TX finished */
  91. #define TX_EARLY 0x0080 /* TX early */
  92. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  93. #define LINK_CHANGED 0x0200 /* PHY link changed */
  94. #define ME_CISR 0x44 /* Event counter INT status */
  95. #define ME_CIER 0x48 /* Event counter INT enable */
  96. #define MR_CNT 0x50 /* Successfully received packet counter */
  97. #define ME_CNT0 0x52 /* Event counter 0 */
  98. #define ME_CNT1 0x54 /* Event counter 1 */
  99. #define ME_CNT2 0x56 /* Event counter 2 */
  100. #define ME_CNT3 0x58 /* Event counter 3 */
  101. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  102. #define ME_CNT4 0x5C /* Event counter 4 */
  103. #define MP_CNT 0x5E /* Pause frame counter register */
  104. #define MAR0 0x60 /* Hash table 0 */
  105. #define MAR1 0x62 /* Hash table 1 */
  106. #define MAR2 0x64 /* Hash table 2 */
  107. #define MAR3 0x66 /* Hash table 3 */
  108. #define MID_0L 0x68 /* Multicast address MID0 Low */
  109. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  110. #define MID_0H 0x6C /* Multicast address MID0 High */
  111. #define MID_1L 0x70 /* MID1 Low */
  112. #define MID_1M 0x72 /* MID1 Medium */
  113. #define MID_1H 0x74 /* MID1 High */
  114. #define MID_2L 0x78 /* MID2 Low */
  115. #define MID_2M 0x7A /* MID2 Medium */
  116. #define MID_2H 0x7C /* MID2 High */
  117. #define MID_3L 0x80 /* MID3 Low */
  118. #define MID_3M 0x82 /* MID3 Medium */
  119. #define MID_3H 0x84 /* MID3 High */
  120. #define PHY_CC 0x88 /* PHY status change configuration register */
  121. #define PHY_ST 0x8A /* PHY status register */
  122. #define MAC_SM 0xAC /* MAC status machine */
  123. #define MAC_ID 0xBE /* Identifier register */
  124. #define TX_DCNT 0x80 /* TX descriptor count */
  125. #define RX_DCNT 0x80 /* RX descriptor count */
  126. #define MAX_BUF_SIZE 0x600
  127. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  128. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  129. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  130. #define MCAST_MAX 4 /* Max number multicast addresses to filter */
  131. /* PHY settings */
  132. #define ICPLUS_PHY_ID 0x0243
  133. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  134. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  135. "Florian Fainelli <florian@openwrt.org>");
  136. MODULE_LICENSE("GPL");
  137. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  138. /* RX and TX interrupts that we handle */
  139. #define RX_INT (RX_FINISH)
  140. #define TX_INT (TX_FINISH)
  141. #define INT_MASK (RX_INT | TX_INT)
  142. struct r6040_descriptor {
  143. u16 status, len; /* 0-3 */
  144. __le32 buf; /* 4-7 */
  145. __le32 ndesc; /* 8-B */
  146. u32 rev1; /* C-F */
  147. char *vbufp; /* 10-13 */
  148. struct r6040_descriptor *vndescp; /* 14-17 */
  149. struct sk_buff *skb_ptr; /* 18-1B */
  150. u32 rev2; /* 1C-1F */
  151. } __attribute__((aligned(32)));
  152. struct r6040_private {
  153. spinlock_t lock; /* driver lock */
  154. struct timer_list timer;
  155. struct pci_dev *pdev;
  156. struct r6040_descriptor *rx_insert_ptr;
  157. struct r6040_descriptor *rx_remove_ptr;
  158. struct r6040_descriptor *tx_insert_ptr;
  159. struct r6040_descriptor *tx_remove_ptr;
  160. struct r6040_descriptor *rx_ring;
  161. struct r6040_descriptor *tx_ring;
  162. dma_addr_t rx_ring_dma;
  163. dma_addr_t tx_ring_dma;
  164. u16 tx_free_desc, rx_free_desc, phy_addr, phy_mode;
  165. u16 mcr0, mcr1;
  166. u16 switch_sig;
  167. struct net_device *dev;
  168. struct mii_if_info mii_if;
  169. struct napi_struct napi;
  170. void __iomem *base;
  171. };
  172. static char version[] __devinitdata = KERN_INFO DRV_NAME
  173. ": RDC R6040 NAPI net driver,"
  174. "version "DRV_VERSION " (" DRV_RELDATE ")\n";
  175. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  176. /* Read a word data from PHY Chip */
  177. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  178. {
  179. int limit = 2048;
  180. u16 cmd;
  181. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  182. /* Wait for the read bit to be cleared */
  183. while (limit--) {
  184. cmd = ioread16(ioaddr + MMDIO);
  185. if (cmd & MDIO_READ)
  186. break;
  187. }
  188. return ioread16(ioaddr + MMRD);
  189. }
  190. /* Write a word data from PHY Chip */
  191. static void r6040_phy_write(void __iomem *ioaddr, int phy_addr, int reg, u16 val)
  192. {
  193. int limit = 2048;
  194. u16 cmd;
  195. iowrite16(val, ioaddr + MMWD);
  196. /* Write the command to the MDIO bus */
  197. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  198. /* Wait for the write bit to be cleared */
  199. while (limit--) {
  200. cmd = ioread16(ioaddr + MMDIO);
  201. if (cmd & MDIO_WRITE)
  202. break;
  203. }
  204. }
  205. static int r6040_mdio_read(struct net_device *dev, int mii_id, int reg)
  206. {
  207. struct r6040_private *lp = netdev_priv(dev);
  208. void __iomem *ioaddr = lp->base;
  209. return (r6040_phy_read(ioaddr, lp->phy_addr, reg));
  210. }
  211. static void r6040_mdio_write(struct net_device *dev, int mii_id, int reg, int val)
  212. {
  213. struct r6040_private *lp = netdev_priv(dev);
  214. void __iomem *ioaddr = lp->base;
  215. r6040_phy_write(ioaddr, lp->phy_addr, reg, val);
  216. }
  217. static void r6040_free_txbufs(struct net_device *dev)
  218. {
  219. struct r6040_private *lp = netdev_priv(dev);
  220. int i;
  221. for (i = 0; i < TX_DCNT; i++) {
  222. if (lp->tx_insert_ptr->skb_ptr) {
  223. pci_unmap_single(lp->pdev,
  224. le32_to_cpu(lp->tx_insert_ptr->buf),
  225. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  226. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  227. lp->rx_insert_ptr->skb_ptr = NULL;
  228. }
  229. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  230. }
  231. }
  232. static void r6040_free_rxbufs(struct net_device *dev)
  233. {
  234. struct r6040_private *lp = netdev_priv(dev);
  235. int i;
  236. for (i = 0; i < RX_DCNT; i++) {
  237. if (lp->rx_insert_ptr->skb_ptr) {
  238. pci_unmap_single(lp->pdev,
  239. le32_to_cpu(lp->rx_insert_ptr->buf),
  240. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  241. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  242. lp->rx_insert_ptr->skb_ptr = NULL;
  243. }
  244. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  245. }
  246. }
  247. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  248. dma_addr_t desc_dma, int size)
  249. {
  250. struct r6040_descriptor *desc = desc_ring;
  251. dma_addr_t mapping = desc_dma;
  252. while (size-- > 0) {
  253. mapping += sizeof(*desc);
  254. desc->ndesc = cpu_to_le32(mapping);
  255. desc->vndescp = desc + 1;
  256. desc++;
  257. }
  258. desc--;
  259. desc->ndesc = cpu_to_le32(desc_dma);
  260. desc->vndescp = desc_ring;
  261. }
  262. /* Allocate skb buffer for rx descriptor */
  263. static void r6040_rx_buf_alloc(struct r6040_private *lp, struct net_device *dev)
  264. {
  265. struct r6040_descriptor *descptr;
  266. void __iomem *ioaddr = lp->base;
  267. descptr = lp->rx_insert_ptr;
  268. while (lp->rx_free_desc < RX_DCNT) {
  269. descptr->skb_ptr = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  270. if (!descptr->skb_ptr)
  271. break;
  272. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  273. descptr->skb_ptr->data,
  274. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  275. descptr->status = 0x8000;
  276. descptr = descptr->vndescp;
  277. lp->rx_free_desc++;
  278. /* Trigger RX DMA */
  279. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  280. }
  281. lp->rx_insert_ptr = descptr;
  282. }
  283. static void r6040_alloc_txbufs(struct net_device *dev)
  284. {
  285. struct r6040_private *lp = netdev_priv(dev);
  286. void __iomem *ioaddr = lp->base;
  287. lp->tx_free_desc = TX_DCNT;
  288. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  289. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  290. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  291. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  292. }
  293. static void r6040_alloc_rxbufs(struct net_device *dev)
  294. {
  295. struct r6040_private *lp = netdev_priv(dev);
  296. void __iomem *ioaddr = lp->base;
  297. lp->rx_free_desc = 0;
  298. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  299. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  300. r6040_rx_buf_alloc(lp, dev);
  301. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  302. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  303. }
  304. static void r6040_tx_timeout(struct net_device *dev)
  305. {
  306. struct r6040_private *priv = netdev_priv(dev);
  307. void __iomem *ioaddr = priv->base;
  308. printk(KERN_WARNING "%s: transmit timed out, status %4.4x, PHY status "
  309. "%4.4x\n",
  310. dev->name, ioread16(ioaddr + MIER),
  311. r6040_mdio_read(dev, priv->mii_if.phy_id, MII_BMSR));
  312. disable_irq(dev->irq);
  313. napi_disable(&priv->napi);
  314. spin_lock(&priv->lock);
  315. /* Clear all descriptors */
  316. r6040_free_txbufs(dev);
  317. r6040_free_rxbufs(dev);
  318. r6040_alloc_txbufs(dev);
  319. r6040_alloc_rxbufs(dev);
  320. /* Reset MAC */
  321. iowrite16(MAC_RST, ioaddr + MCR1);
  322. spin_unlock(&priv->lock);
  323. enable_irq(dev->irq);
  324. dev->stats.tx_errors++;
  325. netif_wake_queue(dev);
  326. }
  327. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  328. {
  329. struct r6040_private *priv = netdev_priv(dev);
  330. void __iomem *ioaddr = priv->base;
  331. unsigned long flags;
  332. spin_lock_irqsave(&priv->lock, flags);
  333. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  334. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  335. spin_unlock_irqrestore(&priv->lock, flags);
  336. return &dev->stats;
  337. }
  338. /* Stop RDC MAC and Free the allocated resource */
  339. static void r6040_down(struct net_device *dev)
  340. {
  341. struct r6040_private *lp = netdev_priv(dev);
  342. void __iomem *ioaddr = lp->base;
  343. struct pci_dev *pdev = lp->pdev;
  344. int limit = 2048;
  345. u16 *adrp;
  346. u16 cmd;
  347. /* Stop MAC */
  348. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  349. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  350. while (limit--) {
  351. cmd = ioread16(ioaddr + MCR1);
  352. if (cmd & 0x1)
  353. break;
  354. }
  355. /* Restore MAC Address to MIDx */
  356. adrp = (u16 *) dev->dev_addr;
  357. iowrite16(adrp[0], ioaddr + MID_0L);
  358. iowrite16(adrp[1], ioaddr + MID_0M);
  359. iowrite16(adrp[2], ioaddr + MID_0H);
  360. free_irq(dev->irq, dev);
  361. /* Free RX buffer */
  362. r6040_free_rxbufs(dev);
  363. /* Free TX buffer */
  364. r6040_free_txbufs(dev);
  365. /* Free Descriptor memory */
  366. pci_free_consistent(pdev, RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  367. pci_free_consistent(pdev, TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  368. }
  369. static int r6040_close(struct net_device *dev)
  370. {
  371. struct r6040_private *lp = netdev_priv(dev);
  372. /* deleted timer */
  373. del_timer_sync(&lp->timer);
  374. spin_lock_irq(&lp->lock);
  375. netif_stop_queue(dev);
  376. r6040_down(dev);
  377. spin_unlock_irq(&lp->lock);
  378. return 0;
  379. }
  380. /* Status of PHY CHIP */
  381. static int r6040_phy_mode_chk(struct net_device *dev)
  382. {
  383. struct r6040_private *lp = netdev_priv(dev);
  384. void __iomem *ioaddr = lp->base;
  385. int phy_dat;
  386. /* PHY Link Status Check */
  387. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  388. if (!(phy_dat & 0x4))
  389. phy_dat = 0x8000; /* Link Failed, full duplex */
  390. /* PHY Chip Auto-Negotiation Status */
  391. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  392. if (phy_dat & 0x0020) {
  393. /* Auto Negotiation Mode */
  394. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 5);
  395. phy_dat &= r6040_phy_read(ioaddr, lp->phy_addr, 4);
  396. if (phy_dat & 0x140)
  397. /* Force full duplex */
  398. phy_dat = 0x8000;
  399. else
  400. phy_dat = 0;
  401. } else {
  402. /* Force Mode */
  403. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 0);
  404. if (phy_dat & 0x100)
  405. phy_dat = 0x8000;
  406. else
  407. phy_dat = 0x0000;
  408. }
  409. return phy_dat;
  410. };
  411. static void r6040_set_carrier(struct mii_if_info *mii)
  412. {
  413. if (r6040_phy_mode_chk(mii->dev)) {
  414. /* autoneg is off: Link is always assumed to be up */
  415. if (!netif_carrier_ok(mii->dev))
  416. netif_carrier_on(mii->dev);
  417. } else
  418. r6040_phy_mode_chk(mii->dev);
  419. }
  420. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  421. {
  422. struct r6040_private *lp = netdev_priv(dev);
  423. struct mii_ioctl_data *data = if_mii(rq);
  424. int rc;
  425. if (!netif_running(dev))
  426. return -EINVAL;
  427. spin_lock_irq(&lp->lock);
  428. rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
  429. spin_unlock_irq(&lp->lock);
  430. r6040_set_carrier(&lp->mii_if);
  431. return rc;
  432. }
  433. static int r6040_rx(struct net_device *dev, int limit)
  434. {
  435. struct r6040_private *priv = netdev_priv(dev);
  436. int count;
  437. void __iomem *ioaddr = priv->base;
  438. u16 err;
  439. for (count = 0; count < limit; ++count) {
  440. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  441. struct sk_buff *skb_ptr;
  442. descptr = priv->rx_remove_ptr;
  443. /* Check for errors */
  444. err = ioread16(ioaddr + MLSR);
  445. if (err & 0x0400)
  446. dev->stats.rx_errors++;
  447. /* RX FIFO over-run */
  448. if (err & 0x8000)
  449. dev->stats.rx_fifo_errors++;
  450. /* RX descriptor unavailable */
  451. if (err & 0x0080)
  452. dev->stats.rx_frame_errors++;
  453. /* Received packet with length over buffer lenght */
  454. if (err & 0x0020)
  455. dev->stats.rx_over_errors++;
  456. /* Received packet with too long or short */
  457. if (err & (0x0010 | 0x0008))
  458. dev->stats.rx_length_errors++;
  459. /* Received packet with CRC errors */
  460. if (err & 0x0004) {
  461. spin_lock(&priv->lock);
  462. dev->stats.rx_crc_errors++;
  463. spin_unlock(&priv->lock);
  464. }
  465. while (priv->rx_free_desc) {
  466. /* No RX packet */
  467. if (descptr->status & 0x8000)
  468. break;
  469. skb_ptr = descptr->skb_ptr;
  470. if (!skb_ptr) {
  471. printk(KERN_ERR "%s: Inconsistent RX"
  472. "descriptor chain\n",
  473. dev->name);
  474. break;
  475. }
  476. descptr->skb_ptr = NULL;
  477. skb_ptr->dev = priv->dev;
  478. /* Do not count the CRC */
  479. skb_put(skb_ptr, descptr->len - 4);
  480. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  481. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  482. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  483. /* Send to upper layer */
  484. netif_receive_skb(skb_ptr);
  485. dev->last_rx = jiffies;
  486. dev->stats.rx_packets++;
  487. dev->stats.rx_bytes += descptr->len;
  488. /* To next descriptor */
  489. descptr = descptr->vndescp;
  490. priv->rx_free_desc--;
  491. }
  492. priv->rx_remove_ptr = descptr;
  493. }
  494. /* Allocate new RX buffer */
  495. if (priv->rx_free_desc < RX_DCNT)
  496. r6040_rx_buf_alloc(priv, priv->dev);
  497. return count;
  498. }
  499. static void r6040_tx(struct net_device *dev)
  500. {
  501. struct r6040_private *priv = netdev_priv(dev);
  502. struct r6040_descriptor *descptr;
  503. void __iomem *ioaddr = priv->base;
  504. struct sk_buff *skb_ptr;
  505. u16 err;
  506. spin_lock(&priv->lock);
  507. descptr = priv->tx_remove_ptr;
  508. while (priv->tx_free_desc < TX_DCNT) {
  509. /* Check for errors */
  510. err = ioread16(ioaddr + MLSR);
  511. if (err & 0x0200)
  512. dev->stats.rx_fifo_errors++;
  513. if (err & (0x2000 | 0x4000))
  514. dev->stats.tx_carrier_errors++;
  515. if (descptr->status & 0x8000)
  516. break; /* Not complete */
  517. skb_ptr = descptr->skb_ptr;
  518. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  519. skb_ptr->len, PCI_DMA_TODEVICE);
  520. /* Free buffer */
  521. dev_kfree_skb_irq(skb_ptr);
  522. descptr->skb_ptr = NULL;
  523. /* To next descriptor */
  524. descptr = descptr->vndescp;
  525. priv->tx_free_desc++;
  526. }
  527. priv->tx_remove_ptr = descptr;
  528. if (priv->tx_free_desc)
  529. netif_wake_queue(dev);
  530. spin_unlock(&priv->lock);
  531. }
  532. static int r6040_poll(struct napi_struct *napi, int budget)
  533. {
  534. struct r6040_private *priv =
  535. container_of(napi, struct r6040_private, napi);
  536. struct net_device *dev = priv->dev;
  537. void __iomem *ioaddr = priv->base;
  538. int work_done;
  539. work_done = r6040_rx(dev, budget);
  540. if (work_done < budget) {
  541. netif_rx_complete(dev, napi);
  542. /* Enable RX interrupt */
  543. iowrite16(ioread16(ioaddr + MIER) | RX_INT, ioaddr + MIER);
  544. }
  545. return work_done;
  546. }
  547. /* The RDC interrupt handler. */
  548. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  549. {
  550. struct net_device *dev = dev_id;
  551. struct r6040_private *lp = netdev_priv(dev);
  552. void __iomem *ioaddr = lp->base;
  553. u16 status;
  554. /* Mask off RDC MAC interrupt */
  555. iowrite16(MSK_INT, ioaddr + MIER);
  556. /* Read MISR status and clear */
  557. status = ioread16(ioaddr + MISR);
  558. if (status == 0x0000 || status == 0xffff)
  559. return IRQ_NONE;
  560. /* RX interrupt request */
  561. if (status & 0x01) {
  562. /* Mask off RX interrupt */
  563. iowrite16(ioread16(ioaddr + MIER) & ~RX_INT, ioaddr + MIER);
  564. netif_rx_schedule(dev, &lp->napi);
  565. }
  566. /* TX interrupt request */
  567. if (status & 0x10)
  568. r6040_tx(dev);
  569. return IRQ_HANDLED;
  570. }
  571. #ifdef CONFIG_NET_POLL_CONTROLLER
  572. static void r6040_poll_controller(struct net_device *dev)
  573. {
  574. disable_irq(dev->irq);
  575. r6040_interrupt(dev->irq, dev);
  576. enable_irq(dev->irq);
  577. }
  578. #endif
  579. /* Init RDC MAC */
  580. static void r6040_up(struct net_device *dev)
  581. {
  582. struct r6040_private *lp = netdev_priv(dev);
  583. void __iomem *ioaddr = lp->base;
  584. /* Initialise and alloc RX/TX buffers */
  585. r6040_alloc_txbufs(dev);
  586. r6040_alloc_rxbufs(dev);
  587. /* Buffer Size Register */
  588. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  589. /* Read the PHY ID */
  590. lp->switch_sig = r6040_phy_read(ioaddr, 0, 2);
  591. if (lp->switch_sig == ICPLUS_PHY_ID) {
  592. r6040_phy_write(ioaddr, 29, 31, 0x175C); /* Enable registers */
  593. lp->phy_mode = 0x8000;
  594. } else {
  595. /* PHY Mode Check */
  596. r6040_phy_write(ioaddr, lp->phy_addr, 4, PHY_CAP);
  597. r6040_phy_write(ioaddr, lp->phy_addr, 0, PHY_MODE);
  598. if (PHY_MODE == 0x3100)
  599. lp->phy_mode = r6040_phy_mode_chk(dev);
  600. else
  601. lp->phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  602. }
  603. /* MAC Bus Control Register :
  604. * - wait 1 host clock SDRAM bus request
  605. * - RX FIFO : 32 bytes
  606. * - TX FIFO : 64 bytes
  607. * - FIFO transfer lenght : 16 bytes */
  608. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  609. /* MAC TX/RX Enable */
  610. lp->mcr0 |= lp->phy_mode;
  611. iowrite16(lp->mcr0, ioaddr);
  612. /* set interrupt waiting time and packet numbers */
  613. iowrite16(0x0F06, ioaddr + MT_ICR);
  614. iowrite16(0x0F06, ioaddr + MR_ICR);
  615. /* improve performance (by RDC guys) */
  616. r6040_phy_write(ioaddr, 30, 17, (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  617. r6040_phy_write(ioaddr, 30, 17, ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  618. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  619. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  620. /* Interrupt Mask Register */
  621. iowrite16(INT_MASK, ioaddr + MIER);
  622. }
  623. /*
  624. A periodic timer routine
  625. Polling PHY Chip Link Status
  626. */
  627. static void r6040_timer(unsigned long data)
  628. {
  629. struct net_device *dev = (struct net_device *)data;
  630. struct r6040_private *lp = netdev_priv(dev);
  631. void __iomem *ioaddr = lp->base;
  632. u16 phy_mode;
  633. /* Polling PHY Chip Status */
  634. if (PHY_MODE == 0x3100)
  635. phy_mode = r6040_phy_mode_chk(dev);
  636. else
  637. phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  638. if (phy_mode != lp->phy_mode) {
  639. lp->phy_mode = phy_mode;
  640. lp->mcr0 = (lp->mcr0 & 0x7fff) | phy_mode;
  641. iowrite16(lp->mcr0, ioaddr);
  642. printk(KERN_INFO "Link Change %x \n", ioread16(ioaddr));
  643. }
  644. /* Timer active again */
  645. mod_timer(&lp->timer, round_jiffies(jiffies + HZ));
  646. }
  647. /* Read/set MAC address routines */
  648. static void r6040_mac_address(struct net_device *dev)
  649. {
  650. struct r6040_private *lp = netdev_priv(dev);
  651. void __iomem *ioaddr = lp->base;
  652. u16 *adrp;
  653. /* MAC operation register */
  654. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  655. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  656. iowrite16(0, ioaddr + MAC_SM);
  657. udelay(5000);
  658. /* Restore MAC Address */
  659. adrp = (u16 *) dev->dev_addr;
  660. iowrite16(adrp[0], ioaddr + MID_0L);
  661. iowrite16(adrp[1], ioaddr + MID_0M);
  662. iowrite16(adrp[2], ioaddr + MID_0H);
  663. }
  664. static int r6040_open(struct net_device *dev)
  665. {
  666. struct r6040_private *lp = netdev_priv(dev);
  667. int ret;
  668. /* Request IRQ and Register interrupt handler */
  669. ret = request_irq(dev->irq, &r6040_interrupt,
  670. IRQF_SHARED, dev->name, dev);
  671. if (ret)
  672. return ret;
  673. /* Set MAC address */
  674. r6040_mac_address(dev);
  675. /* Allocate Descriptor memory */
  676. lp->rx_ring =
  677. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  678. if (!lp->rx_ring)
  679. return -ENOMEM;
  680. lp->tx_ring =
  681. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  682. if (!lp->tx_ring) {
  683. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  684. lp->rx_ring_dma);
  685. return -ENOMEM;
  686. }
  687. r6040_up(dev);
  688. napi_enable(&lp->napi);
  689. netif_start_queue(dev);
  690. /* set and active a timer process */
  691. setup_timer(&lp->timer, r6040_timer, (unsigned long) dev);
  692. if (lp->switch_sig != ICPLUS_PHY_ID)
  693. mod_timer(&lp->timer, jiffies + HZ);
  694. return 0;
  695. }
  696. static int r6040_start_xmit(struct sk_buff *skb, struct net_device *dev)
  697. {
  698. struct r6040_private *lp = netdev_priv(dev);
  699. struct r6040_descriptor *descptr;
  700. void __iomem *ioaddr = lp->base;
  701. unsigned long flags;
  702. int ret = NETDEV_TX_OK;
  703. /* Critical Section */
  704. spin_lock_irqsave(&lp->lock, flags);
  705. /* TX resource check */
  706. if (!lp->tx_free_desc) {
  707. spin_unlock_irqrestore(&lp->lock, flags);
  708. netif_stop_queue(dev);
  709. printk(KERN_ERR DRV_NAME ": no tx descriptor\n");
  710. ret = NETDEV_TX_BUSY;
  711. return ret;
  712. }
  713. /* Statistic Counter */
  714. dev->stats.tx_packets++;
  715. dev->stats.tx_bytes += skb->len;
  716. /* Set TX descriptor & Transmit it */
  717. lp->tx_free_desc--;
  718. descptr = lp->tx_insert_ptr;
  719. if (skb->len < MISR)
  720. descptr->len = MISR;
  721. else
  722. descptr->len = skb->len;
  723. descptr->skb_ptr = skb;
  724. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  725. skb->data, skb->len, PCI_DMA_TODEVICE));
  726. descptr->status = 0x8000;
  727. /* Trigger the MAC to check the TX descriptor */
  728. iowrite16(0x01, ioaddr + MTPR);
  729. lp->tx_insert_ptr = descptr->vndescp;
  730. /* If no tx resource, stop */
  731. if (!lp->tx_free_desc)
  732. netif_stop_queue(dev);
  733. dev->trans_start = jiffies;
  734. spin_unlock_irqrestore(&lp->lock, flags);
  735. return ret;
  736. }
  737. static void r6040_multicast_list(struct net_device *dev)
  738. {
  739. struct r6040_private *lp = netdev_priv(dev);
  740. void __iomem *ioaddr = lp->base;
  741. u16 *adrp;
  742. u16 reg;
  743. unsigned long flags;
  744. struct dev_mc_list *dmi = dev->mc_list;
  745. int i;
  746. /* MAC Address */
  747. adrp = (u16 *)dev->dev_addr;
  748. iowrite16(adrp[0], ioaddr + MID_0L);
  749. iowrite16(adrp[1], ioaddr + MID_0M);
  750. iowrite16(adrp[2], ioaddr + MID_0H);
  751. /* Promiscous Mode */
  752. spin_lock_irqsave(&lp->lock, flags);
  753. /* Clear AMCP & PROM bits */
  754. reg = ioread16(ioaddr) & ~0x0120;
  755. if (dev->flags & IFF_PROMISC) {
  756. reg |= 0x0020;
  757. lp->mcr0 |= 0x0020;
  758. }
  759. /* Too many multicast addresses
  760. * accept all traffic */
  761. else if ((dev->mc_count > MCAST_MAX)
  762. || (dev->flags & IFF_ALLMULTI))
  763. reg |= 0x0020;
  764. iowrite16(reg, ioaddr);
  765. spin_unlock_irqrestore(&lp->lock, flags);
  766. /* Build the hash table */
  767. if (dev->mc_count > MCAST_MAX) {
  768. u16 hash_table[4];
  769. u32 crc;
  770. for (i = 0; i < 4; i++)
  771. hash_table[i] = 0;
  772. for (i = 0; i < dev->mc_count; i++) {
  773. char *addrs = dmi->dmi_addr;
  774. dmi = dmi->next;
  775. if (!(*addrs & 1))
  776. continue;
  777. crc = ether_crc_le(6, addrs);
  778. crc >>= 26;
  779. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  780. }
  781. /* Write the index of the hash table */
  782. for (i = 0; i < 4; i++)
  783. iowrite16(hash_table[i] << 14, ioaddr + MCR1);
  784. /* Fill the MAC hash tables with their values */
  785. iowrite16(hash_table[0], ioaddr + MAR0);
  786. iowrite16(hash_table[1], ioaddr + MAR1);
  787. iowrite16(hash_table[2], ioaddr + MAR2);
  788. iowrite16(hash_table[3], ioaddr + MAR3);
  789. }
  790. /* Multicast Address 1~4 case */
  791. for (i = 0, dmi; (i < dev->mc_count) && (i < MCAST_MAX); i++) {
  792. adrp = (u16 *)dmi->dmi_addr;
  793. iowrite16(adrp[0], ioaddr + MID_1L + 8*i);
  794. iowrite16(adrp[1], ioaddr + MID_1M + 8*i);
  795. iowrite16(adrp[2], ioaddr + MID_1H + 8*i);
  796. dmi = dmi->next;
  797. }
  798. for (i = dev->mc_count; i < MCAST_MAX; i++) {
  799. iowrite16(0xffff, ioaddr + MID_0L + 8*i);
  800. iowrite16(0xffff, ioaddr + MID_0M + 8*i);
  801. iowrite16(0xffff, ioaddr + MID_0H + 8*i);
  802. }
  803. }
  804. static void netdev_get_drvinfo(struct net_device *dev,
  805. struct ethtool_drvinfo *info)
  806. {
  807. struct r6040_private *rp = netdev_priv(dev);
  808. strcpy(info->driver, DRV_NAME);
  809. strcpy(info->version, DRV_VERSION);
  810. strcpy(info->bus_info, pci_name(rp->pdev));
  811. }
  812. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  813. {
  814. struct r6040_private *rp = netdev_priv(dev);
  815. int rc;
  816. spin_lock_irq(&rp->lock);
  817. rc = mii_ethtool_gset(&rp->mii_if, cmd);
  818. spin_unlock_irq(&rp->lock);
  819. return rc;
  820. }
  821. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  822. {
  823. struct r6040_private *rp = netdev_priv(dev);
  824. int rc;
  825. spin_lock_irq(&rp->lock);
  826. rc = mii_ethtool_sset(&rp->mii_if, cmd);
  827. spin_unlock_irq(&rp->lock);
  828. r6040_set_carrier(&rp->mii_if);
  829. return rc;
  830. }
  831. static u32 netdev_get_link(struct net_device *dev)
  832. {
  833. struct r6040_private *rp = netdev_priv(dev);
  834. return mii_link_ok(&rp->mii_if);
  835. }
  836. static struct ethtool_ops netdev_ethtool_ops = {
  837. .get_drvinfo = netdev_get_drvinfo,
  838. .get_settings = netdev_get_settings,
  839. .set_settings = netdev_set_settings,
  840. .get_link = netdev_get_link,
  841. };
  842. static int __devinit r6040_init_one(struct pci_dev *pdev,
  843. const struct pci_device_id *ent)
  844. {
  845. struct net_device *dev;
  846. struct r6040_private *lp;
  847. void __iomem *ioaddr;
  848. int err, io_size = R6040_IO_SIZE;
  849. static int card_idx = -1;
  850. int bar = 0;
  851. long pioaddr;
  852. u16 *adrp;
  853. printk(KERN_INFO "%s\n", version);
  854. err = pci_enable_device(pdev);
  855. if (err)
  856. return err;
  857. /* this should always be supported */
  858. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  859. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  860. "not supported by the card\n");
  861. return -ENODEV;
  862. }
  863. if (pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  864. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  865. "not supported by the card\n");
  866. return -ENODEV;
  867. }
  868. /* IO Size check */
  869. if (pci_resource_len(pdev, 0) < io_size) {
  870. printk(KERN_ERR "Insufficient PCI resources, aborting\n");
  871. return -EIO;
  872. }
  873. pioaddr = pci_resource_start(pdev, 0); /* IO map base address */
  874. pci_set_master(pdev);
  875. dev = alloc_etherdev(sizeof(struct r6040_private));
  876. if (!dev) {
  877. printk(KERN_ERR "Failed to allocate etherdev\n");
  878. return -ENOMEM;
  879. }
  880. SET_NETDEV_DEV(dev, &pdev->dev);
  881. lp = netdev_priv(dev);
  882. lp->pdev = pdev;
  883. lp->dev = dev;
  884. if (pci_request_regions(pdev, DRV_NAME)) {
  885. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  886. err = -ENODEV;
  887. goto err_out_disable;
  888. }
  889. ioaddr = pci_iomap(pdev, bar, io_size);
  890. if (!ioaddr) {
  891. printk(KERN_ERR "ioremap failed for device %s\n",
  892. pci_name(pdev));
  893. return -EIO;
  894. }
  895. /* Init system & device */
  896. lp->base = ioaddr;
  897. dev->irq = pdev->irq;
  898. spin_lock_init(&lp->lock);
  899. pci_set_drvdata(pdev, dev);
  900. /* Set MAC address */
  901. card_idx++;
  902. adrp = (u16 *)dev->dev_addr;
  903. adrp[0] = ioread16(ioaddr + MID_0L);
  904. adrp[1] = ioread16(ioaddr + MID_0M);
  905. adrp[2] = ioread16(ioaddr + MID_0H);
  906. /* Link new device into r6040_root_dev */
  907. lp->pdev = pdev;
  908. /* Init RDC private data */
  909. lp->mcr0 = 0x1002;
  910. lp->phy_addr = phy_table[card_idx];
  911. lp->switch_sig = 0;
  912. /* The RDC-specific entries in the device structure. */
  913. dev->open = &r6040_open;
  914. dev->hard_start_xmit = &r6040_start_xmit;
  915. dev->stop = &r6040_close;
  916. dev->get_stats = r6040_get_stats;
  917. dev->set_multicast_list = &r6040_multicast_list;
  918. dev->do_ioctl = &r6040_ioctl;
  919. dev->ethtool_ops = &netdev_ethtool_ops;
  920. dev->tx_timeout = &r6040_tx_timeout;
  921. dev->watchdog_timeo = TX_TIMEOUT;
  922. #ifdef CONFIG_NET_POLL_CONTROLLER
  923. dev->poll_controller = r6040_poll_controller;
  924. #endif
  925. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  926. lp->mii_if.dev = dev;
  927. lp->mii_if.mdio_read = r6040_mdio_read;
  928. lp->mii_if.mdio_write = r6040_mdio_write;
  929. lp->mii_if.phy_id = lp->phy_addr;
  930. lp->mii_if.phy_id_mask = 0x1f;
  931. lp->mii_if.reg_num_mask = 0x1f;
  932. /* Register net device. After this dev->name assign */
  933. err = register_netdev(dev);
  934. if (err) {
  935. printk(KERN_ERR DRV_NAME ": Failed to register net device\n");
  936. goto err_out_res;
  937. }
  938. return 0;
  939. err_out_res:
  940. pci_release_regions(pdev);
  941. err_out_disable:
  942. pci_disable_device(pdev);
  943. pci_set_drvdata(pdev, NULL);
  944. free_netdev(dev);
  945. return err;
  946. }
  947. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  948. {
  949. struct net_device *dev = pci_get_drvdata(pdev);
  950. unregister_netdev(dev);
  951. pci_release_regions(pdev);
  952. free_netdev(dev);
  953. pci_disable_device(pdev);
  954. pci_set_drvdata(pdev, NULL);
  955. }
  956. static struct pci_device_id r6040_pci_tbl[] = {
  957. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  958. { 0 }
  959. };
  960. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  961. static struct pci_driver r6040_driver = {
  962. .name = DRV_NAME,
  963. .id_table = r6040_pci_tbl,
  964. .probe = r6040_init_one,
  965. .remove = __devexit_p(r6040_remove_one),
  966. };
  967. static int __init r6040_init(void)
  968. {
  969. return pci_register_driver(&r6040_driver);
  970. }
  971. static void __exit r6040_cleanup(void)
  972. {
  973. pci_unregister_driver(&r6040_driver);
  974. }
  975. module_init(r6040_init);
  976. module_exit(r6040_cleanup);