omap_hwmod_44xx_data.c 142 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /* Backward references (IPs with Bus Master capability) */
  43. static struct omap_hwmod omap44xx_aess_hwmod;
  44. static struct omap_hwmod omap44xx_dma_system_hwmod;
  45. static struct omap_hwmod omap44xx_dmm_hwmod;
  46. static struct omap_hwmod omap44xx_dsp_hwmod;
  47. static struct omap_hwmod omap44xx_dss_hwmod;
  48. static struct omap_hwmod omap44xx_emif_fw_hwmod;
  49. static struct omap_hwmod omap44xx_hsi_hwmod;
  50. static struct omap_hwmod omap44xx_ipu_hwmod;
  51. static struct omap_hwmod omap44xx_iss_hwmod;
  52. static struct omap_hwmod omap44xx_iva_hwmod;
  53. static struct omap_hwmod omap44xx_l3_instr_hwmod;
  54. static struct omap_hwmod omap44xx_l3_main_1_hwmod;
  55. static struct omap_hwmod omap44xx_l3_main_2_hwmod;
  56. static struct omap_hwmod omap44xx_l3_main_3_hwmod;
  57. static struct omap_hwmod omap44xx_l4_abe_hwmod;
  58. static struct omap_hwmod omap44xx_l4_cfg_hwmod;
  59. static struct omap_hwmod omap44xx_l4_per_hwmod;
  60. static struct omap_hwmod omap44xx_l4_wkup_hwmod;
  61. static struct omap_hwmod omap44xx_mmc1_hwmod;
  62. static struct omap_hwmod omap44xx_mmc2_hwmod;
  63. static struct omap_hwmod omap44xx_mpu_hwmod;
  64. static struct omap_hwmod omap44xx_mpu_private_hwmod;
  65. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
  66. static struct omap_hwmod omap44xx_usb_host_hs_hwmod;
  67. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod;
  68. /*
  69. * Interconnects omap_hwmod structures
  70. * hwmods that compose the global OMAP interconnect
  71. */
  72. /*
  73. * 'dmm' class
  74. * instance(s): dmm
  75. */
  76. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  77. .name = "dmm",
  78. };
  79. /* dmm */
  80. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  81. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  82. { .irq = -1 }
  83. };
  84. /* l3_main_1 -> dmm */
  85. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  86. .master = &omap44xx_l3_main_1_hwmod,
  87. .slave = &omap44xx_dmm_hwmod,
  88. .clk = "l3_div_ck",
  89. .user = OCP_USER_SDMA,
  90. };
  91. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  92. {
  93. .pa_start = 0x4e000000,
  94. .pa_end = 0x4e0007ff,
  95. .flags = ADDR_TYPE_RT
  96. },
  97. { }
  98. };
  99. /* mpu -> dmm */
  100. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  101. .master = &omap44xx_mpu_hwmod,
  102. .slave = &omap44xx_dmm_hwmod,
  103. .clk = "l3_div_ck",
  104. .addr = omap44xx_dmm_addrs,
  105. .user = OCP_USER_MPU,
  106. };
  107. /* dmm slave ports */
  108. static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
  109. &omap44xx_l3_main_1__dmm,
  110. &omap44xx_mpu__dmm,
  111. };
  112. static struct omap_hwmod omap44xx_dmm_hwmod = {
  113. .name = "dmm",
  114. .class = &omap44xx_dmm_hwmod_class,
  115. .clkdm_name = "l3_emif_clkdm",
  116. .prcm = {
  117. .omap4 = {
  118. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  119. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  120. },
  121. },
  122. .slaves = omap44xx_dmm_slaves,
  123. .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
  124. .mpu_irqs = omap44xx_dmm_irqs,
  125. };
  126. /*
  127. * 'emif_fw' class
  128. * instance(s): emif_fw
  129. */
  130. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  131. .name = "emif_fw",
  132. };
  133. /* emif_fw */
  134. /* dmm -> emif_fw */
  135. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  136. .master = &omap44xx_dmm_hwmod,
  137. .slave = &omap44xx_emif_fw_hwmod,
  138. .clk = "l3_div_ck",
  139. .user = OCP_USER_MPU | OCP_USER_SDMA,
  140. };
  141. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  142. {
  143. .pa_start = 0x4a20c000,
  144. .pa_end = 0x4a20c0ff,
  145. .flags = ADDR_TYPE_RT
  146. },
  147. { }
  148. };
  149. /* l4_cfg -> emif_fw */
  150. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  151. .master = &omap44xx_l4_cfg_hwmod,
  152. .slave = &omap44xx_emif_fw_hwmod,
  153. .clk = "l4_div_ck",
  154. .addr = omap44xx_emif_fw_addrs,
  155. .user = OCP_USER_MPU,
  156. };
  157. /* emif_fw slave ports */
  158. static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
  159. &omap44xx_dmm__emif_fw,
  160. &omap44xx_l4_cfg__emif_fw,
  161. };
  162. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  163. .name = "emif_fw",
  164. .class = &omap44xx_emif_fw_hwmod_class,
  165. .clkdm_name = "l3_emif_clkdm",
  166. .prcm = {
  167. .omap4 = {
  168. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  169. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  170. },
  171. },
  172. .slaves = omap44xx_emif_fw_slaves,
  173. .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
  174. };
  175. /*
  176. * 'l3' class
  177. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  178. */
  179. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  180. .name = "l3",
  181. };
  182. /* l3_instr */
  183. /* iva -> l3_instr */
  184. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  185. .master = &omap44xx_iva_hwmod,
  186. .slave = &omap44xx_l3_instr_hwmod,
  187. .clk = "l3_div_ck",
  188. .user = OCP_USER_MPU | OCP_USER_SDMA,
  189. };
  190. /* l3_main_3 -> l3_instr */
  191. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  192. .master = &omap44xx_l3_main_3_hwmod,
  193. .slave = &omap44xx_l3_instr_hwmod,
  194. .clk = "l3_div_ck",
  195. .user = OCP_USER_MPU | OCP_USER_SDMA,
  196. };
  197. /* l3_instr slave ports */
  198. static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
  199. &omap44xx_iva__l3_instr,
  200. &omap44xx_l3_main_3__l3_instr,
  201. };
  202. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  203. .name = "l3_instr",
  204. .class = &omap44xx_l3_hwmod_class,
  205. .clkdm_name = "l3_instr_clkdm",
  206. .prcm = {
  207. .omap4 = {
  208. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  209. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  210. .modulemode = MODULEMODE_HWCTRL,
  211. },
  212. },
  213. .slaves = omap44xx_l3_instr_slaves,
  214. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
  215. };
  216. /* l3_main_1 */
  217. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  218. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  219. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  220. { .irq = -1 }
  221. };
  222. /* dsp -> l3_main_1 */
  223. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  224. .master = &omap44xx_dsp_hwmod,
  225. .slave = &omap44xx_l3_main_1_hwmod,
  226. .clk = "l3_div_ck",
  227. .user = OCP_USER_MPU | OCP_USER_SDMA,
  228. };
  229. /* dss -> l3_main_1 */
  230. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  231. .master = &omap44xx_dss_hwmod,
  232. .slave = &omap44xx_l3_main_1_hwmod,
  233. .clk = "l3_div_ck",
  234. .user = OCP_USER_MPU | OCP_USER_SDMA,
  235. };
  236. /* l3_main_2 -> l3_main_1 */
  237. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  238. .master = &omap44xx_l3_main_2_hwmod,
  239. .slave = &omap44xx_l3_main_1_hwmod,
  240. .clk = "l3_div_ck",
  241. .user = OCP_USER_MPU | OCP_USER_SDMA,
  242. };
  243. /* l4_cfg -> l3_main_1 */
  244. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  245. .master = &omap44xx_l4_cfg_hwmod,
  246. .slave = &omap44xx_l3_main_1_hwmod,
  247. .clk = "l4_div_ck",
  248. .user = OCP_USER_MPU | OCP_USER_SDMA,
  249. };
  250. /* mmc1 -> l3_main_1 */
  251. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  252. .master = &omap44xx_mmc1_hwmod,
  253. .slave = &omap44xx_l3_main_1_hwmod,
  254. .clk = "l3_div_ck",
  255. .user = OCP_USER_MPU | OCP_USER_SDMA,
  256. };
  257. /* mmc2 -> l3_main_1 */
  258. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  259. .master = &omap44xx_mmc2_hwmod,
  260. .slave = &omap44xx_l3_main_1_hwmod,
  261. .clk = "l3_div_ck",
  262. .user = OCP_USER_MPU | OCP_USER_SDMA,
  263. };
  264. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  265. {
  266. .pa_start = 0x44000000,
  267. .pa_end = 0x44000fff,
  268. .flags = ADDR_TYPE_RT
  269. },
  270. { }
  271. };
  272. /* mpu -> l3_main_1 */
  273. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  274. .master = &omap44xx_mpu_hwmod,
  275. .slave = &omap44xx_l3_main_1_hwmod,
  276. .clk = "l3_div_ck",
  277. .addr = omap44xx_l3_main_1_addrs,
  278. .user = OCP_USER_MPU,
  279. };
  280. /* l3_main_1 slave ports */
  281. static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
  282. &omap44xx_dsp__l3_main_1,
  283. &omap44xx_dss__l3_main_1,
  284. &omap44xx_l3_main_2__l3_main_1,
  285. &omap44xx_l4_cfg__l3_main_1,
  286. &omap44xx_mmc1__l3_main_1,
  287. &omap44xx_mmc2__l3_main_1,
  288. &omap44xx_mpu__l3_main_1,
  289. };
  290. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  291. .name = "l3_main_1",
  292. .class = &omap44xx_l3_hwmod_class,
  293. .clkdm_name = "l3_1_clkdm",
  294. .mpu_irqs = omap44xx_l3_main_1_irqs,
  295. .prcm = {
  296. .omap4 = {
  297. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  298. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  299. },
  300. },
  301. .slaves = omap44xx_l3_main_1_slaves,
  302. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
  303. };
  304. /* l3_main_2 */
  305. /* dma_system -> l3_main_2 */
  306. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  307. .master = &omap44xx_dma_system_hwmod,
  308. .slave = &omap44xx_l3_main_2_hwmod,
  309. .clk = "l3_div_ck",
  310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  311. };
  312. /* hsi -> l3_main_2 */
  313. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  314. .master = &omap44xx_hsi_hwmod,
  315. .slave = &omap44xx_l3_main_2_hwmod,
  316. .clk = "l3_div_ck",
  317. .user = OCP_USER_MPU | OCP_USER_SDMA,
  318. };
  319. /* ipu -> l3_main_2 */
  320. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  321. .master = &omap44xx_ipu_hwmod,
  322. .slave = &omap44xx_l3_main_2_hwmod,
  323. .clk = "l3_div_ck",
  324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  325. };
  326. /* iss -> l3_main_2 */
  327. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  328. .master = &omap44xx_iss_hwmod,
  329. .slave = &omap44xx_l3_main_2_hwmod,
  330. .clk = "l3_div_ck",
  331. .user = OCP_USER_MPU | OCP_USER_SDMA,
  332. };
  333. /* iva -> l3_main_2 */
  334. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  335. .master = &omap44xx_iva_hwmod,
  336. .slave = &omap44xx_l3_main_2_hwmod,
  337. .clk = "l3_div_ck",
  338. .user = OCP_USER_MPU | OCP_USER_SDMA,
  339. };
  340. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  341. {
  342. .pa_start = 0x44800000,
  343. .pa_end = 0x44801fff,
  344. .flags = ADDR_TYPE_RT
  345. },
  346. { }
  347. };
  348. /* l3_main_1 -> l3_main_2 */
  349. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  350. .master = &omap44xx_l3_main_1_hwmod,
  351. .slave = &omap44xx_l3_main_2_hwmod,
  352. .clk = "l3_div_ck",
  353. .addr = omap44xx_l3_main_2_addrs,
  354. .user = OCP_USER_MPU,
  355. };
  356. /* l4_cfg -> l3_main_2 */
  357. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  358. .master = &omap44xx_l4_cfg_hwmod,
  359. .slave = &omap44xx_l3_main_2_hwmod,
  360. .clk = "l4_div_ck",
  361. .user = OCP_USER_MPU | OCP_USER_SDMA,
  362. };
  363. /* usb_otg_hs -> l3_main_2 */
  364. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  365. .master = &omap44xx_usb_otg_hs_hwmod,
  366. .slave = &omap44xx_l3_main_2_hwmod,
  367. .clk = "l3_div_ck",
  368. .user = OCP_USER_MPU | OCP_USER_SDMA,
  369. };
  370. /* l3_main_2 slave ports */
  371. static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
  372. &omap44xx_dma_system__l3_main_2,
  373. &omap44xx_hsi__l3_main_2,
  374. &omap44xx_ipu__l3_main_2,
  375. &omap44xx_iss__l3_main_2,
  376. &omap44xx_iva__l3_main_2,
  377. &omap44xx_l3_main_1__l3_main_2,
  378. &omap44xx_l4_cfg__l3_main_2,
  379. &omap44xx_usb_otg_hs__l3_main_2,
  380. };
  381. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  382. .name = "l3_main_2",
  383. .class = &omap44xx_l3_hwmod_class,
  384. .clkdm_name = "l3_2_clkdm",
  385. .prcm = {
  386. .omap4 = {
  387. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  388. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  389. },
  390. },
  391. .slaves = omap44xx_l3_main_2_slaves,
  392. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
  393. };
  394. /* l3_main_3 */
  395. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  396. {
  397. .pa_start = 0x45000000,
  398. .pa_end = 0x45000fff,
  399. .flags = ADDR_TYPE_RT
  400. },
  401. { }
  402. };
  403. /* l3_main_1 -> l3_main_3 */
  404. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  405. .master = &omap44xx_l3_main_1_hwmod,
  406. .slave = &omap44xx_l3_main_3_hwmod,
  407. .clk = "l3_div_ck",
  408. .addr = omap44xx_l3_main_3_addrs,
  409. .user = OCP_USER_MPU,
  410. };
  411. /* l3_main_2 -> l3_main_3 */
  412. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  413. .master = &omap44xx_l3_main_2_hwmod,
  414. .slave = &omap44xx_l3_main_3_hwmod,
  415. .clk = "l3_div_ck",
  416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  417. };
  418. /* l4_cfg -> l3_main_3 */
  419. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  420. .master = &omap44xx_l4_cfg_hwmod,
  421. .slave = &omap44xx_l3_main_3_hwmod,
  422. .clk = "l4_div_ck",
  423. .user = OCP_USER_MPU | OCP_USER_SDMA,
  424. };
  425. /* l3_main_3 slave ports */
  426. static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
  427. &omap44xx_l3_main_1__l3_main_3,
  428. &omap44xx_l3_main_2__l3_main_3,
  429. &omap44xx_l4_cfg__l3_main_3,
  430. };
  431. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  432. .name = "l3_main_3",
  433. .class = &omap44xx_l3_hwmod_class,
  434. .clkdm_name = "l3_instr_clkdm",
  435. .prcm = {
  436. .omap4 = {
  437. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  438. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  439. .modulemode = MODULEMODE_HWCTRL,
  440. },
  441. },
  442. .slaves = omap44xx_l3_main_3_slaves,
  443. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
  444. };
  445. /*
  446. * 'l4' class
  447. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  448. */
  449. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  450. .name = "l4",
  451. };
  452. /* l4_abe */
  453. /* aess -> l4_abe */
  454. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  455. .master = &omap44xx_aess_hwmod,
  456. .slave = &omap44xx_l4_abe_hwmod,
  457. .clk = "ocp_abe_iclk",
  458. .user = OCP_USER_MPU | OCP_USER_SDMA,
  459. };
  460. /* dsp -> l4_abe */
  461. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  462. .master = &omap44xx_dsp_hwmod,
  463. .slave = &omap44xx_l4_abe_hwmod,
  464. .clk = "ocp_abe_iclk",
  465. .user = OCP_USER_MPU | OCP_USER_SDMA,
  466. };
  467. /* l3_main_1 -> l4_abe */
  468. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  469. .master = &omap44xx_l3_main_1_hwmod,
  470. .slave = &omap44xx_l4_abe_hwmod,
  471. .clk = "l3_div_ck",
  472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  473. };
  474. /* mpu -> l4_abe */
  475. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  476. .master = &omap44xx_mpu_hwmod,
  477. .slave = &omap44xx_l4_abe_hwmod,
  478. .clk = "ocp_abe_iclk",
  479. .user = OCP_USER_MPU | OCP_USER_SDMA,
  480. };
  481. /* l4_abe slave ports */
  482. static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
  483. &omap44xx_aess__l4_abe,
  484. &omap44xx_dsp__l4_abe,
  485. &omap44xx_l3_main_1__l4_abe,
  486. &omap44xx_mpu__l4_abe,
  487. };
  488. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  489. .name = "l4_abe",
  490. .class = &omap44xx_l4_hwmod_class,
  491. .clkdm_name = "abe_clkdm",
  492. .prcm = {
  493. .omap4 = {
  494. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  495. },
  496. },
  497. .slaves = omap44xx_l4_abe_slaves,
  498. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
  499. };
  500. /* l4_cfg */
  501. /* l3_main_1 -> l4_cfg */
  502. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  503. .master = &omap44xx_l3_main_1_hwmod,
  504. .slave = &omap44xx_l4_cfg_hwmod,
  505. .clk = "l3_div_ck",
  506. .user = OCP_USER_MPU | OCP_USER_SDMA,
  507. };
  508. /* l4_cfg slave ports */
  509. static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
  510. &omap44xx_l3_main_1__l4_cfg,
  511. };
  512. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  513. .name = "l4_cfg",
  514. .class = &omap44xx_l4_hwmod_class,
  515. .clkdm_name = "l4_cfg_clkdm",
  516. .prcm = {
  517. .omap4 = {
  518. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  519. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  520. },
  521. },
  522. .slaves = omap44xx_l4_cfg_slaves,
  523. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
  524. };
  525. /* l4_per */
  526. /* l3_main_2 -> l4_per */
  527. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  528. .master = &omap44xx_l3_main_2_hwmod,
  529. .slave = &omap44xx_l4_per_hwmod,
  530. .clk = "l3_div_ck",
  531. .user = OCP_USER_MPU | OCP_USER_SDMA,
  532. };
  533. /* l4_per slave ports */
  534. static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
  535. &omap44xx_l3_main_2__l4_per,
  536. };
  537. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  538. .name = "l4_per",
  539. .class = &omap44xx_l4_hwmod_class,
  540. .clkdm_name = "l4_per_clkdm",
  541. .prcm = {
  542. .omap4 = {
  543. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  544. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  545. },
  546. },
  547. .slaves = omap44xx_l4_per_slaves,
  548. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
  549. };
  550. /* l4_wkup */
  551. /* l4_cfg -> l4_wkup */
  552. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  553. .master = &omap44xx_l4_cfg_hwmod,
  554. .slave = &omap44xx_l4_wkup_hwmod,
  555. .clk = "l4_div_ck",
  556. .user = OCP_USER_MPU | OCP_USER_SDMA,
  557. };
  558. /* l4_wkup slave ports */
  559. static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
  560. &omap44xx_l4_cfg__l4_wkup,
  561. };
  562. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  563. .name = "l4_wkup",
  564. .class = &omap44xx_l4_hwmod_class,
  565. .clkdm_name = "l4_wkup_clkdm",
  566. .prcm = {
  567. .omap4 = {
  568. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  569. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  570. },
  571. },
  572. .slaves = omap44xx_l4_wkup_slaves,
  573. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
  574. };
  575. /*
  576. * 'mpu_bus' class
  577. * instance(s): mpu_private
  578. */
  579. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  580. .name = "mpu_bus",
  581. };
  582. /* mpu_private */
  583. /* mpu -> mpu_private */
  584. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  585. .master = &omap44xx_mpu_hwmod,
  586. .slave = &omap44xx_mpu_private_hwmod,
  587. .clk = "l3_div_ck",
  588. .user = OCP_USER_MPU | OCP_USER_SDMA,
  589. };
  590. /* mpu_private slave ports */
  591. static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
  592. &omap44xx_mpu__mpu_private,
  593. };
  594. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  595. .name = "mpu_private",
  596. .class = &omap44xx_mpu_bus_hwmod_class,
  597. .clkdm_name = "mpuss_clkdm",
  598. .slaves = omap44xx_mpu_private_slaves,
  599. .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
  600. };
  601. /*
  602. * Modules omap_hwmod structures
  603. *
  604. * The following IPs are excluded for the moment because:
  605. * - They do not need an explicit SW control using omap_hwmod API.
  606. * - They still need to be validated with the driver
  607. * properly adapted to omap_hwmod / omap_device
  608. *
  609. * c2c
  610. * c2c_target_fw
  611. * cm_core
  612. * cm_core_aon
  613. * ctrl_module_core
  614. * ctrl_module_pad_core
  615. * ctrl_module_pad_wkup
  616. * ctrl_module_wkup
  617. * debugss
  618. * efuse_ctrl_cust
  619. * efuse_ctrl_std
  620. * elm
  621. * emif1
  622. * emif2
  623. * fdif
  624. * gpmc
  625. * gpu
  626. * hdq1w
  627. * mcasp
  628. * mpu_c0
  629. * mpu_c1
  630. * ocmc_ram
  631. * ocp2scp_usb_phy
  632. * ocp_wp_noc
  633. * prcm_mpu
  634. * prm
  635. * scrm
  636. * sl2if
  637. * slimbus1
  638. * slimbus2
  639. * usb_host_fs
  640. * usb_host_hs
  641. * usb_phy_cm
  642. * usb_tll_hs
  643. * usim
  644. */
  645. /*
  646. * 'aess' class
  647. * audio engine sub system
  648. */
  649. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  650. .rev_offs = 0x0000,
  651. .sysc_offs = 0x0010,
  652. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  653. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  654. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  655. MSTANDBY_SMART_WKUP),
  656. .sysc_fields = &omap_hwmod_sysc_type2,
  657. };
  658. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  659. .name = "aess",
  660. .sysc = &omap44xx_aess_sysc,
  661. };
  662. /* aess */
  663. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  664. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  665. { .irq = -1 }
  666. };
  667. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  668. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  669. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  670. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  671. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  672. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  673. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  674. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  675. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  676. { .dma_req = -1 }
  677. };
  678. /* aess master ports */
  679. static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
  680. &omap44xx_aess__l4_abe,
  681. };
  682. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  683. {
  684. .pa_start = 0x401f1000,
  685. .pa_end = 0x401f13ff,
  686. .flags = ADDR_TYPE_RT
  687. },
  688. { }
  689. };
  690. /* l4_abe -> aess */
  691. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  692. .master = &omap44xx_l4_abe_hwmod,
  693. .slave = &omap44xx_aess_hwmod,
  694. .clk = "ocp_abe_iclk",
  695. .addr = omap44xx_aess_addrs,
  696. .user = OCP_USER_MPU,
  697. };
  698. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  699. {
  700. .pa_start = 0x490f1000,
  701. .pa_end = 0x490f13ff,
  702. .flags = ADDR_TYPE_RT
  703. },
  704. { }
  705. };
  706. /* l4_abe -> aess (dma) */
  707. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  708. .master = &omap44xx_l4_abe_hwmod,
  709. .slave = &omap44xx_aess_hwmod,
  710. .clk = "ocp_abe_iclk",
  711. .addr = omap44xx_aess_dma_addrs,
  712. .user = OCP_USER_SDMA,
  713. };
  714. /* aess slave ports */
  715. static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
  716. &omap44xx_l4_abe__aess,
  717. &omap44xx_l4_abe__aess_dma,
  718. };
  719. static struct omap_hwmod omap44xx_aess_hwmod = {
  720. .name = "aess",
  721. .class = &omap44xx_aess_hwmod_class,
  722. .clkdm_name = "abe_clkdm",
  723. .mpu_irqs = omap44xx_aess_irqs,
  724. .sdma_reqs = omap44xx_aess_sdma_reqs,
  725. .main_clk = "aess_fck",
  726. .prcm = {
  727. .omap4 = {
  728. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  729. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  730. .modulemode = MODULEMODE_SWCTRL,
  731. },
  732. },
  733. .slaves = omap44xx_aess_slaves,
  734. .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
  735. .masters = omap44xx_aess_masters,
  736. .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
  737. };
  738. /*
  739. * 'counter' class
  740. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  741. */
  742. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  743. .rev_offs = 0x0000,
  744. .sysc_offs = 0x0004,
  745. .sysc_flags = SYSC_HAS_SIDLEMODE,
  746. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  747. SIDLE_SMART_WKUP),
  748. .sysc_fields = &omap_hwmod_sysc_type1,
  749. };
  750. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  751. .name = "counter",
  752. .sysc = &omap44xx_counter_sysc,
  753. };
  754. /* counter_32k */
  755. static struct omap_hwmod omap44xx_counter_32k_hwmod;
  756. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  757. {
  758. .pa_start = 0x4a304000,
  759. .pa_end = 0x4a30401f,
  760. .flags = ADDR_TYPE_RT
  761. },
  762. { }
  763. };
  764. /* l4_wkup -> counter_32k */
  765. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  766. .master = &omap44xx_l4_wkup_hwmod,
  767. .slave = &omap44xx_counter_32k_hwmod,
  768. .clk = "l4_wkup_clk_mux_ck",
  769. .addr = omap44xx_counter_32k_addrs,
  770. .user = OCP_USER_MPU | OCP_USER_SDMA,
  771. };
  772. /* counter_32k slave ports */
  773. static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
  774. &omap44xx_l4_wkup__counter_32k,
  775. };
  776. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  777. .name = "counter_32k",
  778. .class = &omap44xx_counter_hwmod_class,
  779. .clkdm_name = "l4_wkup_clkdm",
  780. .flags = HWMOD_SWSUP_SIDLE,
  781. .main_clk = "sys_32k_ck",
  782. .prcm = {
  783. .omap4 = {
  784. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  785. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  786. },
  787. },
  788. .slaves = omap44xx_counter_32k_slaves,
  789. .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
  790. };
  791. /*
  792. * 'dma' class
  793. * dma controller for data exchange between memory to memory (i.e. internal or
  794. * external memory) and gp peripherals to memory or memory to gp peripherals
  795. */
  796. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  797. .rev_offs = 0x0000,
  798. .sysc_offs = 0x002c,
  799. .syss_offs = 0x0028,
  800. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  801. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  802. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  803. SYSS_HAS_RESET_STATUS),
  804. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  805. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  806. .sysc_fields = &omap_hwmod_sysc_type1,
  807. };
  808. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  809. .name = "dma",
  810. .sysc = &omap44xx_dma_sysc,
  811. };
  812. /* dma dev_attr */
  813. static struct omap_dma_dev_attr dma_dev_attr = {
  814. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  815. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  816. .lch_count = 32,
  817. };
  818. /* dma_system */
  819. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  820. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  821. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  822. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  823. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  824. { .irq = -1 }
  825. };
  826. /* dma_system master ports */
  827. static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
  828. &omap44xx_dma_system__l3_main_2,
  829. };
  830. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  831. {
  832. .pa_start = 0x4a056000,
  833. .pa_end = 0x4a056fff,
  834. .flags = ADDR_TYPE_RT
  835. },
  836. { }
  837. };
  838. /* l4_cfg -> dma_system */
  839. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  840. .master = &omap44xx_l4_cfg_hwmod,
  841. .slave = &omap44xx_dma_system_hwmod,
  842. .clk = "l4_div_ck",
  843. .addr = omap44xx_dma_system_addrs,
  844. .user = OCP_USER_MPU | OCP_USER_SDMA,
  845. };
  846. /* dma_system slave ports */
  847. static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
  848. &omap44xx_l4_cfg__dma_system,
  849. };
  850. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  851. .name = "dma_system",
  852. .class = &omap44xx_dma_hwmod_class,
  853. .clkdm_name = "l3_dma_clkdm",
  854. .mpu_irqs = omap44xx_dma_system_irqs,
  855. .main_clk = "l3_div_ck",
  856. .prcm = {
  857. .omap4 = {
  858. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  859. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  860. },
  861. },
  862. .dev_attr = &dma_dev_attr,
  863. .slaves = omap44xx_dma_system_slaves,
  864. .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
  865. .masters = omap44xx_dma_system_masters,
  866. .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
  867. };
  868. /*
  869. * 'dmic' class
  870. * digital microphone controller
  871. */
  872. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  873. .rev_offs = 0x0000,
  874. .sysc_offs = 0x0010,
  875. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  876. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  877. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  878. SIDLE_SMART_WKUP),
  879. .sysc_fields = &omap_hwmod_sysc_type2,
  880. };
  881. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  882. .name = "dmic",
  883. .sysc = &omap44xx_dmic_sysc,
  884. };
  885. /* dmic */
  886. static struct omap_hwmod omap44xx_dmic_hwmod;
  887. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  888. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  889. { .irq = -1 }
  890. };
  891. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  892. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  893. { .dma_req = -1 }
  894. };
  895. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  896. {
  897. .name = "mpu",
  898. .pa_start = 0x4012e000,
  899. .pa_end = 0x4012e07f,
  900. .flags = ADDR_TYPE_RT
  901. },
  902. { }
  903. };
  904. /* l4_abe -> dmic */
  905. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  906. .master = &omap44xx_l4_abe_hwmod,
  907. .slave = &omap44xx_dmic_hwmod,
  908. .clk = "ocp_abe_iclk",
  909. .addr = omap44xx_dmic_addrs,
  910. .user = OCP_USER_MPU,
  911. };
  912. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  913. {
  914. .name = "dma",
  915. .pa_start = 0x4902e000,
  916. .pa_end = 0x4902e07f,
  917. .flags = ADDR_TYPE_RT
  918. },
  919. { }
  920. };
  921. /* l4_abe -> dmic (dma) */
  922. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  923. .master = &omap44xx_l4_abe_hwmod,
  924. .slave = &omap44xx_dmic_hwmod,
  925. .clk = "ocp_abe_iclk",
  926. .addr = omap44xx_dmic_dma_addrs,
  927. .user = OCP_USER_SDMA,
  928. };
  929. /* dmic slave ports */
  930. static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
  931. &omap44xx_l4_abe__dmic,
  932. &omap44xx_l4_abe__dmic_dma,
  933. };
  934. static struct omap_hwmod omap44xx_dmic_hwmod = {
  935. .name = "dmic",
  936. .class = &omap44xx_dmic_hwmod_class,
  937. .clkdm_name = "abe_clkdm",
  938. .mpu_irqs = omap44xx_dmic_irqs,
  939. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  940. .main_clk = "dmic_fck",
  941. .prcm = {
  942. .omap4 = {
  943. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  944. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  945. .modulemode = MODULEMODE_SWCTRL,
  946. },
  947. },
  948. .slaves = omap44xx_dmic_slaves,
  949. .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
  950. };
  951. /*
  952. * 'dsp' class
  953. * dsp sub-system
  954. */
  955. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  956. .name = "dsp",
  957. };
  958. /* dsp */
  959. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  960. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  961. { .irq = -1 }
  962. };
  963. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  964. { .name = "dsp", .rst_shift = 0 },
  965. { .name = "mmu_cache", .rst_shift = 1 },
  966. };
  967. /* dsp -> iva */
  968. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  969. .master = &omap44xx_dsp_hwmod,
  970. .slave = &omap44xx_iva_hwmod,
  971. .clk = "dpll_iva_m5x2_ck",
  972. .user = OCP_USER_DSP,
  973. };
  974. /* dsp master ports */
  975. static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
  976. &omap44xx_dsp__l3_main_1,
  977. &omap44xx_dsp__l4_abe,
  978. &omap44xx_dsp__iva,
  979. };
  980. /* l4_cfg -> dsp */
  981. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  982. .master = &omap44xx_l4_cfg_hwmod,
  983. .slave = &omap44xx_dsp_hwmod,
  984. .clk = "l4_div_ck",
  985. .user = OCP_USER_MPU | OCP_USER_SDMA,
  986. };
  987. /* dsp slave ports */
  988. static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
  989. &omap44xx_l4_cfg__dsp,
  990. };
  991. static struct omap_hwmod omap44xx_dsp_hwmod = {
  992. .name = "dsp",
  993. .class = &omap44xx_dsp_hwmod_class,
  994. .clkdm_name = "tesla_clkdm",
  995. .mpu_irqs = omap44xx_dsp_irqs,
  996. .rst_lines = omap44xx_dsp_resets,
  997. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  998. .main_clk = "dsp_fck",
  999. .prcm = {
  1000. .omap4 = {
  1001. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  1002. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1003. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  1004. .modulemode = MODULEMODE_HWCTRL,
  1005. },
  1006. },
  1007. .slaves = omap44xx_dsp_slaves,
  1008. .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
  1009. .masters = omap44xx_dsp_masters,
  1010. .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
  1011. };
  1012. /*
  1013. * 'dss' class
  1014. * display sub-system
  1015. */
  1016. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  1017. .rev_offs = 0x0000,
  1018. .syss_offs = 0x0014,
  1019. .sysc_flags = SYSS_HAS_RESET_STATUS,
  1020. };
  1021. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  1022. .name = "dss",
  1023. .sysc = &omap44xx_dss_sysc,
  1024. .reset = omap_dss_reset,
  1025. };
  1026. /* dss */
  1027. /* dss master ports */
  1028. static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
  1029. &omap44xx_dss__l3_main_1,
  1030. };
  1031. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  1032. {
  1033. .pa_start = 0x58000000,
  1034. .pa_end = 0x5800007f,
  1035. .flags = ADDR_TYPE_RT
  1036. },
  1037. { }
  1038. };
  1039. /* l3_main_2 -> dss */
  1040. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  1041. .master = &omap44xx_l3_main_2_hwmod,
  1042. .slave = &omap44xx_dss_hwmod,
  1043. .clk = "dss_fck",
  1044. .addr = omap44xx_dss_dma_addrs,
  1045. .user = OCP_USER_SDMA,
  1046. };
  1047. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  1048. {
  1049. .pa_start = 0x48040000,
  1050. .pa_end = 0x4804007f,
  1051. .flags = ADDR_TYPE_RT
  1052. },
  1053. { }
  1054. };
  1055. /* l4_per -> dss */
  1056. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  1057. .master = &omap44xx_l4_per_hwmod,
  1058. .slave = &omap44xx_dss_hwmod,
  1059. .clk = "l4_div_ck",
  1060. .addr = omap44xx_dss_addrs,
  1061. .user = OCP_USER_MPU,
  1062. };
  1063. /* dss slave ports */
  1064. static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
  1065. &omap44xx_l3_main_2__dss,
  1066. &omap44xx_l4_per__dss,
  1067. };
  1068. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1069. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1070. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1071. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  1072. };
  1073. static struct omap_hwmod omap44xx_dss_hwmod = {
  1074. .name = "dss_core",
  1075. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1076. .class = &omap44xx_dss_hwmod_class,
  1077. .clkdm_name = "l3_dss_clkdm",
  1078. .main_clk = "dss_dss_clk",
  1079. .prcm = {
  1080. .omap4 = {
  1081. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1082. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1083. },
  1084. },
  1085. .opt_clks = dss_opt_clks,
  1086. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1087. .slaves = omap44xx_dss_slaves,
  1088. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
  1089. .masters = omap44xx_dss_masters,
  1090. .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
  1091. };
  1092. /*
  1093. * 'dispc' class
  1094. * display controller
  1095. */
  1096. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  1097. .rev_offs = 0x0000,
  1098. .sysc_offs = 0x0010,
  1099. .syss_offs = 0x0014,
  1100. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1101. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  1102. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1103. SYSS_HAS_RESET_STATUS),
  1104. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1105. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1106. .sysc_fields = &omap_hwmod_sysc_type1,
  1107. };
  1108. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  1109. .name = "dispc",
  1110. .sysc = &omap44xx_dispc_sysc,
  1111. };
  1112. /* dss_dispc */
  1113. static struct omap_hwmod omap44xx_dss_dispc_hwmod;
  1114. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  1115. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  1116. { .irq = -1 }
  1117. };
  1118. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  1119. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  1120. { .dma_req = -1 }
  1121. };
  1122. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  1123. {
  1124. .pa_start = 0x58001000,
  1125. .pa_end = 0x58001fff,
  1126. .flags = ADDR_TYPE_RT
  1127. },
  1128. { }
  1129. };
  1130. /* l3_main_2 -> dss_dispc */
  1131. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  1132. .master = &omap44xx_l3_main_2_hwmod,
  1133. .slave = &omap44xx_dss_dispc_hwmod,
  1134. .clk = "dss_fck",
  1135. .addr = omap44xx_dss_dispc_dma_addrs,
  1136. .user = OCP_USER_SDMA,
  1137. };
  1138. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  1139. {
  1140. .pa_start = 0x48041000,
  1141. .pa_end = 0x48041fff,
  1142. .flags = ADDR_TYPE_RT
  1143. },
  1144. { }
  1145. };
  1146. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  1147. .manager_count = 3,
  1148. .has_framedonetv_irq = 1
  1149. };
  1150. /* l4_per -> dss_dispc */
  1151. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  1152. .master = &omap44xx_l4_per_hwmod,
  1153. .slave = &omap44xx_dss_dispc_hwmod,
  1154. .clk = "l4_div_ck",
  1155. .addr = omap44xx_dss_dispc_addrs,
  1156. .user = OCP_USER_MPU,
  1157. };
  1158. /* dss_dispc slave ports */
  1159. static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
  1160. &omap44xx_l3_main_2__dss_dispc,
  1161. &omap44xx_l4_per__dss_dispc,
  1162. };
  1163. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  1164. .name = "dss_dispc",
  1165. .class = &omap44xx_dispc_hwmod_class,
  1166. .clkdm_name = "l3_dss_clkdm",
  1167. .mpu_irqs = omap44xx_dss_dispc_irqs,
  1168. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  1169. .main_clk = "dss_dss_clk",
  1170. .prcm = {
  1171. .omap4 = {
  1172. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1173. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1174. },
  1175. },
  1176. .slaves = omap44xx_dss_dispc_slaves,
  1177. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
  1178. .dev_attr = &omap44xx_dss_dispc_dev_attr
  1179. };
  1180. /*
  1181. * 'dsi' class
  1182. * display serial interface controller
  1183. */
  1184. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  1185. .rev_offs = 0x0000,
  1186. .sysc_offs = 0x0010,
  1187. .syss_offs = 0x0014,
  1188. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1189. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1190. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1191. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1192. .sysc_fields = &omap_hwmod_sysc_type1,
  1193. };
  1194. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  1195. .name = "dsi",
  1196. .sysc = &omap44xx_dsi_sysc,
  1197. };
  1198. /* dss_dsi1 */
  1199. static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
  1200. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  1201. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  1202. { .irq = -1 }
  1203. };
  1204. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  1205. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  1206. { .dma_req = -1 }
  1207. };
  1208. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  1209. {
  1210. .pa_start = 0x58004000,
  1211. .pa_end = 0x580041ff,
  1212. .flags = ADDR_TYPE_RT
  1213. },
  1214. { }
  1215. };
  1216. /* l3_main_2 -> dss_dsi1 */
  1217. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  1218. .master = &omap44xx_l3_main_2_hwmod,
  1219. .slave = &omap44xx_dss_dsi1_hwmod,
  1220. .clk = "dss_fck",
  1221. .addr = omap44xx_dss_dsi1_dma_addrs,
  1222. .user = OCP_USER_SDMA,
  1223. };
  1224. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  1225. {
  1226. .pa_start = 0x48044000,
  1227. .pa_end = 0x480441ff,
  1228. .flags = ADDR_TYPE_RT
  1229. },
  1230. { }
  1231. };
  1232. /* l4_per -> dss_dsi1 */
  1233. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  1234. .master = &omap44xx_l4_per_hwmod,
  1235. .slave = &omap44xx_dss_dsi1_hwmod,
  1236. .clk = "l4_div_ck",
  1237. .addr = omap44xx_dss_dsi1_addrs,
  1238. .user = OCP_USER_MPU,
  1239. };
  1240. /* dss_dsi1 slave ports */
  1241. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
  1242. &omap44xx_l3_main_2__dss_dsi1,
  1243. &omap44xx_l4_per__dss_dsi1,
  1244. };
  1245. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  1246. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1247. };
  1248. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  1249. .name = "dss_dsi1",
  1250. .class = &omap44xx_dsi_hwmod_class,
  1251. .clkdm_name = "l3_dss_clkdm",
  1252. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  1253. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  1254. .main_clk = "dss_dss_clk",
  1255. .prcm = {
  1256. .omap4 = {
  1257. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1258. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1259. },
  1260. },
  1261. .opt_clks = dss_dsi1_opt_clks,
  1262. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  1263. .slaves = omap44xx_dss_dsi1_slaves,
  1264. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
  1265. };
  1266. /* dss_dsi2 */
  1267. static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
  1268. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  1269. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  1270. { .irq = -1 }
  1271. };
  1272. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  1273. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  1274. { .dma_req = -1 }
  1275. };
  1276. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  1277. {
  1278. .pa_start = 0x58005000,
  1279. .pa_end = 0x580051ff,
  1280. .flags = ADDR_TYPE_RT
  1281. },
  1282. { }
  1283. };
  1284. /* l3_main_2 -> dss_dsi2 */
  1285. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  1286. .master = &omap44xx_l3_main_2_hwmod,
  1287. .slave = &omap44xx_dss_dsi2_hwmod,
  1288. .clk = "dss_fck",
  1289. .addr = omap44xx_dss_dsi2_dma_addrs,
  1290. .user = OCP_USER_SDMA,
  1291. };
  1292. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  1293. {
  1294. .pa_start = 0x48045000,
  1295. .pa_end = 0x480451ff,
  1296. .flags = ADDR_TYPE_RT
  1297. },
  1298. { }
  1299. };
  1300. /* l4_per -> dss_dsi2 */
  1301. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  1302. .master = &omap44xx_l4_per_hwmod,
  1303. .slave = &omap44xx_dss_dsi2_hwmod,
  1304. .clk = "l4_div_ck",
  1305. .addr = omap44xx_dss_dsi2_addrs,
  1306. .user = OCP_USER_MPU,
  1307. };
  1308. /* dss_dsi2 slave ports */
  1309. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
  1310. &omap44xx_l3_main_2__dss_dsi2,
  1311. &omap44xx_l4_per__dss_dsi2,
  1312. };
  1313. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  1314. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1315. };
  1316. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  1317. .name = "dss_dsi2",
  1318. .class = &omap44xx_dsi_hwmod_class,
  1319. .clkdm_name = "l3_dss_clkdm",
  1320. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  1321. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  1322. .main_clk = "dss_dss_clk",
  1323. .prcm = {
  1324. .omap4 = {
  1325. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1326. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1327. },
  1328. },
  1329. .opt_clks = dss_dsi2_opt_clks,
  1330. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  1331. .slaves = omap44xx_dss_dsi2_slaves,
  1332. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
  1333. };
  1334. /*
  1335. * 'hdmi' class
  1336. * hdmi controller
  1337. */
  1338. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  1339. .rev_offs = 0x0000,
  1340. .sysc_offs = 0x0010,
  1341. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1342. SYSC_HAS_SOFTRESET),
  1343. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1344. SIDLE_SMART_WKUP),
  1345. .sysc_fields = &omap_hwmod_sysc_type2,
  1346. };
  1347. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  1348. .name = "hdmi",
  1349. .sysc = &omap44xx_hdmi_sysc,
  1350. };
  1351. /* dss_hdmi */
  1352. static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
  1353. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  1354. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  1355. { .irq = -1 }
  1356. };
  1357. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  1358. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  1359. { .dma_req = -1 }
  1360. };
  1361. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  1362. {
  1363. .pa_start = 0x58006000,
  1364. .pa_end = 0x58006fff,
  1365. .flags = ADDR_TYPE_RT
  1366. },
  1367. { }
  1368. };
  1369. /* l3_main_2 -> dss_hdmi */
  1370. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  1371. .master = &omap44xx_l3_main_2_hwmod,
  1372. .slave = &omap44xx_dss_hdmi_hwmod,
  1373. .clk = "dss_fck",
  1374. .addr = omap44xx_dss_hdmi_dma_addrs,
  1375. .user = OCP_USER_SDMA,
  1376. };
  1377. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  1378. {
  1379. .pa_start = 0x48046000,
  1380. .pa_end = 0x48046fff,
  1381. .flags = ADDR_TYPE_RT
  1382. },
  1383. { }
  1384. };
  1385. /* l4_per -> dss_hdmi */
  1386. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  1387. .master = &omap44xx_l4_per_hwmod,
  1388. .slave = &omap44xx_dss_hdmi_hwmod,
  1389. .clk = "l4_div_ck",
  1390. .addr = omap44xx_dss_hdmi_addrs,
  1391. .user = OCP_USER_MPU,
  1392. };
  1393. /* dss_hdmi slave ports */
  1394. static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
  1395. &omap44xx_l3_main_2__dss_hdmi,
  1396. &omap44xx_l4_per__dss_hdmi,
  1397. };
  1398. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  1399. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1400. };
  1401. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  1402. .name = "dss_hdmi",
  1403. .class = &omap44xx_hdmi_hwmod_class,
  1404. .clkdm_name = "l3_dss_clkdm",
  1405. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  1406. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  1407. .main_clk = "dss_48mhz_clk",
  1408. .prcm = {
  1409. .omap4 = {
  1410. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1411. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1412. },
  1413. },
  1414. .opt_clks = dss_hdmi_opt_clks,
  1415. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  1416. .slaves = omap44xx_dss_hdmi_slaves,
  1417. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
  1418. };
  1419. /*
  1420. * 'rfbi' class
  1421. * remote frame buffer interface
  1422. */
  1423. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  1424. .rev_offs = 0x0000,
  1425. .sysc_offs = 0x0010,
  1426. .syss_offs = 0x0014,
  1427. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1428. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1429. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1430. .sysc_fields = &omap_hwmod_sysc_type1,
  1431. };
  1432. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  1433. .name = "rfbi",
  1434. .sysc = &omap44xx_rfbi_sysc,
  1435. };
  1436. /* dss_rfbi */
  1437. static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
  1438. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  1439. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  1440. { .dma_req = -1 }
  1441. };
  1442. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  1443. {
  1444. .pa_start = 0x58002000,
  1445. .pa_end = 0x580020ff,
  1446. .flags = ADDR_TYPE_RT
  1447. },
  1448. { }
  1449. };
  1450. /* l3_main_2 -> dss_rfbi */
  1451. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  1452. .master = &omap44xx_l3_main_2_hwmod,
  1453. .slave = &omap44xx_dss_rfbi_hwmod,
  1454. .clk = "dss_fck",
  1455. .addr = omap44xx_dss_rfbi_dma_addrs,
  1456. .user = OCP_USER_SDMA,
  1457. };
  1458. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  1459. {
  1460. .pa_start = 0x48042000,
  1461. .pa_end = 0x480420ff,
  1462. .flags = ADDR_TYPE_RT
  1463. },
  1464. { }
  1465. };
  1466. /* l4_per -> dss_rfbi */
  1467. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  1468. .master = &omap44xx_l4_per_hwmod,
  1469. .slave = &omap44xx_dss_rfbi_hwmod,
  1470. .clk = "l4_div_ck",
  1471. .addr = omap44xx_dss_rfbi_addrs,
  1472. .user = OCP_USER_MPU,
  1473. };
  1474. /* dss_rfbi slave ports */
  1475. static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
  1476. &omap44xx_l3_main_2__dss_rfbi,
  1477. &omap44xx_l4_per__dss_rfbi,
  1478. };
  1479. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  1480. { .role = "ick", .clk = "dss_fck" },
  1481. };
  1482. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  1483. .name = "dss_rfbi",
  1484. .class = &omap44xx_rfbi_hwmod_class,
  1485. .clkdm_name = "l3_dss_clkdm",
  1486. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  1487. .main_clk = "dss_dss_clk",
  1488. .prcm = {
  1489. .omap4 = {
  1490. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1491. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1492. },
  1493. },
  1494. .opt_clks = dss_rfbi_opt_clks,
  1495. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  1496. .slaves = omap44xx_dss_rfbi_slaves,
  1497. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
  1498. };
  1499. /*
  1500. * 'venc' class
  1501. * video encoder
  1502. */
  1503. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  1504. .name = "venc",
  1505. };
  1506. /* dss_venc */
  1507. static struct omap_hwmod omap44xx_dss_venc_hwmod;
  1508. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  1509. {
  1510. .pa_start = 0x58003000,
  1511. .pa_end = 0x580030ff,
  1512. .flags = ADDR_TYPE_RT
  1513. },
  1514. { }
  1515. };
  1516. /* l3_main_2 -> dss_venc */
  1517. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  1518. .master = &omap44xx_l3_main_2_hwmod,
  1519. .slave = &omap44xx_dss_venc_hwmod,
  1520. .clk = "dss_fck",
  1521. .addr = omap44xx_dss_venc_dma_addrs,
  1522. .user = OCP_USER_SDMA,
  1523. };
  1524. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  1525. {
  1526. .pa_start = 0x48043000,
  1527. .pa_end = 0x480430ff,
  1528. .flags = ADDR_TYPE_RT
  1529. },
  1530. { }
  1531. };
  1532. /* l4_per -> dss_venc */
  1533. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  1534. .master = &omap44xx_l4_per_hwmod,
  1535. .slave = &omap44xx_dss_venc_hwmod,
  1536. .clk = "l4_div_ck",
  1537. .addr = omap44xx_dss_venc_addrs,
  1538. .user = OCP_USER_MPU,
  1539. };
  1540. /* dss_venc slave ports */
  1541. static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
  1542. &omap44xx_l3_main_2__dss_venc,
  1543. &omap44xx_l4_per__dss_venc,
  1544. };
  1545. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  1546. .name = "dss_venc",
  1547. .class = &omap44xx_venc_hwmod_class,
  1548. .clkdm_name = "l3_dss_clkdm",
  1549. .main_clk = "dss_tv_clk",
  1550. .prcm = {
  1551. .omap4 = {
  1552. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1553. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1554. },
  1555. },
  1556. .slaves = omap44xx_dss_venc_slaves,
  1557. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
  1558. };
  1559. /*
  1560. * 'gpio' class
  1561. * general purpose io module
  1562. */
  1563. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  1564. .rev_offs = 0x0000,
  1565. .sysc_offs = 0x0010,
  1566. .syss_offs = 0x0114,
  1567. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1568. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1569. SYSS_HAS_RESET_STATUS),
  1570. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1571. SIDLE_SMART_WKUP),
  1572. .sysc_fields = &omap_hwmod_sysc_type1,
  1573. };
  1574. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1575. .name = "gpio",
  1576. .sysc = &omap44xx_gpio_sysc,
  1577. .rev = 2,
  1578. };
  1579. /* gpio dev_attr */
  1580. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1581. .bank_width = 32,
  1582. .dbck_flag = true,
  1583. };
  1584. /* gpio1 */
  1585. static struct omap_hwmod omap44xx_gpio1_hwmod;
  1586. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1587. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1588. { .irq = -1 }
  1589. };
  1590. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  1591. {
  1592. .pa_start = 0x4a310000,
  1593. .pa_end = 0x4a3101ff,
  1594. .flags = ADDR_TYPE_RT
  1595. },
  1596. { }
  1597. };
  1598. /* l4_wkup -> gpio1 */
  1599. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  1600. .master = &omap44xx_l4_wkup_hwmod,
  1601. .slave = &omap44xx_gpio1_hwmod,
  1602. .clk = "l4_wkup_clk_mux_ck",
  1603. .addr = omap44xx_gpio1_addrs,
  1604. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1605. };
  1606. /* gpio1 slave ports */
  1607. static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
  1608. &omap44xx_l4_wkup__gpio1,
  1609. };
  1610. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1611. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1612. };
  1613. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1614. .name = "gpio1",
  1615. .class = &omap44xx_gpio_hwmod_class,
  1616. .clkdm_name = "l4_wkup_clkdm",
  1617. .mpu_irqs = omap44xx_gpio1_irqs,
  1618. .main_clk = "gpio1_ick",
  1619. .prcm = {
  1620. .omap4 = {
  1621. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1622. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1623. .modulemode = MODULEMODE_HWCTRL,
  1624. },
  1625. },
  1626. .opt_clks = gpio1_opt_clks,
  1627. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1628. .dev_attr = &gpio_dev_attr,
  1629. .slaves = omap44xx_gpio1_slaves,
  1630. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
  1631. };
  1632. /* gpio2 */
  1633. static struct omap_hwmod omap44xx_gpio2_hwmod;
  1634. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1635. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1636. { .irq = -1 }
  1637. };
  1638. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  1639. {
  1640. .pa_start = 0x48055000,
  1641. .pa_end = 0x480551ff,
  1642. .flags = ADDR_TYPE_RT
  1643. },
  1644. { }
  1645. };
  1646. /* l4_per -> gpio2 */
  1647. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  1648. .master = &omap44xx_l4_per_hwmod,
  1649. .slave = &omap44xx_gpio2_hwmod,
  1650. .clk = "l4_div_ck",
  1651. .addr = omap44xx_gpio2_addrs,
  1652. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1653. };
  1654. /* gpio2 slave ports */
  1655. static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
  1656. &omap44xx_l4_per__gpio2,
  1657. };
  1658. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1659. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1660. };
  1661. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1662. .name = "gpio2",
  1663. .class = &omap44xx_gpio_hwmod_class,
  1664. .clkdm_name = "l4_per_clkdm",
  1665. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1666. .mpu_irqs = omap44xx_gpio2_irqs,
  1667. .main_clk = "gpio2_ick",
  1668. .prcm = {
  1669. .omap4 = {
  1670. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1671. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1672. .modulemode = MODULEMODE_HWCTRL,
  1673. },
  1674. },
  1675. .opt_clks = gpio2_opt_clks,
  1676. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1677. .dev_attr = &gpio_dev_attr,
  1678. .slaves = omap44xx_gpio2_slaves,
  1679. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
  1680. };
  1681. /* gpio3 */
  1682. static struct omap_hwmod omap44xx_gpio3_hwmod;
  1683. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1684. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1685. { .irq = -1 }
  1686. };
  1687. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  1688. {
  1689. .pa_start = 0x48057000,
  1690. .pa_end = 0x480571ff,
  1691. .flags = ADDR_TYPE_RT
  1692. },
  1693. { }
  1694. };
  1695. /* l4_per -> gpio3 */
  1696. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  1697. .master = &omap44xx_l4_per_hwmod,
  1698. .slave = &omap44xx_gpio3_hwmod,
  1699. .clk = "l4_div_ck",
  1700. .addr = omap44xx_gpio3_addrs,
  1701. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1702. };
  1703. /* gpio3 slave ports */
  1704. static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
  1705. &omap44xx_l4_per__gpio3,
  1706. };
  1707. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1708. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1709. };
  1710. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1711. .name = "gpio3",
  1712. .class = &omap44xx_gpio_hwmod_class,
  1713. .clkdm_name = "l4_per_clkdm",
  1714. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1715. .mpu_irqs = omap44xx_gpio3_irqs,
  1716. .main_clk = "gpio3_ick",
  1717. .prcm = {
  1718. .omap4 = {
  1719. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1720. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1721. .modulemode = MODULEMODE_HWCTRL,
  1722. },
  1723. },
  1724. .opt_clks = gpio3_opt_clks,
  1725. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1726. .dev_attr = &gpio_dev_attr,
  1727. .slaves = omap44xx_gpio3_slaves,
  1728. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
  1729. };
  1730. /* gpio4 */
  1731. static struct omap_hwmod omap44xx_gpio4_hwmod;
  1732. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1733. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1734. { .irq = -1 }
  1735. };
  1736. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  1737. {
  1738. .pa_start = 0x48059000,
  1739. .pa_end = 0x480591ff,
  1740. .flags = ADDR_TYPE_RT
  1741. },
  1742. { }
  1743. };
  1744. /* l4_per -> gpio4 */
  1745. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  1746. .master = &omap44xx_l4_per_hwmod,
  1747. .slave = &omap44xx_gpio4_hwmod,
  1748. .clk = "l4_div_ck",
  1749. .addr = omap44xx_gpio4_addrs,
  1750. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1751. };
  1752. /* gpio4 slave ports */
  1753. static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
  1754. &omap44xx_l4_per__gpio4,
  1755. };
  1756. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1757. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1758. };
  1759. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1760. .name = "gpio4",
  1761. .class = &omap44xx_gpio_hwmod_class,
  1762. .clkdm_name = "l4_per_clkdm",
  1763. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1764. .mpu_irqs = omap44xx_gpio4_irqs,
  1765. .main_clk = "gpio4_ick",
  1766. .prcm = {
  1767. .omap4 = {
  1768. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1769. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1770. .modulemode = MODULEMODE_HWCTRL,
  1771. },
  1772. },
  1773. .opt_clks = gpio4_opt_clks,
  1774. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1775. .dev_attr = &gpio_dev_attr,
  1776. .slaves = omap44xx_gpio4_slaves,
  1777. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
  1778. };
  1779. /* gpio5 */
  1780. static struct omap_hwmod omap44xx_gpio5_hwmod;
  1781. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1782. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1783. { .irq = -1 }
  1784. };
  1785. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  1786. {
  1787. .pa_start = 0x4805b000,
  1788. .pa_end = 0x4805b1ff,
  1789. .flags = ADDR_TYPE_RT
  1790. },
  1791. { }
  1792. };
  1793. /* l4_per -> gpio5 */
  1794. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  1795. .master = &omap44xx_l4_per_hwmod,
  1796. .slave = &omap44xx_gpio5_hwmod,
  1797. .clk = "l4_div_ck",
  1798. .addr = omap44xx_gpio5_addrs,
  1799. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1800. };
  1801. /* gpio5 slave ports */
  1802. static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
  1803. &omap44xx_l4_per__gpio5,
  1804. };
  1805. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1806. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1807. };
  1808. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1809. .name = "gpio5",
  1810. .class = &omap44xx_gpio_hwmod_class,
  1811. .clkdm_name = "l4_per_clkdm",
  1812. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1813. .mpu_irqs = omap44xx_gpio5_irqs,
  1814. .main_clk = "gpio5_ick",
  1815. .prcm = {
  1816. .omap4 = {
  1817. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1818. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1819. .modulemode = MODULEMODE_HWCTRL,
  1820. },
  1821. },
  1822. .opt_clks = gpio5_opt_clks,
  1823. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1824. .dev_attr = &gpio_dev_attr,
  1825. .slaves = omap44xx_gpio5_slaves,
  1826. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
  1827. };
  1828. /* gpio6 */
  1829. static struct omap_hwmod omap44xx_gpio6_hwmod;
  1830. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1831. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1832. { .irq = -1 }
  1833. };
  1834. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  1835. {
  1836. .pa_start = 0x4805d000,
  1837. .pa_end = 0x4805d1ff,
  1838. .flags = ADDR_TYPE_RT
  1839. },
  1840. { }
  1841. };
  1842. /* l4_per -> gpio6 */
  1843. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  1844. .master = &omap44xx_l4_per_hwmod,
  1845. .slave = &omap44xx_gpio6_hwmod,
  1846. .clk = "l4_div_ck",
  1847. .addr = omap44xx_gpio6_addrs,
  1848. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1849. };
  1850. /* gpio6 slave ports */
  1851. static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
  1852. &omap44xx_l4_per__gpio6,
  1853. };
  1854. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1855. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1856. };
  1857. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1858. .name = "gpio6",
  1859. .class = &omap44xx_gpio_hwmod_class,
  1860. .clkdm_name = "l4_per_clkdm",
  1861. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1862. .mpu_irqs = omap44xx_gpio6_irqs,
  1863. .main_clk = "gpio6_ick",
  1864. .prcm = {
  1865. .omap4 = {
  1866. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1867. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1868. .modulemode = MODULEMODE_HWCTRL,
  1869. },
  1870. },
  1871. .opt_clks = gpio6_opt_clks,
  1872. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1873. .dev_attr = &gpio_dev_attr,
  1874. .slaves = omap44xx_gpio6_slaves,
  1875. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
  1876. };
  1877. /*
  1878. * 'hsi' class
  1879. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1880. * serial if)
  1881. */
  1882. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1883. .rev_offs = 0x0000,
  1884. .sysc_offs = 0x0010,
  1885. .syss_offs = 0x0014,
  1886. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1887. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1888. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1889. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1890. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1891. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1892. .sysc_fields = &omap_hwmod_sysc_type1,
  1893. };
  1894. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1895. .name = "hsi",
  1896. .sysc = &omap44xx_hsi_sysc,
  1897. };
  1898. /* hsi */
  1899. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1900. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1901. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1902. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1903. { .irq = -1 }
  1904. };
  1905. /* hsi master ports */
  1906. static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
  1907. &omap44xx_hsi__l3_main_2,
  1908. };
  1909. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  1910. {
  1911. .pa_start = 0x4a058000,
  1912. .pa_end = 0x4a05bfff,
  1913. .flags = ADDR_TYPE_RT
  1914. },
  1915. { }
  1916. };
  1917. /* l4_cfg -> hsi */
  1918. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  1919. .master = &omap44xx_l4_cfg_hwmod,
  1920. .slave = &omap44xx_hsi_hwmod,
  1921. .clk = "l4_div_ck",
  1922. .addr = omap44xx_hsi_addrs,
  1923. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1924. };
  1925. /* hsi slave ports */
  1926. static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
  1927. &omap44xx_l4_cfg__hsi,
  1928. };
  1929. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1930. .name = "hsi",
  1931. .class = &omap44xx_hsi_hwmod_class,
  1932. .clkdm_name = "l3_init_clkdm",
  1933. .mpu_irqs = omap44xx_hsi_irqs,
  1934. .main_clk = "hsi_fck",
  1935. .prcm = {
  1936. .omap4 = {
  1937. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1938. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1939. .modulemode = MODULEMODE_HWCTRL,
  1940. },
  1941. },
  1942. .slaves = omap44xx_hsi_slaves,
  1943. .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
  1944. .masters = omap44xx_hsi_masters,
  1945. .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
  1946. };
  1947. /*
  1948. * 'i2c' class
  1949. * multimaster high-speed i2c controller
  1950. */
  1951. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1952. .sysc_offs = 0x0010,
  1953. .syss_offs = 0x0090,
  1954. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1955. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1956. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1957. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1958. SIDLE_SMART_WKUP),
  1959. .clockact = CLOCKACT_TEST_ICLK,
  1960. .sysc_fields = &omap_hwmod_sysc_type1,
  1961. };
  1962. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1963. .name = "i2c",
  1964. .sysc = &omap44xx_i2c_sysc,
  1965. .rev = OMAP_I2C_IP_VERSION_2,
  1966. .reset = &omap_i2c_reset,
  1967. };
  1968. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1969. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1970. };
  1971. /* i2c1 */
  1972. static struct omap_hwmod omap44xx_i2c1_hwmod;
  1973. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1974. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1975. { .irq = -1 }
  1976. };
  1977. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1978. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1979. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1980. { .dma_req = -1 }
  1981. };
  1982. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  1983. {
  1984. .pa_start = 0x48070000,
  1985. .pa_end = 0x480700ff,
  1986. .flags = ADDR_TYPE_RT
  1987. },
  1988. { }
  1989. };
  1990. /* l4_per -> i2c1 */
  1991. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  1992. .master = &omap44xx_l4_per_hwmod,
  1993. .slave = &omap44xx_i2c1_hwmod,
  1994. .clk = "l4_div_ck",
  1995. .addr = omap44xx_i2c1_addrs,
  1996. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1997. };
  1998. /* i2c1 slave ports */
  1999. static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
  2000. &omap44xx_l4_per__i2c1,
  2001. };
  2002. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  2003. .name = "i2c1",
  2004. .class = &omap44xx_i2c_hwmod_class,
  2005. .clkdm_name = "l4_per_clkdm",
  2006. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2007. .mpu_irqs = omap44xx_i2c1_irqs,
  2008. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  2009. .main_clk = "i2c1_fck",
  2010. .prcm = {
  2011. .omap4 = {
  2012. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  2013. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  2014. .modulemode = MODULEMODE_SWCTRL,
  2015. },
  2016. },
  2017. .slaves = omap44xx_i2c1_slaves,
  2018. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
  2019. .dev_attr = &i2c_dev_attr,
  2020. };
  2021. /* i2c2 */
  2022. static struct omap_hwmod omap44xx_i2c2_hwmod;
  2023. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  2024. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  2025. { .irq = -1 }
  2026. };
  2027. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  2028. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  2029. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  2030. { .dma_req = -1 }
  2031. };
  2032. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  2033. {
  2034. .pa_start = 0x48072000,
  2035. .pa_end = 0x480720ff,
  2036. .flags = ADDR_TYPE_RT
  2037. },
  2038. { }
  2039. };
  2040. /* l4_per -> i2c2 */
  2041. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  2042. .master = &omap44xx_l4_per_hwmod,
  2043. .slave = &omap44xx_i2c2_hwmod,
  2044. .clk = "l4_div_ck",
  2045. .addr = omap44xx_i2c2_addrs,
  2046. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2047. };
  2048. /* i2c2 slave ports */
  2049. static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
  2050. &omap44xx_l4_per__i2c2,
  2051. };
  2052. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  2053. .name = "i2c2",
  2054. .class = &omap44xx_i2c_hwmod_class,
  2055. .clkdm_name = "l4_per_clkdm",
  2056. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2057. .mpu_irqs = omap44xx_i2c2_irqs,
  2058. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  2059. .main_clk = "i2c2_fck",
  2060. .prcm = {
  2061. .omap4 = {
  2062. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  2063. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  2064. .modulemode = MODULEMODE_SWCTRL,
  2065. },
  2066. },
  2067. .slaves = omap44xx_i2c2_slaves,
  2068. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
  2069. .dev_attr = &i2c_dev_attr,
  2070. };
  2071. /* i2c3 */
  2072. static struct omap_hwmod omap44xx_i2c3_hwmod;
  2073. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  2074. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  2075. { .irq = -1 }
  2076. };
  2077. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  2078. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  2079. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  2080. { .dma_req = -1 }
  2081. };
  2082. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  2083. {
  2084. .pa_start = 0x48060000,
  2085. .pa_end = 0x480600ff,
  2086. .flags = ADDR_TYPE_RT
  2087. },
  2088. { }
  2089. };
  2090. /* l4_per -> i2c3 */
  2091. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  2092. .master = &omap44xx_l4_per_hwmod,
  2093. .slave = &omap44xx_i2c3_hwmod,
  2094. .clk = "l4_div_ck",
  2095. .addr = omap44xx_i2c3_addrs,
  2096. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2097. };
  2098. /* i2c3 slave ports */
  2099. static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
  2100. &omap44xx_l4_per__i2c3,
  2101. };
  2102. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  2103. .name = "i2c3",
  2104. .class = &omap44xx_i2c_hwmod_class,
  2105. .clkdm_name = "l4_per_clkdm",
  2106. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2107. .mpu_irqs = omap44xx_i2c3_irqs,
  2108. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  2109. .main_clk = "i2c3_fck",
  2110. .prcm = {
  2111. .omap4 = {
  2112. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  2113. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  2114. .modulemode = MODULEMODE_SWCTRL,
  2115. },
  2116. },
  2117. .slaves = omap44xx_i2c3_slaves,
  2118. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
  2119. .dev_attr = &i2c_dev_attr,
  2120. };
  2121. /* i2c4 */
  2122. static struct omap_hwmod omap44xx_i2c4_hwmod;
  2123. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  2124. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  2125. { .irq = -1 }
  2126. };
  2127. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  2128. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  2129. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  2130. { .dma_req = -1 }
  2131. };
  2132. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  2133. {
  2134. .pa_start = 0x48350000,
  2135. .pa_end = 0x483500ff,
  2136. .flags = ADDR_TYPE_RT
  2137. },
  2138. { }
  2139. };
  2140. /* l4_per -> i2c4 */
  2141. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  2142. .master = &omap44xx_l4_per_hwmod,
  2143. .slave = &omap44xx_i2c4_hwmod,
  2144. .clk = "l4_div_ck",
  2145. .addr = omap44xx_i2c4_addrs,
  2146. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2147. };
  2148. /* i2c4 slave ports */
  2149. static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
  2150. &omap44xx_l4_per__i2c4,
  2151. };
  2152. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  2153. .name = "i2c4",
  2154. .class = &omap44xx_i2c_hwmod_class,
  2155. .clkdm_name = "l4_per_clkdm",
  2156. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2157. .mpu_irqs = omap44xx_i2c4_irqs,
  2158. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  2159. .main_clk = "i2c4_fck",
  2160. .prcm = {
  2161. .omap4 = {
  2162. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  2163. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  2164. .modulemode = MODULEMODE_SWCTRL,
  2165. },
  2166. },
  2167. .slaves = omap44xx_i2c4_slaves,
  2168. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
  2169. .dev_attr = &i2c_dev_attr,
  2170. };
  2171. /*
  2172. * 'ipu' class
  2173. * imaging processor unit
  2174. */
  2175. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  2176. .name = "ipu",
  2177. };
  2178. /* ipu */
  2179. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  2180. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  2181. { .irq = -1 }
  2182. };
  2183. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  2184. { .name = "cpu0", .rst_shift = 0 },
  2185. { .name = "cpu1", .rst_shift = 1 },
  2186. { .name = "mmu_cache", .rst_shift = 2 },
  2187. };
  2188. /* ipu master ports */
  2189. static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
  2190. &omap44xx_ipu__l3_main_2,
  2191. };
  2192. /* l3_main_2 -> ipu */
  2193. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  2194. .master = &omap44xx_l3_main_2_hwmod,
  2195. .slave = &omap44xx_ipu_hwmod,
  2196. .clk = "l3_div_ck",
  2197. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2198. };
  2199. /* ipu slave ports */
  2200. static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
  2201. &omap44xx_l3_main_2__ipu,
  2202. };
  2203. static struct omap_hwmod omap44xx_ipu_hwmod = {
  2204. .name = "ipu",
  2205. .class = &omap44xx_ipu_hwmod_class,
  2206. .clkdm_name = "ducati_clkdm",
  2207. .mpu_irqs = omap44xx_ipu_irqs,
  2208. .rst_lines = omap44xx_ipu_resets,
  2209. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  2210. .main_clk = "ipu_fck",
  2211. .prcm = {
  2212. .omap4 = {
  2213. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2214. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2215. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2216. .modulemode = MODULEMODE_HWCTRL,
  2217. },
  2218. },
  2219. .slaves = omap44xx_ipu_slaves,
  2220. .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
  2221. .masters = omap44xx_ipu_masters,
  2222. .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
  2223. };
  2224. /*
  2225. * 'iss' class
  2226. * external images sensor pixel data processor
  2227. */
  2228. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  2229. .rev_offs = 0x0000,
  2230. .sysc_offs = 0x0010,
  2231. /*
  2232. * ISS needs 100 OCP clk cycles delay after a softreset before
  2233. * accessing sysconfig again.
  2234. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  2235. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  2236. *
  2237. * TODO: Indicate errata when available.
  2238. */
  2239. .srst_udelay = 2,
  2240. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  2241. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2242. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2243. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2244. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2245. .sysc_fields = &omap_hwmod_sysc_type2,
  2246. };
  2247. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  2248. .name = "iss",
  2249. .sysc = &omap44xx_iss_sysc,
  2250. };
  2251. /* iss */
  2252. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  2253. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  2254. { .irq = -1 }
  2255. };
  2256. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  2257. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  2258. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  2259. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  2260. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  2261. { .dma_req = -1 }
  2262. };
  2263. /* iss master ports */
  2264. static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
  2265. &omap44xx_iss__l3_main_2,
  2266. };
  2267. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  2268. {
  2269. .pa_start = 0x52000000,
  2270. .pa_end = 0x520000ff,
  2271. .flags = ADDR_TYPE_RT
  2272. },
  2273. { }
  2274. };
  2275. /* l3_main_2 -> iss */
  2276. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  2277. .master = &omap44xx_l3_main_2_hwmod,
  2278. .slave = &omap44xx_iss_hwmod,
  2279. .clk = "l3_div_ck",
  2280. .addr = omap44xx_iss_addrs,
  2281. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2282. };
  2283. /* iss slave ports */
  2284. static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
  2285. &omap44xx_l3_main_2__iss,
  2286. };
  2287. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  2288. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  2289. };
  2290. static struct omap_hwmod omap44xx_iss_hwmod = {
  2291. .name = "iss",
  2292. .class = &omap44xx_iss_hwmod_class,
  2293. .clkdm_name = "iss_clkdm",
  2294. .mpu_irqs = omap44xx_iss_irqs,
  2295. .sdma_reqs = omap44xx_iss_sdma_reqs,
  2296. .main_clk = "iss_fck",
  2297. .prcm = {
  2298. .omap4 = {
  2299. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  2300. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  2301. .modulemode = MODULEMODE_SWCTRL,
  2302. },
  2303. },
  2304. .opt_clks = iss_opt_clks,
  2305. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  2306. .slaves = omap44xx_iss_slaves,
  2307. .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
  2308. .masters = omap44xx_iss_masters,
  2309. .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
  2310. };
  2311. /*
  2312. * 'iva' class
  2313. * multi-standard video encoder/decoder hardware accelerator
  2314. */
  2315. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  2316. .name = "iva",
  2317. };
  2318. /* iva */
  2319. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  2320. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  2321. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  2322. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  2323. { .irq = -1 }
  2324. };
  2325. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  2326. { .name = "seq0", .rst_shift = 0 },
  2327. { .name = "seq1", .rst_shift = 1 },
  2328. { .name = "logic", .rst_shift = 2 },
  2329. };
  2330. /* iva master ports */
  2331. static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
  2332. &omap44xx_iva__l3_main_2,
  2333. &omap44xx_iva__l3_instr,
  2334. };
  2335. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  2336. {
  2337. .pa_start = 0x5a000000,
  2338. .pa_end = 0x5a07ffff,
  2339. .flags = ADDR_TYPE_RT
  2340. },
  2341. { }
  2342. };
  2343. /* l3_main_2 -> iva */
  2344. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  2345. .master = &omap44xx_l3_main_2_hwmod,
  2346. .slave = &omap44xx_iva_hwmod,
  2347. .clk = "l3_div_ck",
  2348. .addr = omap44xx_iva_addrs,
  2349. .user = OCP_USER_MPU,
  2350. };
  2351. /* iva slave ports */
  2352. static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
  2353. &omap44xx_dsp__iva,
  2354. &omap44xx_l3_main_2__iva,
  2355. };
  2356. static struct omap_hwmod omap44xx_iva_hwmod = {
  2357. .name = "iva",
  2358. .class = &omap44xx_iva_hwmod_class,
  2359. .clkdm_name = "ivahd_clkdm",
  2360. .mpu_irqs = omap44xx_iva_irqs,
  2361. .rst_lines = omap44xx_iva_resets,
  2362. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  2363. .main_clk = "iva_fck",
  2364. .prcm = {
  2365. .omap4 = {
  2366. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  2367. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2368. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  2369. .modulemode = MODULEMODE_HWCTRL,
  2370. },
  2371. },
  2372. .slaves = omap44xx_iva_slaves,
  2373. .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
  2374. .masters = omap44xx_iva_masters,
  2375. .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
  2376. };
  2377. /*
  2378. * 'kbd' class
  2379. * keyboard controller
  2380. */
  2381. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  2382. .rev_offs = 0x0000,
  2383. .sysc_offs = 0x0010,
  2384. .syss_offs = 0x0014,
  2385. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2386. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2387. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2388. SYSS_HAS_RESET_STATUS),
  2389. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2390. .sysc_fields = &omap_hwmod_sysc_type1,
  2391. };
  2392. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  2393. .name = "kbd",
  2394. .sysc = &omap44xx_kbd_sysc,
  2395. };
  2396. /* kbd */
  2397. static struct omap_hwmod omap44xx_kbd_hwmod;
  2398. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  2399. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  2400. { .irq = -1 }
  2401. };
  2402. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  2403. {
  2404. .pa_start = 0x4a31c000,
  2405. .pa_end = 0x4a31c07f,
  2406. .flags = ADDR_TYPE_RT
  2407. },
  2408. { }
  2409. };
  2410. /* l4_wkup -> kbd */
  2411. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  2412. .master = &omap44xx_l4_wkup_hwmod,
  2413. .slave = &omap44xx_kbd_hwmod,
  2414. .clk = "l4_wkup_clk_mux_ck",
  2415. .addr = omap44xx_kbd_addrs,
  2416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2417. };
  2418. /* kbd slave ports */
  2419. static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
  2420. &omap44xx_l4_wkup__kbd,
  2421. };
  2422. static struct omap_hwmod omap44xx_kbd_hwmod = {
  2423. .name = "kbd",
  2424. .class = &omap44xx_kbd_hwmod_class,
  2425. .clkdm_name = "l4_wkup_clkdm",
  2426. .mpu_irqs = omap44xx_kbd_irqs,
  2427. .main_clk = "kbd_fck",
  2428. .prcm = {
  2429. .omap4 = {
  2430. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  2431. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  2432. .modulemode = MODULEMODE_SWCTRL,
  2433. },
  2434. },
  2435. .slaves = omap44xx_kbd_slaves,
  2436. .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
  2437. };
  2438. /*
  2439. * 'mailbox' class
  2440. * mailbox module allowing communication between the on-chip processors using a
  2441. * queued mailbox-interrupt mechanism.
  2442. */
  2443. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  2444. .rev_offs = 0x0000,
  2445. .sysc_offs = 0x0010,
  2446. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2447. SYSC_HAS_SOFTRESET),
  2448. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2449. .sysc_fields = &omap_hwmod_sysc_type2,
  2450. };
  2451. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  2452. .name = "mailbox",
  2453. .sysc = &omap44xx_mailbox_sysc,
  2454. };
  2455. /* mailbox */
  2456. static struct omap_hwmod omap44xx_mailbox_hwmod;
  2457. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  2458. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  2459. { .irq = -1 }
  2460. };
  2461. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  2462. {
  2463. .pa_start = 0x4a0f4000,
  2464. .pa_end = 0x4a0f41ff,
  2465. .flags = ADDR_TYPE_RT
  2466. },
  2467. { }
  2468. };
  2469. /* l4_cfg -> mailbox */
  2470. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  2471. .master = &omap44xx_l4_cfg_hwmod,
  2472. .slave = &omap44xx_mailbox_hwmod,
  2473. .clk = "l4_div_ck",
  2474. .addr = omap44xx_mailbox_addrs,
  2475. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2476. };
  2477. /* mailbox slave ports */
  2478. static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
  2479. &omap44xx_l4_cfg__mailbox,
  2480. };
  2481. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  2482. .name = "mailbox",
  2483. .class = &omap44xx_mailbox_hwmod_class,
  2484. .clkdm_name = "l4_cfg_clkdm",
  2485. .mpu_irqs = omap44xx_mailbox_irqs,
  2486. .prcm = {
  2487. .omap4 = {
  2488. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  2489. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  2490. },
  2491. },
  2492. .slaves = omap44xx_mailbox_slaves,
  2493. .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
  2494. };
  2495. /*
  2496. * 'mcbsp' class
  2497. * multi channel buffered serial port controller
  2498. */
  2499. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  2500. .sysc_offs = 0x008c,
  2501. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  2502. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2503. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2504. .sysc_fields = &omap_hwmod_sysc_type1,
  2505. };
  2506. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  2507. .name = "mcbsp",
  2508. .sysc = &omap44xx_mcbsp_sysc,
  2509. .rev = MCBSP_CONFIG_TYPE4,
  2510. };
  2511. /* mcbsp1 */
  2512. static struct omap_hwmod omap44xx_mcbsp1_hwmod;
  2513. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  2514. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  2515. { .irq = -1 }
  2516. };
  2517. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  2518. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  2519. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  2520. { .dma_req = -1 }
  2521. };
  2522. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  2523. {
  2524. .name = "mpu",
  2525. .pa_start = 0x40122000,
  2526. .pa_end = 0x401220ff,
  2527. .flags = ADDR_TYPE_RT
  2528. },
  2529. { }
  2530. };
  2531. /* l4_abe -> mcbsp1 */
  2532. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  2533. .master = &omap44xx_l4_abe_hwmod,
  2534. .slave = &omap44xx_mcbsp1_hwmod,
  2535. .clk = "ocp_abe_iclk",
  2536. .addr = omap44xx_mcbsp1_addrs,
  2537. .user = OCP_USER_MPU,
  2538. };
  2539. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  2540. {
  2541. .name = "dma",
  2542. .pa_start = 0x49022000,
  2543. .pa_end = 0x490220ff,
  2544. .flags = ADDR_TYPE_RT
  2545. },
  2546. { }
  2547. };
  2548. /* l4_abe -> mcbsp1 (dma) */
  2549. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  2550. .master = &omap44xx_l4_abe_hwmod,
  2551. .slave = &omap44xx_mcbsp1_hwmod,
  2552. .clk = "ocp_abe_iclk",
  2553. .addr = omap44xx_mcbsp1_dma_addrs,
  2554. .user = OCP_USER_SDMA,
  2555. };
  2556. /* mcbsp1 slave ports */
  2557. static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
  2558. &omap44xx_l4_abe__mcbsp1,
  2559. &omap44xx_l4_abe__mcbsp1_dma,
  2560. };
  2561. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  2562. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2563. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  2564. };
  2565. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  2566. .name = "mcbsp1",
  2567. .class = &omap44xx_mcbsp_hwmod_class,
  2568. .clkdm_name = "abe_clkdm",
  2569. .mpu_irqs = omap44xx_mcbsp1_irqs,
  2570. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  2571. .main_clk = "mcbsp1_fck",
  2572. .prcm = {
  2573. .omap4 = {
  2574. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  2575. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  2576. .modulemode = MODULEMODE_SWCTRL,
  2577. },
  2578. },
  2579. .slaves = omap44xx_mcbsp1_slaves,
  2580. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
  2581. .opt_clks = mcbsp1_opt_clks,
  2582. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  2583. };
  2584. /* mcbsp2 */
  2585. static struct omap_hwmod omap44xx_mcbsp2_hwmod;
  2586. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  2587. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  2588. { .irq = -1 }
  2589. };
  2590. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  2591. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  2592. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  2593. { .dma_req = -1 }
  2594. };
  2595. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  2596. {
  2597. .name = "mpu",
  2598. .pa_start = 0x40124000,
  2599. .pa_end = 0x401240ff,
  2600. .flags = ADDR_TYPE_RT
  2601. },
  2602. { }
  2603. };
  2604. /* l4_abe -> mcbsp2 */
  2605. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  2606. .master = &omap44xx_l4_abe_hwmod,
  2607. .slave = &omap44xx_mcbsp2_hwmod,
  2608. .clk = "ocp_abe_iclk",
  2609. .addr = omap44xx_mcbsp2_addrs,
  2610. .user = OCP_USER_MPU,
  2611. };
  2612. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  2613. {
  2614. .name = "dma",
  2615. .pa_start = 0x49024000,
  2616. .pa_end = 0x490240ff,
  2617. .flags = ADDR_TYPE_RT
  2618. },
  2619. { }
  2620. };
  2621. /* l4_abe -> mcbsp2 (dma) */
  2622. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  2623. .master = &omap44xx_l4_abe_hwmod,
  2624. .slave = &omap44xx_mcbsp2_hwmod,
  2625. .clk = "ocp_abe_iclk",
  2626. .addr = omap44xx_mcbsp2_dma_addrs,
  2627. .user = OCP_USER_SDMA,
  2628. };
  2629. /* mcbsp2 slave ports */
  2630. static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
  2631. &omap44xx_l4_abe__mcbsp2,
  2632. &omap44xx_l4_abe__mcbsp2_dma,
  2633. };
  2634. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  2635. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2636. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  2637. };
  2638. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  2639. .name = "mcbsp2",
  2640. .class = &omap44xx_mcbsp_hwmod_class,
  2641. .clkdm_name = "abe_clkdm",
  2642. .mpu_irqs = omap44xx_mcbsp2_irqs,
  2643. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  2644. .main_clk = "mcbsp2_fck",
  2645. .prcm = {
  2646. .omap4 = {
  2647. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  2648. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  2649. .modulemode = MODULEMODE_SWCTRL,
  2650. },
  2651. },
  2652. .slaves = omap44xx_mcbsp2_slaves,
  2653. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
  2654. .opt_clks = mcbsp2_opt_clks,
  2655. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  2656. };
  2657. /* mcbsp3 */
  2658. static struct omap_hwmod omap44xx_mcbsp3_hwmod;
  2659. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  2660. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  2661. { .irq = -1 }
  2662. };
  2663. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  2664. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  2665. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  2666. { .dma_req = -1 }
  2667. };
  2668. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  2669. {
  2670. .name = "mpu",
  2671. .pa_start = 0x40126000,
  2672. .pa_end = 0x401260ff,
  2673. .flags = ADDR_TYPE_RT
  2674. },
  2675. { }
  2676. };
  2677. /* l4_abe -> mcbsp3 */
  2678. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  2679. .master = &omap44xx_l4_abe_hwmod,
  2680. .slave = &omap44xx_mcbsp3_hwmod,
  2681. .clk = "ocp_abe_iclk",
  2682. .addr = omap44xx_mcbsp3_addrs,
  2683. .user = OCP_USER_MPU,
  2684. };
  2685. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  2686. {
  2687. .name = "dma",
  2688. .pa_start = 0x49026000,
  2689. .pa_end = 0x490260ff,
  2690. .flags = ADDR_TYPE_RT
  2691. },
  2692. { }
  2693. };
  2694. /* l4_abe -> mcbsp3 (dma) */
  2695. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  2696. .master = &omap44xx_l4_abe_hwmod,
  2697. .slave = &omap44xx_mcbsp3_hwmod,
  2698. .clk = "ocp_abe_iclk",
  2699. .addr = omap44xx_mcbsp3_dma_addrs,
  2700. .user = OCP_USER_SDMA,
  2701. };
  2702. /* mcbsp3 slave ports */
  2703. static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
  2704. &omap44xx_l4_abe__mcbsp3,
  2705. &omap44xx_l4_abe__mcbsp3_dma,
  2706. };
  2707. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  2708. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2709. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  2710. };
  2711. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  2712. .name = "mcbsp3",
  2713. .class = &omap44xx_mcbsp_hwmod_class,
  2714. .clkdm_name = "abe_clkdm",
  2715. .mpu_irqs = omap44xx_mcbsp3_irqs,
  2716. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  2717. .main_clk = "mcbsp3_fck",
  2718. .prcm = {
  2719. .omap4 = {
  2720. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  2721. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  2722. .modulemode = MODULEMODE_SWCTRL,
  2723. },
  2724. },
  2725. .slaves = omap44xx_mcbsp3_slaves,
  2726. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
  2727. .opt_clks = mcbsp3_opt_clks,
  2728. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  2729. };
  2730. /* mcbsp4 */
  2731. static struct omap_hwmod omap44xx_mcbsp4_hwmod;
  2732. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  2733. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  2734. { .irq = -1 }
  2735. };
  2736. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  2737. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  2738. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  2739. { .dma_req = -1 }
  2740. };
  2741. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  2742. {
  2743. .pa_start = 0x48096000,
  2744. .pa_end = 0x480960ff,
  2745. .flags = ADDR_TYPE_RT
  2746. },
  2747. { }
  2748. };
  2749. /* l4_per -> mcbsp4 */
  2750. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  2751. .master = &omap44xx_l4_per_hwmod,
  2752. .slave = &omap44xx_mcbsp4_hwmod,
  2753. .clk = "l4_div_ck",
  2754. .addr = omap44xx_mcbsp4_addrs,
  2755. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2756. };
  2757. /* mcbsp4 slave ports */
  2758. static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
  2759. &omap44xx_l4_per__mcbsp4,
  2760. };
  2761. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  2762. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2763. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  2764. };
  2765. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  2766. .name = "mcbsp4",
  2767. .class = &omap44xx_mcbsp_hwmod_class,
  2768. .clkdm_name = "l4_per_clkdm",
  2769. .mpu_irqs = omap44xx_mcbsp4_irqs,
  2770. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  2771. .main_clk = "mcbsp4_fck",
  2772. .prcm = {
  2773. .omap4 = {
  2774. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  2775. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  2776. .modulemode = MODULEMODE_SWCTRL,
  2777. },
  2778. },
  2779. .slaves = omap44xx_mcbsp4_slaves,
  2780. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
  2781. .opt_clks = mcbsp4_opt_clks,
  2782. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  2783. };
  2784. /*
  2785. * 'mcpdm' class
  2786. * multi channel pdm controller (proprietary interface with phoenix power
  2787. * ic)
  2788. */
  2789. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  2790. .rev_offs = 0x0000,
  2791. .sysc_offs = 0x0010,
  2792. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2793. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2794. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2795. SIDLE_SMART_WKUP),
  2796. .sysc_fields = &omap_hwmod_sysc_type2,
  2797. };
  2798. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  2799. .name = "mcpdm",
  2800. .sysc = &omap44xx_mcpdm_sysc,
  2801. };
  2802. /* mcpdm */
  2803. static struct omap_hwmod omap44xx_mcpdm_hwmod;
  2804. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  2805. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  2806. { .irq = -1 }
  2807. };
  2808. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  2809. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  2810. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  2811. { .dma_req = -1 }
  2812. };
  2813. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  2814. {
  2815. .pa_start = 0x40132000,
  2816. .pa_end = 0x4013207f,
  2817. .flags = ADDR_TYPE_RT
  2818. },
  2819. { }
  2820. };
  2821. /* l4_abe -> mcpdm */
  2822. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  2823. .master = &omap44xx_l4_abe_hwmod,
  2824. .slave = &omap44xx_mcpdm_hwmod,
  2825. .clk = "ocp_abe_iclk",
  2826. .addr = omap44xx_mcpdm_addrs,
  2827. .user = OCP_USER_MPU,
  2828. };
  2829. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  2830. {
  2831. .pa_start = 0x49032000,
  2832. .pa_end = 0x4903207f,
  2833. .flags = ADDR_TYPE_RT
  2834. },
  2835. { }
  2836. };
  2837. /* l4_abe -> mcpdm (dma) */
  2838. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  2839. .master = &omap44xx_l4_abe_hwmod,
  2840. .slave = &omap44xx_mcpdm_hwmod,
  2841. .clk = "ocp_abe_iclk",
  2842. .addr = omap44xx_mcpdm_dma_addrs,
  2843. .user = OCP_USER_SDMA,
  2844. };
  2845. /* mcpdm slave ports */
  2846. static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
  2847. &omap44xx_l4_abe__mcpdm,
  2848. &omap44xx_l4_abe__mcpdm_dma,
  2849. };
  2850. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  2851. .name = "mcpdm",
  2852. .class = &omap44xx_mcpdm_hwmod_class,
  2853. .clkdm_name = "abe_clkdm",
  2854. .mpu_irqs = omap44xx_mcpdm_irqs,
  2855. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  2856. .main_clk = "mcpdm_fck",
  2857. .prcm = {
  2858. .omap4 = {
  2859. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  2860. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  2861. .modulemode = MODULEMODE_SWCTRL,
  2862. },
  2863. },
  2864. .slaves = omap44xx_mcpdm_slaves,
  2865. .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
  2866. };
  2867. /*
  2868. * 'mcspi' class
  2869. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2870. * bus
  2871. */
  2872. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  2873. .rev_offs = 0x0000,
  2874. .sysc_offs = 0x0010,
  2875. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2876. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2877. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2878. SIDLE_SMART_WKUP),
  2879. .sysc_fields = &omap_hwmod_sysc_type2,
  2880. };
  2881. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  2882. .name = "mcspi",
  2883. .sysc = &omap44xx_mcspi_sysc,
  2884. .rev = OMAP4_MCSPI_REV,
  2885. };
  2886. /* mcspi1 */
  2887. static struct omap_hwmod omap44xx_mcspi1_hwmod;
  2888. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  2889. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  2890. { .irq = -1 }
  2891. };
  2892. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  2893. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  2894. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  2895. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  2896. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  2897. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  2898. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  2899. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  2900. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  2901. { .dma_req = -1 }
  2902. };
  2903. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  2904. {
  2905. .pa_start = 0x48098000,
  2906. .pa_end = 0x480981ff,
  2907. .flags = ADDR_TYPE_RT
  2908. },
  2909. { }
  2910. };
  2911. /* l4_per -> mcspi1 */
  2912. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  2913. .master = &omap44xx_l4_per_hwmod,
  2914. .slave = &omap44xx_mcspi1_hwmod,
  2915. .clk = "l4_div_ck",
  2916. .addr = omap44xx_mcspi1_addrs,
  2917. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2918. };
  2919. /* mcspi1 slave ports */
  2920. static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
  2921. &omap44xx_l4_per__mcspi1,
  2922. };
  2923. /* mcspi1 dev_attr */
  2924. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  2925. .num_chipselect = 4,
  2926. };
  2927. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  2928. .name = "mcspi1",
  2929. .class = &omap44xx_mcspi_hwmod_class,
  2930. .clkdm_name = "l4_per_clkdm",
  2931. .mpu_irqs = omap44xx_mcspi1_irqs,
  2932. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  2933. .main_clk = "mcspi1_fck",
  2934. .prcm = {
  2935. .omap4 = {
  2936. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  2937. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  2938. .modulemode = MODULEMODE_SWCTRL,
  2939. },
  2940. },
  2941. .dev_attr = &mcspi1_dev_attr,
  2942. .slaves = omap44xx_mcspi1_slaves,
  2943. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
  2944. };
  2945. /* mcspi2 */
  2946. static struct omap_hwmod omap44xx_mcspi2_hwmod;
  2947. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  2948. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  2949. { .irq = -1 }
  2950. };
  2951. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  2952. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  2953. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  2954. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  2955. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  2956. { .dma_req = -1 }
  2957. };
  2958. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  2959. {
  2960. .pa_start = 0x4809a000,
  2961. .pa_end = 0x4809a1ff,
  2962. .flags = ADDR_TYPE_RT
  2963. },
  2964. { }
  2965. };
  2966. /* l4_per -> mcspi2 */
  2967. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  2968. .master = &omap44xx_l4_per_hwmod,
  2969. .slave = &omap44xx_mcspi2_hwmod,
  2970. .clk = "l4_div_ck",
  2971. .addr = omap44xx_mcspi2_addrs,
  2972. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2973. };
  2974. /* mcspi2 slave ports */
  2975. static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
  2976. &omap44xx_l4_per__mcspi2,
  2977. };
  2978. /* mcspi2 dev_attr */
  2979. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  2980. .num_chipselect = 2,
  2981. };
  2982. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  2983. .name = "mcspi2",
  2984. .class = &omap44xx_mcspi_hwmod_class,
  2985. .clkdm_name = "l4_per_clkdm",
  2986. .mpu_irqs = omap44xx_mcspi2_irqs,
  2987. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  2988. .main_clk = "mcspi2_fck",
  2989. .prcm = {
  2990. .omap4 = {
  2991. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  2992. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  2993. .modulemode = MODULEMODE_SWCTRL,
  2994. },
  2995. },
  2996. .dev_attr = &mcspi2_dev_attr,
  2997. .slaves = omap44xx_mcspi2_slaves,
  2998. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
  2999. };
  3000. /* mcspi3 */
  3001. static struct omap_hwmod omap44xx_mcspi3_hwmod;
  3002. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  3003. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  3004. { .irq = -1 }
  3005. };
  3006. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  3007. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  3008. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  3009. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  3010. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  3011. { .dma_req = -1 }
  3012. };
  3013. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3014. {
  3015. .pa_start = 0x480b8000,
  3016. .pa_end = 0x480b81ff,
  3017. .flags = ADDR_TYPE_RT
  3018. },
  3019. { }
  3020. };
  3021. /* l4_per -> mcspi3 */
  3022. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3023. .master = &omap44xx_l4_per_hwmod,
  3024. .slave = &omap44xx_mcspi3_hwmod,
  3025. .clk = "l4_div_ck",
  3026. .addr = omap44xx_mcspi3_addrs,
  3027. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3028. };
  3029. /* mcspi3 slave ports */
  3030. static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
  3031. &omap44xx_l4_per__mcspi3,
  3032. };
  3033. /* mcspi3 dev_attr */
  3034. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  3035. .num_chipselect = 2,
  3036. };
  3037. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  3038. .name = "mcspi3",
  3039. .class = &omap44xx_mcspi_hwmod_class,
  3040. .clkdm_name = "l4_per_clkdm",
  3041. .mpu_irqs = omap44xx_mcspi3_irqs,
  3042. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  3043. .main_clk = "mcspi3_fck",
  3044. .prcm = {
  3045. .omap4 = {
  3046. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  3047. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  3048. .modulemode = MODULEMODE_SWCTRL,
  3049. },
  3050. },
  3051. .dev_attr = &mcspi3_dev_attr,
  3052. .slaves = omap44xx_mcspi3_slaves,
  3053. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
  3054. };
  3055. /* mcspi4 */
  3056. static struct omap_hwmod omap44xx_mcspi4_hwmod;
  3057. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  3058. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  3059. { .irq = -1 }
  3060. };
  3061. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  3062. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  3063. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  3064. { .dma_req = -1 }
  3065. };
  3066. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3067. {
  3068. .pa_start = 0x480ba000,
  3069. .pa_end = 0x480ba1ff,
  3070. .flags = ADDR_TYPE_RT
  3071. },
  3072. { }
  3073. };
  3074. /* l4_per -> mcspi4 */
  3075. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3076. .master = &omap44xx_l4_per_hwmod,
  3077. .slave = &omap44xx_mcspi4_hwmod,
  3078. .clk = "l4_div_ck",
  3079. .addr = omap44xx_mcspi4_addrs,
  3080. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3081. };
  3082. /* mcspi4 slave ports */
  3083. static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
  3084. &omap44xx_l4_per__mcspi4,
  3085. };
  3086. /* mcspi4 dev_attr */
  3087. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  3088. .num_chipselect = 1,
  3089. };
  3090. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  3091. .name = "mcspi4",
  3092. .class = &omap44xx_mcspi_hwmod_class,
  3093. .clkdm_name = "l4_per_clkdm",
  3094. .mpu_irqs = omap44xx_mcspi4_irqs,
  3095. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  3096. .main_clk = "mcspi4_fck",
  3097. .prcm = {
  3098. .omap4 = {
  3099. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  3100. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  3101. .modulemode = MODULEMODE_SWCTRL,
  3102. },
  3103. },
  3104. .dev_attr = &mcspi4_dev_attr,
  3105. .slaves = omap44xx_mcspi4_slaves,
  3106. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
  3107. };
  3108. /*
  3109. * 'mmc' class
  3110. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  3111. */
  3112. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  3113. .rev_offs = 0x0000,
  3114. .sysc_offs = 0x0010,
  3115. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  3116. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  3117. SYSC_HAS_SOFTRESET),
  3118. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3119. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3120. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3121. .sysc_fields = &omap_hwmod_sysc_type2,
  3122. };
  3123. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  3124. .name = "mmc",
  3125. .sysc = &omap44xx_mmc_sysc,
  3126. };
  3127. /* mmc1 */
  3128. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  3129. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  3130. { .irq = -1 }
  3131. };
  3132. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  3133. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  3134. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  3135. { .dma_req = -1 }
  3136. };
  3137. /* mmc1 master ports */
  3138. static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
  3139. &omap44xx_mmc1__l3_main_1,
  3140. };
  3141. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3142. {
  3143. .pa_start = 0x4809c000,
  3144. .pa_end = 0x4809c3ff,
  3145. .flags = ADDR_TYPE_RT
  3146. },
  3147. { }
  3148. };
  3149. /* l4_per -> mmc1 */
  3150. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3151. .master = &omap44xx_l4_per_hwmod,
  3152. .slave = &omap44xx_mmc1_hwmod,
  3153. .clk = "l4_div_ck",
  3154. .addr = omap44xx_mmc1_addrs,
  3155. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3156. };
  3157. /* mmc1 slave ports */
  3158. static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
  3159. &omap44xx_l4_per__mmc1,
  3160. };
  3161. /* mmc1 dev_attr */
  3162. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  3163. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  3164. };
  3165. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  3166. .name = "mmc1",
  3167. .class = &omap44xx_mmc_hwmod_class,
  3168. .clkdm_name = "l3_init_clkdm",
  3169. .mpu_irqs = omap44xx_mmc1_irqs,
  3170. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  3171. .main_clk = "mmc1_fck",
  3172. .prcm = {
  3173. .omap4 = {
  3174. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  3175. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  3176. .modulemode = MODULEMODE_SWCTRL,
  3177. },
  3178. },
  3179. .dev_attr = &mmc1_dev_attr,
  3180. .slaves = omap44xx_mmc1_slaves,
  3181. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
  3182. .masters = omap44xx_mmc1_masters,
  3183. .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
  3184. };
  3185. /* mmc2 */
  3186. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  3187. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  3188. { .irq = -1 }
  3189. };
  3190. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  3191. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  3192. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  3193. { .dma_req = -1 }
  3194. };
  3195. /* mmc2 master ports */
  3196. static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
  3197. &omap44xx_mmc2__l3_main_1,
  3198. };
  3199. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3200. {
  3201. .pa_start = 0x480b4000,
  3202. .pa_end = 0x480b43ff,
  3203. .flags = ADDR_TYPE_RT
  3204. },
  3205. { }
  3206. };
  3207. /* l4_per -> mmc2 */
  3208. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3209. .master = &omap44xx_l4_per_hwmod,
  3210. .slave = &omap44xx_mmc2_hwmod,
  3211. .clk = "l4_div_ck",
  3212. .addr = omap44xx_mmc2_addrs,
  3213. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3214. };
  3215. /* mmc2 slave ports */
  3216. static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
  3217. &omap44xx_l4_per__mmc2,
  3218. };
  3219. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  3220. .name = "mmc2",
  3221. .class = &omap44xx_mmc_hwmod_class,
  3222. .clkdm_name = "l3_init_clkdm",
  3223. .mpu_irqs = omap44xx_mmc2_irqs,
  3224. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  3225. .main_clk = "mmc2_fck",
  3226. .prcm = {
  3227. .omap4 = {
  3228. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  3229. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  3230. .modulemode = MODULEMODE_SWCTRL,
  3231. },
  3232. },
  3233. .slaves = omap44xx_mmc2_slaves,
  3234. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
  3235. .masters = omap44xx_mmc2_masters,
  3236. .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
  3237. };
  3238. /* mmc3 */
  3239. static struct omap_hwmod omap44xx_mmc3_hwmod;
  3240. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  3241. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  3242. { .irq = -1 }
  3243. };
  3244. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  3245. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  3246. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  3247. { .dma_req = -1 }
  3248. };
  3249. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3250. {
  3251. .pa_start = 0x480ad000,
  3252. .pa_end = 0x480ad3ff,
  3253. .flags = ADDR_TYPE_RT
  3254. },
  3255. { }
  3256. };
  3257. /* l4_per -> mmc3 */
  3258. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3259. .master = &omap44xx_l4_per_hwmod,
  3260. .slave = &omap44xx_mmc3_hwmod,
  3261. .clk = "l4_div_ck",
  3262. .addr = omap44xx_mmc3_addrs,
  3263. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3264. };
  3265. /* mmc3 slave ports */
  3266. static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
  3267. &omap44xx_l4_per__mmc3,
  3268. };
  3269. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  3270. .name = "mmc3",
  3271. .class = &omap44xx_mmc_hwmod_class,
  3272. .clkdm_name = "l4_per_clkdm",
  3273. .mpu_irqs = omap44xx_mmc3_irqs,
  3274. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  3275. .main_clk = "mmc3_fck",
  3276. .prcm = {
  3277. .omap4 = {
  3278. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  3279. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  3280. .modulemode = MODULEMODE_SWCTRL,
  3281. },
  3282. },
  3283. .slaves = omap44xx_mmc3_slaves,
  3284. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
  3285. };
  3286. /* mmc4 */
  3287. static struct omap_hwmod omap44xx_mmc4_hwmod;
  3288. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  3289. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  3290. { .irq = -1 }
  3291. };
  3292. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  3293. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  3294. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  3295. { .dma_req = -1 }
  3296. };
  3297. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3298. {
  3299. .pa_start = 0x480d1000,
  3300. .pa_end = 0x480d13ff,
  3301. .flags = ADDR_TYPE_RT
  3302. },
  3303. { }
  3304. };
  3305. /* l4_per -> mmc4 */
  3306. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3307. .master = &omap44xx_l4_per_hwmod,
  3308. .slave = &omap44xx_mmc4_hwmod,
  3309. .clk = "l4_div_ck",
  3310. .addr = omap44xx_mmc4_addrs,
  3311. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3312. };
  3313. /* mmc4 slave ports */
  3314. static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
  3315. &omap44xx_l4_per__mmc4,
  3316. };
  3317. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  3318. .name = "mmc4",
  3319. .class = &omap44xx_mmc_hwmod_class,
  3320. .clkdm_name = "l4_per_clkdm",
  3321. .mpu_irqs = omap44xx_mmc4_irqs,
  3322. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  3323. .main_clk = "mmc4_fck",
  3324. .prcm = {
  3325. .omap4 = {
  3326. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  3327. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  3328. .modulemode = MODULEMODE_SWCTRL,
  3329. },
  3330. },
  3331. .slaves = omap44xx_mmc4_slaves,
  3332. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
  3333. };
  3334. /* mmc5 */
  3335. static struct omap_hwmod omap44xx_mmc5_hwmod;
  3336. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  3337. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  3338. { .irq = -1 }
  3339. };
  3340. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  3341. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  3342. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  3343. { .dma_req = -1 }
  3344. };
  3345. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3346. {
  3347. .pa_start = 0x480d5000,
  3348. .pa_end = 0x480d53ff,
  3349. .flags = ADDR_TYPE_RT
  3350. },
  3351. { }
  3352. };
  3353. /* l4_per -> mmc5 */
  3354. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3355. .master = &omap44xx_l4_per_hwmod,
  3356. .slave = &omap44xx_mmc5_hwmod,
  3357. .clk = "l4_div_ck",
  3358. .addr = omap44xx_mmc5_addrs,
  3359. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3360. };
  3361. /* mmc5 slave ports */
  3362. static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
  3363. &omap44xx_l4_per__mmc5,
  3364. };
  3365. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  3366. .name = "mmc5",
  3367. .class = &omap44xx_mmc_hwmod_class,
  3368. .clkdm_name = "l4_per_clkdm",
  3369. .mpu_irqs = omap44xx_mmc5_irqs,
  3370. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  3371. .main_clk = "mmc5_fck",
  3372. .prcm = {
  3373. .omap4 = {
  3374. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  3375. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  3376. .modulemode = MODULEMODE_SWCTRL,
  3377. },
  3378. },
  3379. .slaves = omap44xx_mmc5_slaves,
  3380. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
  3381. };
  3382. /*
  3383. * 'mpu' class
  3384. * mpu sub-system
  3385. */
  3386. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  3387. .name = "mpu",
  3388. };
  3389. /* mpu */
  3390. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  3391. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  3392. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  3393. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  3394. { .irq = -1 }
  3395. };
  3396. /* mpu master ports */
  3397. static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
  3398. &omap44xx_mpu__l3_main_1,
  3399. &omap44xx_mpu__l4_abe,
  3400. &omap44xx_mpu__dmm,
  3401. };
  3402. static struct omap_hwmod omap44xx_mpu_hwmod = {
  3403. .name = "mpu",
  3404. .class = &omap44xx_mpu_hwmod_class,
  3405. .clkdm_name = "mpuss_clkdm",
  3406. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3407. .mpu_irqs = omap44xx_mpu_irqs,
  3408. .main_clk = "dpll_mpu_m2_ck",
  3409. .prcm = {
  3410. .omap4 = {
  3411. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  3412. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  3413. },
  3414. },
  3415. .masters = omap44xx_mpu_masters,
  3416. .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
  3417. };
  3418. /*
  3419. * 'smartreflex' class
  3420. * smartreflex module (monitor silicon performance and outputs a measure of
  3421. * performance error)
  3422. */
  3423. /* The IP is not compliant to type1 / type2 scheme */
  3424. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  3425. .sidle_shift = 24,
  3426. .enwkup_shift = 26,
  3427. };
  3428. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  3429. .sysc_offs = 0x0038,
  3430. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  3431. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3432. SIDLE_SMART_WKUP),
  3433. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  3434. };
  3435. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  3436. .name = "smartreflex",
  3437. .sysc = &omap44xx_smartreflex_sysc,
  3438. .rev = 2,
  3439. };
  3440. /* smartreflex_core */
  3441. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  3442. .sensor_voltdm_name = "core",
  3443. };
  3444. static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
  3445. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  3446. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  3447. { .irq = -1 }
  3448. };
  3449. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3450. {
  3451. .pa_start = 0x4a0dd000,
  3452. .pa_end = 0x4a0dd03f,
  3453. .flags = ADDR_TYPE_RT
  3454. },
  3455. { }
  3456. };
  3457. /* l4_cfg -> smartreflex_core */
  3458. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3459. .master = &omap44xx_l4_cfg_hwmod,
  3460. .slave = &omap44xx_smartreflex_core_hwmod,
  3461. .clk = "l4_div_ck",
  3462. .addr = omap44xx_smartreflex_core_addrs,
  3463. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3464. };
  3465. /* smartreflex_core slave ports */
  3466. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
  3467. &omap44xx_l4_cfg__smartreflex_core,
  3468. };
  3469. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  3470. .name = "smartreflex_core",
  3471. .class = &omap44xx_smartreflex_hwmod_class,
  3472. .clkdm_name = "l4_ao_clkdm",
  3473. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  3474. .main_clk = "smartreflex_core_fck",
  3475. .prcm = {
  3476. .omap4 = {
  3477. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  3478. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  3479. .modulemode = MODULEMODE_SWCTRL,
  3480. },
  3481. },
  3482. .slaves = omap44xx_smartreflex_core_slaves,
  3483. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
  3484. .dev_attr = &smartreflex_core_dev_attr,
  3485. };
  3486. /* smartreflex_iva */
  3487. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  3488. .sensor_voltdm_name = "iva",
  3489. };
  3490. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
  3491. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  3492. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  3493. { .irq = -1 }
  3494. };
  3495. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3496. {
  3497. .pa_start = 0x4a0db000,
  3498. .pa_end = 0x4a0db03f,
  3499. .flags = ADDR_TYPE_RT
  3500. },
  3501. { }
  3502. };
  3503. /* l4_cfg -> smartreflex_iva */
  3504. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3505. .master = &omap44xx_l4_cfg_hwmod,
  3506. .slave = &omap44xx_smartreflex_iva_hwmod,
  3507. .clk = "l4_div_ck",
  3508. .addr = omap44xx_smartreflex_iva_addrs,
  3509. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3510. };
  3511. /* smartreflex_iva slave ports */
  3512. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
  3513. &omap44xx_l4_cfg__smartreflex_iva,
  3514. };
  3515. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  3516. .name = "smartreflex_iva",
  3517. .class = &omap44xx_smartreflex_hwmod_class,
  3518. .clkdm_name = "l4_ao_clkdm",
  3519. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  3520. .main_clk = "smartreflex_iva_fck",
  3521. .prcm = {
  3522. .omap4 = {
  3523. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  3524. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  3525. .modulemode = MODULEMODE_SWCTRL,
  3526. },
  3527. },
  3528. .slaves = omap44xx_smartreflex_iva_slaves,
  3529. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
  3530. .dev_attr = &smartreflex_iva_dev_attr,
  3531. };
  3532. /* smartreflex_mpu */
  3533. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  3534. .sensor_voltdm_name = "mpu",
  3535. };
  3536. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
  3537. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  3538. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  3539. { .irq = -1 }
  3540. };
  3541. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3542. {
  3543. .pa_start = 0x4a0d9000,
  3544. .pa_end = 0x4a0d903f,
  3545. .flags = ADDR_TYPE_RT
  3546. },
  3547. { }
  3548. };
  3549. /* l4_cfg -> smartreflex_mpu */
  3550. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3551. .master = &omap44xx_l4_cfg_hwmod,
  3552. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3553. .clk = "l4_div_ck",
  3554. .addr = omap44xx_smartreflex_mpu_addrs,
  3555. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3556. };
  3557. /* smartreflex_mpu slave ports */
  3558. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
  3559. &omap44xx_l4_cfg__smartreflex_mpu,
  3560. };
  3561. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  3562. .name = "smartreflex_mpu",
  3563. .class = &omap44xx_smartreflex_hwmod_class,
  3564. .clkdm_name = "l4_ao_clkdm",
  3565. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  3566. .main_clk = "smartreflex_mpu_fck",
  3567. .prcm = {
  3568. .omap4 = {
  3569. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  3570. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  3571. .modulemode = MODULEMODE_SWCTRL,
  3572. },
  3573. },
  3574. .slaves = omap44xx_smartreflex_mpu_slaves,
  3575. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
  3576. .dev_attr = &smartreflex_mpu_dev_attr,
  3577. };
  3578. /*
  3579. * 'spinlock' class
  3580. * spinlock provides hardware assistance for synchronizing the processes
  3581. * running on multiple processors
  3582. */
  3583. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  3584. .rev_offs = 0x0000,
  3585. .sysc_offs = 0x0010,
  3586. .syss_offs = 0x0014,
  3587. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3588. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  3589. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3590. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3591. SIDLE_SMART_WKUP),
  3592. .sysc_fields = &omap_hwmod_sysc_type1,
  3593. };
  3594. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  3595. .name = "spinlock",
  3596. .sysc = &omap44xx_spinlock_sysc,
  3597. };
  3598. /* spinlock */
  3599. static struct omap_hwmod omap44xx_spinlock_hwmod;
  3600. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3601. {
  3602. .pa_start = 0x4a0f6000,
  3603. .pa_end = 0x4a0f6fff,
  3604. .flags = ADDR_TYPE_RT
  3605. },
  3606. { }
  3607. };
  3608. /* l4_cfg -> spinlock */
  3609. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3610. .master = &omap44xx_l4_cfg_hwmod,
  3611. .slave = &omap44xx_spinlock_hwmod,
  3612. .clk = "l4_div_ck",
  3613. .addr = omap44xx_spinlock_addrs,
  3614. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3615. };
  3616. /* spinlock slave ports */
  3617. static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
  3618. &omap44xx_l4_cfg__spinlock,
  3619. };
  3620. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  3621. .name = "spinlock",
  3622. .class = &omap44xx_spinlock_hwmod_class,
  3623. .clkdm_name = "l4_cfg_clkdm",
  3624. .prcm = {
  3625. .omap4 = {
  3626. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  3627. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  3628. },
  3629. },
  3630. .slaves = omap44xx_spinlock_slaves,
  3631. .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
  3632. };
  3633. /*
  3634. * 'timer' class
  3635. * general purpose timer module with accurate 1ms tick
  3636. * This class contains several variants: ['timer_1ms', 'timer']
  3637. */
  3638. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  3639. .rev_offs = 0x0000,
  3640. .sysc_offs = 0x0010,
  3641. .syss_offs = 0x0014,
  3642. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3643. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  3644. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3645. SYSS_HAS_RESET_STATUS),
  3646. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3647. .sysc_fields = &omap_hwmod_sysc_type1,
  3648. };
  3649. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  3650. .name = "timer",
  3651. .sysc = &omap44xx_timer_1ms_sysc,
  3652. };
  3653. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  3654. .rev_offs = 0x0000,
  3655. .sysc_offs = 0x0010,
  3656. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  3657. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  3658. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3659. SIDLE_SMART_WKUP),
  3660. .sysc_fields = &omap_hwmod_sysc_type2,
  3661. };
  3662. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  3663. .name = "timer",
  3664. .sysc = &omap44xx_timer_sysc,
  3665. };
  3666. /* always-on timers dev attribute */
  3667. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  3668. .timer_capability = OMAP_TIMER_ALWON,
  3669. };
  3670. /* pwm timers dev attribute */
  3671. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  3672. .timer_capability = OMAP_TIMER_HAS_PWM,
  3673. };
  3674. /* timer1 */
  3675. static struct omap_hwmod omap44xx_timer1_hwmod;
  3676. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  3677. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  3678. { .irq = -1 }
  3679. };
  3680. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3681. {
  3682. .pa_start = 0x4a318000,
  3683. .pa_end = 0x4a31807f,
  3684. .flags = ADDR_TYPE_RT
  3685. },
  3686. { }
  3687. };
  3688. /* l4_wkup -> timer1 */
  3689. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3690. .master = &omap44xx_l4_wkup_hwmod,
  3691. .slave = &omap44xx_timer1_hwmod,
  3692. .clk = "l4_wkup_clk_mux_ck",
  3693. .addr = omap44xx_timer1_addrs,
  3694. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3695. };
  3696. /* timer1 slave ports */
  3697. static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
  3698. &omap44xx_l4_wkup__timer1,
  3699. };
  3700. static struct omap_hwmod omap44xx_timer1_hwmod = {
  3701. .name = "timer1",
  3702. .class = &omap44xx_timer_1ms_hwmod_class,
  3703. .clkdm_name = "l4_wkup_clkdm",
  3704. .mpu_irqs = omap44xx_timer1_irqs,
  3705. .main_clk = "timer1_fck",
  3706. .prcm = {
  3707. .omap4 = {
  3708. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  3709. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  3710. .modulemode = MODULEMODE_SWCTRL,
  3711. },
  3712. },
  3713. .dev_attr = &capability_alwon_dev_attr,
  3714. .slaves = omap44xx_timer1_slaves,
  3715. .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
  3716. };
  3717. /* timer2 */
  3718. static struct omap_hwmod omap44xx_timer2_hwmod;
  3719. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  3720. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  3721. { .irq = -1 }
  3722. };
  3723. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3724. {
  3725. .pa_start = 0x48032000,
  3726. .pa_end = 0x4803207f,
  3727. .flags = ADDR_TYPE_RT
  3728. },
  3729. { }
  3730. };
  3731. /* l4_per -> timer2 */
  3732. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3733. .master = &omap44xx_l4_per_hwmod,
  3734. .slave = &omap44xx_timer2_hwmod,
  3735. .clk = "l4_div_ck",
  3736. .addr = omap44xx_timer2_addrs,
  3737. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3738. };
  3739. /* timer2 slave ports */
  3740. static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
  3741. &omap44xx_l4_per__timer2,
  3742. };
  3743. static struct omap_hwmod omap44xx_timer2_hwmod = {
  3744. .name = "timer2",
  3745. .class = &omap44xx_timer_1ms_hwmod_class,
  3746. .clkdm_name = "l4_per_clkdm",
  3747. .mpu_irqs = omap44xx_timer2_irqs,
  3748. .main_clk = "timer2_fck",
  3749. .prcm = {
  3750. .omap4 = {
  3751. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  3752. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  3753. .modulemode = MODULEMODE_SWCTRL,
  3754. },
  3755. },
  3756. .dev_attr = &capability_alwon_dev_attr,
  3757. .slaves = omap44xx_timer2_slaves,
  3758. .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
  3759. };
  3760. /* timer3 */
  3761. static struct omap_hwmod omap44xx_timer3_hwmod;
  3762. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  3763. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  3764. { .irq = -1 }
  3765. };
  3766. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3767. {
  3768. .pa_start = 0x48034000,
  3769. .pa_end = 0x4803407f,
  3770. .flags = ADDR_TYPE_RT
  3771. },
  3772. { }
  3773. };
  3774. /* l4_per -> timer3 */
  3775. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3776. .master = &omap44xx_l4_per_hwmod,
  3777. .slave = &omap44xx_timer3_hwmod,
  3778. .clk = "l4_div_ck",
  3779. .addr = omap44xx_timer3_addrs,
  3780. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3781. };
  3782. /* timer3 slave ports */
  3783. static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
  3784. &omap44xx_l4_per__timer3,
  3785. };
  3786. static struct omap_hwmod omap44xx_timer3_hwmod = {
  3787. .name = "timer3",
  3788. .class = &omap44xx_timer_hwmod_class,
  3789. .clkdm_name = "l4_per_clkdm",
  3790. .mpu_irqs = omap44xx_timer3_irqs,
  3791. .main_clk = "timer3_fck",
  3792. .prcm = {
  3793. .omap4 = {
  3794. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  3795. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  3796. .modulemode = MODULEMODE_SWCTRL,
  3797. },
  3798. },
  3799. .dev_attr = &capability_alwon_dev_attr,
  3800. .slaves = omap44xx_timer3_slaves,
  3801. .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
  3802. };
  3803. /* timer4 */
  3804. static struct omap_hwmod omap44xx_timer4_hwmod;
  3805. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  3806. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  3807. { .irq = -1 }
  3808. };
  3809. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3810. {
  3811. .pa_start = 0x48036000,
  3812. .pa_end = 0x4803607f,
  3813. .flags = ADDR_TYPE_RT
  3814. },
  3815. { }
  3816. };
  3817. /* l4_per -> timer4 */
  3818. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3819. .master = &omap44xx_l4_per_hwmod,
  3820. .slave = &omap44xx_timer4_hwmod,
  3821. .clk = "l4_div_ck",
  3822. .addr = omap44xx_timer4_addrs,
  3823. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3824. };
  3825. /* timer4 slave ports */
  3826. static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
  3827. &omap44xx_l4_per__timer4,
  3828. };
  3829. static struct omap_hwmod omap44xx_timer4_hwmod = {
  3830. .name = "timer4",
  3831. .class = &omap44xx_timer_hwmod_class,
  3832. .clkdm_name = "l4_per_clkdm",
  3833. .mpu_irqs = omap44xx_timer4_irqs,
  3834. .main_clk = "timer4_fck",
  3835. .prcm = {
  3836. .omap4 = {
  3837. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  3838. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  3839. .modulemode = MODULEMODE_SWCTRL,
  3840. },
  3841. },
  3842. .dev_attr = &capability_alwon_dev_attr,
  3843. .slaves = omap44xx_timer4_slaves,
  3844. .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
  3845. };
  3846. /* timer5 */
  3847. static struct omap_hwmod omap44xx_timer5_hwmod;
  3848. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  3849. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  3850. { .irq = -1 }
  3851. };
  3852. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3853. {
  3854. .pa_start = 0x40138000,
  3855. .pa_end = 0x4013807f,
  3856. .flags = ADDR_TYPE_RT
  3857. },
  3858. { }
  3859. };
  3860. /* l4_abe -> timer5 */
  3861. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3862. .master = &omap44xx_l4_abe_hwmod,
  3863. .slave = &omap44xx_timer5_hwmod,
  3864. .clk = "ocp_abe_iclk",
  3865. .addr = omap44xx_timer5_addrs,
  3866. .user = OCP_USER_MPU,
  3867. };
  3868. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3869. {
  3870. .pa_start = 0x49038000,
  3871. .pa_end = 0x4903807f,
  3872. .flags = ADDR_TYPE_RT
  3873. },
  3874. { }
  3875. };
  3876. /* l4_abe -> timer5 (dma) */
  3877. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3878. .master = &omap44xx_l4_abe_hwmod,
  3879. .slave = &omap44xx_timer5_hwmod,
  3880. .clk = "ocp_abe_iclk",
  3881. .addr = omap44xx_timer5_dma_addrs,
  3882. .user = OCP_USER_SDMA,
  3883. };
  3884. /* timer5 slave ports */
  3885. static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
  3886. &omap44xx_l4_abe__timer5,
  3887. &omap44xx_l4_abe__timer5_dma,
  3888. };
  3889. static struct omap_hwmod omap44xx_timer5_hwmod = {
  3890. .name = "timer5",
  3891. .class = &omap44xx_timer_hwmod_class,
  3892. .clkdm_name = "abe_clkdm",
  3893. .mpu_irqs = omap44xx_timer5_irqs,
  3894. .main_clk = "timer5_fck",
  3895. .prcm = {
  3896. .omap4 = {
  3897. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  3898. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  3899. .modulemode = MODULEMODE_SWCTRL,
  3900. },
  3901. },
  3902. .dev_attr = &capability_alwon_dev_attr,
  3903. .slaves = omap44xx_timer5_slaves,
  3904. .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
  3905. };
  3906. /* timer6 */
  3907. static struct omap_hwmod omap44xx_timer6_hwmod;
  3908. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  3909. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  3910. { .irq = -1 }
  3911. };
  3912. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  3913. {
  3914. .pa_start = 0x4013a000,
  3915. .pa_end = 0x4013a07f,
  3916. .flags = ADDR_TYPE_RT
  3917. },
  3918. { }
  3919. };
  3920. /* l4_abe -> timer6 */
  3921. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  3922. .master = &omap44xx_l4_abe_hwmod,
  3923. .slave = &omap44xx_timer6_hwmod,
  3924. .clk = "ocp_abe_iclk",
  3925. .addr = omap44xx_timer6_addrs,
  3926. .user = OCP_USER_MPU,
  3927. };
  3928. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  3929. {
  3930. .pa_start = 0x4903a000,
  3931. .pa_end = 0x4903a07f,
  3932. .flags = ADDR_TYPE_RT
  3933. },
  3934. { }
  3935. };
  3936. /* l4_abe -> timer6 (dma) */
  3937. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  3938. .master = &omap44xx_l4_abe_hwmod,
  3939. .slave = &omap44xx_timer6_hwmod,
  3940. .clk = "ocp_abe_iclk",
  3941. .addr = omap44xx_timer6_dma_addrs,
  3942. .user = OCP_USER_SDMA,
  3943. };
  3944. /* timer6 slave ports */
  3945. static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
  3946. &omap44xx_l4_abe__timer6,
  3947. &omap44xx_l4_abe__timer6_dma,
  3948. };
  3949. static struct omap_hwmod omap44xx_timer6_hwmod = {
  3950. .name = "timer6",
  3951. .class = &omap44xx_timer_hwmod_class,
  3952. .clkdm_name = "abe_clkdm",
  3953. .mpu_irqs = omap44xx_timer6_irqs,
  3954. .main_clk = "timer6_fck",
  3955. .prcm = {
  3956. .omap4 = {
  3957. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  3958. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  3959. .modulemode = MODULEMODE_SWCTRL,
  3960. },
  3961. },
  3962. .dev_attr = &capability_alwon_dev_attr,
  3963. .slaves = omap44xx_timer6_slaves,
  3964. .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
  3965. };
  3966. /* timer7 */
  3967. static struct omap_hwmod omap44xx_timer7_hwmod;
  3968. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  3969. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  3970. { .irq = -1 }
  3971. };
  3972. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  3973. {
  3974. .pa_start = 0x4013c000,
  3975. .pa_end = 0x4013c07f,
  3976. .flags = ADDR_TYPE_RT
  3977. },
  3978. { }
  3979. };
  3980. /* l4_abe -> timer7 */
  3981. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  3982. .master = &omap44xx_l4_abe_hwmod,
  3983. .slave = &omap44xx_timer7_hwmod,
  3984. .clk = "ocp_abe_iclk",
  3985. .addr = omap44xx_timer7_addrs,
  3986. .user = OCP_USER_MPU,
  3987. };
  3988. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  3989. {
  3990. .pa_start = 0x4903c000,
  3991. .pa_end = 0x4903c07f,
  3992. .flags = ADDR_TYPE_RT
  3993. },
  3994. { }
  3995. };
  3996. /* l4_abe -> timer7 (dma) */
  3997. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  3998. .master = &omap44xx_l4_abe_hwmod,
  3999. .slave = &omap44xx_timer7_hwmod,
  4000. .clk = "ocp_abe_iclk",
  4001. .addr = omap44xx_timer7_dma_addrs,
  4002. .user = OCP_USER_SDMA,
  4003. };
  4004. /* timer7 slave ports */
  4005. static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
  4006. &omap44xx_l4_abe__timer7,
  4007. &omap44xx_l4_abe__timer7_dma,
  4008. };
  4009. static struct omap_hwmod omap44xx_timer7_hwmod = {
  4010. .name = "timer7",
  4011. .class = &omap44xx_timer_hwmod_class,
  4012. .clkdm_name = "abe_clkdm",
  4013. .mpu_irqs = omap44xx_timer7_irqs,
  4014. .main_clk = "timer7_fck",
  4015. .prcm = {
  4016. .omap4 = {
  4017. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  4018. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  4019. .modulemode = MODULEMODE_SWCTRL,
  4020. },
  4021. },
  4022. .dev_attr = &capability_alwon_dev_attr,
  4023. .slaves = omap44xx_timer7_slaves,
  4024. .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
  4025. };
  4026. /* timer8 */
  4027. static struct omap_hwmod omap44xx_timer8_hwmod;
  4028. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  4029. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  4030. { .irq = -1 }
  4031. };
  4032. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4033. {
  4034. .pa_start = 0x4013e000,
  4035. .pa_end = 0x4013e07f,
  4036. .flags = ADDR_TYPE_RT
  4037. },
  4038. { }
  4039. };
  4040. /* l4_abe -> timer8 */
  4041. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4042. .master = &omap44xx_l4_abe_hwmod,
  4043. .slave = &omap44xx_timer8_hwmod,
  4044. .clk = "ocp_abe_iclk",
  4045. .addr = omap44xx_timer8_addrs,
  4046. .user = OCP_USER_MPU,
  4047. };
  4048. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4049. {
  4050. .pa_start = 0x4903e000,
  4051. .pa_end = 0x4903e07f,
  4052. .flags = ADDR_TYPE_RT
  4053. },
  4054. { }
  4055. };
  4056. /* l4_abe -> timer8 (dma) */
  4057. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4058. .master = &omap44xx_l4_abe_hwmod,
  4059. .slave = &omap44xx_timer8_hwmod,
  4060. .clk = "ocp_abe_iclk",
  4061. .addr = omap44xx_timer8_dma_addrs,
  4062. .user = OCP_USER_SDMA,
  4063. };
  4064. /* timer8 slave ports */
  4065. static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
  4066. &omap44xx_l4_abe__timer8,
  4067. &omap44xx_l4_abe__timer8_dma,
  4068. };
  4069. static struct omap_hwmod omap44xx_timer8_hwmod = {
  4070. .name = "timer8",
  4071. .class = &omap44xx_timer_hwmod_class,
  4072. .clkdm_name = "abe_clkdm",
  4073. .mpu_irqs = omap44xx_timer8_irqs,
  4074. .main_clk = "timer8_fck",
  4075. .prcm = {
  4076. .omap4 = {
  4077. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  4078. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  4079. .modulemode = MODULEMODE_SWCTRL,
  4080. },
  4081. },
  4082. .dev_attr = &capability_pwm_dev_attr,
  4083. .slaves = omap44xx_timer8_slaves,
  4084. .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
  4085. };
  4086. /* timer9 */
  4087. static struct omap_hwmod omap44xx_timer9_hwmod;
  4088. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  4089. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  4090. { .irq = -1 }
  4091. };
  4092. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4093. {
  4094. .pa_start = 0x4803e000,
  4095. .pa_end = 0x4803e07f,
  4096. .flags = ADDR_TYPE_RT
  4097. },
  4098. { }
  4099. };
  4100. /* l4_per -> timer9 */
  4101. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4102. .master = &omap44xx_l4_per_hwmod,
  4103. .slave = &omap44xx_timer9_hwmod,
  4104. .clk = "l4_div_ck",
  4105. .addr = omap44xx_timer9_addrs,
  4106. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4107. };
  4108. /* timer9 slave ports */
  4109. static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
  4110. &omap44xx_l4_per__timer9,
  4111. };
  4112. static struct omap_hwmod omap44xx_timer9_hwmod = {
  4113. .name = "timer9",
  4114. .class = &omap44xx_timer_hwmod_class,
  4115. .clkdm_name = "l4_per_clkdm",
  4116. .mpu_irqs = omap44xx_timer9_irqs,
  4117. .main_clk = "timer9_fck",
  4118. .prcm = {
  4119. .omap4 = {
  4120. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  4121. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  4122. .modulemode = MODULEMODE_SWCTRL,
  4123. },
  4124. },
  4125. .dev_attr = &capability_pwm_dev_attr,
  4126. .slaves = omap44xx_timer9_slaves,
  4127. .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
  4128. };
  4129. /* timer10 */
  4130. static struct omap_hwmod omap44xx_timer10_hwmod;
  4131. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  4132. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  4133. { .irq = -1 }
  4134. };
  4135. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4136. {
  4137. .pa_start = 0x48086000,
  4138. .pa_end = 0x4808607f,
  4139. .flags = ADDR_TYPE_RT
  4140. },
  4141. { }
  4142. };
  4143. /* l4_per -> timer10 */
  4144. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4145. .master = &omap44xx_l4_per_hwmod,
  4146. .slave = &omap44xx_timer10_hwmod,
  4147. .clk = "l4_div_ck",
  4148. .addr = omap44xx_timer10_addrs,
  4149. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4150. };
  4151. /* timer10 slave ports */
  4152. static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
  4153. &omap44xx_l4_per__timer10,
  4154. };
  4155. static struct omap_hwmod omap44xx_timer10_hwmod = {
  4156. .name = "timer10",
  4157. .class = &omap44xx_timer_1ms_hwmod_class,
  4158. .clkdm_name = "l4_per_clkdm",
  4159. .mpu_irqs = omap44xx_timer10_irqs,
  4160. .main_clk = "timer10_fck",
  4161. .prcm = {
  4162. .omap4 = {
  4163. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  4164. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  4165. .modulemode = MODULEMODE_SWCTRL,
  4166. },
  4167. },
  4168. .dev_attr = &capability_pwm_dev_attr,
  4169. .slaves = omap44xx_timer10_slaves,
  4170. .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
  4171. };
  4172. /* timer11 */
  4173. static struct omap_hwmod omap44xx_timer11_hwmod;
  4174. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  4175. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  4176. { .irq = -1 }
  4177. };
  4178. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4179. {
  4180. .pa_start = 0x48088000,
  4181. .pa_end = 0x4808807f,
  4182. .flags = ADDR_TYPE_RT
  4183. },
  4184. { }
  4185. };
  4186. /* l4_per -> timer11 */
  4187. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4188. .master = &omap44xx_l4_per_hwmod,
  4189. .slave = &omap44xx_timer11_hwmod,
  4190. .clk = "l4_div_ck",
  4191. .addr = omap44xx_timer11_addrs,
  4192. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4193. };
  4194. /* timer11 slave ports */
  4195. static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
  4196. &omap44xx_l4_per__timer11,
  4197. };
  4198. static struct omap_hwmod omap44xx_timer11_hwmod = {
  4199. .name = "timer11",
  4200. .class = &omap44xx_timer_hwmod_class,
  4201. .clkdm_name = "l4_per_clkdm",
  4202. .mpu_irqs = omap44xx_timer11_irqs,
  4203. .main_clk = "timer11_fck",
  4204. .prcm = {
  4205. .omap4 = {
  4206. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  4207. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  4208. .modulemode = MODULEMODE_SWCTRL,
  4209. },
  4210. },
  4211. .dev_attr = &capability_pwm_dev_attr,
  4212. .slaves = omap44xx_timer11_slaves,
  4213. .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
  4214. };
  4215. /*
  4216. * 'uart' class
  4217. * universal asynchronous receiver/transmitter (uart)
  4218. */
  4219. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  4220. .rev_offs = 0x0050,
  4221. .sysc_offs = 0x0054,
  4222. .syss_offs = 0x0058,
  4223. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4224. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  4225. SYSS_HAS_RESET_STATUS),
  4226. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4227. SIDLE_SMART_WKUP),
  4228. .sysc_fields = &omap_hwmod_sysc_type1,
  4229. };
  4230. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  4231. .name = "uart",
  4232. .sysc = &omap44xx_uart_sysc,
  4233. };
  4234. /* uart1 */
  4235. static struct omap_hwmod omap44xx_uart1_hwmod;
  4236. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  4237. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  4238. { .irq = -1 }
  4239. };
  4240. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  4241. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  4242. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  4243. { .dma_req = -1 }
  4244. };
  4245. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4246. {
  4247. .pa_start = 0x4806a000,
  4248. .pa_end = 0x4806a0ff,
  4249. .flags = ADDR_TYPE_RT
  4250. },
  4251. { }
  4252. };
  4253. /* l4_per -> uart1 */
  4254. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4255. .master = &omap44xx_l4_per_hwmod,
  4256. .slave = &omap44xx_uart1_hwmod,
  4257. .clk = "l4_div_ck",
  4258. .addr = omap44xx_uart1_addrs,
  4259. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4260. };
  4261. /* uart1 slave ports */
  4262. static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
  4263. &omap44xx_l4_per__uart1,
  4264. };
  4265. static struct omap_hwmod omap44xx_uart1_hwmod = {
  4266. .name = "uart1",
  4267. .class = &omap44xx_uart_hwmod_class,
  4268. .clkdm_name = "l4_per_clkdm",
  4269. .mpu_irqs = omap44xx_uart1_irqs,
  4270. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  4271. .main_clk = "uart1_fck",
  4272. .prcm = {
  4273. .omap4 = {
  4274. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  4275. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  4276. .modulemode = MODULEMODE_SWCTRL,
  4277. },
  4278. },
  4279. .slaves = omap44xx_uart1_slaves,
  4280. .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
  4281. };
  4282. /* uart2 */
  4283. static struct omap_hwmod omap44xx_uart2_hwmod;
  4284. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  4285. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  4286. { .irq = -1 }
  4287. };
  4288. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  4289. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  4290. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  4291. { .dma_req = -1 }
  4292. };
  4293. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4294. {
  4295. .pa_start = 0x4806c000,
  4296. .pa_end = 0x4806c0ff,
  4297. .flags = ADDR_TYPE_RT
  4298. },
  4299. { }
  4300. };
  4301. /* l4_per -> uart2 */
  4302. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4303. .master = &omap44xx_l4_per_hwmod,
  4304. .slave = &omap44xx_uart2_hwmod,
  4305. .clk = "l4_div_ck",
  4306. .addr = omap44xx_uart2_addrs,
  4307. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4308. };
  4309. /* uart2 slave ports */
  4310. static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
  4311. &omap44xx_l4_per__uart2,
  4312. };
  4313. static struct omap_hwmod omap44xx_uart2_hwmod = {
  4314. .name = "uart2",
  4315. .class = &omap44xx_uart_hwmod_class,
  4316. .clkdm_name = "l4_per_clkdm",
  4317. .mpu_irqs = omap44xx_uart2_irqs,
  4318. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  4319. .main_clk = "uart2_fck",
  4320. .prcm = {
  4321. .omap4 = {
  4322. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  4323. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  4324. .modulemode = MODULEMODE_SWCTRL,
  4325. },
  4326. },
  4327. .slaves = omap44xx_uart2_slaves,
  4328. .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
  4329. };
  4330. /* uart3 */
  4331. static struct omap_hwmod omap44xx_uart3_hwmod;
  4332. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  4333. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  4334. { .irq = -1 }
  4335. };
  4336. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  4337. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  4338. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  4339. { .dma_req = -1 }
  4340. };
  4341. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4342. {
  4343. .pa_start = 0x48020000,
  4344. .pa_end = 0x480200ff,
  4345. .flags = ADDR_TYPE_RT
  4346. },
  4347. { }
  4348. };
  4349. /* l4_per -> uart3 */
  4350. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4351. .master = &omap44xx_l4_per_hwmod,
  4352. .slave = &omap44xx_uart3_hwmod,
  4353. .clk = "l4_div_ck",
  4354. .addr = omap44xx_uart3_addrs,
  4355. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4356. };
  4357. /* uart3 slave ports */
  4358. static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
  4359. &omap44xx_l4_per__uart3,
  4360. };
  4361. static struct omap_hwmod omap44xx_uart3_hwmod = {
  4362. .name = "uart3",
  4363. .class = &omap44xx_uart_hwmod_class,
  4364. .clkdm_name = "l4_per_clkdm",
  4365. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  4366. .mpu_irqs = omap44xx_uart3_irqs,
  4367. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  4368. .main_clk = "uart3_fck",
  4369. .prcm = {
  4370. .omap4 = {
  4371. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  4372. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  4373. .modulemode = MODULEMODE_SWCTRL,
  4374. },
  4375. },
  4376. .slaves = omap44xx_uart3_slaves,
  4377. .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
  4378. };
  4379. /* uart4 */
  4380. static struct omap_hwmod omap44xx_uart4_hwmod;
  4381. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  4382. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  4383. { .irq = -1 }
  4384. };
  4385. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  4386. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  4387. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  4388. { .dma_req = -1 }
  4389. };
  4390. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4391. {
  4392. .pa_start = 0x4806e000,
  4393. .pa_end = 0x4806e0ff,
  4394. .flags = ADDR_TYPE_RT
  4395. },
  4396. { }
  4397. };
  4398. /* l4_per -> uart4 */
  4399. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4400. .master = &omap44xx_l4_per_hwmod,
  4401. .slave = &omap44xx_uart4_hwmod,
  4402. .clk = "l4_div_ck",
  4403. .addr = omap44xx_uart4_addrs,
  4404. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4405. };
  4406. /* uart4 slave ports */
  4407. static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
  4408. &omap44xx_l4_per__uart4,
  4409. };
  4410. static struct omap_hwmod omap44xx_uart4_hwmod = {
  4411. .name = "uart4",
  4412. .class = &omap44xx_uart_hwmod_class,
  4413. .clkdm_name = "l4_per_clkdm",
  4414. .mpu_irqs = omap44xx_uart4_irqs,
  4415. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  4416. .main_clk = "uart4_fck",
  4417. .prcm = {
  4418. .omap4 = {
  4419. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  4420. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  4421. .modulemode = MODULEMODE_SWCTRL,
  4422. },
  4423. },
  4424. .slaves = omap44xx_uart4_slaves,
  4425. .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
  4426. };
  4427. /*
  4428. * 'usb_otg_hs' class
  4429. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  4430. */
  4431. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  4432. .rev_offs = 0x0400,
  4433. .sysc_offs = 0x0404,
  4434. .syss_offs = 0x0408,
  4435. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4436. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4437. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4438. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4439. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4440. MSTANDBY_SMART),
  4441. .sysc_fields = &omap_hwmod_sysc_type1,
  4442. };
  4443. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  4444. .name = "usb_otg_hs",
  4445. .sysc = &omap44xx_usb_otg_hs_sysc,
  4446. };
  4447. /* usb_otg_hs */
  4448. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  4449. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  4450. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  4451. { .irq = -1 }
  4452. };
  4453. /* usb_otg_hs master ports */
  4454. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
  4455. &omap44xx_usb_otg_hs__l3_main_2,
  4456. };
  4457. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4458. {
  4459. .pa_start = 0x4a0ab000,
  4460. .pa_end = 0x4a0ab003,
  4461. .flags = ADDR_TYPE_RT
  4462. },
  4463. { }
  4464. };
  4465. /* l4_cfg -> usb_otg_hs */
  4466. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4467. .master = &omap44xx_l4_cfg_hwmod,
  4468. .slave = &omap44xx_usb_otg_hs_hwmod,
  4469. .clk = "l4_div_ck",
  4470. .addr = omap44xx_usb_otg_hs_addrs,
  4471. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4472. };
  4473. /* usb_otg_hs slave ports */
  4474. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
  4475. &omap44xx_l4_cfg__usb_otg_hs,
  4476. };
  4477. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  4478. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  4479. };
  4480. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  4481. .name = "usb_otg_hs",
  4482. .class = &omap44xx_usb_otg_hs_hwmod_class,
  4483. .clkdm_name = "l3_init_clkdm",
  4484. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  4485. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  4486. .main_clk = "usb_otg_hs_ick",
  4487. .prcm = {
  4488. .omap4 = {
  4489. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  4490. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  4491. .modulemode = MODULEMODE_HWCTRL,
  4492. },
  4493. },
  4494. .opt_clks = usb_otg_hs_opt_clks,
  4495. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  4496. .slaves = omap44xx_usb_otg_hs_slaves,
  4497. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
  4498. .masters = omap44xx_usb_otg_hs_masters,
  4499. .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
  4500. };
  4501. /*
  4502. * 'wd_timer' class
  4503. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  4504. * overflow condition
  4505. */
  4506. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  4507. .rev_offs = 0x0000,
  4508. .sysc_offs = 0x0010,
  4509. .syss_offs = 0x0014,
  4510. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  4511. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4512. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4513. SIDLE_SMART_WKUP),
  4514. .sysc_fields = &omap_hwmod_sysc_type1,
  4515. };
  4516. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  4517. .name = "wd_timer",
  4518. .sysc = &omap44xx_wd_timer_sysc,
  4519. .pre_shutdown = &omap2_wd_timer_disable,
  4520. };
  4521. /* wd_timer2 */
  4522. static struct omap_hwmod omap44xx_wd_timer2_hwmod;
  4523. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  4524. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  4525. { .irq = -1 }
  4526. };
  4527. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4528. {
  4529. .pa_start = 0x4a314000,
  4530. .pa_end = 0x4a31407f,
  4531. .flags = ADDR_TYPE_RT
  4532. },
  4533. { }
  4534. };
  4535. /* l4_wkup -> wd_timer2 */
  4536. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4537. .master = &omap44xx_l4_wkup_hwmod,
  4538. .slave = &omap44xx_wd_timer2_hwmod,
  4539. .clk = "l4_wkup_clk_mux_ck",
  4540. .addr = omap44xx_wd_timer2_addrs,
  4541. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4542. };
  4543. /* wd_timer2 slave ports */
  4544. static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
  4545. &omap44xx_l4_wkup__wd_timer2,
  4546. };
  4547. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  4548. .name = "wd_timer2",
  4549. .class = &omap44xx_wd_timer_hwmod_class,
  4550. .clkdm_name = "l4_wkup_clkdm",
  4551. .mpu_irqs = omap44xx_wd_timer2_irqs,
  4552. .main_clk = "wd_timer2_fck",
  4553. .prcm = {
  4554. .omap4 = {
  4555. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  4556. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  4557. .modulemode = MODULEMODE_SWCTRL,
  4558. },
  4559. },
  4560. .slaves = omap44xx_wd_timer2_slaves,
  4561. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
  4562. };
  4563. /* wd_timer3 */
  4564. static struct omap_hwmod omap44xx_wd_timer3_hwmod;
  4565. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  4566. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  4567. { .irq = -1 }
  4568. };
  4569. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4570. {
  4571. .pa_start = 0x40130000,
  4572. .pa_end = 0x4013007f,
  4573. .flags = ADDR_TYPE_RT
  4574. },
  4575. { }
  4576. };
  4577. /* l4_abe -> wd_timer3 */
  4578. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4579. .master = &omap44xx_l4_abe_hwmod,
  4580. .slave = &omap44xx_wd_timer3_hwmod,
  4581. .clk = "ocp_abe_iclk",
  4582. .addr = omap44xx_wd_timer3_addrs,
  4583. .user = OCP_USER_MPU,
  4584. };
  4585. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4586. {
  4587. .pa_start = 0x49030000,
  4588. .pa_end = 0x4903007f,
  4589. .flags = ADDR_TYPE_RT
  4590. },
  4591. { }
  4592. };
  4593. /* l4_abe -> wd_timer3 (dma) */
  4594. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4595. .master = &omap44xx_l4_abe_hwmod,
  4596. .slave = &omap44xx_wd_timer3_hwmod,
  4597. .clk = "ocp_abe_iclk",
  4598. .addr = omap44xx_wd_timer3_dma_addrs,
  4599. .user = OCP_USER_SDMA,
  4600. };
  4601. /* wd_timer3 slave ports */
  4602. static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
  4603. &omap44xx_l4_abe__wd_timer3,
  4604. &omap44xx_l4_abe__wd_timer3_dma,
  4605. };
  4606. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  4607. .name = "wd_timer3",
  4608. .class = &omap44xx_wd_timer_hwmod_class,
  4609. .clkdm_name = "abe_clkdm",
  4610. .mpu_irqs = omap44xx_wd_timer3_irqs,
  4611. .main_clk = "wd_timer3_fck",
  4612. .prcm = {
  4613. .omap4 = {
  4614. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  4615. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  4616. .modulemode = MODULEMODE_SWCTRL,
  4617. },
  4618. },
  4619. .slaves = omap44xx_wd_timer3_slaves,
  4620. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
  4621. };
  4622. /*
  4623. * 'usb_host_hs' class
  4624. * high-speed multi-port usb host controller
  4625. */
  4626. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  4627. .master = &omap44xx_usb_host_hs_hwmod,
  4628. .slave = &omap44xx_l3_main_2_hwmod,
  4629. .clk = "l3_div_ck",
  4630. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4631. };
  4632. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  4633. .rev_offs = 0x0000,
  4634. .sysc_offs = 0x0010,
  4635. .syss_offs = 0x0014,
  4636. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4637. SYSC_HAS_SOFTRESET),
  4638. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4639. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4640. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  4641. .sysc_fields = &omap_hwmod_sysc_type2,
  4642. };
  4643. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  4644. .name = "usb_host_hs",
  4645. .sysc = &omap44xx_usb_host_hs_sysc,
  4646. };
  4647. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_masters[] = {
  4648. &omap44xx_usb_host_hs__l3_main_2,
  4649. };
  4650. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4651. {
  4652. .name = "uhh",
  4653. .pa_start = 0x4a064000,
  4654. .pa_end = 0x4a0647ff,
  4655. .flags = ADDR_TYPE_RT
  4656. },
  4657. {
  4658. .name = "ohci",
  4659. .pa_start = 0x4a064800,
  4660. .pa_end = 0x4a064bff,
  4661. },
  4662. {
  4663. .name = "ehci",
  4664. .pa_start = 0x4a064c00,
  4665. .pa_end = 0x4a064fff,
  4666. },
  4667. {}
  4668. };
  4669. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  4670. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  4671. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  4672. { .irq = -1 }
  4673. };
  4674. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4675. .master = &omap44xx_l4_cfg_hwmod,
  4676. .slave = &omap44xx_usb_host_hs_hwmod,
  4677. .clk = "l4_div_ck",
  4678. .addr = omap44xx_usb_host_hs_addrs,
  4679. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4680. };
  4681. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_slaves[] = {
  4682. &omap44xx_l4_cfg__usb_host_hs,
  4683. };
  4684. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  4685. .name = "usb_host_hs",
  4686. .class = &omap44xx_usb_host_hs_hwmod_class,
  4687. .clkdm_name = "l3_init_clkdm",
  4688. .main_clk = "usb_host_hs_fck",
  4689. .prcm = {
  4690. .omap4 = {
  4691. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  4692. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  4693. .modulemode = MODULEMODE_SWCTRL,
  4694. },
  4695. },
  4696. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  4697. .slaves = omap44xx_usb_host_hs_slaves,
  4698. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_slaves),
  4699. .masters = omap44xx_usb_host_hs_masters,
  4700. .masters_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_masters),
  4701. /*
  4702. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  4703. * id: i660
  4704. *
  4705. * Description:
  4706. * In the following configuration :
  4707. * - USBHOST module is set to smart-idle mode
  4708. * - PRCM asserts idle_req to the USBHOST module ( This typically
  4709. * happens when the system is going to a low power mode : all ports
  4710. * have been suspended, the master part of the USBHOST module has
  4711. * entered the standby state, and SW has cut the functional clocks)
  4712. * - an USBHOST interrupt occurs before the module is able to answer
  4713. * idle_ack, typically a remote wakeup IRQ.
  4714. * Then the USB HOST module will enter a deadlock situation where it
  4715. * is no more accessible nor functional.
  4716. *
  4717. * Workaround:
  4718. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  4719. */
  4720. /*
  4721. * Errata: USB host EHCI may stall when entering smart-standby mode
  4722. * Id: i571
  4723. *
  4724. * Description:
  4725. * When the USBHOST module is set to smart-standby mode, and when it is
  4726. * ready to enter the standby state (i.e. all ports are suspended and
  4727. * all attached devices are in suspend mode), then it can wrongly assert
  4728. * the Mstandby signal too early while there are still some residual OCP
  4729. * transactions ongoing. If this condition occurs, the internal state
  4730. * machine may go to an undefined state and the USB link may be stuck
  4731. * upon the next resume.
  4732. *
  4733. * Workaround:
  4734. * Don't use smart standby; use only force standby,
  4735. * hence HWMOD_SWSUP_MSTANDBY
  4736. */
  4737. /*
  4738. * During system boot; If the hwmod framework resets the module
  4739. * the module will have smart idle settings; which can lead to deadlock
  4740. * (above Errata Id:i660); so, dont reset the module during boot;
  4741. * Use HWMOD_INIT_NO_RESET.
  4742. */
  4743. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  4744. HWMOD_INIT_NO_RESET,
  4745. };
  4746. /*
  4747. * 'usb_tll_hs' class
  4748. * usb_tll_hs module is the adapter on the usb_host_hs ports
  4749. */
  4750. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  4751. .rev_offs = 0x0000,
  4752. .sysc_offs = 0x0010,
  4753. .syss_offs = 0x0014,
  4754. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  4755. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  4756. SYSC_HAS_AUTOIDLE),
  4757. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  4758. .sysc_fields = &omap_hwmod_sysc_type1,
  4759. };
  4760. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  4761. .name = "usb_tll_hs",
  4762. .sysc = &omap44xx_usb_tll_hs_sysc,
  4763. };
  4764. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  4765. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  4766. { .irq = -1 }
  4767. };
  4768. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4769. {
  4770. .name = "tll",
  4771. .pa_start = 0x4a062000,
  4772. .pa_end = 0x4a063fff,
  4773. .flags = ADDR_TYPE_RT
  4774. },
  4775. {}
  4776. };
  4777. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4778. .master = &omap44xx_l4_cfg_hwmod,
  4779. .slave = &omap44xx_usb_tll_hs_hwmod,
  4780. .clk = "l4_div_ck",
  4781. .addr = omap44xx_usb_tll_hs_addrs,
  4782. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4783. };
  4784. static struct omap_hwmod_ocp_if *omap44xx_usb_tll_hs_slaves[] = {
  4785. &omap44xx_l4_cfg__usb_tll_hs,
  4786. };
  4787. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  4788. .name = "usb_tll_hs",
  4789. .class = &omap44xx_usb_tll_hs_hwmod_class,
  4790. .clkdm_name = "l3_init_clkdm",
  4791. .main_clk = "usb_tll_hs_ick",
  4792. .prcm = {
  4793. .omap4 = {
  4794. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  4795. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  4796. .modulemode = MODULEMODE_HWCTRL,
  4797. },
  4798. },
  4799. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  4800. .slaves = omap44xx_usb_tll_hs_slaves,
  4801. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_tll_hs_slaves),
  4802. };
  4803. static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
  4804. /* dmm class */
  4805. &omap44xx_dmm_hwmod,
  4806. /* emif_fw class */
  4807. &omap44xx_emif_fw_hwmod,
  4808. /* l3 class */
  4809. &omap44xx_l3_instr_hwmod,
  4810. &omap44xx_l3_main_1_hwmod,
  4811. &omap44xx_l3_main_2_hwmod,
  4812. &omap44xx_l3_main_3_hwmod,
  4813. /* l4 class */
  4814. &omap44xx_l4_abe_hwmod,
  4815. &omap44xx_l4_cfg_hwmod,
  4816. &omap44xx_l4_per_hwmod,
  4817. &omap44xx_l4_wkup_hwmod,
  4818. /* mpu_bus class */
  4819. &omap44xx_mpu_private_hwmod,
  4820. /* aess class */
  4821. /* &omap44xx_aess_hwmod, */
  4822. /* counter class */
  4823. /* &omap44xx_counter_32k_hwmod, */
  4824. /* dma class */
  4825. &omap44xx_dma_system_hwmod,
  4826. /* dmic class */
  4827. &omap44xx_dmic_hwmod,
  4828. /* dsp class */
  4829. &omap44xx_dsp_hwmod,
  4830. /* dss class */
  4831. &omap44xx_dss_hwmod,
  4832. &omap44xx_dss_dispc_hwmod,
  4833. &omap44xx_dss_dsi1_hwmod,
  4834. &omap44xx_dss_dsi2_hwmod,
  4835. &omap44xx_dss_hdmi_hwmod,
  4836. &omap44xx_dss_rfbi_hwmod,
  4837. &omap44xx_dss_venc_hwmod,
  4838. /* gpio class */
  4839. &omap44xx_gpio1_hwmod,
  4840. &omap44xx_gpio2_hwmod,
  4841. &omap44xx_gpio3_hwmod,
  4842. &omap44xx_gpio4_hwmod,
  4843. &omap44xx_gpio5_hwmod,
  4844. &omap44xx_gpio6_hwmod,
  4845. /* hsi class */
  4846. /* &omap44xx_hsi_hwmod, */
  4847. /* i2c class */
  4848. &omap44xx_i2c1_hwmod,
  4849. &omap44xx_i2c2_hwmod,
  4850. &omap44xx_i2c3_hwmod,
  4851. &omap44xx_i2c4_hwmod,
  4852. /* ipu class */
  4853. &omap44xx_ipu_hwmod,
  4854. /* iss class */
  4855. /* &omap44xx_iss_hwmod, */
  4856. /* iva class */
  4857. &omap44xx_iva_hwmod,
  4858. /* kbd class */
  4859. &omap44xx_kbd_hwmod,
  4860. /* mailbox class */
  4861. &omap44xx_mailbox_hwmod,
  4862. /* mcbsp class */
  4863. &omap44xx_mcbsp1_hwmod,
  4864. &omap44xx_mcbsp2_hwmod,
  4865. &omap44xx_mcbsp3_hwmod,
  4866. &omap44xx_mcbsp4_hwmod,
  4867. /* mcpdm class */
  4868. &omap44xx_mcpdm_hwmod,
  4869. /* mcspi class */
  4870. &omap44xx_mcspi1_hwmod,
  4871. &omap44xx_mcspi2_hwmod,
  4872. &omap44xx_mcspi3_hwmod,
  4873. &omap44xx_mcspi4_hwmod,
  4874. /* mmc class */
  4875. &omap44xx_mmc1_hwmod,
  4876. &omap44xx_mmc2_hwmod,
  4877. &omap44xx_mmc3_hwmod,
  4878. &omap44xx_mmc4_hwmod,
  4879. &omap44xx_mmc5_hwmod,
  4880. /* mpu class */
  4881. &omap44xx_mpu_hwmod,
  4882. /* smartreflex class */
  4883. &omap44xx_smartreflex_core_hwmod,
  4884. &omap44xx_smartreflex_iva_hwmod,
  4885. &omap44xx_smartreflex_mpu_hwmod,
  4886. /* spinlock class */
  4887. &omap44xx_spinlock_hwmod,
  4888. /* timer class */
  4889. &omap44xx_timer1_hwmod,
  4890. &omap44xx_timer2_hwmod,
  4891. &omap44xx_timer3_hwmod,
  4892. &omap44xx_timer4_hwmod,
  4893. &omap44xx_timer5_hwmod,
  4894. &omap44xx_timer6_hwmod,
  4895. &omap44xx_timer7_hwmod,
  4896. &omap44xx_timer8_hwmod,
  4897. &omap44xx_timer9_hwmod,
  4898. &omap44xx_timer10_hwmod,
  4899. &omap44xx_timer11_hwmod,
  4900. /* uart class */
  4901. &omap44xx_uart1_hwmod,
  4902. &omap44xx_uart2_hwmod,
  4903. &omap44xx_uart3_hwmod,
  4904. &omap44xx_uart4_hwmod,
  4905. /* usb host class */
  4906. &omap44xx_usb_host_hs_hwmod,
  4907. &omap44xx_usb_tll_hs_hwmod,
  4908. /* usb_otg_hs class */
  4909. &omap44xx_usb_otg_hs_hwmod,
  4910. /* wd_timer class */
  4911. &omap44xx_wd_timer2_hwmod,
  4912. &omap44xx_wd_timer3_hwmod,
  4913. NULL,
  4914. };
  4915. int __init omap44xx_hwmod_init(void)
  4916. {
  4917. return omap_hwmod_register(omap44xx_hwmods);
  4918. }