main.c 124 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/firmware.h>
  29. #include <linux/wireless.h>
  30. #include <linux/workqueue.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/io.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/unaligned.h>
  35. #include "b43.h"
  36. #include "main.h"
  37. #include "debugfs.h"
  38. #include "phy_common.h"
  39. #include "phy_g.h"
  40. #include "phy_n.h"
  41. #include "dma.h"
  42. #include "pio.h"
  43. #include "sysfs.h"
  44. #include "xmit.h"
  45. #include "lo.h"
  46. #include "pcmcia.h"
  47. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  48. MODULE_AUTHOR("Martin Langer");
  49. MODULE_AUTHOR("Stefano Brivio");
  50. MODULE_AUTHOR("Michael Buesch");
  51. MODULE_LICENSE("GPL");
  52. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  53. static int modparam_bad_frames_preempt;
  54. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  55. MODULE_PARM_DESC(bad_frames_preempt,
  56. "enable(1) / disable(0) Bad Frames Preemption");
  57. static char modparam_fwpostfix[16];
  58. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  59. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  60. static int modparam_hwpctl;
  61. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  62. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  63. static int modparam_nohwcrypt;
  64. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  65. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  66. int b43_modparam_qos = 1;
  67. module_param_named(qos, b43_modparam_qos, int, 0444);
  68. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  69. static int modparam_btcoex = 1;
  70. module_param_named(btcoex, modparam_btcoex, int, 0444);
  71. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
  72. static const struct ssb_device_id b43_ssb_tbl[] = {
  73. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  74. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  75. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  76. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  77. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  78. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  79. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  80. SSB_DEVTABLE_END
  81. };
  82. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  83. /* Channel and ratetables are shared for all devices.
  84. * They can't be const, because ieee80211 puts some precalculated
  85. * data in there. This data is the same for all devices, so we don't
  86. * get concurrency issues */
  87. #define RATETAB_ENT(_rateid, _flags) \
  88. { \
  89. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  90. .hw_value = (_rateid), \
  91. .flags = (_flags), \
  92. }
  93. /*
  94. * NOTE: When changing this, sync with xmit.c's
  95. * b43_plcp_get_bitrate_idx_* functions!
  96. */
  97. static struct ieee80211_rate __b43_ratetable[] = {
  98. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  99. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  100. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  101. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  102. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  103. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  104. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  105. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  106. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  107. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  108. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  109. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  110. };
  111. #define b43_a_ratetable (__b43_ratetable + 4)
  112. #define b43_a_ratetable_size 8
  113. #define b43_b_ratetable (__b43_ratetable + 0)
  114. #define b43_b_ratetable_size 4
  115. #define b43_g_ratetable (__b43_ratetable + 0)
  116. #define b43_g_ratetable_size 12
  117. #define CHAN4G(_channel, _freq, _flags) { \
  118. .band = IEEE80211_BAND_2GHZ, \
  119. .center_freq = (_freq), \
  120. .hw_value = (_channel), \
  121. .flags = (_flags), \
  122. .max_antenna_gain = 0, \
  123. .max_power = 30, \
  124. }
  125. static struct ieee80211_channel b43_2ghz_chantable[] = {
  126. CHAN4G(1, 2412, 0),
  127. CHAN4G(2, 2417, 0),
  128. CHAN4G(3, 2422, 0),
  129. CHAN4G(4, 2427, 0),
  130. CHAN4G(5, 2432, 0),
  131. CHAN4G(6, 2437, 0),
  132. CHAN4G(7, 2442, 0),
  133. CHAN4G(8, 2447, 0),
  134. CHAN4G(9, 2452, 0),
  135. CHAN4G(10, 2457, 0),
  136. CHAN4G(11, 2462, 0),
  137. CHAN4G(12, 2467, 0),
  138. CHAN4G(13, 2472, 0),
  139. CHAN4G(14, 2484, 0),
  140. };
  141. #undef CHAN4G
  142. #define CHAN5G(_channel, _flags) { \
  143. .band = IEEE80211_BAND_5GHZ, \
  144. .center_freq = 5000 + (5 * (_channel)), \
  145. .hw_value = (_channel), \
  146. .flags = (_flags), \
  147. .max_antenna_gain = 0, \
  148. .max_power = 30, \
  149. }
  150. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  151. CHAN5G(32, 0), CHAN5G(34, 0),
  152. CHAN5G(36, 0), CHAN5G(38, 0),
  153. CHAN5G(40, 0), CHAN5G(42, 0),
  154. CHAN5G(44, 0), CHAN5G(46, 0),
  155. CHAN5G(48, 0), CHAN5G(50, 0),
  156. CHAN5G(52, 0), CHAN5G(54, 0),
  157. CHAN5G(56, 0), CHAN5G(58, 0),
  158. CHAN5G(60, 0), CHAN5G(62, 0),
  159. CHAN5G(64, 0), CHAN5G(66, 0),
  160. CHAN5G(68, 0), CHAN5G(70, 0),
  161. CHAN5G(72, 0), CHAN5G(74, 0),
  162. CHAN5G(76, 0), CHAN5G(78, 0),
  163. CHAN5G(80, 0), CHAN5G(82, 0),
  164. CHAN5G(84, 0), CHAN5G(86, 0),
  165. CHAN5G(88, 0), CHAN5G(90, 0),
  166. CHAN5G(92, 0), CHAN5G(94, 0),
  167. CHAN5G(96, 0), CHAN5G(98, 0),
  168. CHAN5G(100, 0), CHAN5G(102, 0),
  169. CHAN5G(104, 0), CHAN5G(106, 0),
  170. CHAN5G(108, 0), CHAN5G(110, 0),
  171. CHAN5G(112, 0), CHAN5G(114, 0),
  172. CHAN5G(116, 0), CHAN5G(118, 0),
  173. CHAN5G(120, 0), CHAN5G(122, 0),
  174. CHAN5G(124, 0), CHAN5G(126, 0),
  175. CHAN5G(128, 0), CHAN5G(130, 0),
  176. CHAN5G(132, 0), CHAN5G(134, 0),
  177. CHAN5G(136, 0), CHAN5G(138, 0),
  178. CHAN5G(140, 0), CHAN5G(142, 0),
  179. CHAN5G(144, 0), CHAN5G(145, 0),
  180. CHAN5G(146, 0), CHAN5G(147, 0),
  181. CHAN5G(148, 0), CHAN5G(149, 0),
  182. CHAN5G(150, 0), CHAN5G(151, 0),
  183. CHAN5G(152, 0), CHAN5G(153, 0),
  184. CHAN5G(154, 0), CHAN5G(155, 0),
  185. CHAN5G(156, 0), CHAN5G(157, 0),
  186. CHAN5G(158, 0), CHAN5G(159, 0),
  187. CHAN5G(160, 0), CHAN5G(161, 0),
  188. CHAN5G(162, 0), CHAN5G(163, 0),
  189. CHAN5G(164, 0), CHAN5G(165, 0),
  190. CHAN5G(166, 0), CHAN5G(168, 0),
  191. CHAN5G(170, 0), CHAN5G(172, 0),
  192. CHAN5G(174, 0), CHAN5G(176, 0),
  193. CHAN5G(178, 0), CHAN5G(180, 0),
  194. CHAN5G(182, 0), CHAN5G(184, 0),
  195. CHAN5G(186, 0), CHAN5G(188, 0),
  196. CHAN5G(190, 0), CHAN5G(192, 0),
  197. CHAN5G(194, 0), CHAN5G(196, 0),
  198. CHAN5G(198, 0), CHAN5G(200, 0),
  199. CHAN5G(202, 0), CHAN5G(204, 0),
  200. CHAN5G(206, 0), CHAN5G(208, 0),
  201. CHAN5G(210, 0), CHAN5G(212, 0),
  202. CHAN5G(214, 0), CHAN5G(216, 0),
  203. CHAN5G(218, 0), CHAN5G(220, 0),
  204. CHAN5G(222, 0), CHAN5G(224, 0),
  205. CHAN5G(226, 0), CHAN5G(228, 0),
  206. };
  207. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  208. CHAN5G(34, 0), CHAN5G(36, 0),
  209. CHAN5G(38, 0), CHAN5G(40, 0),
  210. CHAN5G(42, 0), CHAN5G(44, 0),
  211. CHAN5G(46, 0), CHAN5G(48, 0),
  212. CHAN5G(52, 0), CHAN5G(56, 0),
  213. CHAN5G(60, 0), CHAN5G(64, 0),
  214. CHAN5G(100, 0), CHAN5G(104, 0),
  215. CHAN5G(108, 0), CHAN5G(112, 0),
  216. CHAN5G(116, 0), CHAN5G(120, 0),
  217. CHAN5G(124, 0), CHAN5G(128, 0),
  218. CHAN5G(132, 0), CHAN5G(136, 0),
  219. CHAN5G(140, 0), CHAN5G(149, 0),
  220. CHAN5G(153, 0), CHAN5G(157, 0),
  221. CHAN5G(161, 0), CHAN5G(165, 0),
  222. CHAN5G(184, 0), CHAN5G(188, 0),
  223. CHAN5G(192, 0), CHAN5G(196, 0),
  224. CHAN5G(200, 0), CHAN5G(204, 0),
  225. CHAN5G(208, 0), CHAN5G(212, 0),
  226. CHAN5G(216, 0),
  227. };
  228. #undef CHAN5G
  229. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  230. .band = IEEE80211_BAND_5GHZ,
  231. .channels = b43_5ghz_nphy_chantable,
  232. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  233. .bitrates = b43_a_ratetable,
  234. .n_bitrates = b43_a_ratetable_size,
  235. };
  236. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  237. .band = IEEE80211_BAND_5GHZ,
  238. .channels = b43_5ghz_aphy_chantable,
  239. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  240. .bitrates = b43_a_ratetable,
  241. .n_bitrates = b43_a_ratetable_size,
  242. };
  243. static struct ieee80211_supported_band b43_band_2GHz = {
  244. .band = IEEE80211_BAND_2GHZ,
  245. .channels = b43_2ghz_chantable,
  246. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  247. .bitrates = b43_g_ratetable,
  248. .n_bitrates = b43_g_ratetable_size,
  249. };
  250. static void b43_wireless_core_exit(struct b43_wldev *dev);
  251. static int b43_wireless_core_init(struct b43_wldev *dev);
  252. static void b43_wireless_core_stop(struct b43_wldev *dev);
  253. static int b43_wireless_core_start(struct b43_wldev *dev);
  254. static int b43_ratelimit(struct b43_wl *wl)
  255. {
  256. if (!wl || !wl->current_dev)
  257. return 1;
  258. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  259. return 1;
  260. /* We are up and running.
  261. * Ratelimit the messages to avoid DoS over the net. */
  262. return net_ratelimit();
  263. }
  264. void b43info(struct b43_wl *wl, const char *fmt, ...)
  265. {
  266. va_list args;
  267. if (!b43_ratelimit(wl))
  268. return;
  269. va_start(args, fmt);
  270. printk(KERN_INFO "b43-%s: ",
  271. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  272. vprintk(fmt, args);
  273. va_end(args);
  274. }
  275. void b43err(struct b43_wl *wl, const char *fmt, ...)
  276. {
  277. va_list args;
  278. if (!b43_ratelimit(wl))
  279. return;
  280. va_start(args, fmt);
  281. printk(KERN_ERR "b43-%s ERROR: ",
  282. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  283. vprintk(fmt, args);
  284. va_end(args);
  285. }
  286. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  287. {
  288. va_list args;
  289. if (!b43_ratelimit(wl))
  290. return;
  291. va_start(args, fmt);
  292. printk(KERN_WARNING "b43-%s warning: ",
  293. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  294. vprintk(fmt, args);
  295. va_end(args);
  296. }
  297. #if B43_DEBUG
  298. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  299. {
  300. va_list args;
  301. va_start(args, fmt);
  302. printk(KERN_DEBUG "b43-%s debug: ",
  303. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  304. vprintk(fmt, args);
  305. va_end(args);
  306. }
  307. #endif /* DEBUG */
  308. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  309. {
  310. u32 macctl;
  311. B43_WARN_ON(offset % 4 != 0);
  312. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  313. if (macctl & B43_MACCTL_BE)
  314. val = swab32(val);
  315. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  316. mmiowb();
  317. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  318. }
  319. static inline void b43_shm_control_word(struct b43_wldev *dev,
  320. u16 routing, u16 offset)
  321. {
  322. u32 control;
  323. /* "offset" is the WORD offset. */
  324. control = routing;
  325. control <<= 16;
  326. control |= offset;
  327. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  328. }
  329. u32 __b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  330. {
  331. u32 ret;
  332. if (routing == B43_SHM_SHARED) {
  333. B43_WARN_ON(offset & 0x0001);
  334. if (offset & 0x0003) {
  335. /* Unaligned access */
  336. b43_shm_control_word(dev, routing, offset >> 2);
  337. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  338. ret <<= 16;
  339. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  340. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  341. goto out;
  342. }
  343. offset >>= 2;
  344. }
  345. b43_shm_control_word(dev, routing, offset);
  346. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  347. out:
  348. return ret;
  349. }
  350. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  351. {
  352. struct b43_wl *wl = dev->wl;
  353. unsigned long flags;
  354. u32 ret;
  355. spin_lock_irqsave(&wl->shm_lock, flags);
  356. ret = __b43_shm_read32(dev, routing, offset);
  357. spin_unlock_irqrestore(&wl->shm_lock, flags);
  358. return ret;
  359. }
  360. u16 __b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  361. {
  362. u16 ret;
  363. if (routing == B43_SHM_SHARED) {
  364. B43_WARN_ON(offset & 0x0001);
  365. if (offset & 0x0003) {
  366. /* Unaligned access */
  367. b43_shm_control_word(dev, routing, offset >> 2);
  368. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  369. goto out;
  370. }
  371. offset >>= 2;
  372. }
  373. b43_shm_control_word(dev, routing, offset);
  374. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  375. out:
  376. return ret;
  377. }
  378. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  379. {
  380. struct b43_wl *wl = dev->wl;
  381. unsigned long flags;
  382. u16 ret;
  383. spin_lock_irqsave(&wl->shm_lock, flags);
  384. ret = __b43_shm_read16(dev, routing, offset);
  385. spin_unlock_irqrestore(&wl->shm_lock, flags);
  386. return ret;
  387. }
  388. void __b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  389. {
  390. if (routing == B43_SHM_SHARED) {
  391. B43_WARN_ON(offset & 0x0001);
  392. if (offset & 0x0003) {
  393. /* Unaligned access */
  394. b43_shm_control_word(dev, routing, offset >> 2);
  395. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  396. (value >> 16) & 0xffff);
  397. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  398. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  399. return;
  400. }
  401. offset >>= 2;
  402. }
  403. b43_shm_control_word(dev, routing, offset);
  404. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  405. }
  406. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  407. {
  408. struct b43_wl *wl = dev->wl;
  409. unsigned long flags;
  410. spin_lock_irqsave(&wl->shm_lock, flags);
  411. __b43_shm_write32(dev, routing, offset, value);
  412. spin_unlock_irqrestore(&wl->shm_lock, flags);
  413. }
  414. void __b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  415. {
  416. if (routing == B43_SHM_SHARED) {
  417. B43_WARN_ON(offset & 0x0001);
  418. if (offset & 0x0003) {
  419. /* Unaligned access */
  420. b43_shm_control_word(dev, routing, offset >> 2);
  421. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  422. return;
  423. }
  424. offset >>= 2;
  425. }
  426. b43_shm_control_word(dev, routing, offset);
  427. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  428. }
  429. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  430. {
  431. struct b43_wl *wl = dev->wl;
  432. unsigned long flags;
  433. spin_lock_irqsave(&wl->shm_lock, flags);
  434. __b43_shm_write16(dev, routing, offset, value);
  435. spin_unlock_irqrestore(&wl->shm_lock, flags);
  436. }
  437. /* Read HostFlags */
  438. u64 b43_hf_read(struct b43_wldev * dev)
  439. {
  440. u64 ret;
  441. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  442. ret <<= 16;
  443. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  444. ret <<= 16;
  445. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  446. return ret;
  447. }
  448. /* Write HostFlags */
  449. void b43_hf_write(struct b43_wldev *dev, u64 value)
  450. {
  451. u16 lo, mi, hi;
  452. lo = (value & 0x00000000FFFFULL);
  453. mi = (value & 0x0000FFFF0000ULL) >> 16;
  454. hi = (value & 0xFFFF00000000ULL) >> 32;
  455. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  456. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  457. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  458. }
  459. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  460. {
  461. /* We need to be careful. As we read the TSF from multiple
  462. * registers, we should take care of register overflows.
  463. * In theory, the whole tsf read process should be atomic.
  464. * We try to be atomic here, by restaring the read process,
  465. * if any of the high registers changed (overflew).
  466. */
  467. if (dev->dev->id.revision >= 3) {
  468. u32 low, high, high2;
  469. do {
  470. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  471. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  472. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  473. } while (unlikely(high != high2));
  474. *tsf = high;
  475. *tsf <<= 32;
  476. *tsf |= low;
  477. } else {
  478. u64 tmp;
  479. u16 v0, v1, v2, v3;
  480. u16 test1, test2, test3;
  481. do {
  482. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  483. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  484. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  485. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  486. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  487. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  488. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  489. } while (v3 != test3 || v2 != test2 || v1 != test1);
  490. *tsf = v3;
  491. *tsf <<= 48;
  492. tmp = v2;
  493. tmp <<= 32;
  494. *tsf |= tmp;
  495. tmp = v1;
  496. tmp <<= 16;
  497. *tsf |= tmp;
  498. *tsf |= v0;
  499. }
  500. }
  501. static void b43_time_lock(struct b43_wldev *dev)
  502. {
  503. u32 macctl;
  504. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  505. macctl |= B43_MACCTL_TBTTHOLD;
  506. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  507. /* Commit the write */
  508. b43_read32(dev, B43_MMIO_MACCTL);
  509. }
  510. static void b43_time_unlock(struct b43_wldev *dev)
  511. {
  512. u32 macctl;
  513. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  514. macctl &= ~B43_MACCTL_TBTTHOLD;
  515. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  516. /* Commit the write */
  517. b43_read32(dev, B43_MMIO_MACCTL);
  518. }
  519. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  520. {
  521. /* Be careful with the in-progress timer.
  522. * First zero out the low register, so we have a full
  523. * register-overflow duration to complete the operation.
  524. */
  525. if (dev->dev->id.revision >= 3) {
  526. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  527. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  528. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  529. mmiowb();
  530. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  531. mmiowb();
  532. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  533. } else {
  534. u16 v0 = (tsf & 0x000000000000FFFFULL);
  535. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  536. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  537. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  538. b43_write16(dev, B43_MMIO_TSF_0, 0);
  539. mmiowb();
  540. b43_write16(dev, B43_MMIO_TSF_3, v3);
  541. mmiowb();
  542. b43_write16(dev, B43_MMIO_TSF_2, v2);
  543. mmiowb();
  544. b43_write16(dev, B43_MMIO_TSF_1, v1);
  545. mmiowb();
  546. b43_write16(dev, B43_MMIO_TSF_0, v0);
  547. }
  548. }
  549. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  550. {
  551. b43_time_lock(dev);
  552. b43_tsf_write_locked(dev, tsf);
  553. b43_time_unlock(dev);
  554. }
  555. static
  556. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  557. {
  558. static const u8 zero_addr[ETH_ALEN] = { 0 };
  559. u16 data;
  560. if (!mac)
  561. mac = zero_addr;
  562. offset |= 0x0020;
  563. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  564. data = mac[0];
  565. data |= mac[1] << 8;
  566. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  567. data = mac[2];
  568. data |= mac[3] << 8;
  569. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  570. data = mac[4];
  571. data |= mac[5] << 8;
  572. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  573. }
  574. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  575. {
  576. const u8 *mac;
  577. const u8 *bssid;
  578. u8 mac_bssid[ETH_ALEN * 2];
  579. int i;
  580. u32 tmp;
  581. bssid = dev->wl->bssid;
  582. mac = dev->wl->mac_addr;
  583. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  584. memcpy(mac_bssid, mac, ETH_ALEN);
  585. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  586. /* Write our MAC address and BSSID to template ram */
  587. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  588. tmp = (u32) (mac_bssid[i + 0]);
  589. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  590. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  591. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  592. b43_ram_write(dev, 0x20 + i, tmp);
  593. }
  594. }
  595. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  596. {
  597. b43_write_mac_bssid_templates(dev);
  598. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  599. }
  600. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  601. {
  602. /* slot_time is in usec. */
  603. if (dev->phy.type != B43_PHYTYPE_G)
  604. return;
  605. b43_write16(dev, 0x684, 510 + slot_time);
  606. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  607. }
  608. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  609. {
  610. b43_set_slot_time(dev, 9);
  611. dev->short_slot = 1;
  612. }
  613. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  614. {
  615. b43_set_slot_time(dev, 20);
  616. dev->short_slot = 0;
  617. }
  618. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  619. * Returns the _previously_ enabled IRQ mask.
  620. */
  621. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  622. {
  623. u32 old_mask;
  624. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  625. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  626. return old_mask;
  627. }
  628. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  629. * Returns the _previously_ enabled IRQ mask.
  630. */
  631. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  632. {
  633. u32 old_mask;
  634. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  635. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  636. return old_mask;
  637. }
  638. /* Synchronize IRQ top- and bottom-half.
  639. * IRQs must be masked before calling this.
  640. * This must not be called with the irq_lock held.
  641. */
  642. static void b43_synchronize_irq(struct b43_wldev *dev)
  643. {
  644. synchronize_irq(dev->dev->irq);
  645. tasklet_kill(&dev->isr_tasklet);
  646. }
  647. /* DummyTransmission function, as documented on
  648. * http://bcm-specs.sipsolutions.net/DummyTransmission
  649. */
  650. void b43_dummy_transmission(struct b43_wldev *dev)
  651. {
  652. struct b43_wl *wl = dev->wl;
  653. struct b43_phy *phy = &dev->phy;
  654. unsigned int i, max_loop;
  655. u16 value;
  656. u32 buffer[5] = {
  657. 0x00000000,
  658. 0x00D40000,
  659. 0x00000000,
  660. 0x01000000,
  661. 0x00000000,
  662. };
  663. switch (phy->type) {
  664. case B43_PHYTYPE_A:
  665. max_loop = 0x1E;
  666. buffer[0] = 0x000201CC;
  667. break;
  668. case B43_PHYTYPE_B:
  669. case B43_PHYTYPE_G:
  670. max_loop = 0xFA;
  671. buffer[0] = 0x000B846E;
  672. break;
  673. default:
  674. B43_WARN_ON(1);
  675. return;
  676. }
  677. spin_lock_irq(&wl->irq_lock);
  678. write_lock(&wl->tx_lock);
  679. for (i = 0; i < 5; i++)
  680. b43_ram_write(dev, i * 4, buffer[i]);
  681. /* Commit writes */
  682. b43_read32(dev, B43_MMIO_MACCTL);
  683. b43_write16(dev, 0x0568, 0x0000);
  684. b43_write16(dev, 0x07C0, 0x0000);
  685. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  686. b43_write16(dev, 0x050C, value);
  687. b43_write16(dev, 0x0508, 0x0000);
  688. b43_write16(dev, 0x050A, 0x0000);
  689. b43_write16(dev, 0x054C, 0x0000);
  690. b43_write16(dev, 0x056A, 0x0014);
  691. b43_write16(dev, 0x0568, 0x0826);
  692. b43_write16(dev, 0x0500, 0x0000);
  693. b43_write16(dev, 0x0502, 0x0030);
  694. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  695. b43_radio_write16(dev, 0x0051, 0x0017);
  696. for (i = 0x00; i < max_loop; i++) {
  697. value = b43_read16(dev, 0x050E);
  698. if (value & 0x0080)
  699. break;
  700. udelay(10);
  701. }
  702. for (i = 0x00; i < 0x0A; i++) {
  703. value = b43_read16(dev, 0x050E);
  704. if (value & 0x0400)
  705. break;
  706. udelay(10);
  707. }
  708. for (i = 0x00; i < 0x0A; i++) {
  709. value = b43_read16(dev, 0x0690);
  710. if (!(value & 0x0100))
  711. break;
  712. udelay(10);
  713. }
  714. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  715. b43_radio_write16(dev, 0x0051, 0x0037);
  716. write_unlock(&wl->tx_lock);
  717. spin_unlock_irq(&wl->irq_lock);
  718. }
  719. static void key_write(struct b43_wldev *dev,
  720. u8 index, u8 algorithm, const u8 * key)
  721. {
  722. unsigned int i;
  723. u32 offset;
  724. u16 value;
  725. u16 kidx;
  726. /* Key index/algo block */
  727. kidx = b43_kidx_to_fw(dev, index);
  728. value = ((kidx << 4) | algorithm);
  729. b43_shm_write16(dev, B43_SHM_SHARED,
  730. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  731. /* Write the key to the Key Table Pointer offset */
  732. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  733. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  734. value = key[i];
  735. value |= (u16) (key[i + 1]) << 8;
  736. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  737. }
  738. }
  739. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  740. {
  741. u32 addrtmp[2] = { 0, 0, };
  742. u8 per_sta_keys_start = 8;
  743. if (b43_new_kidx_api(dev))
  744. per_sta_keys_start = 4;
  745. B43_WARN_ON(index < per_sta_keys_start);
  746. /* We have two default TX keys and possibly two default RX keys.
  747. * Physical mac 0 is mapped to physical key 4 or 8, depending
  748. * on the firmware version.
  749. * So we must adjust the index here.
  750. */
  751. index -= per_sta_keys_start;
  752. if (addr) {
  753. addrtmp[0] = addr[0];
  754. addrtmp[0] |= ((u32) (addr[1]) << 8);
  755. addrtmp[0] |= ((u32) (addr[2]) << 16);
  756. addrtmp[0] |= ((u32) (addr[3]) << 24);
  757. addrtmp[1] = addr[4];
  758. addrtmp[1] |= ((u32) (addr[5]) << 8);
  759. }
  760. if (dev->dev->id.revision >= 5) {
  761. /* Receive match transmitter address mechanism */
  762. b43_shm_write32(dev, B43_SHM_RCMTA,
  763. (index * 2) + 0, addrtmp[0]);
  764. b43_shm_write16(dev, B43_SHM_RCMTA,
  765. (index * 2) + 1, addrtmp[1]);
  766. } else {
  767. /* RXE (Receive Engine) and
  768. * PSM (Programmable State Machine) mechanism
  769. */
  770. if (index < 8) {
  771. /* TODO write to RCM 16, 19, 22 and 25 */
  772. } else {
  773. b43_shm_write32(dev, B43_SHM_SHARED,
  774. B43_SHM_SH_PSM + (index * 6) + 0,
  775. addrtmp[0]);
  776. b43_shm_write16(dev, B43_SHM_SHARED,
  777. B43_SHM_SH_PSM + (index * 6) + 4,
  778. addrtmp[1]);
  779. }
  780. }
  781. }
  782. static void do_key_write(struct b43_wldev *dev,
  783. u8 index, u8 algorithm,
  784. const u8 * key, size_t key_len, const u8 * mac_addr)
  785. {
  786. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  787. u8 per_sta_keys_start = 8;
  788. if (b43_new_kidx_api(dev))
  789. per_sta_keys_start = 4;
  790. B43_WARN_ON(index >= dev->max_nr_keys);
  791. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  792. if (index >= per_sta_keys_start)
  793. keymac_write(dev, index, NULL); /* First zero out mac. */
  794. if (key)
  795. memcpy(buf, key, key_len);
  796. key_write(dev, index, algorithm, buf);
  797. if (index >= per_sta_keys_start)
  798. keymac_write(dev, index, mac_addr);
  799. dev->key[index].algorithm = algorithm;
  800. }
  801. static int b43_key_write(struct b43_wldev *dev,
  802. int index, u8 algorithm,
  803. const u8 * key, size_t key_len,
  804. const u8 * mac_addr,
  805. struct ieee80211_key_conf *keyconf)
  806. {
  807. int i;
  808. int sta_keys_start;
  809. if (key_len > B43_SEC_KEYSIZE)
  810. return -EINVAL;
  811. for (i = 0; i < dev->max_nr_keys; i++) {
  812. /* Check that we don't already have this key. */
  813. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  814. }
  815. if (index < 0) {
  816. /* Either pairwise key or address is 00:00:00:00:00:00
  817. * for transmit-only keys. Search the index. */
  818. if (b43_new_kidx_api(dev))
  819. sta_keys_start = 4;
  820. else
  821. sta_keys_start = 8;
  822. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  823. if (!dev->key[i].keyconf) {
  824. /* found empty */
  825. index = i;
  826. break;
  827. }
  828. }
  829. if (index < 0) {
  830. b43err(dev->wl, "Out of hardware key memory\n");
  831. return -ENOSPC;
  832. }
  833. } else
  834. B43_WARN_ON(index > 3);
  835. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  836. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  837. /* Default RX key */
  838. B43_WARN_ON(mac_addr);
  839. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  840. }
  841. keyconf->hw_key_idx = index;
  842. dev->key[index].keyconf = keyconf;
  843. return 0;
  844. }
  845. static int b43_key_clear(struct b43_wldev *dev, int index)
  846. {
  847. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  848. return -EINVAL;
  849. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  850. NULL, B43_SEC_KEYSIZE, NULL);
  851. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  852. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  853. NULL, B43_SEC_KEYSIZE, NULL);
  854. }
  855. dev->key[index].keyconf = NULL;
  856. return 0;
  857. }
  858. static void b43_clear_keys(struct b43_wldev *dev)
  859. {
  860. int i;
  861. for (i = 0; i < dev->max_nr_keys; i++)
  862. b43_key_clear(dev, i);
  863. }
  864. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  865. {
  866. u32 macctl;
  867. u16 ucstat;
  868. bool hwps;
  869. bool awake;
  870. int i;
  871. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  872. (ps_flags & B43_PS_DISABLED));
  873. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  874. if (ps_flags & B43_PS_ENABLED) {
  875. hwps = 1;
  876. } else if (ps_flags & B43_PS_DISABLED) {
  877. hwps = 0;
  878. } else {
  879. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  880. // and thus is not an AP and we are associated, set bit 25
  881. }
  882. if (ps_flags & B43_PS_AWAKE) {
  883. awake = 1;
  884. } else if (ps_flags & B43_PS_ASLEEP) {
  885. awake = 0;
  886. } else {
  887. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  888. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  889. // successful, set bit26
  890. }
  891. /* FIXME: For now we force awake-on and hwps-off */
  892. hwps = 0;
  893. awake = 1;
  894. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  895. if (hwps)
  896. macctl |= B43_MACCTL_HWPS;
  897. else
  898. macctl &= ~B43_MACCTL_HWPS;
  899. if (awake)
  900. macctl |= B43_MACCTL_AWAKE;
  901. else
  902. macctl &= ~B43_MACCTL_AWAKE;
  903. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  904. /* Commit write */
  905. b43_read32(dev, B43_MMIO_MACCTL);
  906. if (awake && dev->dev->id.revision >= 5) {
  907. /* Wait for the microcode to wake up. */
  908. for (i = 0; i < 100; i++) {
  909. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  910. B43_SHM_SH_UCODESTAT);
  911. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  912. break;
  913. udelay(10);
  914. }
  915. }
  916. }
  917. /* Turn the Analog ON/OFF */
  918. static void b43_switch_analog(struct b43_wldev *dev, int on)
  919. {
  920. switch (dev->phy.type) {
  921. case B43_PHYTYPE_A:
  922. case B43_PHYTYPE_G:
  923. b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
  924. break;
  925. case B43_PHYTYPE_N:
  926. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  927. on ? 0 : 0x7FFF);
  928. break;
  929. default:
  930. B43_WARN_ON(1);
  931. }
  932. }
  933. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  934. {
  935. u32 tmslow;
  936. u32 macctl;
  937. flags |= B43_TMSLOW_PHYCLKEN;
  938. flags |= B43_TMSLOW_PHYRESET;
  939. ssb_device_enable(dev->dev, flags);
  940. msleep(2); /* Wait for the PLL to turn on. */
  941. /* Now take the PHY out of Reset again */
  942. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  943. tmslow |= SSB_TMSLOW_FGC;
  944. tmslow &= ~B43_TMSLOW_PHYRESET;
  945. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  946. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  947. msleep(1);
  948. tmslow &= ~SSB_TMSLOW_FGC;
  949. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  950. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  951. msleep(1);
  952. /* Turn Analog ON */
  953. b43_switch_analog(dev, 1);
  954. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  955. macctl &= ~B43_MACCTL_GMODE;
  956. if (flags & B43_TMSLOW_GMODE)
  957. macctl |= B43_MACCTL_GMODE;
  958. macctl |= B43_MACCTL_IHR_ENABLED;
  959. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  960. }
  961. static void handle_irq_transmit_status(struct b43_wldev *dev)
  962. {
  963. u32 v0, v1;
  964. u16 tmp;
  965. struct b43_txstatus stat;
  966. while (1) {
  967. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  968. if (!(v0 & 0x00000001))
  969. break;
  970. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  971. stat.cookie = (v0 >> 16);
  972. stat.seq = (v1 & 0x0000FFFF);
  973. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  974. tmp = (v0 & 0x0000FFFF);
  975. stat.frame_count = ((tmp & 0xF000) >> 12);
  976. stat.rts_count = ((tmp & 0x0F00) >> 8);
  977. stat.supp_reason = ((tmp & 0x001C) >> 2);
  978. stat.pm_indicated = !!(tmp & 0x0080);
  979. stat.intermediate = !!(tmp & 0x0040);
  980. stat.for_ampdu = !!(tmp & 0x0020);
  981. stat.acked = !!(tmp & 0x0002);
  982. b43_handle_txstatus(dev, &stat);
  983. }
  984. }
  985. static void drain_txstatus_queue(struct b43_wldev *dev)
  986. {
  987. u32 dummy;
  988. if (dev->dev->id.revision < 5)
  989. return;
  990. /* Read all entries from the microcode TXstatus FIFO
  991. * and throw them away.
  992. */
  993. while (1) {
  994. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  995. if (!(dummy & 0x00000001))
  996. break;
  997. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  998. }
  999. }
  1000. static u32 b43_jssi_read(struct b43_wldev *dev)
  1001. {
  1002. u32 val = 0;
  1003. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  1004. val <<= 16;
  1005. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  1006. return val;
  1007. }
  1008. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1009. {
  1010. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  1011. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1012. }
  1013. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1014. {
  1015. b43_jssi_write(dev, 0x7F7F7F7F);
  1016. b43_write32(dev, B43_MMIO_MACCMD,
  1017. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1018. }
  1019. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1020. {
  1021. /* Top half of Link Quality calculation. */
  1022. if (dev->phy.type != B43_PHYTYPE_G)
  1023. return;
  1024. if (dev->noisecalc.calculation_running)
  1025. return;
  1026. dev->noisecalc.calculation_running = 1;
  1027. dev->noisecalc.nr_samples = 0;
  1028. b43_generate_noise_sample(dev);
  1029. }
  1030. static void handle_irq_noise(struct b43_wldev *dev)
  1031. {
  1032. struct b43_phy_g *phy = dev->phy.g;
  1033. u16 tmp;
  1034. u8 noise[4];
  1035. u8 i, j;
  1036. s32 average;
  1037. /* Bottom half of Link Quality calculation. */
  1038. if (dev->phy.type != B43_PHYTYPE_G)
  1039. return;
  1040. /* Possible race condition: It might be possible that the user
  1041. * changed to a different channel in the meantime since we
  1042. * started the calculation. We ignore that fact, since it's
  1043. * not really that much of a problem. The background noise is
  1044. * an estimation only anyway. Slightly wrong results will get damped
  1045. * by the averaging of the 8 sample rounds. Additionally the
  1046. * value is shortlived. So it will be replaced by the next noise
  1047. * calculation round soon. */
  1048. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1049. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1050. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1051. noise[2] == 0x7F || noise[3] == 0x7F)
  1052. goto generate_new;
  1053. /* Get the noise samples. */
  1054. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1055. i = dev->noisecalc.nr_samples;
  1056. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1057. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1058. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1059. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1060. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1061. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1062. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1063. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1064. dev->noisecalc.nr_samples++;
  1065. if (dev->noisecalc.nr_samples == 8) {
  1066. /* Calculate the Link Quality by the noise samples. */
  1067. average = 0;
  1068. for (i = 0; i < 8; i++) {
  1069. for (j = 0; j < 4; j++)
  1070. average += dev->noisecalc.samples[i][j];
  1071. }
  1072. average /= (8 * 4);
  1073. average *= 125;
  1074. average += 64;
  1075. average /= 128;
  1076. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1077. tmp = (tmp / 128) & 0x1F;
  1078. if (tmp >= 8)
  1079. average += 2;
  1080. else
  1081. average -= 25;
  1082. if (tmp == 8)
  1083. average -= 72;
  1084. else
  1085. average -= 48;
  1086. dev->stats.link_noise = average;
  1087. dev->noisecalc.calculation_running = 0;
  1088. return;
  1089. }
  1090. generate_new:
  1091. b43_generate_noise_sample(dev);
  1092. }
  1093. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1094. {
  1095. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
  1096. ///TODO: PS TBTT
  1097. } else {
  1098. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1099. b43_power_saving_ctl_bits(dev, 0);
  1100. }
  1101. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
  1102. dev->dfq_valid = 1;
  1103. }
  1104. static void handle_irq_atim_end(struct b43_wldev *dev)
  1105. {
  1106. if (dev->dfq_valid) {
  1107. b43_write32(dev, B43_MMIO_MACCMD,
  1108. b43_read32(dev, B43_MMIO_MACCMD)
  1109. | B43_MACCMD_DFQ_VALID);
  1110. dev->dfq_valid = 0;
  1111. }
  1112. }
  1113. static void handle_irq_pmq(struct b43_wldev *dev)
  1114. {
  1115. u32 tmp;
  1116. //TODO: AP mode.
  1117. while (1) {
  1118. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1119. if (!(tmp & 0x00000008))
  1120. break;
  1121. }
  1122. /* 16bit write is odd, but correct. */
  1123. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1124. }
  1125. static void b43_write_template_common(struct b43_wldev *dev,
  1126. const u8 * data, u16 size,
  1127. u16 ram_offset,
  1128. u16 shm_size_offset, u8 rate)
  1129. {
  1130. u32 i, tmp;
  1131. struct b43_plcp_hdr4 plcp;
  1132. plcp.data = 0;
  1133. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1134. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1135. ram_offset += sizeof(u32);
  1136. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1137. * So leave the first two bytes of the next write blank.
  1138. */
  1139. tmp = (u32) (data[0]) << 16;
  1140. tmp |= (u32) (data[1]) << 24;
  1141. b43_ram_write(dev, ram_offset, tmp);
  1142. ram_offset += sizeof(u32);
  1143. for (i = 2; i < size; i += sizeof(u32)) {
  1144. tmp = (u32) (data[i + 0]);
  1145. if (i + 1 < size)
  1146. tmp |= (u32) (data[i + 1]) << 8;
  1147. if (i + 2 < size)
  1148. tmp |= (u32) (data[i + 2]) << 16;
  1149. if (i + 3 < size)
  1150. tmp |= (u32) (data[i + 3]) << 24;
  1151. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1152. }
  1153. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1154. size + sizeof(struct b43_plcp_hdr6));
  1155. }
  1156. /* Check if the use of the antenna that ieee80211 told us to
  1157. * use is possible. This will fall back to DEFAULT.
  1158. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1159. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1160. u8 antenna_nr)
  1161. {
  1162. u8 antenna_mask;
  1163. if (antenna_nr == 0) {
  1164. /* Zero means "use default antenna". That's always OK. */
  1165. return 0;
  1166. }
  1167. /* Get the mask of available antennas. */
  1168. if (dev->phy.gmode)
  1169. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  1170. else
  1171. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  1172. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1173. /* This antenna is not available. Fall back to default. */
  1174. return 0;
  1175. }
  1176. return antenna_nr;
  1177. }
  1178. static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
  1179. {
  1180. antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
  1181. switch (antenna) {
  1182. case 0: /* default/diversity */
  1183. return B43_ANTENNA_DEFAULT;
  1184. case 1: /* Antenna 0 */
  1185. return B43_ANTENNA0;
  1186. case 2: /* Antenna 1 */
  1187. return B43_ANTENNA1;
  1188. case 3: /* Antenna 2 */
  1189. return B43_ANTENNA2;
  1190. case 4: /* Antenna 3 */
  1191. return B43_ANTENNA3;
  1192. default:
  1193. return B43_ANTENNA_DEFAULT;
  1194. }
  1195. }
  1196. /* Convert a b43 antenna number value to the PHY TX control value. */
  1197. static u16 b43_antenna_to_phyctl(int antenna)
  1198. {
  1199. switch (antenna) {
  1200. case B43_ANTENNA0:
  1201. return B43_TXH_PHY_ANT0;
  1202. case B43_ANTENNA1:
  1203. return B43_TXH_PHY_ANT1;
  1204. case B43_ANTENNA2:
  1205. return B43_TXH_PHY_ANT2;
  1206. case B43_ANTENNA3:
  1207. return B43_TXH_PHY_ANT3;
  1208. case B43_ANTENNA_AUTO:
  1209. return B43_TXH_PHY_ANT01AUTO;
  1210. }
  1211. B43_WARN_ON(1);
  1212. return 0;
  1213. }
  1214. static void b43_write_beacon_template(struct b43_wldev *dev,
  1215. u16 ram_offset,
  1216. u16 shm_size_offset)
  1217. {
  1218. unsigned int i, len, variable_len;
  1219. const struct ieee80211_mgmt *bcn;
  1220. const u8 *ie;
  1221. bool tim_found = 0;
  1222. unsigned int rate;
  1223. u16 ctl;
  1224. int antenna;
  1225. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1226. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1227. len = min((size_t) dev->wl->current_beacon->len,
  1228. 0x200 - sizeof(struct b43_plcp_hdr6));
  1229. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1230. b43_write_template_common(dev, (const u8 *)bcn,
  1231. len, ram_offset, shm_size_offset, rate);
  1232. /* Write the PHY TX control parameters. */
  1233. antenna = b43_antenna_from_ieee80211(dev, info->antenna_sel_tx);
  1234. antenna = b43_antenna_to_phyctl(antenna);
  1235. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1236. /* We can't send beacons with short preamble. Would get PHY errors. */
  1237. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1238. ctl &= ~B43_TXH_PHY_ANT;
  1239. ctl &= ~B43_TXH_PHY_ENC;
  1240. ctl |= antenna;
  1241. if (b43_is_cck_rate(rate))
  1242. ctl |= B43_TXH_PHY_ENC_CCK;
  1243. else
  1244. ctl |= B43_TXH_PHY_ENC_OFDM;
  1245. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1246. /* Find the position of the TIM and the DTIM_period value
  1247. * and write them to SHM. */
  1248. ie = bcn->u.beacon.variable;
  1249. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1250. for (i = 0; i < variable_len - 2; ) {
  1251. uint8_t ie_id, ie_len;
  1252. ie_id = ie[i];
  1253. ie_len = ie[i + 1];
  1254. if (ie_id == 5) {
  1255. u16 tim_position;
  1256. u16 dtim_period;
  1257. /* This is the TIM Information Element */
  1258. /* Check whether the ie_len is in the beacon data range. */
  1259. if (variable_len < ie_len + 2 + i)
  1260. break;
  1261. /* A valid TIM is at least 4 bytes long. */
  1262. if (ie_len < 4)
  1263. break;
  1264. tim_found = 1;
  1265. tim_position = sizeof(struct b43_plcp_hdr6);
  1266. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1267. tim_position += i;
  1268. dtim_period = ie[i + 3];
  1269. b43_shm_write16(dev, B43_SHM_SHARED,
  1270. B43_SHM_SH_TIMBPOS, tim_position);
  1271. b43_shm_write16(dev, B43_SHM_SHARED,
  1272. B43_SHM_SH_DTIMPER, dtim_period);
  1273. break;
  1274. }
  1275. i += ie_len + 2;
  1276. }
  1277. if (!tim_found) {
  1278. /*
  1279. * If ucode wants to modify TIM do it behind the beacon, this
  1280. * will happen, for example, when doing mesh networking.
  1281. */
  1282. b43_shm_write16(dev, B43_SHM_SHARED,
  1283. B43_SHM_SH_TIMBPOS,
  1284. len + sizeof(struct b43_plcp_hdr6));
  1285. b43_shm_write16(dev, B43_SHM_SHARED,
  1286. B43_SHM_SH_DTIMPER, 0);
  1287. }
  1288. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1289. }
  1290. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1291. u16 shm_offset, u16 size,
  1292. struct ieee80211_rate *rate)
  1293. {
  1294. struct b43_plcp_hdr4 plcp;
  1295. u32 tmp;
  1296. __le16 dur;
  1297. plcp.data = 0;
  1298. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
  1299. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1300. dev->wl->vif, size,
  1301. rate);
  1302. /* Write PLCP in two parts and timing for packet transfer */
  1303. tmp = le32_to_cpu(plcp.data);
  1304. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1305. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1306. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1307. }
  1308. /* Instead of using custom probe response template, this function
  1309. * just patches custom beacon template by:
  1310. * 1) Changing packet type
  1311. * 2) Patching duration field
  1312. * 3) Stripping TIM
  1313. */
  1314. static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
  1315. u16 *dest_size,
  1316. struct ieee80211_rate *rate)
  1317. {
  1318. const u8 *src_data;
  1319. u8 *dest_data;
  1320. u16 src_size, elem_size, src_pos, dest_pos;
  1321. __le16 dur;
  1322. struct ieee80211_hdr *hdr;
  1323. size_t ie_start;
  1324. src_size = dev->wl->current_beacon->len;
  1325. src_data = (const u8 *)dev->wl->current_beacon->data;
  1326. /* Get the start offset of the variable IEs in the packet. */
  1327. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1328. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1329. if (B43_WARN_ON(src_size < ie_start))
  1330. return NULL;
  1331. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1332. if (unlikely(!dest_data))
  1333. return NULL;
  1334. /* Copy the static data and all Information Elements, except the TIM. */
  1335. memcpy(dest_data, src_data, ie_start);
  1336. src_pos = ie_start;
  1337. dest_pos = ie_start;
  1338. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1339. elem_size = src_data[src_pos + 1] + 2;
  1340. if (src_data[src_pos] == 5) {
  1341. /* This is the TIM. */
  1342. continue;
  1343. }
  1344. memcpy(dest_data + dest_pos, src_data + src_pos,
  1345. elem_size);
  1346. dest_pos += elem_size;
  1347. }
  1348. *dest_size = dest_pos;
  1349. hdr = (struct ieee80211_hdr *)dest_data;
  1350. /* Set the frame control. */
  1351. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1352. IEEE80211_STYPE_PROBE_RESP);
  1353. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1354. dev->wl->vif, *dest_size,
  1355. rate);
  1356. hdr->duration_id = dur;
  1357. return dest_data;
  1358. }
  1359. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1360. u16 ram_offset,
  1361. u16 shm_size_offset,
  1362. struct ieee80211_rate *rate)
  1363. {
  1364. const u8 *probe_resp_data;
  1365. u16 size;
  1366. size = dev->wl->current_beacon->len;
  1367. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1368. if (unlikely(!probe_resp_data))
  1369. return;
  1370. /* Looks like PLCP headers plus packet timings are stored for
  1371. * all possible basic rates
  1372. */
  1373. b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
  1374. b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
  1375. b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
  1376. b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
  1377. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1378. b43_write_template_common(dev, probe_resp_data,
  1379. size, ram_offset, shm_size_offset,
  1380. rate->hw_value);
  1381. kfree(probe_resp_data);
  1382. }
  1383. static void b43_upload_beacon0(struct b43_wldev *dev)
  1384. {
  1385. struct b43_wl *wl = dev->wl;
  1386. if (wl->beacon0_uploaded)
  1387. return;
  1388. b43_write_beacon_template(dev, 0x68, 0x18);
  1389. /* FIXME: Probe resp upload doesn't really belong here,
  1390. * but we don't use that feature anyway. */
  1391. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1392. &__b43_ratetable[3]);
  1393. wl->beacon0_uploaded = 1;
  1394. }
  1395. static void b43_upload_beacon1(struct b43_wldev *dev)
  1396. {
  1397. struct b43_wl *wl = dev->wl;
  1398. if (wl->beacon1_uploaded)
  1399. return;
  1400. b43_write_beacon_template(dev, 0x468, 0x1A);
  1401. wl->beacon1_uploaded = 1;
  1402. }
  1403. static void handle_irq_beacon(struct b43_wldev *dev)
  1404. {
  1405. struct b43_wl *wl = dev->wl;
  1406. u32 cmd, beacon0_valid, beacon1_valid;
  1407. if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP) &&
  1408. !b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
  1409. return;
  1410. /* This is the bottom half of the asynchronous beacon update. */
  1411. /* Ignore interrupt in the future. */
  1412. dev->irq_savedstate &= ~B43_IRQ_BEACON;
  1413. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1414. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1415. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1416. /* Schedule interrupt manually, if busy. */
  1417. if (beacon0_valid && beacon1_valid) {
  1418. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1419. dev->irq_savedstate |= B43_IRQ_BEACON;
  1420. return;
  1421. }
  1422. if (unlikely(wl->beacon_templates_virgin)) {
  1423. /* We never uploaded a beacon before.
  1424. * Upload both templates now, but only mark one valid. */
  1425. wl->beacon_templates_virgin = 0;
  1426. b43_upload_beacon0(dev);
  1427. b43_upload_beacon1(dev);
  1428. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1429. cmd |= B43_MACCMD_BEACON0_VALID;
  1430. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1431. } else {
  1432. if (!beacon0_valid) {
  1433. b43_upload_beacon0(dev);
  1434. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1435. cmd |= B43_MACCMD_BEACON0_VALID;
  1436. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1437. } else if (!beacon1_valid) {
  1438. b43_upload_beacon1(dev);
  1439. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1440. cmd |= B43_MACCMD_BEACON1_VALID;
  1441. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1442. }
  1443. }
  1444. }
  1445. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1446. {
  1447. struct b43_wl *wl = container_of(work, struct b43_wl,
  1448. beacon_update_trigger);
  1449. struct b43_wldev *dev;
  1450. mutex_lock(&wl->mutex);
  1451. dev = wl->current_dev;
  1452. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1453. spin_lock_irq(&wl->irq_lock);
  1454. /* update beacon right away or defer to irq */
  1455. dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1456. handle_irq_beacon(dev);
  1457. /* The handler might have updated the IRQ mask. */
  1458. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
  1459. dev->irq_savedstate);
  1460. mmiowb();
  1461. spin_unlock_irq(&wl->irq_lock);
  1462. }
  1463. mutex_unlock(&wl->mutex);
  1464. }
  1465. /* Asynchronously update the packet templates in template RAM.
  1466. * Locking: Requires wl->irq_lock to be locked. */
  1467. static void b43_update_templates(struct b43_wl *wl)
  1468. {
  1469. struct sk_buff *beacon;
  1470. /* This is the top half of the ansynchronous beacon update.
  1471. * The bottom half is the beacon IRQ.
  1472. * Beacon update must be asynchronous to avoid sending an
  1473. * invalid beacon. This can happen for example, if the firmware
  1474. * transmits a beacon while we are updating it. */
  1475. /* We could modify the existing beacon and set the aid bit in
  1476. * the TIM field, but that would probably require resizing and
  1477. * moving of data within the beacon template.
  1478. * Simply request a new beacon and let mac80211 do the hard work. */
  1479. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1480. if (unlikely(!beacon))
  1481. return;
  1482. if (wl->current_beacon)
  1483. dev_kfree_skb_any(wl->current_beacon);
  1484. wl->current_beacon = beacon;
  1485. wl->beacon0_uploaded = 0;
  1486. wl->beacon1_uploaded = 0;
  1487. queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
  1488. }
  1489. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1490. {
  1491. u32 tmp;
  1492. u16 i, len;
  1493. len = min((u16) ssid_len, (u16) 0x100);
  1494. for (i = 0; i < len; i += sizeof(u32)) {
  1495. tmp = (u32) (ssid[i + 0]);
  1496. if (i + 1 < len)
  1497. tmp |= (u32) (ssid[i + 1]) << 8;
  1498. if (i + 2 < len)
  1499. tmp |= (u32) (ssid[i + 2]) << 16;
  1500. if (i + 3 < len)
  1501. tmp |= (u32) (ssid[i + 3]) << 24;
  1502. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1503. }
  1504. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1505. }
  1506. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1507. {
  1508. b43_time_lock(dev);
  1509. if (dev->dev->id.revision >= 3) {
  1510. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1511. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1512. } else {
  1513. b43_write16(dev, 0x606, (beacon_int >> 6));
  1514. b43_write16(dev, 0x610, beacon_int);
  1515. }
  1516. b43_time_unlock(dev);
  1517. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1518. }
  1519. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1520. {
  1521. u16 reason;
  1522. /* Read the register that contains the reason code for the panic. */
  1523. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1524. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1525. switch (reason) {
  1526. default:
  1527. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1528. /* fallthrough */
  1529. case B43_FWPANIC_DIE:
  1530. /* Do not restart the controller or firmware.
  1531. * The device is nonfunctional from now on.
  1532. * Restarting would result in this panic to trigger again,
  1533. * so we avoid that recursion. */
  1534. break;
  1535. case B43_FWPANIC_RESTART:
  1536. b43_controller_restart(dev, "Microcode panic");
  1537. break;
  1538. }
  1539. }
  1540. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1541. {
  1542. unsigned int i, cnt;
  1543. u16 reason, marker_id, marker_line;
  1544. __le16 *buf;
  1545. /* The proprietary firmware doesn't have this IRQ. */
  1546. if (!dev->fw.opensource)
  1547. return;
  1548. /* Read the register that contains the reason code for this IRQ. */
  1549. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1550. switch (reason) {
  1551. case B43_DEBUGIRQ_PANIC:
  1552. b43_handle_firmware_panic(dev);
  1553. break;
  1554. case B43_DEBUGIRQ_DUMP_SHM:
  1555. if (!B43_DEBUG)
  1556. break; /* Only with driver debugging enabled. */
  1557. buf = kmalloc(4096, GFP_ATOMIC);
  1558. if (!buf) {
  1559. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1560. goto out;
  1561. }
  1562. for (i = 0; i < 4096; i += 2) {
  1563. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1564. buf[i / 2] = cpu_to_le16(tmp);
  1565. }
  1566. b43info(dev->wl, "Shared memory dump:\n");
  1567. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1568. 16, 2, buf, 4096, 1);
  1569. kfree(buf);
  1570. break;
  1571. case B43_DEBUGIRQ_DUMP_REGS:
  1572. if (!B43_DEBUG)
  1573. break; /* Only with driver debugging enabled. */
  1574. b43info(dev->wl, "Microcode register dump:\n");
  1575. for (i = 0, cnt = 0; i < 64; i++) {
  1576. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1577. if (cnt == 0)
  1578. printk(KERN_INFO);
  1579. printk("r%02u: 0x%04X ", i, tmp);
  1580. cnt++;
  1581. if (cnt == 6) {
  1582. printk("\n");
  1583. cnt = 0;
  1584. }
  1585. }
  1586. printk("\n");
  1587. break;
  1588. case B43_DEBUGIRQ_MARKER:
  1589. if (!B43_DEBUG)
  1590. break; /* Only with driver debugging enabled. */
  1591. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1592. B43_MARKER_ID_REG);
  1593. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1594. B43_MARKER_LINE_REG);
  1595. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1596. "at line number %u\n",
  1597. marker_id, marker_line);
  1598. break;
  1599. default:
  1600. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1601. reason);
  1602. }
  1603. out:
  1604. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1605. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1606. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1607. }
  1608. /* Interrupt handler bottom-half */
  1609. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1610. {
  1611. u32 reason;
  1612. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1613. u32 merged_dma_reason = 0;
  1614. int i;
  1615. unsigned long flags;
  1616. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1617. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1618. reason = dev->irq_reason;
  1619. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1620. dma_reason[i] = dev->dma_reason[i];
  1621. merged_dma_reason |= dma_reason[i];
  1622. }
  1623. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1624. b43err(dev->wl, "MAC transmission error\n");
  1625. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1626. b43err(dev->wl, "PHY transmission error\n");
  1627. rmb();
  1628. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1629. atomic_set(&dev->phy.txerr_cnt,
  1630. B43_PHY_TX_BADNESS_LIMIT);
  1631. b43err(dev->wl, "Too many PHY TX errors, "
  1632. "restarting the controller\n");
  1633. b43_controller_restart(dev, "PHY TX errors");
  1634. }
  1635. }
  1636. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1637. B43_DMAIRQ_NONFATALMASK))) {
  1638. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1639. b43err(dev->wl, "Fatal DMA error: "
  1640. "0x%08X, 0x%08X, 0x%08X, "
  1641. "0x%08X, 0x%08X, 0x%08X\n",
  1642. dma_reason[0], dma_reason[1],
  1643. dma_reason[2], dma_reason[3],
  1644. dma_reason[4], dma_reason[5]);
  1645. b43_controller_restart(dev, "DMA error");
  1646. mmiowb();
  1647. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1648. return;
  1649. }
  1650. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1651. b43err(dev->wl, "DMA error: "
  1652. "0x%08X, 0x%08X, 0x%08X, "
  1653. "0x%08X, 0x%08X, 0x%08X\n",
  1654. dma_reason[0], dma_reason[1],
  1655. dma_reason[2], dma_reason[3],
  1656. dma_reason[4], dma_reason[5]);
  1657. }
  1658. }
  1659. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1660. handle_irq_ucode_debug(dev);
  1661. if (reason & B43_IRQ_TBTT_INDI)
  1662. handle_irq_tbtt_indication(dev);
  1663. if (reason & B43_IRQ_ATIM_END)
  1664. handle_irq_atim_end(dev);
  1665. if (reason & B43_IRQ_BEACON)
  1666. handle_irq_beacon(dev);
  1667. if (reason & B43_IRQ_PMQ)
  1668. handle_irq_pmq(dev);
  1669. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1670. ;/* TODO */
  1671. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1672. handle_irq_noise(dev);
  1673. /* Check the DMA reason registers for received data. */
  1674. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1675. if (b43_using_pio_transfers(dev))
  1676. b43_pio_rx(dev->pio.rx_queue);
  1677. else
  1678. b43_dma_rx(dev->dma.rx_ring);
  1679. }
  1680. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1681. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1682. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1683. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1684. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1685. if (reason & B43_IRQ_TX_OK)
  1686. handle_irq_transmit_status(dev);
  1687. b43_interrupt_enable(dev, dev->irq_savedstate);
  1688. mmiowb();
  1689. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1690. }
  1691. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1692. {
  1693. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1694. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1695. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1696. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1697. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1698. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1699. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1700. }
  1701. /* Interrupt handler top-half */
  1702. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1703. {
  1704. irqreturn_t ret = IRQ_NONE;
  1705. struct b43_wldev *dev = dev_id;
  1706. u32 reason;
  1707. if (!dev)
  1708. return IRQ_NONE;
  1709. spin_lock(&dev->wl->irq_lock);
  1710. if (b43_status(dev) < B43_STAT_STARTED)
  1711. goto out;
  1712. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1713. if (reason == 0xffffffff) /* shared IRQ */
  1714. goto out;
  1715. ret = IRQ_HANDLED;
  1716. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1717. if (!reason)
  1718. goto out;
  1719. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1720. & 0x0001DC00;
  1721. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1722. & 0x0000DC00;
  1723. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1724. & 0x0000DC00;
  1725. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1726. & 0x0001DC00;
  1727. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1728. & 0x0000DC00;
  1729. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1730. & 0x0000DC00;
  1731. b43_interrupt_ack(dev, reason);
  1732. /* disable all IRQs. They are enabled again in the bottom half. */
  1733. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1734. /* save the reason code and call our bottom half. */
  1735. dev->irq_reason = reason;
  1736. tasklet_schedule(&dev->isr_tasklet);
  1737. out:
  1738. mmiowb();
  1739. spin_unlock(&dev->wl->irq_lock);
  1740. return ret;
  1741. }
  1742. static void do_release_fw(struct b43_firmware_file *fw)
  1743. {
  1744. release_firmware(fw->data);
  1745. fw->data = NULL;
  1746. fw->filename = NULL;
  1747. }
  1748. static void b43_release_firmware(struct b43_wldev *dev)
  1749. {
  1750. do_release_fw(&dev->fw.ucode);
  1751. do_release_fw(&dev->fw.pcm);
  1752. do_release_fw(&dev->fw.initvals);
  1753. do_release_fw(&dev->fw.initvals_band);
  1754. }
  1755. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1756. {
  1757. const char *text;
  1758. text = "You must go to "
  1759. "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
  1760. "and download the latest firmware (version 4).\n";
  1761. if (error)
  1762. b43err(wl, text);
  1763. else
  1764. b43warn(wl, text);
  1765. }
  1766. static int do_request_fw(struct b43_wldev *dev,
  1767. const char *name,
  1768. struct b43_firmware_file *fw,
  1769. bool silent)
  1770. {
  1771. char path[sizeof(modparam_fwpostfix) + 32];
  1772. const struct firmware *blob;
  1773. struct b43_fw_header *hdr;
  1774. u32 size;
  1775. int err;
  1776. if (!name) {
  1777. /* Don't fetch anything. Free possibly cached firmware. */
  1778. do_release_fw(fw);
  1779. return 0;
  1780. }
  1781. if (fw->filename) {
  1782. if (strcmp(fw->filename, name) == 0)
  1783. return 0; /* Already have this fw. */
  1784. /* Free the cached firmware first. */
  1785. do_release_fw(fw);
  1786. }
  1787. snprintf(path, ARRAY_SIZE(path),
  1788. "b43%s/%s.fw",
  1789. modparam_fwpostfix, name);
  1790. err = request_firmware(&blob, path, dev->dev->dev);
  1791. if (err == -ENOENT) {
  1792. if (!silent) {
  1793. b43err(dev->wl, "Firmware file \"%s\" not found\n",
  1794. path);
  1795. }
  1796. return err;
  1797. } else if (err) {
  1798. b43err(dev->wl, "Firmware file \"%s\" request failed (err=%d)\n",
  1799. path, err);
  1800. return err;
  1801. }
  1802. if (blob->size < sizeof(struct b43_fw_header))
  1803. goto err_format;
  1804. hdr = (struct b43_fw_header *)(blob->data);
  1805. switch (hdr->type) {
  1806. case B43_FW_TYPE_UCODE:
  1807. case B43_FW_TYPE_PCM:
  1808. size = be32_to_cpu(hdr->size);
  1809. if (size != blob->size - sizeof(struct b43_fw_header))
  1810. goto err_format;
  1811. /* fallthrough */
  1812. case B43_FW_TYPE_IV:
  1813. if (hdr->ver != 1)
  1814. goto err_format;
  1815. break;
  1816. default:
  1817. goto err_format;
  1818. }
  1819. fw->data = blob;
  1820. fw->filename = name;
  1821. return 0;
  1822. err_format:
  1823. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1824. release_firmware(blob);
  1825. return -EPROTO;
  1826. }
  1827. static int b43_request_firmware(struct b43_wldev *dev)
  1828. {
  1829. struct b43_firmware *fw = &dev->fw;
  1830. const u8 rev = dev->dev->id.revision;
  1831. const char *filename;
  1832. u32 tmshigh;
  1833. int err;
  1834. /* Get microcode */
  1835. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1836. if ((rev >= 5) && (rev <= 10))
  1837. filename = "ucode5";
  1838. else if ((rev >= 11) && (rev <= 12))
  1839. filename = "ucode11";
  1840. else if (rev >= 13)
  1841. filename = "ucode13";
  1842. else
  1843. goto err_no_ucode;
  1844. err = do_request_fw(dev, filename, &fw->ucode, 0);
  1845. if (err)
  1846. goto err_load;
  1847. /* Get PCM code */
  1848. if ((rev >= 5) && (rev <= 10))
  1849. filename = "pcm5";
  1850. else if (rev >= 11)
  1851. filename = NULL;
  1852. else
  1853. goto err_no_pcm;
  1854. fw->pcm_request_failed = 0;
  1855. err = do_request_fw(dev, filename, &fw->pcm, 1);
  1856. if (err == -ENOENT) {
  1857. /* We did not find a PCM file? Not fatal, but
  1858. * core rev <= 10 must do without hwcrypto then. */
  1859. fw->pcm_request_failed = 1;
  1860. } else if (err)
  1861. goto err_load;
  1862. /* Get initvals */
  1863. switch (dev->phy.type) {
  1864. case B43_PHYTYPE_A:
  1865. if ((rev >= 5) && (rev <= 10)) {
  1866. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1867. filename = "a0g1initvals5";
  1868. else
  1869. filename = "a0g0initvals5";
  1870. } else
  1871. goto err_no_initvals;
  1872. break;
  1873. case B43_PHYTYPE_G:
  1874. if ((rev >= 5) && (rev <= 10))
  1875. filename = "b0g0initvals5";
  1876. else if (rev >= 13)
  1877. filename = "b0g0initvals13";
  1878. else
  1879. goto err_no_initvals;
  1880. break;
  1881. case B43_PHYTYPE_N:
  1882. if ((rev >= 11) && (rev <= 12))
  1883. filename = "n0initvals11";
  1884. else
  1885. goto err_no_initvals;
  1886. break;
  1887. default:
  1888. goto err_no_initvals;
  1889. }
  1890. err = do_request_fw(dev, filename, &fw->initvals, 0);
  1891. if (err)
  1892. goto err_load;
  1893. /* Get bandswitch initvals */
  1894. switch (dev->phy.type) {
  1895. case B43_PHYTYPE_A:
  1896. if ((rev >= 5) && (rev <= 10)) {
  1897. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1898. filename = "a0g1bsinitvals5";
  1899. else
  1900. filename = "a0g0bsinitvals5";
  1901. } else if (rev >= 11)
  1902. filename = NULL;
  1903. else
  1904. goto err_no_initvals;
  1905. break;
  1906. case B43_PHYTYPE_G:
  1907. if ((rev >= 5) && (rev <= 10))
  1908. filename = "b0g0bsinitvals5";
  1909. else if (rev >= 11)
  1910. filename = NULL;
  1911. else
  1912. goto err_no_initvals;
  1913. break;
  1914. case B43_PHYTYPE_N:
  1915. if ((rev >= 11) && (rev <= 12))
  1916. filename = "n0bsinitvals11";
  1917. else
  1918. goto err_no_initvals;
  1919. break;
  1920. default:
  1921. goto err_no_initvals;
  1922. }
  1923. err = do_request_fw(dev, filename, &fw->initvals_band, 0);
  1924. if (err)
  1925. goto err_load;
  1926. return 0;
  1927. err_load:
  1928. b43_print_fw_helptext(dev->wl, 1);
  1929. goto error;
  1930. err_no_ucode:
  1931. err = -ENODEV;
  1932. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1933. goto error;
  1934. err_no_pcm:
  1935. err = -ENODEV;
  1936. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1937. goto error;
  1938. err_no_initvals:
  1939. err = -ENODEV;
  1940. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1941. "core rev %u\n", dev->phy.type, rev);
  1942. goto error;
  1943. error:
  1944. b43_release_firmware(dev);
  1945. return err;
  1946. }
  1947. static int b43_upload_microcode(struct b43_wldev *dev)
  1948. {
  1949. const size_t hdr_len = sizeof(struct b43_fw_header);
  1950. const __be32 *data;
  1951. unsigned int i, len;
  1952. u16 fwrev, fwpatch, fwdate, fwtime;
  1953. u32 tmp, macctl;
  1954. int err = 0;
  1955. /* Jump the microcode PSM to offset 0 */
  1956. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1957. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  1958. macctl |= B43_MACCTL_PSM_JMP0;
  1959. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1960. /* Zero out all microcode PSM registers and shared memory. */
  1961. for (i = 0; i < 64; i++)
  1962. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  1963. for (i = 0; i < 4096; i += 2)
  1964. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  1965. /* Upload Microcode. */
  1966. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  1967. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  1968. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1969. for (i = 0; i < len; i++) {
  1970. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1971. udelay(10);
  1972. }
  1973. if (dev->fw.pcm.data) {
  1974. /* Upload PCM data. */
  1975. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  1976. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  1977. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1978. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1979. /* No need for autoinc bit in SHM_HW */
  1980. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1981. for (i = 0; i < len; i++) {
  1982. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1983. udelay(10);
  1984. }
  1985. }
  1986. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1987. /* Start the microcode PSM */
  1988. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1989. macctl &= ~B43_MACCTL_PSM_JMP0;
  1990. macctl |= B43_MACCTL_PSM_RUN;
  1991. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1992. /* Wait for the microcode to load and respond */
  1993. i = 0;
  1994. while (1) {
  1995. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1996. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1997. break;
  1998. i++;
  1999. if (i >= 20) {
  2000. b43err(dev->wl, "Microcode not responding\n");
  2001. b43_print_fw_helptext(dev->wl, 1);
  2002. err = -ENODEV;
  2003. goto error;
  2004. }
  2005. msleep_interruptible(50);
  2006. if (signal_pending(current)) {
  2007. err = -EINTR;
  2008. goto error;
  2009. }
  2010. }
  2011. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2012. /* Get and check the revisions. */
  2013. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2014. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2015. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2016. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2017. if (fwrev <= 0x128) {
  2018. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2019. "binary drivers older than version 4.x is unsupported. "
  2020. "You must upgrade your firmware files.\n");
  2021. b43_print_fw_helptext(dev->wl, 1);
  2022. err = -EOPNOTSUPP;
  2023. goto error;
  2024. }
  2025. dev->fw.rev = fwrev;
  2026. dev->fw.patch = fwpatch;
  2027. dev->fw.opensource = (fwdate == 0xFFFF);
  2028. if (dev->fw.opensource) {
  2029. /* Patchlevel info is encoded in the "time" field. */
  2030. dev->fw.patch = fwtime;
  2031. b43info(dev->wl, "Loading OpenSource firmware version %u.%u%s\n",
  2032. dev->fw.rev, dev->fw.patch,
  2033. dev->fw.pcm_request_failed ? " (Hardware crypto not supported)" : "");
  2034. } else {
  2035. b43info(dev->wl, "Loading firmware version %u.%u "
  2036. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2037. fwrev, fwpatch,
  2038. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2039. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2040. if (dev->fw.pcm_request_failed) {
  2041. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2042. "Hardware accelerated cryptography is disabled.\n");
  2043. b43_print_fw_helptext(dev->wl, 0);
  2044. }
  2045. }
  2046. if (b43_is_old_txhdr_format(dev)) {
  2047. b43warn(dev->wl, "You are using an old firmware image. "
  2048. "Support for old firmware will be removed in July 2008.\n");
  2049. b43_print_fw_helptext(dev->wl, 0);
  2050. }
  2051. return 0;
  2052. error:
  2053. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2054. macctl &= ~B43_MACCTL_PSM_RUN;
  2055. macctl |= B43_MACCTL_PSM_JMP0;
  2056. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2057. return err;
  2058. }
  2059. static int b43_write_initvals(struct b43_wldev *dev,
  2060. const struct b43_iv *ivals,
  2061. size_t count,
  2062. size_t array_size)
  2063. {
  2064. const struct b43_iv *iv;
  2065. u16 offset;
  2066. size_t i;
  2067. bool bit32;
  2068. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2069. iv = ivals;
  2070. for (i = 0; i < count; i++) {
  2071. if (array_size < sizeof(iv->offset_size))
  2072. goto err_format;
  2073. array_size -= sizeof(iv->offset_size);
  2074. offset = be16_to_cpu(iv->offset_size);
  2075. bit32 = !!(offset & B43_IV_32BIT);
  2076. offset &= B43_IV_OFFSET_MASK;
  2077. if (offset >= 0x1000)
  2078. goto err_format;
  2079. if (bit32) {
  2080. u32 value;
  2081. if (array_size < sizeof(iv->data.d32))
  2082. goto err_format;
  2083. array_size -= sizeof(iv->data.d32);
  2084. value = get_unaligned_be32(&iv->data.d32);
  2085. b43_write32(dev, offset, value);
  2086. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2087. sizeof(__be16) +
  2088. sizeof(__be32));
  2089. } else {
  2090. u16 value;
  2091. if (array_size < sizeof(iv->data.d16))
  2092. goto err_format;
  2093. array_size -= sizeof(iv->data.d16);
  2094. value = be16_to_cpu(iv->data.d16);
  2095. b43_write16(dev, offset, value);
  2096. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2097. sizeof(__be16) +
  2098. sizeof(__be16));
  2099. }
  2100. }
  2101. if (array_size)
  2102. goto err_format;
  2103. return 0;
  2104. err_format:
  2105. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2106. b43_print_fw_helptext(dev->wl, 1);
  2107. return -EPROTO;
  2108. }
  2109. static int b43_upload_initvals(struct b43_wldev *dev)
  2110. {
  2111. const size_t hdr_len = sizeof(struct b43_fw_header);
  2112. const struct b43_fw_header *hdr;
  2113. struct b43_firmware *fw = &dev->fw;
  2114. const struct b43_iv *ivals;
  2115. size_t count;
  2116. int err;
  2117. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2118. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2119. count = be32_to_cpu(hdr->size);
  2120. err = b43_write_initvals(dev, ivals, count,
  2121. fw->initvals.data->size - hdr_len);
  2122. if (err)
  2123. goto out;
  2124. if (fw->initvals_band.data) {
  2125. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2126. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2127. count = be32_to_cpu(hdr->size);
  2128. err = b43_write_initvals(dev, ivals, count,
  2129. fw->initvals_band.data->size - hdr_len);
  2130. if (err)
  2131. goto out;
  2132. }
  2133. out:
  2134. return err;
  2135. }
  2136. /* Initialize the GPIOs
  2137. * http://bcm-specs.sipsolutions.net/GPIO
  2138. */
  2139. static int b43_gpio_init(struct b43_wldev *dev)
  2140. {
  2141. struct ssb_bus *bus = dev->dev->bus;
  2142. struct ssb_device *gpiodev, *pcidev = NULL;
  2143. u32 mask, set;
  2144. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2145. & ~B43_MACCTL_GPOUTSMSK);
  2146. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2147. | 0x000F);
  2148. mask = 0x0000001F;
  2149. set = 0x0000000F;
  2150. if (dev->dev->bus->chip_id == 0x4301) {
  2151. mask |= 0x0060;
  2152. set |= 0x0060;
  2153. }
  2154. if (0 /* FIXME: conditional unknown */ ) {
  2155. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2156. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2157. | 0x0100);
  2158. mask |= 0x0180;
  2159. set |= 0x0180;
  2160. }
  2161. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  2162. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2163. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2164. | 0x0200);
  2165. mask |= 0x0200;
  2166. set |= 0x0200;
  2167. }
  2168. if (dev->dev->id.revision >= 2)
  2169. mask |= 0x0010; /* FIXME: This is redundant. */
  2170. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2171. pcidev = bus->pcicore.dev;
  2172. #endif
  2173. gpiodev = bus->chipco.dev ? : pcidev;
  2174. if (!gpiodev)
  2175. return 0;
  2176. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2177. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2178. & mask) | set);
  2179. return 0;
  2180. }
  2181. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2182. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2183. {
  2184. struct ssb_bus *bus = dev->dev->bus;
  2185. struct ssb_device *gpiodev, *pcidev = NULL;
  2186. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2187. pcidev = bus->pcicore.dev;
  2188. #endif
  2189. gpiodev = bus->chipco.dev ? : pcidev;
  2190. if (!gpiodev)
  2191. return;
  2192. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2193. }
  2194. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2195. void b43_mac_enable(struct b43_wldev *dev)
  2196. {
  2197. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2198. u16 fwstate;
  2199. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2200. B43_SHM_SH_UCODESTAT);
  2201. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2202. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2203. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2204. "should be suspended, but current state is %u\n",
  2205. fwstate);
  2206. }
  2207. }
  2208. dev->mac_suspended--;
  2209. B43_WARN_ON(dev->mac_suspended < 0);
  2210. if (dev->mac_suspended == 0) {
  2211. b43_write32(dev, B43_MMIO_MACCTL,
  2212. b43_read32(dev, B43_MMIO_MACCTL)
  2213. | B43_MACCTL_ENABLED);
  2214. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2215. B43_IRQ_MAC_SUSPENDED);
  2216. /* Commit writes */
  2217. b43_read32(dev, B43_MMIO_MACCTL);
  2218. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2219. b43_power_saving_ctl_bits(dev, 0);
  2220. }
  2221. }
  2222. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2223. void b43_mac_suspend(struct b43_wldev *dev)
  2224. {
  2225. int i;
  2226. u32 tmp;
  2227. might_sleep();
  2228. B43_WARN_ON(dev->mac_suspended < 0);
  2229. if (dev->mac_suspended == 0) {
  2230. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2231. b43_write32(dev, B43_MMIO_MACCTL,
  2232. b43_read32(dev, B43_MMIO_MACCTL)
  2233. & ~B43_MACCTL_ENABLED);
  2234. /* force pci to flush the write */
  2235. b43_read32(dev, B43_MMIO_MACCTL);
  2236. for (i = 35; i; i--) {
  2237. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2238. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2239. goto out;
  2240. udelay(10);
  2241. }
  2242. /* Hm, it seems this will take some time. Use msleep(). */
  2243. for (i = 40; i; i--) {
  2244. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2245. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2246. goto out;
  2247. msleep(1);
  2248. }
  2249. b43err(dev->wl, "MAC suspend failed\n");
  2250. }
  2251. out:
  2252. dev->mac_suspended++;
  2253. }
  2254. static void b43_adjust_opmode(struct b43_wldev *dev)
  2255. {
  2256. struct b43_wl *wl = dev->wl;
  2257. u32 ctl;
  2258. u16 cfp_pretbtt;
  2259. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2260. /* Reset status to STA infrastructure mode. */
  2261. ctl &= ~B43_MACCTL_AP;
  2262. ctl &= ~B43_MACCTL_KEEP_CTL;
  2263. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2264. ctl &= ~B43_MACCTL_KEEP_BAD;
  2265. ctl &= ~B43_MACCTL_PROMISC;
  2266. ctl &= ~B43_MACCTL_BEACPROMISC;
  2267. ctl |= B43_MACCTL_INFRA;
  2268. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
  2269. b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
  2270. ctl |= B43_MACCTL_AP;
  2271. else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
  2272. ctl &= ~B43_MACCTL_INFRA;
  2273. if (wl->filter_flags & FIF_CONTROL)
  2274. ctl |= B43_MACCTL_KEEP_CTL;
  2275. if (wl->filter_flags & FIF_FCSFAIL)
  2276. ctl |= B43_MACCTL_KEEP_BAD;
  2277. if (wl->filter_flags & FIF_PLCPFAIL)
  2278. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2279. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2280. ctl |= B43_MACCTL_PROMISC;
  2281. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2282. ctl |= B43_MACCTL_BEACPROMISC;
  2283. /* Workaround: On old hardware the HW-MAC-address-filter
  2284. * doesn't work properly, so always run promisc in filter
  2285. * it in software. */
  2286. if (dev->dev->id.revision <= 4)
  2287. ctl |= B43_MACCTL_PROMISC;
  2288. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2289. cfp_pretbtt = 2;
  2290. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2291. if (dev->dev->bus->chip_id == 0x4306 &&
  2292. dev->dev->bus->chip_rev == 3)
  2293. cfp_pretbtt = 100;
  2294. else
  2295. cfp_pretbtt = 50;
  2296. }
  2297. b43_write16(dev, 0x612, cfp_pretbtt);
  2298. }
  2299. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2300. {
  2301. u16 offset;
  2302. if (is_ofdm) {
  2303. offset = 0x480;
  2304. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2305. } else {
  2306. offset = 0x4C0;
  2307. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2308. }
  2309. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2310. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2311. }
  2312. static void b43_rate_memory_init(struct b43_wldev *dev)
  2313. {
  2314. switch (dev->phy.type) {
  2315. case B43_PHYTYPE_A:
  2316. case B43_PHYTYPE_G:
  2317. case B43_PHYTYPE_N:
  2318. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2319. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2320. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2321. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2322. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2323. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2324. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2325. if (dev->phy.type == B43_PHYTYPE_A)
  2326. break;
  2327. /* fallthrough */
  2328. case B43_PHYTYPE_B:
  2329. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2330. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2331. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2332. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2333. break;
  2334. default:
  2335. B43_WARN_ON(1);
  2336. }
  2337. }
  2338. /* Set the default values for the PHY TX Control Words. */
  2339. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2340. {
  2341. u16 ctl = 0;
  2342. ctl |= B43_TXH_PHY_ENC_CCK;
  2343. ctl |= B43_TXH_PHY_ANT01AUTO;
  2344. ctl |= B43_TXH_PHY_TXPWR;
  2345. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2346. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2347. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2348. }
  2349. /* Set the TX-Antenna for management frames sent by firmware. */
  2350. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2351. {
  2352. u16 ant;
  2353. u16 tmp;
  2354. ant = b43_antenna_to_phyctl(antenna);
  2355. /* For ACK/CTS */
  2356. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2357. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2358. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2359. /* For Probe Resposes */
  2360. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2361. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2362. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2363. }
  2364. /* This is the opposite of b43_chip_init() */
  2365. static void b43_chip_exit(struct b43_wldev *dev)
  2366. {
  2367. b43_gpio_cleanup(dev);
  2368. /* firmware is released later */
  2369. }
  2370. /* Initialize the chip
  2371. * http://bcm-specs.sipsolutions.net/ChipInit
  2372. */
  2373. static int b43_chip_init(struct b43_wldev *dev)
  2374. {
  2375. struct b43_phy *phy = &dev->phy;
  2376. int err;
  2377. u32 value32, macctl;
  2378. u16 value16;
  2379. /* Initialize the MAC control */
  2380. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2381. if (dev->phy.gmode)
  2382. macctl |= B43_MACCTL_GMODE;
  2383. macctl |= B43_MACCTL_INFRA;
  2384. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2385. err = b43_request_firmware(dev);
  2386. if (err)
  2387. goto out;
  2388. err = b43_upload_microcode(dev);
  2389. if (err)
  2390. goto out; /* firmware is released later */
  2391. err = b43_gpio_init(dev);
  2392. if (err)
  2393. goto out; /* firmware is released later */
  2394. err = b43_upload_initvals(dev);
  2395. if (err)
  2396. goto err_gpio_clean;
  2397. b43_write16(dev, 0x03E6, 0x0000);
  2398. err = b43_phy_init(dev);
  2399. if (err)
  2400. goto err_gpio_clean;
  2401. /* Disable Interference Mitigation. */
  2402. if (phy->ops->interf_mitigation)
  2403. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2404. /* Select the antennae */
  2405. if (phy->ops->set_rx_antenna)
  2406. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2407. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2408. if (phy->type == B43_PHYTYPE_B) {
  2409. value16 = b43_read16(dev, 0x005E);
  2410. value16 |= 0x0004;
  2411. b43_write16(dev, 0x005E, value16);
  2412. }
  2413. b43_write32(dev, 0x0100, 0x01000000);
  2414. if (dev->dev->id.revision < 5)
  2415. b43_write32(dev, 0x010C, 0x01000000);
  2416. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2417. & ~B43_MACCTL_INFRA);
  2418. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2419. | B43_MACCTL_INFRA);
  2420. /* Probe Response Timeout value */
  2421. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2422. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2423. /* Initially set the wireless operation mode. */
  2424. b43_adjust_opmode(dev);
  2425. if (dev->dev->id.revision < 3) {
  2426. b43_write16(dev, 0x060E, 0x0000);
  2427. b43_write16(dev, 0x0610, 0x8000);
  2428. b43_write16(dev, 0x0604, 0x0000);
  2429. b43_write16(dev, 0x0606, 0x0200);
  2430. } else {
  2431. b43_write32(dev, 0x0188, 0x80000000);
  2432. b43_write32(dev, 0x018C, 0x02000000);
  2433. }
  2434. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2435. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2436. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2437. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2438. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2439. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2440. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2441. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2442. value32 |= 0x00100000;
  2443. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2444. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2445. dev->dev->bus->chipco.fast_pwrup_delay);
  2446. err = 0;
  2447. b43dbg(dev->wl, "Chip initialized\n");
  2448. out:
  2449. return err;
  2450. err_gpio_clean:
  2451. b43_gpio_cleanup(dev);
  2452. return err;
  2453. }
  2454. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2455. {
  2456. const struct b43_phy_operations *ops = dev->phy.ops;
  2457. if (ops->pwork_60sec)
  2458. ops->pwork_60sec(dev);
  2459. /* Force check the TX power emission now. */
  2460. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2461. }
  2462. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2463. {
  2464. /* Update device statistics. */
  2465. b43_calculate_link_quality(dev);
  2466. }
  2467. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2468. {
  2469. struct b43_phy *phy = &dev->phy;
  2470. u16 wdr;
  2471. if (dev->fw.opensource) {
  2472. /* Check if the firmware is still alive.
  2473. * It will reset the watchdog counter to 0 in its idle loop. */
  2474. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2475. if (unlikely(wdr)) {
  2476. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2477. b43_controller_restart(dev, "Firmware watchdog");
  2478. return;
  2479. } else {
  2480. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2481. B43_WATCHDOG_REG, 1);
  2482. }
  2483. }
  2484. if (phy->ops->pwork_15sec)
  2485. phy->ops->pwork_15sec(dev);
  2486. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2487. wmb();
  2488. }
  2489. static void do_periodic_work(struct b43_wldev *dev)
  2490. {
  2491. unsigned int state;
  2492. state = dev->periodic_state;
  2493. if (state % 4 == 0)
  2494. b43_periodic_every60sec(dev);
  2495. if (state % 2 == 0)
  2496. b43_periodic_every30sec(dev);
  2497. b43_periodic_every15sec(dev);
  2498. }
  2499. /* Periodic work locking policy:
  2500. * The whole periodic work handler is protected by
  2501. * wl->mutex. If another lock is needed somewhere in the
  2502. * pwork callchain, it's aquired in-place, where it's needed.
  2503. */
  2504. static void b43_periodic_work_handler(struct work_struct *work)
  2505. {
  2506. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2507. periodic_work.work);
  2508. struct b43_wl *wl = dev->wl;
  2509. unsigned long delay;
  2510. mutex_lock(&wl->mutex);
  2511. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2512. goto out;
  2513. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2514. goto out_requeue;
  2515. do_periodic_work(dev);
  2516. dev->periodic_state++;
  2517. out_requeue:
  2518. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2519. delay = msecs_to_jiffies(50);
  2520. else
  2521. delay = round_jiffies_relative(HZ * 15);
  2522. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2523. out:
  2524. mutex_unlock(&wl->mutex);
  2525. }
  2526. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2527. {
  2528. struct delayed_work *work = &dev->periodic_work;
  2529. dev->periodic_state = 0;
  2530. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2531. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2532. }
  2533. /* Check if communication with the device works correctly. */
  2534. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2535. {
  2536. u32 v, backup;
  2537. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2538. /* Check for read/write and endianness problems. */
  2539. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2540. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2541. goto error;
  2542. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2543. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2544. goto error;
  2545. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2546. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2547. /* The 32bit register shadows the two 16bit registers
  2548. * with update sideeffects. Validate this. */
  2549. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2550. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2551. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2552. goto error;
  2553. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2554. goto error;
  2555. }
  2556. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2557. v = b43_read32(dev, B43_MMIO_MACCTL);
  2558. v |= B43_MACCTL_GMODE;
  2559. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2560. goto error;
  2561. return 0;
  2562. error:
  2563. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2564. return -ENODEV;
  2565. }
  2566. static void b43_security_init(struct b43_wldev *dev)
  2567. {
  2568. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2569. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2570. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2571. /* KTP is a word address, but we address SHM bytewise.
  2572. * So multiply by two.
  2573. */
  2574. dev->ktp *= 2;
  2575. if (dev->dev->id.revision >= 5) {
  2576. /* Number of RCMTA address slots */
  2577. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2578. }
  2579. b43_clear_keys(dev);
  2580. }
  2581. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2582. {
  2583. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2584. unsigned long flags;
  2585. /* Don't take wl->mutex here, as it could deadlock with
  2586. * hwrng internal locking. It's not needed to take
  2587. * wl->mutex here, anyway. */
  2588. spin_lock_irqsave(&wl->irq_lock, flags);
  2589. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2590. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2591. return (sizeof(u16));
  2592. }
  2593. static void b43_rng_exit(struct b43_wl *wl)
  2594. {
  2595. if (wl->rng_initialized)
  2596. hwrng_unregister(&wl->rng);
  2597. }
  2598. static int b43_rng_init(struct b43_wl *wl)
  2599. {
  2600. int err;
  2601. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2602. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2603. wl->rng.name = wl->rng_name;
  2604. wl->rng.data_read = b43_rng_read;
  2605. wl->rng.priv = (unsigned long)wl;
  2606. wl->rng_initialized = 1;
  2607. err = hwrng_register(&wl->rng);
  2608. if (err) {
  2609. wl->rng_initialized = 0;
  2610. b43err(wl, "Failed to register the random "
  2611. "number generator (%d)\n", err);
  2612. }
  2613. return err;
  2614. }
  2615. static int b43_op_tx(struct ieee80211_hw *hw,
  2616. struct sk_buff *skb)
  2617. {
  2618. struct b43_wl *wl = hw_to_b43_wl(hw);
  2619. struct b43_wldev *dev = wl->current_dev;
  2620. unsigned long flags;
  2621. int err;
  2622. if (unlikely(skb->len < 2 + 2 + 6)) {
  2623. /* Too short, this can't be a valid frame. */
  2624. goto drop_packet;
  2625. }
  2626. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2627. if (unlikely(!dev))
  2628. goto drop_packet;
  2629. /* Transmissions on seperate queues can run concurrently. */
  2630. read_lock_irqsave(&wl->tx_lock, flags);
  2631. err = -ENODEV;
  2632. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2633. if (b43_using_pio_transfers(dev))
  2634. err = b43_pio_tx(dev, skb);
  2635. else
  2636. err = b43_dma_tx(dev, skb);
  2637. }
  2638. read_unlock_irqrestore(&wl->tx_lock, flags);
  2639. if (unlikely(err))
  2640. goto drop_packet;
  2641. return NETDEV_TX_OK;
  2642. drop_packet:
  2643. /* We can not transmit this packet. Drop it. */
  2644. dev_kfree_skb_any(skb);
  2645. return NETDEV_TX_OK;
  2646. }
  2647. /* Locking: wl->irq_lock */
  2648. static void b43_qos_params_upload(struct b43_wldev *dev,
  2649. const struct ieee80211_tx_queue_params *p,
  2650. u16 shm_offset)
  2651. {
  2652. u16 params[B43_NR_QOSPARAMS];
  2653. int bslots, tmp;
  2654. unsigned int i;
  2655. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  2656. memset(&params, 0, sizeof(params));
  2657. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2658. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  2659. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  2660. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  2661. params[B43_QOSPARAM_AIFS] = p->aifs;
  2662. params[B43_QOSPARAM_BSLOTS] = bslots;
  2663. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  2664. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2665. if (i == B43_QOSPARAM_STATUS) {
  2666. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2667. shm_offset + (i * 2));
  2668. /* Mark the parameters as updated. */
  2669. tmp |= 0x100;
  2670. b43_shm_write16(dev, B43_SHM_SHARED,
  2671. shm_offset + (i * 2),
  2672. tmp);
  2673. } else {
  2674. b43_shm_write16(dev, B43_SHM_SHARED,
  2675. shm_offset + (i * 2),
  2676. params[i]);
  2677. }
  2678. }
  2679. }
  2680. /* Update the QOS parameters in hardware. */
  2681. static void b43_qos_update(struct b43_wldev *dev)
  2682. {
  2683. struct b43_wl *wl = dev->wl;
  2684. struct b43_qos_params *params;
  2685. unsigned long flags;
  2686. unsigned int i;
  2687. /* Mapping of mac80211 queues to b43 SHM offsets. */
  2688. static const u16 qos_shm_offsets[] = {
  2689. [0] = B43_QOS_VOICE,
  2690. [1] = B43_QOS_VIDEO,
  2691. [2] = B43_QOS_BESTEFFORT,
  2692. [3] = B43_QOS_BACKGROUND,
  2693. };
  2694. BUILD_BUG_ON(ARRAY_SIZE(qos_shm_offsets) != ARRAY_SIZE(wl->qos_params));
  2695. b43_mac_suspend(dev);
  2696. spin_lock_irqsave(&wl->irq_lock, flags);
  2697. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2698. params = &(wl->qos_params[i]);
  2699. if (params->need_hw_update) {
  2700. b43_qos_params_upload(dev, &(params->p),
  2701. qos_shm_offsets[i]);
  2702. params->need_hw_update = 0;
  2703. }
  2704. }
  2705. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2706. b43_mac_enable(dev);
  2707. }
  2708. static void b43_qos_clear(struct b43_wl *wl)
  2709. {
  2710. struct b43_qos_params *params;
  2711. unsigned int i;
  2712. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2713. params = &(wl->qos_params[i]);
  2714. memset(&(params->p), 0, sizeof(params->p));
  2715. params->p.aifs = -1;
  2716. params->need_hw_update = 1;
  2717. }
  2718. }
  2719. /* Initialize the core's QOS capabilities */
  2720. static void b43_qos_init(struct b43_wldev *dev)
  2721. {
  2722. struct b43_wl *wl = dev->wl;
  2723. unsigned int i;
  2724. /* Upload the current QOS parameters. */
  2725. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++)
  2726. wl->qos_params[i].need_hw_update = 1;
  2727. b43_qos_update(dev);
  2728. /* Enable QOS support. */
  2729. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2730. b43_write16(dev, B43_MMIO_IFSCTL,
  2731. b43_read16(dev, B43_MMIO_IFSCTL)
  2732. | B43_MMIO_IFSCTL_USE_EDCF);
  2733. }
  2734. static void b43_qos_update_work(struct work_struct *work)
  2735. {
  2736. struct b43_wl *wl = container_of(work, struct b43_wl, qos_update_work);
  2737. struct b43_wldev *dev;
  2738. mutex_lock(&wl->mutex);
  2739. dev = wl->current_dev;
  2740. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED)))
  2741. b43_qos_update(dev);
  2742. mutex_unlock(&wl->mutex);
  2743. }
  2744. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  2745. const struct ieee80211_tx_queue_params *params)
  2746. {
  2747. struct b43_wl *wl = hw_to_b43_wl(hw);
  2748. unsigned long flags;
  2749. unsigned int queue = (unsigned int)_queue;
  2750. struct b43_qos_params *p;
  2751. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2752. /* Queue not available or don't support setting
  2753. * params on this queue. Return success to not
  2754. * confuse mac80211. */
  2755. return 0;
  2756. }
  2757. spin_lock_irqsave(&wl->irq_lock, flags);
  2758. p = &(wl->qos_params[queue]);
  2759. memcpy(&(p->p), params, sizeof(p->p));
  2760. p->need_hw_update = 1;
  2761. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2762. queue_work(hw->workqueue, &wl->qos_update_work);
  2763. return 0;
  2764. }
  2765. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2766. struct ieee80211_tx_queue_stats *stats)
  2767. {
  2768. struct b43_wl *wl = hw_to_b43_wl(hw);
  2769. struct b43_wldev *dev = wl->current_dev;
  2770. unsigned long flags;
  2771. int err = -ENODEV;
  2772. if (!dev)
  2773. goto out;
  2774. spin_lock_irqsave(&wl->irq_lock, flags);
  2775. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2776. if (b43_using_pio_transfers(dev))
  2777. b43_pio_get_tx_stats(dev, stats);
  2778. else
  2779. b43_dma_get_tx_stats(dev, stats);
  2780. err = 0;
  2781. }
  2782. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2783. out:
  2784. return err;
  2785. }
  2786. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2787. struct ieee80211_low_level_stats *stats)
  2788. {
  2789. struct b43_wl *wl = hw_to_b43_wl(hw);
  2790. unsigned long flags;
  2791. spin_lock_irqsave(&wl->irq_lock, flags);
  2792. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2793. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2794. return 0;
  2795. }
  2796. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2797. {
  2798. struct ssb_device *sdev = dev->dev;
  2799. u32 tmslow;
  2800. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2801. tmslow &= ~B43_TMSLOW_GMODE;
  2802. tmslow |= B43_TMSLOW_PHYRESET;
  2803. tmslow |= SSB_TMSLOW_FGC;
  2804. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2805. msleep(1);
  2806. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2807. tmslow &= ~SSB_TMSLOW_FGC;
  2808. tmslow |= B43_TMSLOW_PHYRESET;
  2809. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2810. msleep(1);
  2811. }
  2812. static const char * band_to_string(enum ieee80211_band band)
  2813. {
  2814. switch (band) {
  2815. case IEEE80211_BAND_5GHZ:
  2816. return "5";
  2817. case IEEE80211_BAND_2GHZ:
  2818. return "2.4";
  2819. default:
  2820. break;
  2821. }
  2822. B43_WARN_ON(1);
  2823. return "";
  2824. }
  2825. /* Expects wl->mutex locked */
  2826. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  2827. {
  2828. struct b43_wldev *up_dev = NULL;
  2829. struct b43_wldev *down_dev;
  2830. struct b43_wldev *d;
  2831. int err;
  2832. bool gmode;
  2833. int prev_status;
  2834. /* Find a device and PHY which supports the band. */
  2835. list_for_each_entry(d, &wl->devlist, list) {
  2836. switch (chan->band) {
  2837. case IEEE80211_BAND_5GHZ:
  2838. if (d->phy.supports_5ghz) {
  2839. up_dev = d;
  2840. gmode = 0;
  2841. }
  2842. break;
  2843. case IEEE80211_BAND_2GHZ:
  2844. if (d->phy.supports_2ghz) {
  2845. up_dev = d;
  2846. gmode = 1;
  2847. }
  2848. break;
  2849. default:
  2850. B43_WARN_ON(1);
  2851. return -EINVAL;
  2852. }
  2853. if (up_dev)
  2854. break;
  2855. }
  2856. if (!up_dev) {
  2857. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  2858. band_to_string(chan->band));
  2859. return -ENODEV;
  2860. }
  2861. if ((up_dev == wl->current_dev) &&
  2862. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2863. /* This device is already running. */
  2864. return 0;
  2865. }
  2866. b43dbg(wl, "Switching to %s-GHz band\n",
  2867. band_to_string(chan->band));
  2868. down_dev = wl->current_dev;
  2869. prev_status = b43_status(down_dev);
  2870. /* Shutdown the currently running core. */
  2871. if (prev_status >= B43_STAT_STARTED)
  2872. b43_wireless_core_stop(down_dev);
  2873. if (prev_status >= B43_STAT_INITIALIZED)
  2874. b43_wireless_core_exit(down_dev);
  2875. if (down_dev != up_dev) {
  2876. /* We switch to a different core, so we put PHY into
  2877. * RESET on the old core. */
  2878. b43_put_phy_into_reset(down_dev);
  2879. }
  2880. /* Now start the new core. */
  2881. up_dev->phy.gmode = gmode;
  2882. if (prev_status >= B43_STAT_INITIALIZED) {
  2883. err = b43_wireless_core_init(up_dev);
  2884. if (err) {
  2885. b43err(wl, "Fatal: Could not initialize device for "
  2886. "selected %s-GHz band\n",
  2887. band_to_string(chan->band));
  2888. goto init_failure;
  2889. }
  2890. }
  2891. if (prev_status >= B43_STAT_STARTED) {
  2892. err = b43_wireless_core_start(up_dev);
  2893. if (err) {
  2894. b43err(wl, "Fatal: Coult not start device for "
  2895. "selected %s-GHz band\n",
  2896. band_to_string(chan->band));
  2897. b43_wireless_core_exit(up_dev);
  2898. goto init_failure;
  2899. }
  2900. }
  2901. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2902. wl->current_dev = up_dev;
  2903. return 0;
  2904. init_failure:
  2905. /* Whoops, failed to init the new core. No core is operating now. */
  2906. wl->current_dev = NULL;
  2907. return err;
  2908. }
  2909. static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  2910. {
  2911. struct b43_wl *wl = hw_to_b43_wl(hw);
  2912. struct b43_wldev *dev;
  2913. struct b43_phy *phy;
  2914. unsigned long flags;
  2915. int antenna;
  2916. int err = 0;
  2917. u32 savedirqs;
  2918. mutex_lock(&wl->mutex);
  2919. /* Switch the band (if necessary). This might change the active core. */
  2920. err = b43_switch_band(wl, conf->channel);
  2921. if (err)
  2922. goto out_unlock_mutex;
  2923. dev = wl->current_dev;
  2924. phy = &dev->phy;
  2925. /* Disable IRQs while reconfiguring the device.
  2926. * This makes it possible to drop the spinlock throughout
  2927. * the reconfiguration process. */
  2928. spin_lock_irqsave(&wl->irq_lock, flags);
  2929. if (b43_status(dev) < B43_STAT_STARTED) {
  2930. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2931. goto out_unlock_mutex;
  2932. }
  2933. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2934. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2935. b43_synchronize_irq(dev);
  2936. /* Switch to the requested channel.
  2937. * The firmware takes care of races with the TX handler. */
  2938. if (conf->channel->hw_value != phy->channel)
  2939. b43_switch_channel(dev, conf->channel->hw_value);
  2940. /* Enable/Disable ShortSlot timing. */
  2941. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2942. dev->short_slot) {
  2943. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2944. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2945. b43_short_slot_timing_enable(dev);
  2946. else
  2947. b43_short_slot_timing_disable(dev);
  2948. }
  2949. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2950. /* Adjust the desired TX power level. */
  2951. if (conf->power_level != 0) {
  2952. spin_lock_irqsave(&wl->irq_lock, flags);
  2953. if (conf->power_level != phy->desired_txpower) {
  2954. phy->desired_txpower = conf->power_level;
  2955. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  2956. B43_TXPWR_IGNORE_TSSI);
  2957. }
  2958. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2959. }
  2960. /* Antennas for RX and management frame TX. */
  2961. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
  2962. b43_mgmtframe_txantenna(dev, antenna);
  2963. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
  2964. if (phy->ops->set_rx_antenna)
  2965. phy->ops->set_rx_antenna(dev, antenna);
  2966. /* Update templates for AP/mesh mode. */
  2967. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
  2968. b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
  2969. b43_set_beacon_int(dev, conf->beacon_int);
  2970. if (!!conf->radio_enabled != phy->radio_on) {
  2971. if (conf->radio_enabled) {
  2972. b43_software_rfkill(dev, RFKILL_STATE_UNBLOCKED);
  2973. b43info(dev->wl, "Radio turned on by software\n");
  2974. if (!dev->radio_hw_enable) {
  2975. b43info(dev->wl, "The hardware RF-kill button "
  2976. "still turns the radio physically off. "
  2977. "Press the button to turn it on.\n");
  2978. }
  2979. } else {
  2980. b43_software_rfkill(dev, RFKILL_STATE_SOFT_BLOCKED);
  2981. b43info(dev->wl, "Radio turned off by software\n");
  2982. }
  2983. }
  2984. spin_lock_irqsave(&wl->irq_lock, flags);
  2985. b43_interrupt_enable(dev, savedirqs);
  2986. mmiowb();
  2987. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2988. out_unlock_mutex:
  2989. mutex_unlock(&wl->mutex);
  2990. return err;
  2991. }
  2992. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2993. const u8 *local_addr, const u8 *addr,
  2994. struct ieee80211_key_conf *key)
  2995. {
  2996. struct b43_wl *wl = hw_to_b43_wl(hw);
  2997. struct b43_wldev *dev;
  2998. unsigned long flags;
  2999. u8 algorithm;
  3000. u8 index;
  3001. int err;
  3002. DECLARE_MAC_BUF(mac);
  3003. if (modparam_nohwcrypt)
  3004. return -ENOSPC; /* User disabled HW-crypto */
  3005. mutex_lock(&wl->mutex);
  3006. spin_lock_irqsave(&wl->irq_lock, flags);
  3007. dev = wl->current_dev;
  3008. err = -ENODEV;
  3009. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3010. goto out_unlock;
  3011. if (dev->fw.pcm_request_failed) {
  3012. /* We don't have firmware for the crypto engine.
  3013. * Must use software-crypto. */
  3014. err = -EOPNOTSUPP;
  3015. goto out_unlock;
  3016. }
  3017. err = -EINVAL;
  3018. switch (key->alg) {
  3019. case ALG_WEP:
  3020. if (key->keylen == 5)
  3021. algorithm = B43_SEC_ALGO_WEP40;
  3022. else
  3023. algorithm = B43_SEC_ALGO_WEP104;
  3024. break;
  3025. case ALG_TKIP:
  3026. algorithm = B43_SEC_ALGO_TKIP;
  3027. break;
  3028. case ALG_CCMP:
  3029. algorithm = B43_SEC_ALGO_AES;
  3030. break;
  3031. default:
  3032. B43_WARN_ON(1);
  3033. goto out_unlock;
  3034. }
  3035. index = (u8) (key->keyidx);
  3036. if (index > 3)
  3037. goto out_unlock;
  3038. switch (cmd) {
  3039. case SET_KEY:
  3040. if (algorithm == B43_SEC_ALGO_TKIP) {
  3041. /* FIXME: No TKIP hardware encryption for now. */
  3042. err = -EOPNOTSUPP;
  3043. goto out_unlock;
  3044. }
  3045. if (is_broadcast_ether_addr(addr)) {
  3046. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  3047. err = b43_key_write(dev, index, algorithm,
  3048. key->key, key->keylen, NULL, key);
  3049. } else {
  3050. /*
  3051. * either pairwise key or address is 00:00:00:00:00:00
  3052. * for transmit-only keys
  3053. */
  3054. err = b43_key_write(dev, -1, algorithm,
  3055. key->key, key->keylen, addr, key);
  3056. }
  3057. if (err)
  3058. goto out_unlock;
  3059. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3060. algorithm == B43_SEC_ALGO_WEP104) {
  3061. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3062. } else {
  3063. b43_hf_write(dev,
  3064. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3065. }
  3066. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3067. break;
  3068. case DISABLE_KEY: {
  3069. err = b43_key_clear(dev, key->hw_key_idx);
  3070. if (err)
  3071. goto out_unlock;
  3072. break;
  3073. }
  3074. default:
  3075. B43_WARN_ON(1);
  3076. }
  3077. out_unlock:
  3078. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3079. mutex_unlock(&wl->mutex);
  3080. if (!err) {
  3081. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3082. "mac: %s\n",
  3083. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3084. print_mac(mac, addr));
  3085. }
  3086. return err;
  3087. }
  3088. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3089. unsigned int changed, unsigned int *fflags,
  3090. int mc_count, struct dev_addr_list *mc_list)
  3091. {
  3092. struct b43_wl *wl = hw_to_b43_wl(hw);
  3093. struct b43_wldev *dev = wl->current_dev;
  3094. unsigned long flags;
  3095. if (!dev) {
  3096. *fflags = 0;
  3097. return;
  3098. }
  3099. spin_lock_irqsave(&wl->irq_lock, flags);
  3100. *fflags &= FIF_PROMISC_IN_BSS |
  3101. FIF_ALLMULTI |
  3102. FIF_FCSFAIL |
  3103. FIF_PLCPFAIL |
  3104. FIF_CONTROL |
  3105. FIF_OTHER_BSS |
  3106. FIF_BCN_PRBRESP_PROMISC;
  3107. changed &= FIF_PROMISC_IN_BSS |
  3108. FIF_ALLMULTI |
  3109. FIF_FCSFAIL |
  3110. FIF_PLCPFAIL |
  3111. FIF_CONTROL |
  3112. FIF_OTHER_BSS |
  3113. FIF_BCN_PRBRESP_PROMISC;
  3114. wl->filter_flags = *fflags;
  3115. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3116. b43_adjust_opmode(dev);
  3117. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3118. }
  3119. static int b43_op_config_interface(struct ieee80211_hw *hw,
  3120. struct ieee80211_vif *vif,
  3121. struct ieee80211_if_conf *conf)
  3122. {
  3123. struct b43_wl *wl = hw_to_b43_wl(hw);
  3124. struct b43_wldev *dev = wl->current_dev;
  3125. unsigned long flags;
  3126. if (!dev)
  3127. return -ENODEV;
  3128. mutex_lock(&wl->mutex);
  3129. spin_lock_irqsave(&wl->irq_lock, flags);
  3130. B43_WARN_ON(wl->vif != vif);
  3131. if (conf->bssid)
  3132. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3133. else
  3134. memset(wl->bssid, 0, ETH_ALEN);
  3135. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3136. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
  3137. b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT)) {
  3138. B43_WARN_ON(vif->type != wl->if_type);
  3139. if (conf->changed & IEEE80211_IFCC_SSID)
  3140. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  3141. if (conf->changed & IEEE80211_IFCC_BEACON)
  3142. b43_update_templates(wl);
  3143. } else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS)) {
  3144. if (conf->changed & IEEE80211_IFCC_BEACON)
  3145. b43_update_templates(wl);
  3146. }
  3147. b43_write_mac_bssid_templates(dev);
  3148. }
  3149. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3150. mutex_unlock(&wl->mutex);
  3151. return 0;
  3152. }
  3153. /* Locking: wl->mutex */
  3154. static void b43_wireless_core_stop(struct b43_wldev *dev)
  3155. {
  3156. struct b43_wl *wl = dev->wl;
  3157. unsigned long flags;
  3158. if (b43_status(dev) < B43_STAT_STARTED)
  3159. return;
  3160. /* Disable and sync interrupts. We must do this before than
  3161. * setting the status to INITIALIZED, as the interrupt handler
  3162. * won't care about IRQs then. */
  3163. spin_lock_irqsave(&wl->irq_lock, flags);
  3164. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  3165. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  3166. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3167. b43_synchronize_irq(dev);
  3168. write_lock_irqsave(&wl->tx_lock, flags);
  3169. b43_set_status(dev, B43_STAT_INITIALIZED);
  3170. write_unlock_irqrestore(&wl->tx_lock, flags);
  3171. b43_pio_stop(dev);
  3172. mutex_unlock(&wl->mutex);
  3173. /* Must unlock as it would otherwise deadlock. No races here.
  3174. * Cancel the possibly running self-rearming periodic work. */
  3175. cancel_delayed_work_sync(&dev->periodic_work);
  3176. mutex_lock(&wl->mutex);
  3177. b43_mac_suspend(dev);
  3178. free_irq(dev->dev->irq, dev);
  3179. b43dbg(wl, "Wireless interface stopped\n");
  3180. }
  3181. /* Locking: wl->mutex */
  3182. static int b43_wireless_core_start(struct b43_wldev *dev)
  3183. {
  3184. int err;
  3185. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3186. drain_txstatus_queue(dev);
  3187. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  3188. IRQF_SHARED, KBUILD_MODNAME, dev);
  3189. if (err) {
  3190. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  3191. goto out;
  3192. }
  3193. /* We are ready to run. */
  3194. b43_set_status(dev, B43_STAT_STARTED);
  3195. /* Start data flow (TX/RX). */
  3196. b43_mac_enable(dev);
  3197. b43_interrupt_enable(dev, dev->irq_savedstate);
  3198. /* Start maintainance work */
  3199. b43_periodic_tasks_setup(dev);
  3200. b43dbg(dev->wl, "Wireless interface started\n");
  3201. out:
  3202. return err;
  3203. }
  3204. /* Get PHY and RADIO versioning numbers */
  3205. static int b43_phy_versioning(struct b43_wldev *dev)
  3206. {
  3207. struct b43_phy *phy = &dev->phy;
  3208. u32 tmp;
  3209. u8 analog_type;
  3210. u8 phy_type;
  3211. u8 phy_rev;
  3212. u16 radio_manuf;
  3213. u16 radio_ver;
  3214. u16 radio_rev;
  3215. int unsupported = 0;
  3216. /* Get PHY versioning */
  3217. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3218. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3219. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3220. phy_rev = (tmp & B43_PHYVER_VERSION);
  3221. switch (phy_type) {
  3222. case B43_PHYTYPE_A:
  3223. if (phy_rev >= 4)
  3224. unsupported = 1;
  3225. break;
  3226. case B43_PHYTYPE_B:
  3227. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3228. && phy_rev != 7)
  3229. unsupported = 1;
  3230. break;
  3231. case B43_PHYTYPE_G:
  3232. if (phy_rev > 9)
  3233. unsupported = 1;
  3234. break;
  3235. #ifdef CONFIG_B43_NPHY
  3236. case B43_PHYTYPE_N:
  3237. if (phy_rev > 1)
  3238. unsupported = 1;
  3239. break;
  3240. #endif
  3241. default:
  3242. unsupported = 1;
  3243. };
  3244. if (unsupported) {
  3245. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3246. "(Analog %u, Type %u, Revision %u)\n",
  3247. analog_type, phy_type, phy_rev);
  3248. return -EOPNOTSUPP;
  3249. }
  3250. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3251. analog_type, phy_type, phy_rev);
  3252. /* Get RADIO versioning */
  3253. if (dev->dev->bus->chip_id == 0x4317) {
  3254. if (dev->dev->bus->chip_rev == 0)
  3255. tmp = 0x3205017F;
  3256. else if (dev->dev->bus->chip_rev == 1)
  3257. tmp = 0x4205017F;
  3258. else
  3259. tmp = 0x5205017F;
  3260. } else {
  3261. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3262. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3263. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3264. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3265. }
  3266. radio_manuf = (tmp & 0x00000FFF);
  3267. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3268. radio_rev = (tmp & 0xF0000000) >> 28;
  3269. if (radio_manuf != 0x17F /* Broadcom */)
  3270. unsupported = 1;
  3271. switch (phy_type) {
  3272. case B43_PHYTYPE_A:
  3273. if (radio_ver != 0x2060)
  3274. unsupported = 1;
  3275. if (radio_rev != 1)
  3276. unsupported = 1;
  3277. if (radio_manuf != 0x17F)
  3278. unsupported = 1;
  3279. break;
  3280. case B43_PHYTYPE_B:
  3281. if ((radio_ver & 0xFFF0) != 0x2050)
  3282. unsupported = 1;
  3283. break;
  3284. case B43_PHYTYPE_G:
  3285. if (radio_ver != 0x2050)
  3286. unsupported = 1;
  3287. break;
  3288. case B43_PHYTYPE_N:
  3289. if (radio_ver != 0x2055)
  3290. unsupported = 1;
  3291. break;
  3292. default:
  3293. B43_WARN_ON(1);
  3294. }
  3295. if (unsupported) {
  3296. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3297. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3298. radio_manuf, radio_ver, radio_rev);
  3299. return -EOPNOTSUPP;
  3300. }
  3301. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3302. radio_manuf, radio_ver, radio_rev);
  3303. phy->radio_manuf = radio_manuf;
  3304. phy->radio_ver = radio_ver;
  3305. phy->radio_rev = radio_rev;
  3306. phy->analog = analog_type;
  3307. phy->type = phy_type;
  3308. phy->rev = phy_rev;
  3309. return 0;
  3310. }
  3311. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3312. struct b43_phy *phy)
  3313. {
  3314. phy->hardware_power_control = !!modparam_hwpctl;
  3315. phy->next_txpwr_check_time = jiffies;
  3316. /* PHY TX errors counter. */
  3317. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3318. }
  3319. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3320. {
  3321. dev->dfq_valid = 0;
  3322. /* Assume the radio is enabled. If it's not enabled, the state will
  3323. * immediately get fixed on the first periodic work run. */
  3324. dev->radio_hw_enable = 1;
  3325. /* Stats */
  3326. memset(&dev->stats, 0, sizeof(dev->stats));
  3327. setup_struct_phy_for_init(dev, &dev->phy);
  3328. /* IRQ related flags */
  3329. dev->irq_reason = 0;
  3330. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3331. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  3332. dev->mac_suspended = 1;
  3333. /* Noise calculation context */
  3334. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3335. }
  3336. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3337. {
  3338. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3339. u64 hf;
  3340. if (!modparam_btcoex)
  3341. return;
  3342. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3343. return;
  3344. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3345. return;
  3346. hf = b43_hf_read(dev);
  3347. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3348. hf |= B43_HF_BTCOEXALT;
  3349. else
  3350. hf |= B43_HF_BTCOEX;
  3351. b43_hf_write(dev, hf);
  3352. }
  3353. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3354. {
  3355. if (!modparam_btcoex)
  3356. return;
  3357. //TODO
  3358. }
  3359. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3360. {
  3361. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3362. struct ssb_bus *bus = dev->dev->bus;
  3363. u32 tmp;
  3364. if (bus->pcicore.dev &&
  3365. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3366. bus->pcicore.dev->id.revision <= 5) {
  3367. /* IMCFGLO timeouts workaround. */
  3368. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3369. tmp &= ~SSB_IMCFGLO_REQTO;
  3370. tmp &= ~SSB_IMCFGLO_SERTO;
  3371. switch (bus->bustype) {
  3372. case SSB_BUSTYPE_PCI:
  3373. case SSB_BUSTYPE_PCMCIA:
  3374. tmp |= 0x32;
  3375. break;
  3376. case SSB_BUSTYPE_SSB:
  3377. tmp |= 0x53;
  3378. break;
  3379. }
  3380. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3381. }
  3382. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3383. }
  3384. /* Write the short and long frame retry limit values. */
  3385. static void b43_set_retry_limits(struct b43_wldev *dev,
  3386. unsigned int short_retry,
  3387. unsigned int long_retry)
  3388. {
  3389. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3390. * the chip-internal counter. */
  3391. short_retry = min(short_retry, (unsigned int)0xF);
  3392. long_retry = min(long_retry, (unsigned int)0xF);
  3393. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3394. short_retry);
  3395. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3396. long_retry);
  3397. }
  3398. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3399. {
  3400. u16 pu_delay;
  3401. /* The time value is in microseconds. */
  3402. if (dev->phy.type == B43_PHYTYPE_A)
  3403. pu_delay = 3700;
  3404. else
  3405. pu_delay = 1050;
  3406. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS) || idle)
  3407. pu_delay = 500;
  3408. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3409. pu_delay = max(pu_delay, (u16)2400);
  3410. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3411. }
  3412. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3413. static void b43_set_pretbtt(struct b43_wldev *dev)
  3414. {
  3415. u16 pretbtt;
  3416. /* The time value is in microseconds. */
  3417. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS)) {
  3418. pretbtt = 2;
  3419. } else {
  3420. if (dev->phy.type == B43_PHYTYPE_A)
  3421. pretbtt = 120;
  3422. else
  3423. pretbtt = 250;
  3424. }
  3425. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3426. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3427. }
  3428. /* Shutdown a wireless core */
  3429. /* Locking: wl->mutex */
  3430. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3431. {
  3432. u32 macctl;
  3433. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  3434. if (b43_status(dev) != B43_STAT_INITIALIZED)
  3435. return;
  3436. b43_set_status(dev, B43_STAT_UNINIT);
  3437. /* Stop the microcode PSM. */
  3438. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3439. macctl &= ~B43_MACCTL_PSM_RUN;
  3440. macctl |= B43_MACCTL_PSM_JMP0;
  3441. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3442. if (!dev->suspend_in_progress) {
  3443. b43_leds_exit(dev);
  3444. b43_rng_exit(dev->wl);
  3445. }
  3446. b43_dma_free(dev);
  3447. b43_pio_free(dev);
  3448. b43_chip_exit(dev);
  3449. b43_switch_analog(dev, 0);
  3450. if (dev->wl->current_beacon) {
  3451. dev_kfree_skb_any(dev->wl->current_beacon);
  3452. dev->wl->current_beacon = NULL;
  3453. }
  3454. b43_phy_exit(dev);
  3455. ssb_device_disable(dev->dev, 0);
  3456. ssb_bus_may_powerdown(dev->dev->bus);
  3457. }
  3458. /* Initialize a wireless core */
  3459. static int b43_wireless_core_init(struct b43_wldev *dev)
  3460. {
  3461. struct b43_wl *wl = dev->wl;
  3462. struct ssb_bus *bus = dev->dev->bus;
  3463. struct ssb_sprom *sprom = &bus->sprom;
  3464. struct b43_phy *phy = &dev->phy;
  3465. int err;
  3466. u64 hf;
  3467. u32 tmp;
  3468. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3469. err = ssb_bus_powerup(bus, 0);
  3470. if (err)
  3471. goto out;
  3472. if (!ssb_device_is_enabled(dev->dev)) {
  3473. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3474. b43_wireless_core_reset(dev, tmp);
  3475. }
  3476. setup_struct_wldev_for_init(dev);
  3477. err = b43_phy_operations_setup(dev);
  3478. if (err)
  3479. goto err_busdown;
  3480. /* Enable IRQ routing to this device. */
  3481. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3482. b43_imcfglo_timeouts_workaround(dev);
  3483. b43_bluetooth_coext_disable(dev);
  3484. if (phy->ops->prepare) {
  3485. err = phy->ops->prepare(dev);
  3486. if (err)
  3487. goto err_phy_exit;
  3488. }
  3489. err = b43_chip_init(dev);
  3490. if (err)
  3491. goto err_phy_exit;
  3492. b43_shm_write16(dev, B43_SHM_SHARED,
  3493. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3494. hf = b43_hf_read(dev);
  3495. if (phy->type == B43_PHYTYPE_G) {
  3496. hf |= B43_HF_SYMW;
  3497. if (phy->rev == 1)
  3498. hf |= B43_HF_GDCW;
  3499. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3500. hf |= B43_HF_OFDMPABOOST;
  3501. } else if (phy->type == B43_PHYTYPE_B) {
  3502. hf |= B43_HF_SYMW;
  3503. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  3504. hf &= ~B43_HF_GDCW;
  3505. }
  3506. b43_hf_write(dev, hf);
  3507. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3508. B43_DEFAULT_LONG_RETRY_LIMIT);
  3509. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3510. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3511. /* Disable sending probe responses from firmware.
  3512. * Setting the MaxTime to one usec will always trigger
  3513. * a timeout, so we never send any probe resp.
  3514. * A timeout of zero is infinite. */
  3515. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3516. b43_rate_memory_init(dev);
  3517. b43_set_phytxctl_defaults(dev);
  3518. /* Minimum Contention Window */
  3519. if (phy->type == B43_PHYTYPE_B) {
  3520. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3521. } else {
  3522. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3523. }
  3524. /* Maximum Contention Window */
  3525. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3526. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
  3527. dev->__using_pio_transfers = 1;
  3528. err = b43_pio_init(dev);
  3529. } else {
  3530. dev->__using_pio_transfers = 0;
  3531. err = b43_dma_init(dev);
  3532. }
  3533. if (err)
  3534. goto err_chip_exit;
  3535. b43_qos_init(dev);
  3536. b43_set_synth_pu_delay(dev, 1);
  3537. b43_bluetooth_coext_enable(dev);
  3538. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  3539. b43_upload_card_macaddress(dev);
  3540. b43_security_init(dev);
  3541. if (!dev->suspend_in_progress)
  3542. b43_rng_init(wl);
  3543. b43_set_status(dev, B43_STAT_INITIALIZED);
  3544. if (!dev->suspend_in_progress)
  3545. b43_leds_init(dev);
  3546. out:
  3547. return err;
  3548. err_chip_exit:
  3549. b43_chip_exit(dev);
  3550. err_phy_exit:
  3551. b43_phy_exit(dev);
  3552. err_busdown:
  3553. ssb_bus_may_powerdown(bus);
  3554. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3555. return err;
  3556. }
  3557. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3558. struct ieee80211_if_init_conf *conf)
  3559. {
  3560. struct b43_wl *wl = hw_to_b43_wl(hw);
  3561. struct b43_wldev *dev;
  3562. unsigned long flags;
  3563. int err = -EOPNOTSUPP;
  3564. /* TODO: allow WDS/AP devices to coexist */
  3565. if (conf->type != IEEE80211_IF_TYPE_AP &&
  3566. conf->type != IEEE80211_IF_TYPE_MESH_POINT &&
  3567. conf->type != IEEE80211_IF_TYPE_STA &&
  3568. conf->type != IEEE80211_IF_TYPE_WDS &&
  3569. conf->type != IEEE80211_IF_TYPE_IBSS)
  3570. return -EOPNOTSUPP;
  3571. mutex_lock(&wl->mutex);
  3572. if (wl->operating)
  3573. goto out_mutex_unlock;
  3574. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3575. dev = wl->current_dev;
  3576. wl->operating = 1;
  3577. wl->vif = conf->vif;
  3578. wl->if_type = conf->type;
  3579. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3580. spin_lock_irqsave(&wl->irq_lock, flags);
  3581. b43_adjust_opmode(dev);
  3582. b43_set_pretbtt(dev);
  3583. b43_set_synth_pu_delay(dev, 0);
  3584. b43_upload_card_macaddress(dev);
  3585. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3586. err = 0;
  3587. out_mutex_unlock:
  3588. mutex_unlock(&wl->mutex);
  3589. return err;
  3590. }
  3591. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3592. struct ieee80211_if_init_conf *conf)
  3593. {
  3594. struct b43_wl *wl = hw_to_b43_wl(hw);
  3595. struct b43_wldev *dev = wl->current_dev;
  3596. unsigned long flags;
  3597. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3598. mutex_lock(&wl->mutex);
  3599. B43_WARN_ON(!wl->operating);
  3600. B43_WARN_ON(wl->vif != conf->vif);
  3601. wl->vif = NULL;
  3602. wl->operating = 0;
  3603. spin_lock_irqsave(&wl->irq_lock, flags);
  3604. b43_adjust_opmode(dev);
  3605. memset(wl->mac_addr, 0, ETH_ALEN);
  3606. b43_upload_card_macaddress(dev);
  3607. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3608. mutex_unlock(&wl->mutex);
  3609. }
  3610. static int b43_op_start(struct ieee80211_hw *hw)
  3611. {
  3612. struct b43_wl *wl = hw_to_b43_wl(hw);
  3613. struct b43_wldev *dev = wl->current_dev;
  3614. int did_init = 0;
  3615. int err = 0;
  3616. bool do_rfkill_exit = 0;
  3617. /* Kill all old instance specific information to make sure
  3618. * the card won't use it in the short timeframe between start
  3619. * and mac80211 reconfiguring it. */
  3620. memset(wl->bssid, 0, ETH_ALEN);
  3621. memset(wl->mac_addr, 0, ETH_ALEN);
  3622. wl->filter_flags = 0;
  3623. wl->radiotap_enabled = 0;
  3624. b43_qos_clear(wl);
  3625. wl->beacon0_uploaded = 0;
  3626. wl->beacon1_uploaded = 0;
  3627. wl->beacon_templates_virgin = 1;
  3628. /* First register RFkill.
  3629. * LEDs that are registered later depend on it. */
  3630. b43_rfkill_init(dev);
  3631. mutex_lock(&wl->mutex);
  3632. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3633. err = b43_wireless_core_init(dev);
  3634. if (err) {
  3635. do_rfkill_exit = 1;
  3636. goto out_mutex_unlock;
  3637. }
  3638. did_init = 1;
  3639. }
  3640. if (b43_status(dev) < B43_STAT_STARTED) {
  3641. err = b43_wireless_core_start(dev);
  3642. if (err) {
  3643. if (did_init)
  3644. b43_wireless_core_exit(dev);
  3645. do_rfkill_exit = 1;
  3646. goto out_mutex_unlock;
  3647. }
  3648. }
  3649. out_mutex_unlock:
  3650. mutex_unlock(&wl->mutex);
  3651. if (do_rfkill_exit)
  3652. b43_rfkill_exit(dev);
  3653. return err;
  3654. }
  3655. static void b43_op_stop(struct ieee80211_hw *hw)
  3656. {
  3657. struct b43_wl *wl = hw_to_b43_wl(hw);
  3658. struct b43_wldev *dev = wl->current_dev;
  3659. b43_rfkill_exit(dev);
  3660. cancel_work_sync(&(wl->qos_update_work));
  3661. cancel_work_sync(&(wl->beacon_update_trigger));
  3662. mutex_lock(&wl->mutex);
  3663. if (b43_status(dev) >= B43_STAT_STARTED)
  3664. b43_wireless_core_stop(dev);
  3665. b43_wireless_core_exit(dev);
  3666. mutex_unlock(&wl->mutex);
  3667. cancel_work_sync(&(wl->txpower_adjust_work));
  3668. }
  3669. static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
  3670. u32 short_retry_limit, u32 long_retry_limit)
  3671. {
  3672. struct b43_wl *wl = hw_to_b43_wl(hw);
  3673. struct b43_wldev *dev;
  3674. int err = 0;
  3675. mutex_lock(&wl->mutex);
  3676. dev = wl->current_dev;
  3677. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
  3678. err = -ENODEV;
  3679. goto out_unlock;
  3680. }
  3681. b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
  3682. out_unlock:
  3683. mutex_unlock(&wl->mutex);
  3684. return err;
  3685. }
  3686. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
  3687. {
  3688. struct b43_wl *wl = hw_to_b43_wl(hw);
  3689. unsigned long flags;
  3690. spin_lock_irqsave(&wl->irq_lock, flags);
  3691. b43_update_templates(wl);
  3692. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3693. return 0;
  3694. }
  3695. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3696. struct ieee80211_vif *vif,
  3697. enum sta_notify_cmd notify_cmd,
  3698. const u8 *addr)
  3699. {
  3700. struct b43_wl *wl = hw_to_b43_wl(hw);
  3701. B43_WARN_ON(!vif || wl->vif != vif);
  3702. }
  3703. static const struct ieee80211_ops b43_hw_ops = {
  3704. .tx = b43_op_tx,
  3705. .conf_tx = b43_op_conf_tx,
  3706. .add_interface = b43_op_add_interface,
  3707. .remove_interface = b43_op_remove_interface,
  3708. .config = b43_op_config,
  3709. .config_interface = b43_op_config_interface,
  3710. .configure_filter = b43_op_configure_filter,
  3711. .set_key = b43_op_set_key,
  3712. .get_stats = b43_op_get_stats,
  3713. .get_tx_stats = b43_op_get_tx_stats,
  3714. .start = b43_op_start,
  3715. .stop = b43_op_stop,
  3716. .set_retry_limit = b43_op_set_retry_limit,
  3717. .set_tim = b43_op_beacon_set_tim,
  3718. .sta_notify = b43_op_sta_notify,
  3719. };
  3720. /* Hard-reset the chip. Do not call this directly.
  3721. * Use b43_controller_restart()
  3722. */
  3723. static void b43_chip_reset(struct work_struct *work)
  3724. {
  3725. struct b43_wldev *dev =
  3726. container_of(work, struct b43_wldev, restart_work);
  3727. struct b43_wl *wl = dev->wl;
  3728. int err = 0;
  3729. int prev_status;
  3730. mutex_lock(&wl->mutex);
  3731. prev_status = b43_status(dev);
  3732. /* Bring the device down... */
  3733. if (prev_status >= B43_STAT_STARTED)
  3734. b43_wireless_core_stop(dev);
  3735. if (prev_status >= B43_STAT_INITIALIZED)
  3736. b43_wireless_core_exit(dev);
  3737. /* ...and up again. */
  3738. if (prev_status >= B43_STAT_INITIALIZED) {
  3739. err = b43_wireless_core_init(dev);
  3740. if (err)
  3741. goto out;
  3742. }
  3743. if (prev_status >= B43_STAT_STARTED) {
  3744. err = b43_wireless_core_start(dev);
  3745. if (err) {
  3746. b43_wireless_core_exit(dev);
  3747. goto out;
  3748. }
  3749. }
  3750. out:
  3751. if (err)
  3752. wl->current_dev = NULL; /* Failed to init the dev. */
  3753. mutex_unlock(&wl->mutex);
  3754. if (err)
  3755. b43err(wl, "Controller restart FAILED\n");
  3756. else
  3757. b43info(wl, "Controller restarted\n");
  3758. }
  3759. static int b43_setup_bands(struct b43_wldev *dev,
  3760. bool have_2ghz_phy, bool have_5ghz_phy)
  3761. {
  3762. struct ieee80211_hw *hw = dev->wl->hw;
  3763. if (have_2ghz_phy)
  3764. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  3765. if (dev->phy.type == B43_PHYTYPE_N) {
  3766. if (have_5ghz_phy)
  3767. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  3768. } else {
  3769. if (have_5ghz_phy)
  3770. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  3771. }
  3772. dev->phy.supports_2ghz = have_2ghz_phy;
  3773. dev->phy.supports_5ghz = have_5ghz_phy;
  3774. return 0;
  3775. }
  3776. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3777. {
  3778. /* We release firmware that late to not be required to re-request
  3779. * is all the time when we reinit the core. */
  3780. b43_release_firmware(dev);
  3781. }
  3782. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3783. {
  3784. struct b43_wl *wl = dev->wl;
  3785. struct ssb_bus *bus = dev->dev->bus;
  3786. struct pci_dev *pdev = bus->host_pci;
  3787. int err;
  3788. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3789. u32 tmp;
  3790. /* Do NOT do any device initialization here.
  3791. * Do it in wireless_core_init() instead.
  3792. * This function is for gathering basic information about the HW, only.
  3793. * Also some structs may be set up here. But most likely you want to have
  3794. * that in core_init(), too.
  3795. */
  3796. err = ssb_bus_powerup(bus, 0);
  3797. if (err) {
  3798. b43err(wl, "Bus powerup failed\n");
  3799. goto out;
  3800. }
  3801. /* Get the PHY type. */
  3802. if (dev->dev->id.revision >= 5) {
  3803. u32 tmshigh;
  3804. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3805. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3806. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3807. } else
  3808. B43_WARN_ON(1);
  3809. dev->phy.gmode = have_2ghz_phy;
  3810. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3811. b43_wireless_core_reset(dev, tmp);
  3812. err = b43_phy_versioning(dev);
  3813. if (err)
  3814. goto err_powerdown;
  3815. /* Check if this device supports multiband. */
  3816. if (!pdev ||
  3817. (pdev->device != 0x4312 &&
  3818. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3819. /* No multiband support. */
  3820. have_2ghz_phy = 0;
  3821. have_5ghz_phy = 0;
  3822. switch (dev->phy.type) {
  3823. case B43_PHYTYPE_A:
  3824. have_5ghz_phy = 1;
  3825. break;
  3826. case B43_PHYTYPE_G:
  3827. case B43_PHYTYPE_N:
  3828. have_2ghz_phy = 1;
  3829. break;
  3830. default:
  3831. B43_WARN_ON(1);
  3832. }
  3833. }
  3834. if (dev->phy.type == B43_PHYTYPE_A) {
  3835. /* FIXME */
  3836. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3837. err = -EOPNOTSUPP;
  3838. goto err_powerdown;
  3839. }
  3840. if (1 /* disable A-PHY */) {
  3841. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  3842. if (dev->phy.type != B43_PHYTYPE_N) {
  3843. have_2ghz_phy = 1;
  3844. have_5ghz_phy = 0;
  3845. }
  3846. }
  3847. dev->phy.gmode = have_2ghz_phy;
  3848. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3849. b43_wireless_core_reset(dev, tmp);
  3850. err = b43_validate_chipaccess(dev);
  3851. if (err)
  3852. goto err_powerdown;
  3853. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  3854. if (err)
  3855. goto err_powerdown;
  3856. /* Now set some default "current_dev" */
  3857. if (!wl->current_dev)
  3858. wl->current_dev = dev;
  3859. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3860. b43_switch_analog(dev, 0);
  3861. ssb_device_disable(dev->dev, 0);
  3862. ssb_bus_may_powerdown(bus);
  3863. out:
  3864. return err;
  3865. err_powerdown:
  3866. ssb_bus_may_powerdown(bus);
  3867. return err;
  3868. }
  3869. static void b43_one_core_detach(struct ssb_device *dev)
  3870. {
  3871. struct b43_wldev *wldev;
  3872. struct b43_wl *wl;
  3873. /* Do not cancel ieee80211-workqueue based work here.
  3874. * See comment in b43_remove(). */
  3875. wldev = ssb_get_drvdata(dev);
  3876. wl = wldev->wl;
  3877. b43_debugfs_remove_device(wldev);
  3878. b43_wireless_core_detach(wldev);
  3879. list_del(&wldev->list);
  3880. wl->nr_devs--;
  3881. ssb_set_drvdata(dev, NULL);
  3882. kfree(wldev);
  3883. }
  3884. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3885. {
  3886. struct b43_wldev *wldev;
  3887. struct pci_dev *pdev;
  3888. int err = -ENOMEM;
  3889. if (!list_empty(&wl->devlist)) {
  3890. /* We are not the first core on this chip. */
  3891. pdev = dev->bus->host_pci;
  3892. /* Only special chips support more than one wireless
  3893. * core, although some of the other chips have more than
  3894. * one wireless core as well. Check for this and
  3895. * bail out early.
  3896. */
  3897. if (!pdev ||
  3898. ((pdev->device != 0x4321) &&
  3899. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3900. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3901. return -ENODEV;
  3902. }
  3903. }
  3904. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3905. if (!wldev)
  3906. goto out;
  3907. wldev->dev = dev;
  3908. wldev->wl = wl;
  3909. b43_set_status(wldev, B43_STAT_UNINIT);
  3910. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3911. tasklet_init(&wldev->isr_tasklet,
  3912. (void (*)(unsigned long))b43_interrupt_tasklet,
  3913. (unsigned long)wldev);
  3914. INIT_LIST_HEAD(&wldev->list);
  3915. err = b43_wireless_core_attach(wldev);
  3916. if (err)
  3917. goto err_kfree_wldev;
  3918. list_add(&wldev->list, &wl->devlist);
  3919. wl->nr_devs++;
  3920. ssb_set_drvdata(dev, wldev);
  3921. b43_debugfs_add_device(wldev);
  3922. out:
  3923. return err;
  3924. err_kfree_wldev:
  3925. kfree(wldev);
  3926. return err;
  3927. }
  3928. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  3929. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  3930. (pdev->device == _device) && \
  3931. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  3932. (pdev->subsystem_device == _subdevice) )
  3933. static void b43_sprom_fixup(struct ssb_bus *bus)
  3934. {
  3935. struct pci_dev *pdev;
  3936. /* boardflags workarounds */
  3937. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  3938. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  3939. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  3940. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3941. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  3942. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  3943. if (bus->bustype == SSB_BUSTYPE_PCI) {
  3944. pdev = bus->host_pci;
  3945. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  3946. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  3947. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  3948. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  3949. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013))
  3950. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  3951. }
  3952. }
  3953. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  3954. {
  3955. struct ieee80211_hw *hw = wl->hw;
  3956. ssb_set_devtypedata(dev, NULL);
  3957. ieee80211_free_hw(hw);
  3958. }
  3959. static int b43_wireless_init(struct ssb_device *dev)
  3960. {
  3961. struct ssb_sprom *sprom = &dev->bus->sprom;
  3962. struct ieee80211_hw *hw;
  3963. struct b43_wl *wl;
  3964. int err = -ENOMEM;
  3965. b43_sprom_fixup(dev->bus);
  3966. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  3967. if (!hw) {
  3968. b43err(NULL, "Could not allocate ieee80211 device\n");
  3969. goto out;
  3970. }
  3971. /* fill hw info */
  3972. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  3973. IEEE80211_HW_SIGNAL_DBM |
  3974. IEEE80211_HW_NOISE_DBM;
  3975. hw->wiphy->interface_modes =
  3976. BIT(NL80211_IFTYPE_AP) |
  3977. BIT(NL80211_IFTYPE_MESH_POINT) |
  3978. BIT(NL80211_IFTYPE_STATION) |
  3979. BIT(NL80211_IFTYPE_WDS) |
  3980. BIT(NL80211_IFTYPE_ADHOC);
  3981. hw->queues = b43_modparam_qos ? 4 : 1;
  3982. SET_IEEE80211_DEV(hw, dev->dev);
  3983. if (is_valid_ether_addr(sprom->et1mac))
  3984. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  3985. else
  3986. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  3987. /* Get and initialize struct b43_wl */
  3988. wl = hw_to_b43_wl(hw);
  3989. memset(wl, 0, sizeof(*wl));
  3990. wl->hw = hw;
  3991. spin_lock_init(&wl->irq_lock);
  3992. rwlock_init(&wl->tx_lock);
  3993. spin_lock_init(&wl->leds_lock);
  3994. spin_lock_init(&wl->shm_lock);
  3995. mutex_init(&wl->mutex);
  3996. INIT_LIST_HEAD(&wl->devlist);
  3997. INIT_WORK(&wl->qos_update_work, b43_qos_update_work);
  3998. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  3999. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4000. ssb_set_devtypedata(dev, wl);
  4001. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  4002. err = 0;
  4003. out:
  4004. return err;
  4005. }
  4006. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  4007. {
  4008. struct b43_wl *wl;
  4009. int err;
  4010. int first = 0;
  4011. wl = ssb_get_devtypedata(dev);
  4012. if (!wl) {
  4013. /* Probing the first core. Must setup common struct b43_wl */
  4014. first = 1;
  4015. err = b43_wireless_init(dev);
  4016. if (err)
  4017. goto out;
  4018. wl = ssb_get_devtypedata(dev);
  4019. B43_WARN_ON(!wl);
  4020. }
  4021. err = b43_one_core_attach(dev, wl);
  4022. if (err)
  4023. goto err_wireless_exit;
  4024. if (first) {
  4025. err = ieee80211_register_hw(wl->hw);
  4026. if (err)
  4027. goto err_one_core_detach;
  4028. }
  4029. out:
  4030. return err;
  4031. err_one_core_detach:
  4032. b43_one_core_detach(dev);
  4033. err_wireless_exit:
  4034. if (first)
  4035. b43_wireless_exit(dev, wl);
  4036. return err;
  4037. }
  4038. static void b43_remove(struct ssb_device *dev)
  4039. {
  4040. struct b43_wl *wl = ssb_get_devtypedata(dev);
  4041. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4042. /* We must cancel any work here before unregistering from ieee80211,
  4043. * as the ieee80211 unreg will destroy the workqueue. */
  4044. cancel_work_sync(&wldev->restart_work);
  4045. B43_WARN_ON(!wl);
  4046. if (wl->current_dev == wldev)
  4047. ieee80211_unregister_hw(wl->hw);
  4048. b43_one_core_detach(dev);
  4049. if (list_empty(&wl->devlist)) {
  4050. /* Last core on the chip unregistered.
  4051. * We can destroy common struct b43_wl.
  4052. */
  4053. b43_wireless_exit(dev, wl);
  4054. }
  4055. }
  4056. /* Perform a hardware reset. This can be called from any context. */
  4057. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4058. {
  4059. /* Must avoid requeueing, if we are in shutdown. */
  4060. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4061. return;
  4062. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4063. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  4064. }
  4065. #ifdef CONFIG_PM
  4066. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  4067. {
  4068. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4069. struct b43_wl *wl = wldev->wl;
  4070. b43dbg(wl, "Suspending...\n");
  4071. mutex_lock(&wl->mutex);
  4072. wldev->suspend_in_progress = true;
  4073. wldev->suspend_init_status = b43_status(wldev);
  4074. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  4075. b43_wireless_core_stop(wldev);
  4076. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  4077. b43_wireless_core_exit(wldev);
  4078. mutex_unlock(&wl->mutex);
  4079. b43dbg(wl, "Device suspended.\n");
  4080. return 0;
  4081. }
  4082. static int b43_resume(struct ssb_device *dev)
  4083. {
  4084. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4085. struct b43_wl *wl = wldev->wl;
  4086. int err = 0;
  4087. b43dbg(wl, "Resuming...\n");
  4088. mutex_lock(&wl->mutex);
  4089. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  4090. err = b43_wireless_core_init(wldev);
  4091. if (err) {
  4092. b43err(wl, "Resume failed at core init\n");
  4093. goto out;
  4094. }
  4095. }
  4096. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  4097. err = b43_wireless_core_start(wldev);
  4098. if (err) {
  4099. b43_leds_exit(wldev);
  4100. b43_rng_exit(wldev->wl);
  4101. b43_wireless_core_exit(wldev);
  4102. b43err(wl, "Resume failed at core start\n");
  4103. goto out;
  4104. }
  4105. }
  4106. b43dbg(wl, "Device resumed.\n");
  4107. out:
  4108. wldev->suspend_in_progress = false;
  4109. mutex_unlock(&wl->mutex);
  4110. return err;
  4111. }
  4112. #else /* CONFIG_PM */
  4113. # define b43_suspend NULL
  4114. # define b43_resume NULL
  4115. #endif /* CONFIG_PM */
  4116. static struct ssb_driver b43_ssb_driver = {
  4117. .name = KBUILD_MODNAME,
  4118. .id_table = b43_ssb_tbl,
  4119. .probe = b43_probe,
  4120. .remove = b43_remove,
  4121. .suspend = b43_suspend,
  4122. .resume = b43_resume,
  4123. };
  4124. static void b43_print_driverinfo(void)
  4125. {
  4126. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4127. *feat_leds = "", *feat_rfkill = "";
  4128. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4129. feat_pci = "P";
  4130. #endif
  4131. #ifdef CONFIG_B43_PCMCIA
  4132. feat_pcmcia = "M";
  4133. #endif
  4134. #ifdef CONFIG_B43_NPHY
  4135. feat_nphy = "N";
  4136. #endif
  4137. #ifdef CONFIG_B43_LEDS
  4138. feat_leds = "L";
  4139. #endif
  4140. #ifdef CONFIG_B43_RFKILL
  4141. feat_rfkill = "R";
  4142. #endif
  4143. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4144. "[ Features: %s%s%s%s%s, Firmware-ID: "
  4145. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4146. feat_pci, feat_pcmcia, feat_nphy,
  4147. feat_leds, feat_rfkill);
  4148. }
  4149. static int __init b43_init(void)
  4150. {
  4151. int err;
  4152. b43_debugfs_init();
  4153. err = b43_pcmcia_init();
  4154. if (err)
  4155. goto err_dfs_exit;
  4156. err = ssb_driver_register(&b43_ssb_driver);
  4157. if (err)
  4158. goto err_pcmcia_exit;
  4159. b43_print_driverinfo();
  4160. return err;
  4161. err_pcmcia_exit:
  4162. b43_pcmcia_exit();
  4163. err_dfs_exit:
  4164. b43_debugfs_exit();
  4165. return err;
  4166. }
  4167. static void __exit b43_exit(void)
  4168. {
  4169. ssb_driver_unregister(&b43_ssb_driver);
  4170. b43_pcmcia_exit();
  4171. b43_debugfs_exit();
  4172. }
  4173. module_init(b43_init)
  4174. module_exit(b43_exit)