wl1271_acx.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260
  1. /*
  2. * This file is part of wl1271
  3. *
  4. * Copyright (C) 1998-2009 Texas Instruments. All rights reserved.
  5. * Copyright (C) 2008-2009 Nokia Corporation
  6. *
  7. * Contact: Luciano Coelho <luciano.coelho@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. */
  24. #ifndef __WL1271_ACX_H__
  25. #define __WL1271_ACX_H__
  26. #include "wl1271.h"
  27. #include "wl1271_cmd.h"
  28. /*************************************************************************
  29. Host Interrupt Register (WiLink -> Host)
  30. **************************************************************************/
  31. /* HW Initiated interrupt Watchdog timer expiration */
  32. #define WL1271_ACX_INTR_WATCHDOG BIT(0)
  33. /* Init sequence is done (masked interrupt, detection through polling only ) */
  34. #define WL1271_ACX_INTR_INIT_COMPLETE BIT(1)
  35. /* Event was entered to Event MBOX #A*/
  36. #define WL1271_ACX_INTR_EVENT_A BIT(2)
  37. /* Event was entered to Event MBOX #B*/
  38. #define WL1271_ACX_INTR_EVENT_B BIT(3)
  39. /* Command processing completion*/
  40. #define WL1271_ACX_INTR_CMD_COMPLETE BIT(4)
  41. /* Signaling the host on HW wakeup */
  42. #define WL1271_ACX_INTR_HW_AVAILABLE BIT(5)
  43. /* The MISC bit is used for aggregation of RX, TxComplete and TX rate update */
  44. #define WL1271_ACX_INTR_DATA BIT(6)
  45. /* Trace meassge on MBOX #A */
  46. #define WL1271_ACX_INTR_TRACE_A BIT(7)
  47. /* Trace meassge on MBOX #B */
  48. #define WL1271_ACX_INTR_TRACE_B BIT(8)
  49. #define WL1271_ACX_INTR_ALL 0xFFFFFFFF
  50. #define WL1271_ACX_ALL_EVENTS_VECTOR (WL1271_ACX_INTR_WATCHDOG | \
  51. WL1271_ACX_INTR_INIT_COMPLETE | \
  52. WL1271_ACX_INTR_EVENT_A | \
  53. WL1271_ACX_INTR_EVENT_B | \
  54. WL1271_ACX_INTR_CMD_COMPLETE | \
  55. WL1271_ACX_INTR_HW_AVAILABLE | \
  56. WL1271_ACX_INTR_DATA)
  57. #define WL1271_INTR_MASK (WL1271_ACX_INTR_EVENT_A | \
  58. WL1271_ACX_INTR_EVENT_B | \
  59. WL1271_ACX_INTR_HW_AVAILABLE | \
  60. WL1271_ACX_INTR_DATA)
  61. /* Target's information element */
  62. struct acx_header {
  63. struct wl1271_cmd_header cmd;
  64. /* acx (or information element) header */
  65. u16 id;
  66. /* payload length (not including headers */
  67. u16 len;
  68. };
  69. struct acx_error_counter {
  70. struct acx_header header;
  71. /* The number of PLCP errors since the last time this */
  72. /* information element was interrogated. This field is */
  73. /* automatically cleared when it is interrogated.*/
  74. u32 PLCP_error;
  75. /* The number of FCS errors since the last time this */
  76. /* information element was interrogated. This field is */
  77. /* automatically cleared when it is interrogated.*/
  78. u32 FCS_error;
  79. /* The number of MPDUs without PLCP header errors received*/
  80. /* since the last time this information element was interrogated. */
  81. /* This field is automatically cleared when it is interrogated.*/
  82. u32 valid_frame;
  83. /* the number of missed sequence numbers in the squentially */
  84. /* values of frames seq numbers */
  85. u32 seq_num_miss;
  86. } __attribute__ ((packed));
  87. struct acx_revision {
  88. struct acx_header header;
  89. /*
  90. * The WiLink firmware version, an ASCII string x.x.x.x,
  91. * that uniquely identifies the current firmware.
  92. * The left most digit is incremented each time a
  93. * significant change is made to the firmware, such as
  94. * code redesign or new platform support.
  95. * The second digit is incremented when major enhancements
  96. * are added or major fixes are made.
  97. * The third digit is incremented for each GA release.
  98. * The fourth digit is incremented for each build.
  99. * The first two digits identify a firmware release version,
  100. * in other words, a unique set of features.
  101. * The first three digits identify a GA release.
  102. */
  103. char fw_version[20];
  104. /*
  105. * This 4 byte field specifies the WiLink hardware version.
  106. * bits 0 - 15: Reserved.
  107. * bits 16 - 23: Version ID - The WiLink version ID
  108. * (1 = first spin, 2 = second spin, and so on).
  109. * bits 24 - 31: Chip ID - The WiLink chip ID.
  110. */
  111. u32 hw_version;
  112. } __attribute__ ((packed));
  113. enum wl1271_psm_mode {
  114. /* Active mode */
  115. WL1271_PSM_CAM = 0,
  116. /* Power save mode */
  117. WL1271_PSM_PS = 1,
  118. /* Extreme low power */
  119. WL1271_PSM_ELP = 2,
  120. };
  121. struct acx_sleep_auth {
  122. struct acx_header header;
  123. /* The sleep level authorization of the device. */
  124. /* 0 - Always active*/
  125. /* 1 - Power down mode: light / fast sleep*/
  126. /* 2 - ELP mode: Deep / Max sleep*/
  127. u8 sleep_auth;
  128. u8 padding[3];
  129. } __attribute__ ((packed));
  130. enum {
  131. HOSTIF_PCI_MASTER_HOST_INDIRECT,
  132. HOSTIF_PCI_MASTER_HOST_DIRECT,
  133. HOSTIF_SLAVE,
  134. HOSTIF_PKT_RING,
  135. HOSTIF_DONTCARE = 0xFF
  136. };
  137. #define DEFAULT_UCAST_PRIORITY 0
  138. #define DEFAULT_RX_Q_PRIORITY 0
  139. #define DEFAULT_NUM_STATIONS 1
  140. #define DEFAULT_RXQ_PRIORITY 0 /* low 0 .. 15 high */
  141. #define DEFAULT_RXQ_TYPE 0x07 /* All frames, Data/Ctrl/Mgmt */
  142. #define TRACE_BUFFER_MAX_SIZE 256
  143. #define DP_RX_PACKET_RING_CHUNK_SIZE 1600
  144. #define DP_TX_PACKET_RING_CHUNK_SIZE 1600
  145. #define DP_RX_PACKET_RING_CHUNK_NUM 2
  146. #define DP_TX_PACKET_RING_CHUNK_NUM 2
  147. #define DP_TX_COMPLETE_TIME_OUT 20
  148. #define TX_MSDU_LIFETIME_MIN 0
  149. #define TX_MSDU_LIFETIME_MAX 3000
  150. #define TX_MSDU_LIFETIME_DEF 512
  151. #define RX_MSDU_LIFETIME_MIN 0
  152. #define RX_MSDU_LIFETIME_MAX 0xFFFFFFFF
  153. #define RX_MSDU_LIFETIME_DEF 512000
  154. struct acx_rx_msdu_lifetime {
  155. struct acx_header header;
  156. /*
  157. * The maximum amount of time, in TU, before the
  158. * firmware discards the MSDU.
  159. */
  160. u32 lifetime;
  161. } __attribute__ ((packed));
  162. /*
  163. * RX Config Options Table
  164. * Bit Definition
  165. * === ==========
  166. * 31:14 Reserved
  167. * 13 Copy RX Status - when set, write three receive status words
  168. * to top of rx'd MPDUs.
  169. * When cleared, do not write three status words (added rev 1.5)
  170. * 12 Reserved
  171. * 11 RX Complete upon FCS error - when set, give rx complete
  172. * interrupt for FCS errors, after the rx filtering, e.g. unicast
  173. * frames not to us with FCS error will not generate an interrupt.
  174. * 10 SSID Filter Enable - When set, the WiLink discards all beacon,
  175. * probe request, and probe response frames with an SSID that does
  176. * not match the SSID specified by the host in the START/JOIN
  177. * command.
  178. * When clear, the WiLink receives frames with any SSID.
  179. * 9 Broadcast Filter Enable - When set, the WiLink discards all
  180. * broadcast frames. When clear, the WiLink receives all received
  181. * broadcast frames.
  182. * 8:6 Reserved
  183. * 5 BSSID Filter Enable - When set, the WiLink discards any frames
  184. * with a BSSID that does not match the BSSID specified by the
  185. * host.
  186. * When clear, the WiLink receives frames from any BSSID.
  187. * 4 MAC Addr Filter - When set, the WiLink discards any frames
  188. * with a destination address that does not match the MAC address
  189. * of the adaptor.
  190. * When clear, the WiLink receives frames destined to any MAC
  191. * address.
  192. * 3 Promiscuous - When set, the WiLink receives all valid frames
  193. * (i.e., all frames that pass the FCS check).
  194. * When clear, only frames that pass the other filters specified
  195. * are received.
  196. * 2 FCS - When set, the WiLink includes the FCS with the received
  197. * frame.
  198. * When cleared, the FCS is discarded.
  199. * 1 PLCP header - When set, write all data from baseband to frame
  200. * buffer including PHY header.
  201. * 0 Reserved - Always equal to 0.
  202. *
  203. * RX Filter Options Table
  204. * Bit Definition
  205. * === ==========
  206. * 31:12 Reserved - Always equal to 0.
  207. * 11 Association - When set, the WiLink receives all association
  208. * related frames (association request/response, reassocation
  209. * request/response, and disassociation). When clear, these frames
  210. * are discarded.
  211. * 10 Auth/De auth - When set, the WiLink receives all authentication
  212. * and de-authentication frames. When clear, these frames are
  213. * discarded.
  214. * 9 Beacon - When set, the WiLink receives all beacon frames.
  215. * When clear, these frames are discarded.
  216. * 8 Contention Free - When set, the WiLink receives all contention
  217. * free frames.
  218. * When clear, these frames are discarded.
  219. * 7 Control - When set, the WiLink receives all control frames.
  220. * When clear, these frames are discarded.
  221. * 6 Data - When set, the WiLink receives all data frames.
  222. * When clear, these frames are discarded.
  223. * 5 FCS Error - When set, the WiLink receives frames that have FCS
  224. * errors.
  225. * When clear, these frames are discarded.
  226. * 4 Management - When set, the WiLink receives all management
  227. * frames.
  228. * When clear, these frames are discarded.
  229. * 3 Probe Request - When set, the WiLink receives all probe request
  230. * frames.
  231. * When clear, these frames are discarded.
  232. * 2 Probe Response - When set, the WiLink receives all probe
  233. * response frames.
  234. * When clear, these frames are discarded.
  235. * 1 RTS/CTS/ACK - When set, the WiLink receives all RTS, CTS and ACK
  236. * frames.
  237. * When clear, these frames are discarded.
  238. * 0 Rsvd Type/Sub Type - When set, the WiLink receives all frames
  239. * that have reserved frame types and sub types as defined by the
  240. * 802.11 specification.
  241. * When clear, these frames are discarded.
  242. */
  243. struct acx_rx_config {
  244. struct acx_header header;
  245. u32 config_options;
  246. u32 filter_options;
  247. } __attribute__ ((packed));
  248. struct acx_packet_detection {
  249. struct acx_header header;
  250. u32 threshold;
  251. } __attribute__ ((packed));
  252. enum acx_slot_type {
  253. SLOT_TIME_LONG = 0,
  254. SLOT_TIME_SHORT = 1,
  255. DEFAULT_SLOT_TIME = SLOT_TIME_SHORT,
  256. MAX_SLOT_TIMES = 0xFF
  257. };
  258. #define STATION_WONE_INDEX 0
  259. struct acx_slot {
  260. struct acx_header header;
  261. u8 wone_index; /* Reserved */
  262. u8 slot_time;
  263. u8 reserved[6];
  264. } __attribute__ ((packed));
  265. #define ACX_MC_ADDRESS_GROUP_MAX (8)
  266. #define ADDRESS_GROUP_MAX_LEN (ETH_ALEN * ACX_MC_ADDRESS_GROUP_MAX)
  267. struct acx_dot11_grp_addr_tbl {
  268. struct acx_header header;
  269. u8 enabled;
  270. u8 num_groups;
  271. u8 pad[2];
  272. u8 mac_table[ADDRESS_GROUP_MAX_LEN];
  273. } __attribute__ ((packed));
  274. #define RX_TIMEOUT_PS_POLL_MIN 0
  275. #define RX_TIMEOUT_PS_POLL_MAX (200000)
  276. #define RX_TIMEOUT_PS_POLL_DEF (15)
  277. #define RX_TIMEOUT_UPSD_MIN 0
  278. #define RX_TIMEOUT_UPSD_MAX (200000)
  279. #define RX_TIMEOUT_UPSD_DEF (15)
  280. struct acx_rx_timeout {
  281. struct acx_header header;
  282. /*
  283. * The longest time the STA will wait to receive
  284. * traffic from the AP after a PS-poll has been
  285. * transmitted.
  286. */
  287. u16 ps_poll_timeout;
  288. /*
  289. * The longest time the STA will wait to receive
  290. * traffic from the AP after a frame has been sent
  291. * from an UPSD enabled queue.
  292. */
  293. u16 upsd_timeout;
  294. } __attribute__ ((packed));
  295. #define RTS_THRESHOLD_MIN 0
  296. #define RTS_THRESHOLD_MAX 4096
  297. #define RTS_THRESHOLD_DEF 2347
  298. struct acx_rts_threshold {
  299. struct acx_header header;
  300. u16 threshold;
  301. u8 pad[2];
  302. } __attribute__ ((packed));
  303. struct acx_beacon_filter_option {
  304. struct acx_header header;
  305. u8 enable;
  306. /*
  307. * The number of beacons without the unicast TIM
  308. * bit set that the firmware buffers before
  309. * signaling the host about ready frames.
  310. * When set to 0 and the filter is enabled, beacons
  311. * without the unicast TIM bit set are dropped.
  312. */
  313. u8 max_num_beacons;
  314. u8 pad[2];
  315. } __attribute__ ((packed));
  316. /*
  317. * ACXBeaconFilterEntry (not 221)
  318. * Byte Offset Size (Bytes) Definition
  319. * =========== ============ ==========
  320. * 0 1 IE identifier
  321. * 1 1 Treatment bit mask
  322. *
  323. * ACXBeaconFilterEntry (221)
  324. * Byte Offset Size (Bytes) Definition
  325. * =========== ============ ==========
  326. * 0 1 IE identifier
  327. * 1 1 Treatment bit mask
  328. * 2 3 OUI
  329. * 5 1 Type
  330. * 6 2 Version
  331. *
  332. *
  333. * Treatment bit mask - The information element handling:
  334. * bit 0 - The information element is compared and transferred
  335. * in case of change.
  336. * bit 1 - The information element is transferred to the host
  337. * with each appearance or disappearance.
  338. * Note that both bits can be set at the same time.
  339. */
  340. #define BEACON_FILTER_TABLE_MAX_IE_NUM (32)
  341. #define BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM (6)
  342. #define BEACON_FILTER_TABLE_IE_ENTRY_SIZE (2)
  343. #define BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE (6)
  344. #define BEACON_FILTER_TABLE_MAX_SIZE ((BEACON_FILTER_TABLE_MAX_IE_NUM * \
  345. BEACON_FILTER_TABLE_IE_ENTRY_SIZE) + \
  346. (BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM * \
  347. BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE))
  348. #define BEACON_RULE_PASS_ON_CHANGE BIT(0)
  349. #define BEACON_RULE_PASS_ON_APPEARANCE BIT(1)
  350. #define BEACON_FILTER_IE_ID_CHANNEL_SWITCH_ANN (37)
  351. struct acx_beacon_filter_ie_table {
  352. struct acx_header header;
  353. u8 num_ie;
  354. u8 table[BEACON_FILTER_TABLE_MAX_SIZE];
  355. u8 pad[3];
  356. } __attribute__ ((packed));
  357. #define SYNCH_FAIL_DEFAULT_THRESHOLD 5 /* number of beacons */
  358. #define NO_BEACON_DEFAULT_TIMEOUT (100) /* TU */
  359. struct acx_conn_monit_params {
  360. struct acx_header header;
  361. u32 synch_fail_thold; /* number of beacons missed */
  362. u32 bss_lose_timeout; /* number of TU's from synch fail */
  363. };
  364. enum {
  365. SG_ENABLE = 0,
  366. SG_DISABLE,
  367. SG_SENSE_NO_ACTIVITY,
  368. SG_SENSE_ACTIVE
  369. };
  370. struct acx_bt_wlan_coex {
  371. struct acx_header header;
  372. /*
  373. * 0 -> PTA enabled
  374. * 1 -> PTA disabled
  375. * 2 -> sense no active mode, i.e.
  376. * an interrupt is sent upon
  377. * BT activity.
  378. * 3 -> PTA is switched on in response
  379. * to the interrupt sending.
  380. */
  381. u8 enable;
  382. u8 pad[3];
  383. } __attribute__ ((packed));
  384. struct acx_smart_reflex_state {
  385. struct acx_header header;
  386. u8 enable;
  387. u8 padding[3];
  388. };
  389. struct smart_reflex_err_table {
  390. u8 len;
  391. s8 upper_limit;
  392. s8 values[14];
  393. };
  394. struct acx_smart_reflex_config_params {
  395. struct acx_header header;
  396. struct smart_reflex_err_table error_table[3];
  397. };
  398. #define PTA_ANTENNA_TYPE_DEF (0)
  399. #define PTA_BT_HP_MAXTIME_DEF (2000)
  400. #define PTA_WLAN_HP_MAX_TIME_DEF (5000)
  401. #define PTA_SENSE_DISABLE_TIMER_DEF (1350)
  402. #define PTA_PROTECTIVE_RX_TIME_DEF (1500)
  403. #define PTA_PROTECTIVE_TX_TIME_DEF (1500)
  404. #define PTA_TIMEOUT_NEXT_BT_LP_PACKET_DEF (3000)
  405. #define PTA_SIGNALING_TYPE_DEF (1)
  406. #define PTA_AFH_LEVERAGE_ON_DEF (0)
  407. #define PTA_NUMBER_QUIET_CYCLE_DEF (0)
  408. #define PTA_MAX_NUM_CTS_DEF (3)
  409. #define PTA_NUMBER_OF_WLAN_PACKETS_DEF (2)
  410. #define PTA_NUMBER_OF_BT_PACKETS_DEF (2)
  411. #define PTA_PROTECTIVE_RX_TIME_FAST_DEF (1500)
  412. #define PTA_PROTECTIVE_TX_TIME_FAST_DEF (3000)
  413. #define PTA_CYCLE_TIME_FAST_DEF (8700)
  414. #define PTA_RX_FOR_AVALANCHE_DEF (5)
  415. #define PTA_ELP_HP_DEF (0)
  416. #define PTA_ANTI_STARVE_PERIOD_DEF (500)
  417. #define PTA_ANTI_STARVE_NUM_CYCLE_DEF (4)
  418. #define PTA_ALLOW_PA_SD_DEF (1)
  419. #define PTA_TIME_BEFORE_BEACON_DEF (6300)
  420. #define PTA_HPDM_MAX_TIME_DEF (1600)
  421. #define PTA_TIME_OUT_NEXT_WLAN_DEF (2550)
  422. #define PTA_AUTO_MODE_NO_CTS_DEF (0)
  423. #define PTA_BT_HP_RESPECTED_DEF (3)
  424. #define PTA_WLAN_RX_MIN_RATE_DEF (24)
  425. #define PTA_ACK_MODE_DEF (1)
  426. struct acx_bt_wlan_coex_param {
  427. struct acx_header header;
  428. /*
  429. * The minimum rate of a received WLAN packet in the STA,
  430. * during protective mode, of which a new BT-HP request
  431. * during this Rx will always be respected and gain the antenna.
  432. */
  433. u32 min_rate;
  434. /* Max time the BT HP will be respected. */
  435. u16 bt_hp_max_time;
  436. /* Max time the WLAN HP will be respected. */
  437. u16 wlan_hp_max_time;
  438. /*
  439. * The time between the last BT activity
  440. * and the moment when the sense mode returns
  441. * to SENSE_INACTIVE.
  442. */
  443. u16 sense_disable_timer;
  444. /* Time before the next BT HP instance */
  445. u16 rx_time_bt_hp;
  446. u16 tx_time_bt_hp;
  447. /* range: 10-20000 default: 1500 */
  448. u16 rx_time_bt_hp_fast;
  449. u16 tx_time_bt_hp_fast;
  450. /* range: 2000-65535 default: 8700 */
  451. u16 wlan_cycle_fast;
  452. /* range: 0 - 15000 (Msec) default: 1000 */
  453. u16 bt_anti_starvation_period;
  454. /* range 400-10000(Usec) default: 3000 */
  455. u16 next_bt_lp_packet;
  456. /* Deafult: worst case for BT DH5 traffic */
  457. u16 wake_up_beacon;
  458. /* range: 0-50000(Usec) default: 1050 */
  459. u16 hp_dm_max_guard_time;
  460. /*
  461. * This is to prevent both BT & WLAN antenna
  462. * starvation.
  463. * Range: 100-50000(Usec) default:2550
  464. */
  465. u16 next_wlan_packet;
  466. /* 0 -> shared antenna */
  467. u8 antenna_type;
  468. /*
  469. * 0 -> TI legacy
  470. * 1 -> Palau
  471. */
  472. u8 signal_type;
  473. /*
  474. * BT AFH status
  475. * 0 -> no AFH
  476. * 1 -> from dedicated GPIO
  477. * 2 -> AFH on (from host)
  478. */
  479. u8 afh_leverage_on;
  480. /*
  481. * The number of cycles during which no
  482. * TX will be sent after 1 cycle of RX
  483. * transaction in protective mode
  484. */
  485. u8 quiet_cycle_num;
  486. /*
  487. * The maximum number of CTSs that will
  488. * be sent for receiving RX packet in
  489. * protective mode
  490. */
  491. u8 max_cts;
  492. /*
  493. * The number of WLAN packets
  494. * transferred in common mode before
  495. * switching to BT.
  496. */
  497. u8 wlan_packets_num;
  498. /*
  499. * The number of BT packets
  500. * transferred in common mode before
  501. * switching to WLAN.
  502. */
  503. u8 bt_packets_num;
  504. /* range: 1-255 default: 5 */
  505. u8 missed_rx_avalanche;
  506. /* range: 0-1 default: 1 */
  507. u8 wlan_elp_hp;
  508. /* range: 0 - 15 default: 4 */
  509. u8 bt_anti_starvation_cycles;
  510. u8 ack_mode_dual_ant;
  511. /*
  512. * Allow PA_SD assertion/de-assertion
  513. * during enabled BT activity.
  514. */
  515. u8 pa_sd_enable;
  516. /*
  517. * Enable/Disable PTA in auto mode:
  518. * Support Both Active & P.S modes
  519. */
  520. u8 pta_auto_mode_enable;
  521. /* range: 0 - 20 default: 1 */
  522. u8 bt_hp_respected_num;
  523. } __attribute__ ((packed));
  524. #define CCA_THRSH_ENABLE_ENERGY_D 0x140A
  525. #define CCA_THRSH_DISABLE_ENERGY_D 0xFFEF
  526. struct acx_energy_detection {
  527. struct acx_header header;
  528. /* The RX Clear Channel Assessment threshold in the PHY */
  529. u16 rx_cca_threshold;
  530. u8 tx_energy_detection;
  531. u8 pad;
  532. } __attribute__ ((packed));
  533. #define BCN_RX_TIMEOUT_DEF_VALUE 10000
  534. #define BROADCAST_RX_TIMEOUT_DEF_VALUE 20000
  535. #define RX_BROADCAST_IN_PS_DEF_VALUE 1
  536. #define CONSECUTIVE_PS_POLL_FAILURE_DEF 4
  537. struct acx_beacon_broadcast {
  538. struct acx_header header;
  539. u16 beacon_rx_timeout;
  540. u16 broadcast_timeout;
  541. /* Enables receiving of broadcast packets in PS mode */
  542. u8 rx_broadcast_in_ps;
  543. /* Consecutive PS Poll failures before updating the host */
  544. u8 ps_poll_threshold;
  545. u8 pad[2];
  546. } __attribute__ ((packed));
  547. struct acx_event_mask {
  548. struct acx_header header;
  549. u32 event_mask;
  550. u32 high_event_mask; /* Unused */
  551. } __attribute__ ((packed));
  552. #define CFG_RX_FCS BIT(2)
  553. #define CFG_RX_ALL_GOOD BIT(3)
  554. #define CFG_UNI_FILTER_EN BIT(4)
  555. #define CFG_BSSID_FILTER_EN BIT(5)
  556. #define CFG_MC_FILTER_EN BIT(6)
  557. #define CFG_MC_ADDR0_EN BIT(7)
  558. #define CFG_MC_ADDR1_EN BIT(8)
  559. #define CFG_BC_REJECT_EN BIT(9)
  560. #define CFG_SSID_FILTER_EN BIT(10)
  561. #define CFG_RX_INT_FCS_ERROR BIT(11)
  562. #define CFG_RX_INT_ENCRYPTED BIT(12)
  563. #define CFG_RX_WR_RX_STATUS BIT(13)
  564. #define CFG_RX_FILTER_NULTI BIT(14)
  565. #define CFG_RX_RESERVE BIT(15)
  566. #define CFG_RX_TIMESTAMP_TSF BIT(16)
  567. #define CFG_RX_RSV_EN BIT(0)
  568. #define CFG_RX_RCTS_ACK BIT(1)
  569. #define CFG_RX_PRSP_EN BIT(2)
  570. #define CFG_RX_PREQ_EN BIT(3)
  571. #define CFG_RX_MGMT_EN BIT(4)
  572. #define CFG_RX_FCS_ERROR BIT(5)
  573. #define CFG_RX_DATA_EN BIT(6)
  574. #define CFG_RX_CTL_EN BIT(7)
  575. #define CFG_RX_CF_EN BIT(8)
  576. #define CFG_RX_BCN_EN BIT(9)
  577. #define CFG_RX_AUTH_EN BIT(10)
  578. #define CFG_RX_ASSOC_EN BIT(11)
  579. #define SCAN_PASSIVE BIT(0)
  580. #define SCAN_5GHZ_BAND BIT(1)
  581. #define SCAN_TRIGGERED BIT(2)
  582. #define SCAN_PRIORITY_HIGH BIT(3)
  583. struct acx_feature_config {
  584. struct acx_header header;
  585. u32 options;
  586. u32 data_flow_options;
  587. } __attribute__ ((packed));
  588. struct acx_current_tx_power {
  589. struct acx_header header;
  590. u8 current_tx_power;
  591. u8 padding[3];
  592. } __attribute__ ((packed));
  593. enum acx_wake_up_event {
  594. WAKE_UP_EVENT_BEACON_BITMAP = 0x01, /* Wake on every Beacon*/
  595. WAKE_UP_EVENT_DTIM_BITMAP = 0x02, /* Wake on every DTIM*/
  596. WAKE_UP_EVENT_N_DTIM_BITMAP = 0x04, /* Wake on every Nth DTIM */
  597. WAKE_UP_EVENT_N_BEACONS_BITMAP = 0x08, /* Wake on every Nth Beacon */
  598. WAKE_UP_EVENT_BITS_MASK = 0x0F
  599. };
  600. struct acx_wake_up_condition {
  601. struct acx_header header;
  602. u8 wake_up_event; /* Only one bit can be set */
  603. u8 listen_interval;
  604. u8 pad[2];
  605. } __attribute__ ((packed));
  606. struct acx_aid {
  607. struct acx_header header;
  608. /*
  609. * To be set when associated with an AP.
  610. */
  611. u16 aid;
  612. u8 pad[2];
  613. } __attribute__ ((packed));
  614. enum acx_preamble_type {
  615. ACX_PREAMBLE_LONG = 0,
  616. ACX_PREAMBLE_SHORT = 1
  617. };
  618. struct acx_preamble {
  619. struct acx_header header;
  620. /*
  621. * When set, the WiLink transmits the frames with a short preamble and
  622. * when cleared, the WiLink transmits the frames with a long preamble.
  623. */
  624. u8 preamble;
  625. u8 padding[3];
  626. } __attribute__ ((packed));
  627. enum acx_ctsprotect_type {
  628. CTSPROTECT_DISABLE = 0,
  629. CTSPROTECT_ENABLE = 1
  630. };
  631. struct acx_ctsprotect {
  632. struct acx_header header;
  633. u8 ctsprotect;
  634. u8 padding[3];
  635. } __attribute__ ((packed));
  636. struct acx_tx_statistics {
  637. u32 internal_desc_overflow;
  638. } __attribute__ ((packed));
  639. struct acx_rx_statistics {
  640. u32 out_of_mem;
  641. u32 hdr_overflow;
  642. u32 hw_stuck;
  643. u32 dropped;
  644. u32 fcs_err;
  645. u32 xfr_hint_trig;
  646. u32 path_reset;
  647. u32 reset_counter;
  648. } __attribute__ ((packed));
  649. struct acx_dma_statistics {
  650. u32 rx_requested;
  651. u32 rx_errors;
  652. u32 tx_requested;
  653. u32 tx_errors;
  654. } __attribute__ ((packed));
  655. struct acx_isr_statistics {
  656. /* host command complete */
  657. u32 cmd_cmplt;
  658. /* fiqisr() */
  659. u32 fiqs;
  660. /* (INT_STS_ND & INT_TRIG_RX_HEADER) */
  661. u32 rx_headers;
  662. /* (INT_STS_ND & INT_TRIG_RX_CMPLT) */
  663. u32 rx_completes;
  664. /* (INT_STS_ND & INT_TRIG_NO_RX_BUF) */
  665. u32 rx_mem_overflow;
  666. /* (INT_STS_ND & INT_TRIG_S_RX_RDY) */
  667. u32 rx_rdys;
  668. /* irqisr() */
  669. u32 irqs;
  670. /* (INT_STS_ND & INT_TRIG_TX_PROC) */
  671. u32 tx_procs;
  672. /* (INT_STS_ND & INT_TRIG_DECRYPT_DONE) */
  673. u32 decrypt_done;
  674. /* (INT_STS_ND & INT_TRIG_DMA0) */
  675. u32 dma0_done;
  676. /* (INT_STS_ND & INT_TRIG_DMA1) */
  677. u32 dma1_done;
  678. /* (INT_STS_ND & INT_TRIG_TX_EXC_CMPLT) */
  679. u32 tx_exch_complete;
  680. /* (INT_STS_ND & INT_TRIG_COMMAND) */
  681. u32 commands;
  682. /* (INT_STS_ND & INT_TRIG_RX_PROC) */
  683. u32 rx_procs;
  684. /* (INT_STS_ND & INT_TRIG_PM_802) */
  685. u32 hw_pm_mode_changes;
  686. /* (INT_STS_ND & INT_TRIG_ACKNOWLEDGE) */
  687. u32 host_acknowledges;
  688. /* (INT_STS_ND & INT_TRIG_PM_PCI) */
  689. u32 pci_pm;
  690. /* (INT_STS_ND & INT_TRIG_ACM_WAKEUP) */
  691. u32 wakeups;
  692. /* (INT_STS_ND & INT_TRIG_LOW_RSSI) */
  693. u32 low_rssi;
  694. } __attribute__ ((packed));
  695. struct acx_wep_statistics {
  696. /* WEP address keys configured */
  697. u32 addr_key_count;
  698. /* default keys configured */
  699. u32 default_key_count;
  700. u32 reserved;
  701. /* number of times that WEP key not found on lookup */
  702. u32 key_not_found;
  703. /* number of times that WEP key decryption failed */
  704. u32 decrypt_fail;
  705. /* WEP packets decrypted */
  706. u32 packets;
  707. /* WEP decrypt interrupts */
  708. u32 interrupt;
  709. } __attribute__ ((packed));
  710. #define ACX_MISSED_BEACONS_SPREAD 10
  711. struct acx_pwr_statistics {
  712. /* the amount of enters into power save mode (both PD & ELP) */
  713. u32 ps_enter;
  714. /* the amount of enters into ELP mode */
  715. u32 elp_enter;
  716. /* the amount of missing beacon interrupts to the host */
  717. u32 missing_bcns;
  718. /* the amount of wake on host-access times */
  719. u32 wake_on_host;
  720. /* the amount of wake on timer-expire */
  721. u32 wake_on_timer_exp;
  722. /* the number of packets that were transmitted with PS bit set */
  723. u32 tx_with_ps;
  724. /* the number of packets that were transmitted with PS bit clear */
  725. u32 tx_without_ps;
  726. /* the number of received beacons */
  727. u32 rcvd_beacons;
  728. /* the number of entering into PowerOn (power save off) */
  729. u32 power_save_off;
  730. /* the number of entries into power save mode */
  731. u16 enable_ps;
  732. /*
  733. * the number of exits from power save, not including failed PS
  734. * transitions
  735. */
  736. u16 disable_ps;
  737. /*
  738. * the number of times the TSF counter was adjusted because
  739. * of drift
  740. */
  741. u32 fix_tsf_ps;
  742. /* Gives statistics about the spread continuous missed beacons.
  743. * The 16 LSB are dedicated for the PS mode.
  744. * The 16 MSB are dedicated for the PS mode.
  745. * cont_miss_bcns_spread[0] - single missed beacon.
  746. * cont_miss_bcns_spread[1] - two continuous missed beacons.
  747. * cont_miss_bcns_spread[2] - three continuous missed beacons.
  748. * ...
  749. * cont_miss_bcns_spread[9] - ten and more continuous missed beacons.
  750. */
  751. u32 cont_miss_bcns_spread[ACX_MISSED_BEACONS_SPREAD];
  752. /* the number of beacons in awake mode */
  753. u32 rcvd_awake_beacons;
  754. } __attribute__ ((packed));
  755. struct acx_mic_statistics {
  756. u32 rx_pkts;
  757. u32 calc_failure;
  758. } __attribute__ ((packed));
  759. struct acx_aes_statistics {
  760. u32 encrypt_fail;
  761. u32 decrypt_fail;
  762. u32 encrypt_packets;
  763. u32 decrypt_packets;
  764. u32 encrypt_interrupt;
  765. u32 decrypt_interrupt;
  766. } __attribute__ ((packed));
  767. struct acx_event_statistics {
  768. u32 heart_beat;
  769. u32 calibration;
  770. u32 rx_mismatch;
  771. u32 rx_mem_empty;
  772. u32 rx_pool;
  773. u32 oom_late;
  774. u32 phy_transmit_error;
  775. u32 tx_stuck;
  776. } __attribute__ ((packed));
  777. struct acx_ps_statistics {
  778. u32 pspoll_timeouts;
  779. u32 upsd_timeouts;
  780. u32 upsd_max_sptime;
  781. u32 upsd_max_apturn;
  782. u32 pspoll_max_apturn;
  783. u32 pspoll_utilization;
  784. u32 upsd_utilization;
  785. } __attribute__ ((packed));
  786. struct acx_rxpipe_statistics {
  787. u32 rx_prep_beacon_drop;
  788. u32 descr_host_int_trig_rx_data;
  789. u32 beacon_buffer_thres_host_int_trig_rx_data;
  790. u32 missed_beacon_host_int_trig_rx_data;
  791. u32 tx_xfr_host_int_trig_rx_data;
  792. } __attribute__ ((packed));
  793. struct acx_statistics {
  794. struct acx_header header;
  795. struct acx_tx_statistics tx;
  796. struct acx_rx_statistics rx;
  797. struct acx_dma_statistics dma;
  798. struct acx_isr_statistics isr;
  799. struct acx_wep_statistics wep;
  800. struct acx_pwr_statistics pwr;
  801. struct acx_aes_statistics aes;
  802. struct acx_mic_statistics mic;
  803. struct acx_event_statistics event;
  804. struct acx_ps_statistics ps;
  805. struct acx_rxpipe_statistics rxpipe;
  806. } __attribute__ ((packed));
  807. #define ACX_MAX_RATE_CLASSES 8
  808. #define ACX_RATE_MASK_UNSPECIFIED 0
  809. #define ACX_RATE_MASK_ALL 0x1eff
  810. #define ACX_RATE_RETRY_LIMIT 10
  811. struct acx_rate_class {
  812. u32 enabled_rates;
  813. u8 short_retry_limit;
  814. u8 long_retry_limit;
  815. u8 aflags;
  816. u8 reserved;
  817. };
  818. struct acx_rate_policy {
  819. struct acx_header header;
  820. u32 rate_class_cnt;
  821. struct acx_rate_class rate_class[ACX_MAX_RATE_CLASSES];
  822. } __attribute__ ((packed));
  823. #define WL1271_ACX_AC_COUNT 4
  824. struct acx_ac_cfg {
  825. struct acx_header header;
  826. u8 ac;
  827. u8 cw_min;
  828. u16 cw_max;
  829. u8 aifsn;
  830. u8 reserved;
  831. u16 tx_op_limit;
  832. } __attribute__ ((packed));
  833. enum wl1271_acx_ac {
  834. WL1271_ACX_AC_BE = 0,
  835. WL1271_ACX_AC_BK = 1,
  836. WL1271_ACX_AC_VI = 2,
  837. WL1271_ACX_AC_VO = 3,
  838. WL1271_ACX_AC_CTS2SELF = 4,
  839. WL1271_ACX_AC_ANY_TID = 0x1F,
  840. WL1271_ACX_AC_INVALID = 0xFF,
  841. };
  842. enum wl1271_acx_ps_scheme {
  843. WL1271_ACX_PS_SCHEME_LEGACY = 0,
  844. WL1271_ACX_PS_SCHEME_UPSD_TRIGGER = 1,
  845. WL1271_ACX_PS_SCHEME_LEGACY_PSPOLL = 2,
  846. WL1271_ACX_PS_SCHEME_SAPSD = 3,
  847. };
  848. enum wl1271_acx_ack_policy {
  849. WL1271_ACX_ACK_POLICY_LEGACY = 0,
  850. WL1271_ACX_ACK_POLICY_NO_ACK = 1,
  851. WL1271_ACX_ACK_POLICY_BLOCK = 2,
  852. };
  853. #define WL1271_ACX_TID_COUNT 7
  854. struct acx_tid_config {
  855. struct acx_header header;
  856. u8 queue_id;
  857. u8 channel_type;
  858. u8 tsid;
  859. u8 ps_scheme;
  860. u8 ack_policy;
  861. u8 padding[3];
  862. u32 apsd_conf[2];
  863. } __attribute__ ((packed));
  864. struct acx_frag_threshold {
  865. struct acx_header header;
  866. u16 frag_threshold;
  867. u8 padding[2];
  868. } __attribute__ ((packed));
  869. #define WL1271_ACX_TX_COMPL_TIMEOUT 5
  870. #define WL1271_ACX_TX_COMPL_THRESHOLD 5
  871. struct acx_tx_config_options {
  872. struct acx_header header;
  873. u16 tx_compl_timeout; /* msec */
  874. u16 tx_compl_threshold; /* number of packets */
  875. } __attribute__ ((packed));
  876. #define ACX_RX_MEM_BLOCKS 64
  877. #define ACX_TX_MIN_MEM_BLOCKS 64
  878. #define ACX_TX_DESCRIPTORS 32
  879. #define ACX_NUM_SSID_PROFILES 1
  880. struct wl1271_acx_config_memory {
  881. struct acx_header header;
  882. u8 rx_mem_block_num;
  883. u8 tx_min_mem_block_num;
  884. u8 num_stations;
  885. u8 num_ssid_profiles;
  886. u32 total_tx_descriptors;
  887. } __attribute__ ((packed));
  888. struct wl1271_acx_mem_map {
  889. struct acx_header header;
  890. void *code_start;
  891. void *code_end;
  892. void *wep_defkey_start;
  893. void *wep_defkey_end;
  894. void *sta_table_start;
  895. void *sta_table_end;
  896. void *packet_template_start;
  897. void *packet_template_end;
  898. /* Address of the TX result interface (control block) */
  899. u32 tx_result;
  900. u32 tx_result_queue_start;
  901. void *queue_memory_start;
  902. void *queue_memory_end;
  903. u32 packet_memory_pool_start;
  904. u32 packet_memory_pool_end;
  905. void *debug_buffer1_start;
  906. void *debug_buffer1_end;
  907. void *debug_buffer2_start;
  908. void *debug_buffer2_end;
  909. /* Number of blocks FW allocated for TX packets */
  910. u32 num_tx_mem_blocks;
  911. /* Number of blocks FW allocated for RX packets */
  912. u32 num_rx_mem_blocks;
  913. /* the following 4 fields are valid in SLAVE mode only */
  914. u8 *tx_cbuf;
  915. u8 *rx_cbuf;
  916. void *rx_ctrl;
  917. void *tx_ctrl;
  918. } __attribute__ ((packed));
  919. enum wl1271_acx_rx_queue_type {
  920. RX_QUEUE_TYPE_RX_LOW_PRIORITY, /* All except the high priority */
  921. RX_QUEUE_TYPE_RX_HIGH_PRIORITY, /* Management and voice packets */
  922. RX_QUEUE_TYPE_NUM,
  923. RX_QUEUE_TYPE_MAX = USHORT_MAX
  924. };
  925. #define WL1271_RX_INTR_THRESHOLD_DEF 0 /* no pacing, send interrupt on
  926. * every event */
  927. #define WL1271_RX_INTR_THRESHOLD_MIN 0
  928. #define WL1271_RX_INTR_THRESHOLD_MAX 15
  929. #define WL1271_RX_INTR_TIMEOUT_DEF 5
  930. #define WL1271_RX_INTR_TIMEOUT_MIN 1
  931. #define WL1271_RX_INTR_TIMEOUT_MAX 100
  932. struct wl1271_acx_rx_config_opt {
  933. struct acx_header header;
  934. u16 mblk_threshold;
  935. u16 threshold;
  936. u16 timeout;
  937. u8 queue_type;
  938. u8 reserved;
  939. } __attribute__ ((packed));
  940. enum {
  941. ACX_WAKE_UP_CONDITIONS = 0x0002,
  942. ACX_MEM_CFG = 0x0003,
  943. ACX_SLOT = 0x0004,
  944. ACX_AC_CFG = 0x0007,
  945. ACX_MEM_MAP = 0x0008,
  946. ACX_AID = 0x000A,
  947. /* ACX_FW_REV is missing in the ref driver, but seems to work */
  948. ACX_FW_REV = 0x000D,
  949. ACX_MEDIUM_USAGE = 0x000F,
  950. ACX_RX_CFG = 0x0010,
  951. ACX_TX_QUEUE_CFG = 0x0011, /* FIXME: only used by wl1251 */
  952. ACX_STATISTICS = 0x0013, /* Debug API */
  953. ACX_PWR_CONSUMPTION_STATISTICS = 0x0014,
  954. ACX_FEATURE_CFG = 0x0015,
  955. ACX_TID_CFG = 0x001A,
  956. ACX_PS_RX_STREAMING = 0x001B,
  957. ACX_BEACON_FILTER_OPT = 0x001F,
  958. ACX_NOISE_HIST = 0x0021,
  959. ACX_HDK_VERSION = 0x0022, /* ??? */
  960. ACX_PD_THRESHOLD = 0x0023,
  961. ACX_TX_CONFIG_OPT = 0x0024,
  962. ACX_CCA_THRESHOLD = 0x0025,
  963. ACX_EVENT_MBOX_MASK = 0x0026,
  964. ACX_CONN_MONIT_PARAMS = 0x002D,
  965. ACX_CONS_TX_FAILURE = 0x002F,
  966. ACX_BCN_DTIM_OPTIONS = 0x0031,
  967. ACX_SG_ENABLE = 0x0032,
  968. ACX_SG_CFG = 0x0033,
  969. ACX_BEACON_FILTER_TABLE = 0x0038,
  970. ACX_ARP_IP_FILTER = 0x0039,
  971. ACX_ROAMING_STATISTICS_TBL = 0x003B,
  972. ACX_RATE_POLICY = 0x003D,
  973. ACX_CTS_PROTECTION = 0x003E,
  974. ACX_SLEEP_AUTH = 0x003F,
  975. ACX_PREAMBLE_TYPE = 0x0040,
  976. ACX_ERROR_CNT = 0x0041,
  977. ACX_IBSS_FILTER = 0x0044,
  978. ACX_SERVICE_PERIOD_TIMEOUT = 0x0045,
  979. ACX_TSF_INFO = 0x0046,
  980. ACX_CONFIG_PS_WMM = 0x0049,
  981. ACX_ENABLE_RX_DATA_FILTER = 0x004A,
  982. ACX_SET_RX_DATA_FILTER = 0x004B,
  983. ACX_GET_DATA_FILTER_STATISTICS = 0x004C,
  984. ACX_RX_CONFIG_OPT = 0x004E,
  985. ACX_FRAG_CFG = 0x004F,
  986. ACX_BET_ENABLE = 0x0050,
  987. ACX_RSSI_SNR_TRIGGER = 0x0051,
  988. ACX_RSSI_SNR_WEIGHTS = 0x0051,
  989. ACX_KEEP_ALIVE_MODE = 0x0052,
  990. ACX_SET_KEEP_ALIVE_CONFIG = 0x0054,
  991. ACX_BA_SESSION_RESPONDER_POLICY = 0x0055,
  992. ACX_BA_SESSION_INITIATOR_POLICY = 0x0056,
  993. ACX_PEER_HT_CAP = 0x0057,
  994. ACX_HT_BSS_OPERATION = 0x0058,
  995. ACX_COEX_ACTIVITY = 0x0059,
  996. ACX_SET_SMART_REFLEX_DEBUG = 0x005A,
  997. ACX_SET_SMART_REFLEX_STATE = 0x005B,
  998. ACX_SET_SMART_REFLEX_PARAMS = 0x005F,
  999. DOT11_RX_MSDU_LIFE_TIME = 0x1004,
  1000. DOT11_CUR_TX_PWR = 0x100D,
  1001. DOT11_RX_DOT11_MODE = 0x1012,
  1002. DOT11_RTS_THRESHOLD = 0x1013,
  1003. DOT11_GROUP_ADDRESS_TBL = 0x1014,
  1004. MAX_DOT11_IE = DOT11_GROUP_ADDRESS_TBL,
  1005. MAX_IE = 0xFFFF
  1006. };
  1007. int wl1271_acx_wake_up_conditions(struct wl1271 *wl, u8 wake_up_event,
  1008. u8 listen_interval);
  1009. int wl1271_acx_sleep_auth(struct wl1271 *wl, u8 sleep_auth);
  1010. int wl1271_acx_fw_version(struct wl1271 *wl, char *buf, size_t len);
  1011. int wl1271_acx_tx_power(struct wl1271 *wl, int power);
  1012. int wl1271_acx_feature_cfg(struct wl1271 *wl);
  1013. int wl1271_acx_mem_map(struct wl1271 *wl,
  1014. struct acx_header *mem_map, size_t len);
  1015. int wl1271_acx_rx_msdu_life_time(struct wl1271 *wl, u32 life_time);
  1016. int wl1271_acx_rx_config(struct wl1271 *wl, u32 config, u32 filter);
  1017. int wl1271_acx_pd_threshold(struct wl1271 *wl);
  1018. int wl1271_acx_slot(struct wl1271 *wl, enum acx_slot_type slot_time);
  1019. int wl1271_acx_group_address_tbl(struct wl1271 *wl, bool enable,
  1020. void *mc_list, u32 mc_list_len);
  1021. int wl1271_acx_service_period_timeout(struct wl1271 *wl);
  1022. int wl1271_acx_rts_threshold(struct wl1271 *wl, u16 rts_threshold);
  1023. int wl1271_acx_beacon_filter_opt(struct wl1271 *wl, bool enable_filter);
  1024. int wl1271_acx_beacon_filter_table(struct wl1271 *wl);
  1025. int wl1271_acx_conn_monit_params(struct wl1271 *wl);
  1026. int wl1271_acx_sg_enable(struct wl1271 *wl);
  1027. int wl1271_acx_sg_cfg(struct wl1271 *wl);
  1028. int wl1271_acx_cca_threshold(struct wl1271 *wl);
  1029. int wl1271_acx_bcn_dtim_options(struct wl1271 *wl);
  1030. int wl1271_acx_aid(struct wl1271 *wl, u16 aid);
  1031. int wl1271_acx_event_mbox_mask(struct wl1271 *wl, u32 event_mask);
  1032. int wl1271_acx_set_preamble(struct wl1271 *wl, enum acx_preamble_type preamble);
  1033. int wl1271_acx_cts_protect(struct wl1271 *wl,
  1034. enum acx_ctsprotect_type ctsprotect);
  1035. int wl1271_acx_statistics(struct wl1271 *wl, struct acx_statistics *stats);
  1036. int wl1271_acx_rate_policies(struct wl1271 *wl, u32 enabled_rates);
  1037. int wl1271_acx_ac_cfg(struct wl1271 *wl);
  1038. int wl1271_acx_tid_cfg(struct wl1271 *wl);
  1039. int wl1271_acx_frag_threshold(struct wl1271 *wl);
  1040. int wl1271_acx_tx_config_options(struct wl1271 *wl);
  1041. int wl1271_acx_mem_cfg(struct wl1271 *wl);
  1042. int wl1271_acx_init_mem_config(struct wl1271 *wl);
  1043. int wl1271_acx_init_rx_interrupt(struct wl1271 *wl);
  1044. int wl1271_acx_smart_reflex(struct wl1271 *wl);
  1045. #endif /* __WL1271_ACX_H__ */