scc_pata.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ide/pci/siimage.c:
  7. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  8. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  23. */
  24. #include <linux/types.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/delay.h>
  28. #include <linux/ide.h>
  29. #include <linux/init.h>
  30. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  31. #define SCC_PATA_NAME "scc IDE"
  32. #define TDVHSEL_MASTER 0x00000001
  33. #define TDVHSEL_SLAVE 0x00000004
  34. #define MODE_JCUSFEN 0x00000080
  35. #define CCKCTRL_ATARESET 0x00040000
  36. #define CCKCTRL_BUFCNT 0x00020000
  37. #define CCKCTRL_CRST 0x00010000
  38. #define CCKCTRL_OCLKEN 0x00000100
  39. #define CCKCTRL_ATACLKOEN 0x00000002
  40. #define CCKCTRL_LCLKEN 0x00000001
  41. #define QCHCD_IOS_SS 0x00000001
  42. #define QCHSD_STPDIAG 0x00020000
  43. #define INTMASK_MSK 0xD1000012
  44. #define INTSTS_SERROR 0x80000000
  45. #define INTSTS_PRERR 0x40000000
  46. #define INTSTS_RERR 0x10000000
  47. #define INTSTS_ICERR 0x01000000
  48. #define INTSTS_BMSINT 0x00000010
  49. #define INTSTS_BMHE 0x00000008
  50. #define INTSTS_IOIRQS 0x00000004
  51. #define INTSTS_INTRQ 0x00000002
  52. #define INTSTS_ACTEINT 0x00000001
  53. #define ECMODE_VALUE 0x01
  54. static struct scc_ports {
  55. unsigned long ctl, dma;
  56. struct ide_host *host; /* for removing port from system */
  57. } scc_ports[MAX_HWIFS];
  58. /* PIO transfer mode table */
  59. /* JCHST */
  60. static unsigned long JCHSTtbl[2][7] = {
  61. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  62. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  63. };
  64. /* JCHHT */
  65. static unsigned long JCHHTtbl[2][7] = {
  66. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  67. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  68. };
  69. /* JCHCT */
  70. static unsigned long JCHCTtbl[2][7] = {
  71. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  72. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  73. };
  74. /* DMA transfer mode table */
  75. /* JCHDCTM/JCHDCTS */
  76. static unsigned long JCHDCTxtbl[2][7] = {
  77. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  78. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  79. };
  80. /* JCSTWTM/JCSTWTS */
  81. static unsigned long JCSTWTxtbl[2][7] = {
  82. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  83. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  84. };
  85. /* JCTSS */
  86. static unsigned long JCTSStbl[2][7] = {
  87. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  88. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  89. };
  90. /* JCENVT */
  91. static unsigned long JCENVTtbl[2][7] = {
  92. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  93. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  94. };
  95. /* JCACTSELS/JCACTSELM */
  96. static unsigned long JCACTSELtbl[2][7] = {
  97. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  98. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  99. };
  100. static u8 scc_ide_inb(unsigned long port)
  101. {
  102. u32 data = in_be32((void*)port);
  103. return (u8)data;
  104. }
  105. static void scc_exec_command(ide_hwif_t *hwif, u8 cmd)
  106. {
  107. out_be32((void *)hwif->io_ports.command_addr, cmd);
  108. eieio();
  109. in_be32((void *)(hwif->dma_base + 0x01c));
  110. eieio();
  111. }
  112. static u8 scc_read_status(ide_hwif_t *hwif)
  113. {
  114. return (u8)in_be32((void *)hwif->io_ports.status_addr);
  115. }
  116. static u8 scc_read_altstatus(ide_hwif_t *hwif)
  117. {
  118. return (u8)in_be32((void *)hwif->io_ports.ctl_addr);
  119. }
  120. static u8 scc_read_sff_dma_status(ide_hwif_t *hwif)
  121. {
  122. return (u8)in_be32((void *)(hwif->dma_base + 4));
  123. }
  124. static void scc_set_irq(ide_hwif_t *hwif, int on)
  125. {
  126. u8 ctl = ATA_DEVCTL_OBS;
  127. if (on == 4) { /* hack for SRST */
  128. ctl |= 4;
  129. on &= ~4;
  130. }
  131. ctl |= on ? 0 : 2;
  132. out_be32((void *)hwif->io_ports.ctl_addr, ctl);
  133. eieio();
  134. in_be32((void *)(hwif->dma_base + 0x01c));
  135. eieio();
  136. }
  137. static void scc_ide_insw(unsigned long port, void *addr, u32 count)
  138. {
  139. u16 *ptr = (u16 *)addr;
  140. while (count--) {
  141. *ptr++ = le16_to_cpu(in_be32((void*)port));
  142. }
  143. }
  144. static void scc_ide_insl(unsigned long port, void *addr, u32 count)
  145. {
  146. u16 *ptr = (u16 *)addr;
  147. while (count--) {
  148. *ptr++ = le16_to_cpu(in_be32((void*)port));
  149. *ptr++ = le16_to_cpu(in_be32((void*)port));
  150. }
  151. }
  152. static void scc_ide_outb(u8 addr, unsigned long port)
  153. {
  154. out_be32((void*)port, addr);
  155. }
  156. static void
  157. scc_ide_outsw(unsigned long port, void *addr, u32 count)
  158. {
  159. u16 *ptr = (u16 *)addr;
  160. while (count--) {
  161. out_be32((void*)port, cpu_to_le16(*ptr++));
  162. }
  163. }
  164. static void
  165. scc_ide_outsl(unsigned long port, void *addr, u32 count)
  166. {
  167. u16 *ptr = (u16 *)addr;
  168. while (count--) {
  169. out_be32((void*)port, cpu_to_le16(*ptr++));
  170. out_be32((void*)port, cpu_to_le16(*ptr++));
  171. }
  172. }
  173. /**
  174. * scc_set_pio_mode - set host controller for PIO mode
  175. * @drive: drive
  176. * @pio: PIO mode number
  177. *
  178. * Load the timing settings for this device mode into the
  179. * controller.
  180. */
  181. static void scc_set_pio_mode(ide_drive_t *drive, const u8 pio)
  182. {
  183. ide_hwif_t *hwif = HWIF(drive);
  184. struct scc_ports *ports = ide_get_hwifdata(hwif);
  185. unsigned long ctl_base = ports->ctl;
  186. unsigned long cckctrl_port = ctl_base + 0xff0;
  187. unsigned long piosht_port = ctl_base + 0x000;
  188. unsigned long pioct_port = ctl_base + 0x004;
  189. unsigned long reg;
  190. int offset;
  191. reg = in_be32((void __iomem *)cckctrl_port);
  192. if (reg & CCKCTRL_ATACLKOEN) {
  193. offset = 1; /* 133MHz */
  194. } else {
  195. offset = 0; /* 100MHz */
  196. }
  197. reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
  198. out_be32((void __iomem *)piosht_port, reg);
  199. reg = JCHCTtbl[offset][pio];
  200. out_be32((void __iomem *)pioct_port, reg);
  201. }
  202. /**
  203. * scc_set_dma_mode - set host controller for DMA mode
  204. * @drive: drive
  205. * @speed: DMA mode
  206. *
  207. * Load the timing settings for this device mode into the
  208. * controller.
  209. */
  210. static void scc_set_dma_mode(ide_drive_t *drive, const u8 speed)
  211. {
  212. ide_hwif_t *hwif = HWIF(drive);
  213. struct scc_ports *ports = ide_get_hwifdata(hwif);
  214. unsigned long ctl_base = ports->ctl;
  215. unsigned long cckctrl_port = ctl_base + 0xff0;
  216. unsigned long mdmact_port = ctl_base + 0x008;
  217. unsigned long mcrcst_port = ctl_base + 0x00c;
  218. unsigned long sdmact_port = ctl_base + 0x010;
  219. unsigned long scrcst_port = ctl_base + 0x014;
  220. unsigned long udenvt_port = ctl_base + 0x018;
  221. unsigned long tdvhsel_port = ctl_base + 0x020;
  222. int is_slave = (&hwif->drives[1] == drive);
  223. int offset, idx;
  224. unsigned long reg;
  225. unsigned long jcactsel;
  226. reg = in_be32((void __iomem *)cckctrl_port);
  227. if (reg & CCKCTRL_ATACLKOEN) {
  228. offset = 1; /* 133MHz */
  229. } else {
  230. offset = 0; /* 100MHz */
  231. }
  232. idx = speed - XFER_UDMA_0;
  233. jcactsel = JCACTSELtbl[offset][idx];
  234. if (is_slave) {
  235. out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
  236. out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
  237. jcactsel = jcactsel << 2;
  238. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
  239. } else {
  240. out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
  241. out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
  242. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
  243. }
  244. reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
  245. out_be32((void __iomem *)udenvt_port, reg);
  246. }
  247. static void scc_dma_host_set(ide_drive_t *drive, int on)
  248. {
  249. ide_hwif_t *hwif = drive->hwif;
  250. u8 unit = (drive->select.b.unit & 0x01);
  251. u8 dma_stat = scc_ide_inb(hwif->dma_base + 4);
  252. if (on)
  253. dma_stat |= (1 << (5 + unit));
  254. else
  255. dma_stat &= ~(1 << (5 + unit));
  256. scc_ide_outb(dma_stat, hwif->dma_base + 4);
  257. }
  258. /**
  259. * scc_ide_dma_setup - begin a DMA phase
  260. * @drive: target device
  261. *
  262. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  263. * and then set up the DMA transfer registers.
  264. *
  265. * Returns 0 on success. If a PIO fallback is required then 1
  266. * is returned.
  267. */
  268. static int scc_dma_setup(ide_drive_t *drive)
  269. {
  270. ide_hwif_t *hwif = drive->hwif;
  271. struct request *rq = HWGROUP(drive)->rq;
  272. unsigned int reading;
  273. u8 dma_stat;
  274. if (rq_data_dir(rq))
  275. reading = 0;
  276. else
  277. reading = 1 << 3;
  278. /* fall back to pio! */
  279. if (!ide_build_dmatable(drive, rq)) {
  280. ide_map_sg(drive, rq);
  281. return 1;
  282. }
  283. /* PRD table */
  284. out_be32((void __iomem *)(hwif->dma_base + 8), hwif->dmatable_dma);
  285. /* specify r/w */
  286. out_be32((void __iomem *)hwif->dma_base, reading);
  287. /* read DMA status for INTR & ERROR flags */
  288. dma_stat = in_be32((void __iomem *)(hwif->dma_base + 4));
  289. /* clear INTR & ERROR flags */
  290. out_be32((void __iomem *)(hwif->dma_base + 4), dma_stat | 6);
  291. drive->waiting_for_dma = 1;
  292. return 0;
  293. }
  294. static void scc_dma_start(ide_drive_t *drive)
  295. {
  296. ide_hwif_t *hwif = drive->hwif;
  297. u8 dma_cmd = scc_ide_inb(hwif->dma_base);
  298. /* start DMA */
  299. scc_ide_outb(dma_cmd | 1, hwif->dma_base);
  300. hwif->dma = 1;
  301. wmb();
  302. }
  303. static int __scc_dma_end(ide_drive_t *drive)
  304. {
  305. ide_hwif_t *hwif = drive->hwif;
  306. u8 dma_stat, dma_cmd;
  307. drive->waiting_for_dma = 0;
  308. /* get DMA command mode */
  309. dma_cmd = scc_ide_inb(hwif->dma_base);
  310. /* stop DMA */
  311. scc_ide_outb(dma_cmd & ~1, hwif->dma_base);
  312. /* get DMA status */
  313. dma_stat = scc_ide_inb(hwif->dma_base + 4);
  314. /* clear the INTR & ERROR bits */
  315. scc_ide_outb(dma_stat | 6, hwif->dma_base + 4);
  316. /* purge DMA mappings */
  317. ide_destroy_dmatable(drive);
  318. /* verify good DMA status */
  319. hwif->dma = 0;
  320. wmb();
  321. return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
  322. }
  323. /**
  324. * scc_dma_end - Stop DMA
  325. * @drive: IDE drive
  326. *
  327. * Check and clear INT Status register.
  328. * Then call __scc_dma_end().
  329. */
  330. static int scc_dma_end(ide_drive_t *drive)
  331. {
  332. ide_hwif_t *hwif = HWIF(drive);
  333. void __iomem *dma_base = (void __iomem *)hwif->dma_base;
  334. unsigned long intsts_port = hwif->dma_base + 0x014;
  335. u32 reg;
  336. int dma_stat, data_loss = 0;
  337. static int retry = 0;
  338. /* errata A308 workaround: Step5 (check data loss) */
  339. /* We don't check non ide_disk because it is limited to UDMA4 */
  340. if (!(in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  341. & ATA_ERR) &&
  342. drive->media == ide_disk && drive->current_speed > XFER_UDMA_4) {
  343. reg = in_be32((void __iomem *)intsts_port);
  344. if (!(reg & INTSTS_ACTEINT)) {
  345. printk(KERN_WARNING "%s: operation failed (transfer data loss)\n",
  346. drive->name);
  347. data_loss = 1;
  348. if (retry++) {
  349. struct request *rq = HWGROUP(drive)->rq;
  350. int unit;
  351. /* ERROR_RESET and drive->crc_count are needed
  352. * to reduce DMA transfer mode in retry process.
  353. */
  354. if (rq)
  355. rq->errors |= ERROR_RESET;
  356. for (unit = 0; unit < MAX_DRIVES; unit++) {
  357. ide_drive_t *drive = &hwif->drives[unit];
  358. drive->crc_count++;
  359. }
  360. }
  361. }
  362. }
  363. while (1) {
  364. reg = in_be32((void __iomem *)intsts_port);
  365. if (reg & INTSTS_SERROR) {
  366. printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
  367. out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
  368. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  369. continue;
  370. }
  371. if (reg & INTSTS_PRERR) {
  372. u32 maea0, maec0;
  373. unsigned long ctl_base = hwif->config_data;
  374. maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
  375. maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
  376. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
  377. out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
  378. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  379. continue;
  380. }
  381. if (reg & INTSTS_RERR) {
  382. printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
  383. out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
  384. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  385. continue;
  386. }
  387. if (reg & INTSTS_ICERR) {
  388. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  389. printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
  390. out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
  391. continue;
  392. }
  393. if (reg & INTSTS_BMSINT) {
  394. printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
  395. out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
  396. ide_do_reset(drive);
  397. continue;
  398. }
  399. if (reg & INTSTS_BMHE) {
  400. out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
  401. continue;
  402. }
  403. if (reg & INTSTS_ACTEINT) {
  404. out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
  405. continue;
  406. }
  407. if (reg & INTSTS_IOIRQS) {
  408. out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
  409. continue;
  410. }
  411. break;
  412. }
  413. dma_stat = __scc_dma_end(drive);
  414. if (data_loss)
  415. dma_stat |= 2; /* emulate DMA error (to retry command) */
  416. return dma_stat;
  417. }
  418. /* returns 1 if dma irq issued, 0 otherwise */
  419. static int scc_dma_test_irq(ide_drive_t *drive)
  420. {
  421. ide_hwif_t *hwif = HWIF(drive);
  422. u32 int_stat = in_be32((void __iomem *)hwif->dma_base + 0x014);
  423. /* SCC errata A252,A308 workaround: Step4 */
  424. if ((in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  425. & ATA_ERR) &&
  426. (int_stat & INTSTS_INTRQ))
  427. return 1;
  428. /* SCC errata A308 workaround: Step5 (polling IOIRQS) */
  429. if (int_stat & INTSTS_IOIRQS)
  430. return 1;
  431. if (!drive->waiting_for_dma)
  432. printk(KERN_WARNING "%s: (%s) called while not waiting\n",
  433. drive->name, __func__);
  434. return 0;
  435. }
  436. static u8 scc_udma_filter(ide_drive_t *drive)
  437. {
  438. ide_hwif_t *hwif = drive->hwif;
  439. u8 mask = hwif->ultra_mask;
  440. /* errata A308 workaround: limit non ide_disk drive to UDMA4 */
  441. if ((drive->media != ide_disk) && (mask & 0xE0)) {
  442. printk(KERN_INFO "%s: limit %s to UDMA4\n",
  443. SCC_PATA_NAME, drive->name);
  444. mask = ATA_UDMA4;
  445. }
  446. return mask;
  447. }
  448. /**
  449. * setup_mmio_scc - map CTRL/BMID region
  450. * @dev: PCI device we are configuring
  451. * @name: device name
  452. *
  453. */
  454. static int setup_mmio_scc (struct pci_dev *dev, const char *name)
  455. {
  456. unsigned long ctl_base = pci_resource_start(dev, 0);
  457. unsigned long dma_base = pci_resource_start(dev, 1);
  458. unsigned long ctl_size = pci_resource_len(dev, 0);
  459. unsigned long dma_size = pci_resource_len(dev, 1);
  460. void __iomem *ctl_addr;
  461. void __iomem *dma_addr;
  462. int i, ret;
  463. for (i = 0; i < MAX_HWIFS; i++) {
  464. if (scc_ports[i].ctl == 0)
  465. break;
  466. }
  467. if (i >= MAX_HWIFS)
  468. return -ENOMEM;
  469. ret = pci_request_selected_regions(dev, (1 << 2) - 1, name);
  470. if (ret < 0) {
  471. printk(KERN_ERR "%s: can't reserve resources\n", name);
  472. return ret;
  473. }
  474. if ((ctl_addr = ioremap(ctl_base, ctl_size)) == NULL)
  475. goto fail_0;
  476. if ((dma_addr = ioremap(dma_base, dma_size)) == NULL)
  477. goto fail_1;
  478. pci_set_master(dev);
  479. scc_ports[i].ctl = (unsigned long)ctl_addr;
  480. scc_ports[i].dma = (unsigned long)dma_addr;
  481. pci_set_drvdata(dev, (void *) &scc_ports[i]);
  482. return 1;
  483. fail_1:
  484. iounmap(ctl_addr);
  485. fail_0:
  486. return -ENOMEM;
  487. }
  488. static int scc_ide_setup_pci_device(struct pci_dev *dev,
  489. const struct ide_port_info *d)
  490. {
  491. struct scc_ports *ports = pci_get_drvdata(dev);
  492. struct ide_host *host;
  493. hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
  494. int i, rc;
  495. memset(&hw, 0, sizeof(hw));
  496. for (i = 0; i <= 8; i++)
  497. hw.io_ports_array[i] = ports->dma + 0x20 + i * 4;
  498. hw.irq = dev->irq;
  499. hw.dev = &dev->dev;
  500. hw.chipset = ide_pci;
  501. rc = ide_host_add(d, hws, &host);
  502. if (rc)
  503. return rc;
  504. ports->host = host;
  505. return 0;
  506. }
  507. /**
  508. * init_setup_scc - set up an SCC PATA Controller
  509. * @dev: PCI device
  510. * @d: IDE port info
  511. *
  512. * Perform the initial set up for this device.
  513. */
  514. static int __devinit init_setup_scc(struct pci_dev *dev,
  515. const struct ide_port_info *d)
  516. {
  517. unsigned long ctl_base;
  518. unsigned long dma_base;
  519. unsigned long cckctrl_port;
  520. unsigned long intmask_port;
  521. unsigned long mode_port;
  522. unsigned long ecmode_port;
  523. unsigned long dma_status_port;
  524. u32 reg = 0;
  525. struct scc_ports *ports;
  526. int rc;
  527. rc = pci_enable_device(dev);
  528. if (rc)
  529. goto end;
  530. rc = setup_mmio_scc(dev, d->name);
  531. if (rc < 0)
  532. goto end;
  533. ports = pci_get_drvdata(dev);
  534. ctl_base = ports->ctl;
  535. dma_base = ports->dma;
  536. cckctrl_port = ctl_base + 0xff0;
  537. intmask_port = dma_base + 0x010;
  538. mode_port = ctl_base + 0x024;
  539. ecmode_port = ctl_base + 0xf00;
  540. dma_status_port = dma_base + 0x004;
  541. /* controller initialization */
  542. reg = 0;
  543. out_be32((void*)cckctrl_port, reg);
  544. reg |= CCKCTRL_ATACLKOEN;
  545. out_be32((void*)cckctrl_port, reg);
  546. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  547. out_be32((void*)cckctrl_port, reg);
  548. reg |= CCKCTRL_CRST;
  549. out_be32((void*)cckctrl_port, reg);
  550. for (;;) {
  551. reg = in_be32((void*)cckctrl_port);
  552. if (reg & CCKCTRL_CRST)
  553. break;
  554. udelay(5000);
  555. }
  556. reg |= CCKCTRL_ATARESET;
  557. out_be32((void*)cckctrl_port, reg);
  558. out_be32((void*)ecmode_port, ECMODE_VALUE);
  559. out_be32((void*)mode_port, MODE_JCUSFEN);
  560. out_be32((void*)intmask_port, INTMASK_MSK);
  561. rc = scc_ide_setup_pci_device(dev, d);
  562. end:
  563. return rc;
  564. }
  565. static void scc_tf_load(ide_drive_t *drive, ide_task_t *task)
  566. {
  567. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  568. struct ide_taskfile *tf = &task->tf;
  569. u8 HIHI = (task->tf_flags & IDE_TFLAG_LBA48) ? 0xE0 : 0xEF;
  570. if (task->tf_flags & IDE_TFLAG_FLAGGED)
  571. HIHI = 0xFF;
  572. if (task->tf_flags & IDE_TFLAG_OUT_DATA)
  573. out_be32((void *)io_ports->data_addr,
  574. (tf->hob_data << 8) | tf->data);
  575. if (task->tf_flags & IDE_TFLAG_OUT_HOB_FEATURE)
  576. scc_ide_outb(tf->hob_feature, io_ports->feature_addr);
  577. if (task->tf_flags & IDE_TFLAG_OUT_HOB_NSECT)
  578. scc_ide_outb(tf->hob_nsect, io_ports->nsect_addr);
  579. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAL)
  580. scc_ide_outb(tf->hob_lbal, io_ports->lbal_addr);
  581. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAM)
  582. scc_ide_outb(tf->hob_lbam, io_ports->lbam_addr);
  583. if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAH)
  584. scc_ide_outb(tf->hob_lbah, io_ports->lbah_addr);
  585. if (task->tf_flags & IDE_TFLAG_OUT_FEATURE)
  586. scc_ide_outb(tf->feature, io_ports->feature_addr);
  587. if (task->tf_flags & IDE_TFLAG_OUT_NSECT)
  588. scc_ide_outb(tf->nsect, io_ports->nsect_addr);
  589. if (task->tf_flags & IDE_TFLAG_OUT_LBAL)
  590. scc_ide_outb(tf->lbal, io_ports->lbal_addr);
  591. if (task->tf_flags & IDE_TFLAG_OUT_LBAM)
  592. scc_ide_outb(tf->lbam, io_ports->lbam_addr);
  593. if (task->tf_flags & IDE_TFLAG_OUT_LBAH)
  594. scc_ide_outb(tf->lbah, io_ports->lbah_addr);
  595. if (task->tf_flags & IDE_TFLAG_OUT_DEVICE)
  596. scc_ide_outb((tf->device & HIHI) | drive->select.all,
  597. io_ports->device_addr);
  598. }
  599. static void scc_tf_read(ide_drive_t *drive, ide_task_t *task)
  600. {
  601. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  602. struct ide_taskfile *tf = &task->tf;
  603. if (task->tf_flags & IDE_TFLAG_IN_DATA) {
  604. u16 data = (u16)in_be32((void *)io_ports->data_addr);
  605. tf->data = data & 0xff;
  606. tf->hob_data = (data >> 8) & 0xff;
  607. }
  608. /* be sure we're looking at the low order bits */
  609. scc_ide_outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
  610. if (task->tf_flags & IDE_TFLAG_IN_FEATURE)
  611. tf->feature = scc_ide_inb(io_ports->feature_addr);
  612. if (task->tf_flags & IDE_TFLAG_IN_NSECT)
  613. tf->nsect = scc_ide_inb(io_ports->nsect_addr);
  614. if (task->tf_flags & IDE_TFLAG_IN_LBAL)
  615. tf->lbal = scc_ide_inb(io_ports->lbal_addr);
  616. if (task->tf_flags & IDE_TFLAG_IN_LBAM)
  617. tf->lbam = scc_ide_inb(io_ports->lbam_addr);
  618. if (task->tf_flags & IDE_TFLAG_IN_LBAH)
  619. tf->lbah = scc_ide_inb(io_ports->lbah_addr);
  620. if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
  621. tf->device = scc_ide_inb(io_ports->device_addr);
  622. if (task->tf_flags & IDE_TFLAG_LBA48) {
  623. scc_ide_outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
  624. if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
  625. tf->hob_feature = scc_ide_inb(io_ports->feature_addr);
  626. if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
  627. tf->hob_nsect = scc_ide_inb(io_ports->nsect_addr);
  628. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
  629. tf->hob_lbal = scc_ide_inb(io_ports->lbal_addr);
  630. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
  631. tf->hob_lbam = scc_ide_inb(io_ports->lbam_addr);
  632. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
  633. tf->hob_lbah = scc_ide_inb(io_ports->lbah_addr);
  634. }
  635. }
  636. static void scc_input_data(ide_drive_t *drive, struct request *rq,
  637. void *buf, unsigned int len)
  638. {
  639. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  640. len++;
  641. if (drive->io_32bit) {
  642. scc_ide_insl(data_addr, buf, len / 4);
  643. if ((len & 3) >= 2)
  644. scc_ide_insw(data_addr, (u8 *)buf + (len & ~3), 1);
  645. } else
  646. scc_ide_insw(data_addr, buf, len / 2);
  647. }
  648. static void scc_output_data(ide_drive_t *drive, struct request *rq,
  649. void *buf, unsigned int len)
  650. {
  651. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  652. len++;
  653. if (drive->io_32bit) {
  654. scc_ide_outsl(data_addr, buf, len / 4);
  655. if ((len & 3) >= 2)
  656. scc_ide_outsw(data_addr, (u8 *)buf + (len & ~3), 1);
  657. } else
  658. scc_ide_outsw(data_addr, buf, len / 2);
  659. }
  660. /**
  661. * init_mmio_iops_scc - set up the iops for MMIO
  662. * @hwif: interface to set up
  663. *
  664. */
  665. static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
  666. {
  667. struct pci_dev *dev = to_pci_dev(hwif->dev);
  668. struct scc_ports *ports = pci_get_drvdata(dev);
  669. unsigned long dma_base = ports->dma;
  670. ide_set_hwifdata(hwif, ports);
  671. hwif->dma_base = dma_base;
  672. hwif->config_data = ports->ctl;
  673. }
  674. /**
  675. * init_iops_scc - set up iops
  676. * @hwif: interface to set up
  677. *
  678. * Do the basic setup for the SCC hardware interface
  679. * and then do the MMIO setup.
  680. */
  681. static void __devinit init_iops_scc(ide_hwif_t *hwif)
  682. {
  683. struct pci_dev *dev = to_pci_dev(hwif->dev);
  684. hwif->hwif_data = NULL;
  685. if (pci_get_drvdata(dev) == NULL)
  686. return;
  687. init_mmio_iops_scc(hwif);
  688. }
  689. static u8 scc_cable_detect(ide_hwif_t *hwif)
  690. {
  691. return ATA_CBL_PATA80;
  692. }
  693. /**
  694. * init_hwif_scc - set up hwif
  695. * @hwif: interface to set up
  696. *
  697. * We do the basic set up of the interface structure. The SCC
  698. * requires several custom handlers so we override the default
  699. * ide DMA handlers appropriately.
  700. */
  701. static void __devinit init_hwif_scc(ide_hwif_t *hwif)
  702. {
  703. struct scc_ports *ports = ide_get_hwifdata(hwif);
  704. /* PTERADD */
  705. out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
  706. if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN)
  707. hwif->ultra_mask = ATA_UDMA6; /* 133MHz */
  708. else
  709. hwif->ultra_mask = ATA_UDMA5; /* 100MHz */
  710. }
  711. static const struct ide_tp_ops scc_tp_ops = {
  712. .exec_command = scc_exec_command,
  713. .read_status = scc_read_status,
  714. .read_altstatus = scc_read_altstatus,
  715. .read_sff_dma_status = scc_read_sff_dma_status,
  716. .set_irq = scc_set_irq,
  717. .tf_load = scc_tf_load,
  718. .tf_read = scc_tf_read,
  719. .input_data = scc_input_data,
  720. .output_data = scc_output_data,
  721. };
  722. static const struct ide_port_ops scc_port_ops = {
  723. .set_pio_mode = scc_set_pio_mode,
  724. .set_dma_mode = scc_set_dma_mode,
  725. .udma_filter = scc_udma_filter,
  726. .cable_detect = scc_cable_detect,
  727. };
  728. static const struct ide_dma_ops scc_dma_ops = {
  729. .dma_host_set = scc_dma_host_set,
  730. .dma_setup = scc_dma_setup,
  731. .dma_exec_cmd = ide_dma_exec_cmd,
  732. .dma_start = scc_dma_start,
  733. .dma_end = scc_dma_end,
  734. .dma_test_irq = scc_dma_test_irq,
  735. .dma_lost_irq = ide_dma_lost_irq,
  736. .dma_timeout = ide_dma_timeout,
  737. };
  738. #define DECLARE_SCC_DEV(name_str) \
  739. { \
  740. .name = name_str, \
  741. .init_iops = init_iops_scc, \
  742. .init_hwif = init_hwif_scc, \
  743. .tp_ops = &scc_tp_ops, \
  744. .port_ops = &scc_port_ops, \
  745. .dma_ops = &scc_dma_ops, \
  746. .host_flags = IDE_HFLAG_SINGLE, \
  747. .pio_mask = ATA_PIO4, \
  748. }
  749. static const struct ide_port_info scc_chipsets[] __devinitdata = {
  750. /* 0 */ DECLARE_SCC_DEV("sccIDE"),
  751. };
  752. /**
  753. * scc_init_one - pci layer discovery entry
  754. * @dev: PCI device
  755. * @id: ident table entry
  756. *
  757. * Called by the PCI code when it finds an SCC PATA controller.
  758. * We then use the IDE PCI generic helper to do most of the work.
  759. */
  760. static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  761. {
  762. return init_setup_scc(dev, &scc_chipsets[id->driver_data]);
  763. }
  764. /**
  765. * scc_remove - pci layer remove entry
  766. * @dev: PCI device
  767. *
  768. * Called by the PCI code when it removes an SCC PATA controller.
  769. */
  770. static void __devexit scc_remove(struct pci_dev *dev)
  771. {
  772. struct scc_ports *ports = pci_get_drvdata(dev);
  773. struct ide_host *host = ports->host;
  774. ide_hwif_t *hwif = host->ports[0];
  775. if (hwif->dmatable_cpu) {
  776. pci_free_consistent(dev, PRD_ENTRIES * PRD_BYTES,
  777. hwif->dmatable_cpu, hwif->dmatable_dma);
  778. hwif->dmatable_cpu = NULL;
  779. }
  780. ide_host_remove(host);
  781. iounmap((void*)ports->dma);
  782. iounmap((void*)ports->ctl);
  783. pci_release_selected_regions(dev, (1 << 2) - 1);
  784. memset(ports, 0, sizeof(*ports));
  785. }
  786. static const struct pci_device_id scc_pci_tbl[] = {
  787. { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA), 0 },
  788. { 0, },
  789. };
  790. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  791. static struct pci_driver driver = {
  792. .name = "SCC IDE",
  793. .id_table = scc_pci_tbl,
  794. .probe = scc_init_one,
  795. .remove = __devexit_p(scc_remove),
  796. };
  797. static int scc_ide_init(void)
  798. {
  799. return ide_pci_register_driver(&driver);
  800. }
  801. module_init(scc_ide_init);
  802. /* -- No exit code?
  803. static void scc_ide_exit(void)
  804. {
  805. ide_pci_unregister_driver(&driver);
  806. }
  807. module_exit(scc_ide_exit);
  808. */
  809. MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
  810. MODULE_LICENSE("GPL");