octeon_mgmt.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009 Cavium Networks
  7. */
  8. #include <linux/capability.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/if.h>
  16. #include <linux/if_vlan.h>
  17. #include <linux/slab.h>
  18. #include <linux/phy.h>
  19. #include <linux/spinlock.h>
  20. #include <asm/octeon/octeon.h>
  21. #include <asm/octeon/cvmx-mixx-defs.h>
  22. #include <asm/octeon/cvmx-agl-defs.h>
  23. #define DRV_NAME "octeon_mgmt"
  24. #define DRV_VERSION "2.0"
  25. #define DRV_DESCRIPTION \
  26. "Cavium Networks Octeon MII (management) port Network Driver"
  27. #define OCTEON_MGMT_NAPI_WEIGHT 16
  28. /*
  29. * Ring sizes that are powers of two allow for more efficient modulo
  30. * opertions.
  31. */
  32. #define OCTEON_MGMT_RX_RING_SIZE 512
  33. #define OCTEON_MGMT_TX_RING_SIZE 128
  34. /* Allow 8 bytes for vlan and FCS. */
  35. #define OCTEON_MGMT_RX_HEADROOM (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
  36. union mgmt_port_ring_entry {
  37. u64 d64;
  38. struct {
  39. u64 reserved_62_63:2;
  40. /* Length of the buffer/packet in bytes */
  41. u64 len:14;
  42. /* For TX, signals that the packet should be timestamped */
  43. u64 tstamp:1;
  44. /* The RX error code */
  45. u64 code:7;
  46. #define RING_ENTRY_CODE_DONE 0xf
  47. #define RING_ENTRY_CODE_MORE 0x10
  48. /* Physical address of the buffer */
  49. u64 addr:40;
  50. } s;
  51. };
  52. struct octeon_mgmt {
  53. struct net_device *netdev;
  54. int port;
  55. int irq;
  56. u64 *tx_ring;
  57. dma_addr_t tx_ring_handle;
  58. unsigned int tx_next;
  59. unsigned int tx_next_clean;
  60. unsigned int tx_current_fill;
  61. /* The tx_list lock also protects the ring related variables */
  62. struct sk_buff_head tx_list;
  63. /* RX variables only touched in napi_poll. No locking necessary. */
  64. u64 *rx_ring;
  65. dma_addr_t rx_ring_handle;
  66. unsigned int rx_next;
  67. unsigned int rx_next_fill;
  68. unsigned int rx_current_fill;
  69. struct sk_buff_head rx_list;
  70. spinlock_t lock;
  71. unsigned int last_duplex;
  72. unsigned int last_link;
  73. struct device *dev;
  74. struct napi_struct napi;
  75. struct tasklet_struct tx_clean_tasklet;
  76. struct phy_device *phydev;
  77. };
  78. static void octeon_mgmt_set_rx_irq(struct octeon_mgmt *p, int enable)
  79. {
  80. int port = p->port;
  81. union cvmx_mixx_intena mix_intena;
  82. unsigned long flags;
  83. spin_lock_irqsave(&p->lock, flags);
  84. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  85. mix_intena.s.ithena = enable ? 1 : 0;
  86. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  87. spin_unlock_irqrestore(&p->lock, flags);
  88. }
  89. static void octeon_mgmt_set_tx_irq(struct octeon_mgmt *p, int enable)
  90. {
  91. int port = p->port;
  92. union cvmx_mixx_intena mix_intena;
  93. unsigned long flags;
  94. spin_lock_irqsave(&p->lock, flags);
  95. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  96. mix_intena.s.othena = enable ? 1 : 0;
  97. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  98. spin_unlock_irqrestore(&p->lock, flags);
  99. }
  100. static inline void octeon_mgmt_enable_rx_irq(struct octeon_mgmt *p)
  101. {
  102. octeon_mgmt_set_rx_irq(p, 1);
  103. }
  104. static inline void octeon_mgmt_disable_rx_irq(struct octeon_mgmt *p)
  105. {
  106. octeon_mgmt_set_rx_irq(p, 0);
  107. }
  108. static inline void octeon_mgmt_enable_tx_irq(struct octeon_mgmt *p)
  109. {
  110. octeon_mgmt_set_tx_irq(p, 1);
  111. }
  112. static inline void octeon_mgmt_disable_tx_irq(struct octeon_mgmt *p)
  113. {
  114. octeon_mgmt_set_tx_irq(p, 0);
  115. }
  116. static unsigned int ring_max_fill(unsigned int ring_size)
  117. {
  118. return ring_size - 8;
  119. }
  120. static unsigned int ring_size_to_bytes(unsigned int ring_size)
  121. {
  122. return ring_size * sizeof(union mgmt_port_ring_entry);
  123. }
  124. static void octeon_mgmt_rx_fill_ring(struct net_device *netdev)
  125. {
  126. struct octeon_mgmt *p = netdev_priv(netdev);
  127. int port = p->port;
  128. while (p->rx_current_fill < ring_max_fill(OCTEON_MGMT_RX_RING_SIZE)) {
  129. unsigned int size;
  130. union mgmt_port_ring_entry re;
  131. struct sk_buff *skb;
  132. /* CN56XX pass 1 needs 8 bytes of padding. */
  133. size = netdev->mtu + OCTEON_MGMT_RX_HEADROOM + 8 + NET_IP_ALIGN;
  134. skb = netdev_alloc_skb(netdev, size);
  135. if (!skb)
  136. break;
  137. skb_reserve(skb, NET_IP_ALIGN);
  138. __skb_queue_tail(&p->rx_list, skb);
  139. re.d64 = 0;
  140. re.s.len = size;
  141. re.s.addr = dma_map_single(p->dev, skb->data,
  142. size,
  143. DMA_FROM_DEVICE);
  144. /* Put it in the ring. */
  145. p->rx_ring[p->rx_next_fill] = re.d64;
  146. dma_sync_single_for_device(p->dev, p->rx_ring_handle,
  147. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  148. DMA_BIDIRECTIONAL);
  149. p->rx_next_fill =
  150. (p->rx_next_fill + 1) % OCTEON_MGMT_RX_RING_SIZE;
  151. p->rx_current_fill++;
  152. /* Ring the bell. */
  153. cvmx_write_csr(CVMX_MIXX_IRING2(port), 1);
  154. }
  155. }
  156. static void octeon_mgmt_clean_tx_buffers(struct octeon_mgmt *p)
  157. {
  158. int port = p->port;
  159. union cvmx_mixx_orcnt mix_orcnt;
  160. union mgmt_port_ring_entry re;
  161. struct sk_buff *skb;
  162. int cleaned = 0;
  163. unsigned long flags;
  164. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  165. while (mix_orcnt.s.orcnt) {
  166. spin_lock_irqsave(&p->tx_list.lock, flags);
  167. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  168. if (mix_orcnt.s.orcnt == 0) {
  169. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  170. break;
  171. }
  172. dma_sync_single_for_cpu(p->dev, p->tx_ring_handle,
  173. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  174. DMA_BIDIRECTIONAL);
  175. re.d64 = p->tx_ring[p->tx_next_clean];
  176. p->tx_next_clean =
  177. (p->tx_next_clean + 1) % OCTEON_MGMT_TX_RING_SIZE;
  178. skb = __skb_dequeue(&p->tx_list);
  179. mix_orcnt.u64 = 0;
  180. mix_orcnt.s.orcnt = 1;
  181. /* Acknowledge to hardware that we have the buffer. */
  182. cvmx_write_csr(CVMX_MIXX_ORCNT(port), mix_orcnt.u64);
  183. p->tx_current_fill--;
  184. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  185. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  186. DMA_TO_DEVICE);
  187. dev_kfree_skb_any(skb);
  188. cleaned++;
  189. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  190. }
  191. if (cleaned && netif_queue_stopped(p->netdev))
  192. netif_wake_queue(p->netdev);
  193. }
  194. static void octeon_mgmt_clean_tx_tasklet(unsigned long arg)
  195. {
  196. struct octeon_mgmt *p = (struct octeon_mgmt *)arg;
  197. octeon_mgmt_clean_tx_buffers(p);
  198. octeon_mgmt_enable_tx_irq(p);
  199. }
  200. static void octeon_mgmt_update_rx_stats(struct net_device *netdev)
  201. {
  202. struct octeon_mgmt *p = netdev_priv(netdev);
  203. int port = p->port;
  204. unsigned long flags;
  205. u64 drop, bad;
  206. /* These reads also clear the count registers. */
  207. drop = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port));
  208. bad = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port));
  209. if (drop || bad) {
  210. /* Do an atomic update. */
  211. spin_lock_irqsave(&p->lock, flags);
  212. netdev->stats.rx_errors += bad;
  213. netdev->stats.rx_dropped += drop;
  214. spin_unlock_irqrestore(&p->lock, flags);
  215. }
  216. }
  217. static void octeon_mgmt_update_tx_stats(struct net_device *netdev)
  218. {
  219. struct octeon_mgmt *p = netdev_priv(netdev);
  220. int port = p->port;
  221. unsigned long flags;
  222. union cvmx_agl_gmx_txx_stat0 s0;
  223. union cvmx_agl_gmx_txx_stat1 s1;
  224. /* These reads also clear the count registers. */
  225. s0.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT0(port));
  226. s1.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT1(port));
  227. if (s0.s.xsdef || s0.s.xscol || s1.s.scol || s1.s.mcol) {
  228. /* Do an atomic update. */
  229. spin_lock_irqsave(&p->lock, flags);
  230. netdev->stats.tx_errors += s0.s.xsdef + s0.s.xscol;
  231. netdev->stats.collisions += s1.s.scol + s1.s.mcol;
  232. spin_unlock_irqrestore(&p->lock, flags);
  233. }
  234. }
  235. /*
  236. * Dequeue a receive skb and its corresponding ring entry. The ring
  237. * entry is returned, *pskb is updated to point to the skb.
  238. */
  239. static u64 octeon_mgmt_dequeue_rx_buffer(struct octeon_mgmt *p,
  240. struct sk_buff **pskb)
  241. {
  242. union mgmt_port_ring_entry re;
  243. dma_sync_single_for_cpu(p->dev, p->rx_ring_handle,
  244. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  245. DMA_BIDIRECTIONAL);
  246. re.d64 = p->rx_ring[p->rx_next];
  247. p->rx_next = (p->rx_next + 1) % OCTEON_MGMT_RX_RING_SIZE;
  248. p->rx_current_fill--;
  249. *pskb = __skb_dequeue(&p->rx_list);
  250. dma_unmap_single(p->dev, re.s.addr,
  251. ETH_FRAME_LEN + OCTEON_MGMT_RX_HEADROOM,
  252. DMA_FROM_DEVICE);
  253. return re.d64;
  254. }
  255. static int octeon_mgmt_receive_one(struct octeon_mgmt *p)
  256. {
  257. int port = p->port;
  258. struct net_device *netdev = p->netdev;
  259. union cvmx_mixx_ircnt mix_ircnt;
  260. union mgmt_port_ring_entry re;
  261. struct sk_buff *skb;
  262. struct sk_buff *skb2;
  263. struct sk_buff *skb_new;
  264. union mgmt_port_ring_entry re2;
  265. int rc = 1;
  266. re.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb);
  267. if (likely(re.s.code == RING_ENTRY_CODE_DONE)) {
  268. /* A good packet, send it up. */
  269. skb_put(skb, re.s.len);
  270. good:
  271. skb->protocol = eth_type_trans(skb, netdev);
  272. netdev->stats.rx_packets++;
  273. netdev->stats.rx_bytes += skb->len;
  274. netif_receive_skb(skb);
  275. rc = 0;
  276. } else if (re.s.code == RING_ENTRY_CODE_MORE) {
  277. /*
  278. * Packet split across skbs. This can happen if we
  279. * increase the MTU. Buffers that are already in the
  280. * rx ring can then end up being too small. As the rx
  281. * ring is refilled, buffers sized for the new MTU
  282. * will be used and we should go back to the normal
  283. * non-split case.
  284. */
  285. skb_put(skb, re.s.len);
  286. do {
  287. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  288. if (re2.s.code != RING_ENTRY_CODE_MORE
  289. && re2.s.code != RING_ENTRY_CODE_DONE)
  290. goto split_error;
  291. skb_put(skb2, re2.s.len);
  292. skb_new = skb_copy_expand(skb, 0, skb2->len,
  293. GFP_ATOMIC);
  294. if (!skb_new)
  295. goto split_error;
  296. if (skb_copy_bits(skb2, 0, skb_tail_pointer(skb_new),
  297. skb2->len))
  298. goto split_error;
  299. skb_put(skb_new, skb2->len);
  300. dev_kfree_skb_any(skb);
  301. dev_kfree_skb_any(skb2);
  302. skb = skb_new;
  303. } while (re2.s.code == RING_ENTRY_CODE_MORE);
  304. goto good;
  305. } else {
  306. /* Some other error, discard it. */
  307. dev_kfree_skb_any(skb);
  308. /*
  309. * Error statistics are accumulated in
  310. * octeon_mgmt_update_rx_stats.
  311. */
  312. }
  313. goto done;
  314. split_error:
  315. /* Discard the whole mess. */
  316. dev_kfree_skb_any(skb);
  317. dev_kfree_skb_any(skb2);
  318. while (re2.s.code == RING_ENTRY_CODE_MORE) {
  319. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  320. dev_kfree_skb_any(skb2);
  321. }
  322. netdev->stats.rx_errors++;
  323. done:
  324. /* Tell the hardware we processed a packet. */
  325. mix_ircnt.u64 = 0;
  326. mix_ircnt.s.ircnt = 1;
  327. cvmx_write_csr(CVMX_MIXX_IRCNT(port), mix_ircnt.u64);
  328. return rc;
  329. }
  330. static int octeon_mgmt_receive_packets(struct octeon_mgmt *p, int budget)
  331. {
  332. int port = p->port;
  333. unsigned int work_done = 0;
  334. union cvmx_mixx_ircnt mix_ircnt;
  335. int rc;
  336. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  337. while (work_done < budget && mix_ircnt.s.ircnt) {
  338. rc = octeon_mgmt_receive_one(p);
  339. if (!rc)
  340. work_done++;
  341. /* Check for more packets. */
  342. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  343. }
  344. octeon_mgmt_rx_fill_ring(p->netdev);
  345. return work_done;
  346. }
  347. static int octeon_mgmt_napi_poll(struct napi_struct *napi, int budget)
  348. {
  349. struct octeon_mgmt *p = container_of(napi, struct octeon_mgmt, napi);
  350. struct net_device *netdev = p->netdev;
  351. unsigned int work_done = 0;
  352. work_done = octeon_mgmt_receive_packets(p, budget);
  353. if (work_done < budget) {
  354. /* We stopped because no more packets were available. */
  355. napi_complete(napi);
  356. octeon_mgmt_enable_rx_irq(p);
  357. }
  358. octeon_mgmt_update_rx_stats(netdev);
  359. return work_done;
  360. }
  361. /* Reset the hardware to clean state. */
  362. static void octeon_mgmt_reset_hw(struct octeon_mgmt *p)
  363. {
  364. union cvmx_mixx_ctl mix_ctl;
  365. union cvmx_mixx_bist mix_bist;
  366. union cvmx_agl_gmx_bist agl_gmx_bist;
  367. mix_ctl.u64 = 0;
  368. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  369. do {
  370. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  371. } while (mix_ctl.s.busy);
  372. mix_ctl.s.reset = 1;
  373. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  374. cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  375. cvmx_wait(64);
  376. mix_bist.u64 = cvmx_read_csr(CVMX_MIXX_BIST(p->port));
  377. if (mix_bist.u64)
  378. dev_warn(p->dev, "MIX failed BIST (0x%016llx)\n",
  379. (unsigned long long)mix_bist.u64);
  380. agl_gmx_bist.u64 = cvmx_read_csr(CVMX_AGL_GMX_BIST);
  381. if (agl_gmx_bist.u64)
  382. dev_warn(p->dev, "AGL failed BIST (0x%016llx)\n",
  383. (unsigned long long)agl_gmx_bist.u64);
  384. }
  385. struct octeon_mgmt_cam_state {
  386. u64 cam[6];
  387. u64 cam_mask;
  388. int cam_index;
  389. };
  390. static void octeon_mgmt_cam_state_add(struct octeon_mgmt_cam_state *cs,
  391. unsigned char *addr)
  392. {
  393. int i;
  394. for (i = 0; i < 6; i++)
  395. cs->cam[i] |= (u64)addr[i] << (8 * (cs->cam_index));
  396. cs->cam_mask |= (1ULL << cs->cam_index);
  397. cs->cam_index++;
  398. }
  399. static void octeon_mgmt_set_rx_filtering(struct net_device *netdev)
  400. {
  401. struct octeon_mgmt *p = netdev_priv(netdev);
  402. int port = p->port;
  403. union cvmx_agl_gmx_rxx_adr_ctl adr_ctl;
  404. union cvmx_agl_gmx_prtx_cfg agl_gmx_prtx;
  405. unsigned long flags;
  406. unsigned int prev_packet_enable;
  407. unsigned int cam_mode = 1; /* 1 - Accept on CAM match */
  408. unsigned int multicast_mode = 1; /* 1 - Reject all multicast. */
  409. struct octeon_mgmt_cam_state cam_state;
  410. struct netdev_hw_addr *ha;
  411. int available_cam_entries;
  412. memset(&cam_state, 0, sizeof(cam_state));
  413. if ((netdev->flags & IFF_PROMISC) || netdev->uc.count > 7) {
  414. cam_mode = 0;
  415. available_cam_entries = 8;
  416. } else {
  417. /*
  418. * One CAM entry for the primary address, leaves seven
  419. * for the secondary addresses.
  420. */
  421. available_cam_entries = 7 - netdev->uc.count;
  422. }
  423. if (netdev->flags & IFF_MULTICAST) {
  424. if (cam_mode == 0 || (netdev->flags & IFF_ALLMULTI) ||
  425. netdev_mc_count(netdev) > available_cam_entries)
  426. multicast_mode = 2; /* 2 - Accept all multicast. */
  427. else
  428. multicast_mode = 0; /* 0 - Use CAM. */
  429. }
  430. if (cam_mode == 1) {
  431. /* Add primary address. */
  432. octeon_mgmt_cam_state_add(&cam_state, netdev->dev_addr);
  433. netdev_for_each_uc_addr(ha, netdev)
  434. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  435. }
  436. if (multicast_mode == 0) {
  437. netdev_for_each_mc_addr(ha, netdev)
  438. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  439. }
  440. spin_lock_irqsave(&p->lock, flags);
  441. /* Disable packet I/O. */
  442. agl_gmx_prtx.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  443. prev_packet_enable = agl_gmx_prtx.s.en;
  444. agl_gmx_prtx.s.en = 0;
  445. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  446. adr_ctl.u64 = 0;
  447. adr_ctl.s.cam_mode = cam_mode;
  448. adr_ctl.s.mcst = multicast_mode;
  449. adr_ctl.s.bcst = 1; /* Allow broadcast */
  450. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CTL(port), adr_ctl.u64);
  451. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM0(port), cam_state.cam[0]);
  452. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM1(port), cam_state.cam[1]);
  453. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM2(port), cam_state.cam[2]);
  454. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM3(port), cam_state.cam[3]);
  455. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM4(port), cam_state.cam[4]);
  456. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM5(port), cam_state.cam[5]);
  457. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM_EN(port), cam_state.cam_mask);
  458. /* Restore packet I/O. */
  459. agl_gmx_prtx.s.en = prev_packet_enable;
  460. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  461. spin_unlock_irqrestore(&p->lock, flags);
  462. }
  463. static int octeon_mgmt_set_mac_address(struct net_device *netdev, void *addr)
  464. {
  465. struct sockaddr *sa = addr;
  466. if (!is_valid_ether_addr(sa->sa_data))
  467. return -EADDRNOTAVAIL;
  468. memcpy(netdev->dev_addr, sa->sa_data, ETH_ALEN);
  469. octeon_mgmt_set_rx_filtering(netdev);
  470. return 0;
  471. }
  472. static int octeon_mgmt_change_mtu(struct net_device *netdev, int new_mtu)
  473. {
  474. struct octeon_mgmt *p = netdev_priv(netdev);
  475. int port = p->port;
  476. int size_without_fcs = new_mtu + OCTEON_MGMT_RX_HEADROOM;
  477. /*
  478. * Limit the MTU to make sure the ethernet packets are between
  479. * 64 bytes and 16383 bytes.
  480. */
  481. if (size_without_fcs < 64 || size_without_fcs > 16383) {
  482. dev_warn(p->dev, "MTU must be between %d and %d.\n",
  483. 64 - OCTEON_MGMT_RX_HEADROOM,
  484. 16383 - OCTEON_MGMT_RX_HEADROOM);
  485. return -EINVAL;
  486. }
  487. netdev->mtu = new_mtu;
  488. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_MAX(port), size_without_fcs);
  489. cvmx_write_csr(CVMX_AGL_GMX_RXX_JABBER(port),
  490. (size_without_fcs + 7) & 0xfff8);
  491. return 0;
  492. }
  493. static irqreturn_t octeon_mgmt_interrupt(int cpl, void *dev_id)
  494. {
  495. struct net_device *netdev = dev_id;
  496. struct octeon_mgmt *p = netdev_priv(netdev);
  497. int port = p->port;
  498. union cvmx_mixx_isr mixx_isr;
  499. mixx_isr.u64 = cvmx_read_csr(CVMX_MIXX_ISR(port));
  500. /* Clear any pending interrupts */
  501. cvmx_write_csr(CVMX_MIXX_ISR(port), mixx_isr.u64);
  502. cvmx_read_csr(CVMX_MIXX_ISR(port));
  503. if (mixx_isr.s.irthresh) {
  504. octeon_mgmt_disable_rx_irq(p);
  505. napi_schedule(&p->napi);
  506. }
  507. if (mixx_isr.s.orthresh) {
  508. octeon_mgmt_disable_tx_irq(p);
  509. tasklet_schedule(&p->tx_clean_tasklet);
  510. }
  511. return IRQ_HANDLED;
  512. }
  513. static int octeon_mgmt_ioctl(struct net_device *netdev,
  514. struct ifreq *rq, int cmd)
  515. {
  516. struct octeon_mgmt *p = netdev_priv(netdev);
  517. if (!netif_running(netdev))
  518. return -EINVAL;
  519. if (!p->phydev)
  520. return -EINVAL;
  521. return phy_mii_ioctl(p->phydev, rq, cmd);
  522. }
  523. static void octeon_mgmt_adjust_link(struct net_device *netdev)
  524. {
  525. struct octeon_mgmt *p = netdev_priv(netdev);
  526. int port = p->port;
  527. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  528. unsigned long flags;
  529. int link_changed = 0;
  530. spin_lock_irqsave(&p->lock, flags);
  531. if (p->phydev->link) {
  532. if (!p->last_link)
  533. link_changed = 1;
  534. if (p->last_duplex != p->phydev->duplex) {
  535. p->last_duplex = p->phydev->duplex;
  536. prtx_cfg.u64 =
  537. cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  538. prtx_cfg.s.duplex = p->phydev->duplex;
  539. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port),
  540. prtx_cfg.u64);
  541. }
  542. } else {
  543. if (p->last_link)
  544. link_changed = -1;
  545. }
  546. p->last_link = p->phydev->link;
  547. spin_unlock_irqrestore(&p->lock, flags);
  548. if (link_changed != 0) {
  549. if (link_changed > 0) {
  550. netif_carrier_on(netdev);
  551. pr_info("%s: Link is up - %d/%s\n", netdev->name,
  552. p->phydev->speed,
  553. DUPLEX_FULL == p->phydev->duplex ?
  554. "Full" : "Half");
  555. } else {
  556. netif_carrier_off(netdev);
  557. pr_info("%s: Link is down\n", netdev->name);
  558. }
  559. }
  560. }
  561. static int octeon_mgmt_init_phy(struct net_device *netdev)
  562. {
  563. struct octeon_mgmt *p = netdev_priv(netdev);
  564. char phy_id[20];
  565. if (octeon_is_simulation()) {
  566. /* No PHYs in the simulator. */
  567. netif_carrier_on(netdev);
  568. return 0;
  569. }
  570. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT, "0", p->port);
  571. p->phydev = phy_connect(netdev, phy_id, octeon_mgmt_adjust_link, 0,
  572. PHY_INTERFACE_MODE_MII);
  573. if (IS_ERR(p->phydev)) {
  574. p->phydev = NULL;
  575. return -1;
  576. }
  577. phy_start_aneg(p->phydev);
  578. return 0;
  579. }
  580. static int octeon_mgmt_open(struct net_device *netdev)
  581. {
  582. struct octeon_mgmt *p = netdev_priv(netdev);
  583. int port = p->port;
  584. union cvmx_mixx_ctl mix_ctl;
  585. union cvmx_agl_gmx_inf_mode agl_gmx_inf_mode;
  586. union cvmx_mixx_oring1 oring1;
  587. union cvmx_mixx_iring1 iring1;
  588. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  589. union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
  590. union cvmx_mixx_irhwm mix_irhwm;
  591. union cvmx_mixx_orhwm mix_orhwm;
  592. union cvmx_mixx_intena mix_intena;
  593. struct sockaddr sa;
  594. /* Allocate ring buffers. */
  595. p->tx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  596. GFP_KERNEL);
  597. if (!p->tx_ring)
  598. return -ENOMEM;
  599. p->tx_ring_handle =
  600. dma_map_single(p->dev, p->tx_ring,
  601. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  602. DMA_BIDIRECTIONAL);
  603. p->tx_next = 0;
  604. p->tx_next_clean = 0;
  605. p->tx_current_fill = 0;
  606. p->rx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  607. GFP_KERNEL);
  608. if (!p->rx_ring)
  609. goto err_nomem;
  610. p->rx_ring_handle =
  611. dma_map_single(p->dev, p->rx_ring,
  612. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  613. DMA_BIDIRECTIONAL);
  614. p->rx_next = 0;
  615. p->rx_next_fill = 0;
  616. p->rx_current_fill = 0;
  617. octeon_mgmt_reset_hw(p);
  618. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  619. /* Bring it out of reset if needed. */
  620. if (mix_ctl.s.reset) {
  621. mix_ctl.s.reset = 0;
  622. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  623. do {
  624. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  625. } while (mix_ctl.s.reset);
  626. }
  627. agl_gmx_inf_mode.u64 = 0;
  628. agl_gmx_inf_mode.s.en = 1;
  629. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  630. oring1.u64 = 0;
  631. oring1.s.obase = p->tx_ring_handle >> 3;
  632. oring1.s.osize = OCTEON_MGMT_TX_RING_SIZE;
  633. cvmx_write_csr(CVMX_MIXX_ORING1(port), oring1.u64);
  634. iring1.u64 = 0;
  635. iring1.s.ibase = p->rx_ring_handle >> 3;
  636. iring1.s.isize = OCTEON_MGMT_RX_RING_SIZE;
  637. cvmx_write_csr(CVMX_MIXX_IRING1(port), iring1.u64);
  638. /* Disable packet I/O. */
  639. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  640. prtx_cfg.s.en = 0;
  641. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  642. memcpy(sa.sa_data, netdev->dev_addr, ETH_ALEN);
  643. octeon_mgmt_set_mac_address(netdev, &sa);
  644. octeon_mgmt_change_mtu(netdev, netdev->mtu);
  645. /*
  646. * Enable the port HW. Packets are not allowed until
  647. * cvmx_mgmt_port_enable() is called.
  648. */
  649. mix_ctl.u64 = 0;
  650. mix_ctl.s.crc_strip = 1; /* Strip the ending CRC */
  651. mix_ctl.s.en = 1; /* Enable the port */
  652. mix_ctl.s.nbtarb = 0; /* Arbitration mode */
  653. /* MII CB-request FIFO programmable high watermark */
  654. mix_ctl.s.mrq_hwm = 1;
  655. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  656. if (OCTEON_IS_MODEL(OCTEON_CN56XX_PASS1_X)
  657. || OCTEON_IS_MODEL(OCTEON_CN52XX_PASS1_X)) {
  658. /*
  659. * Force compensation values, as they are not
  660. * determined properly by HW
  661. */
  662. union cvmx_agl_gmx_drv_ctl drv_ctl;
  663. drv_ctl.u64 = cvmx_read_csr(CVMX_AGL_GMX_DRV_CTL);
  664. if (port) {
  665. drv_ctl.s.byp_en1 = 1;
  666. drv_ctl.s.nctl1 = 6;
  667. drv_ctl.s.pctl1 = 6;
  668. } else {
  669. drv_ctl.s.byp_en = 1;
  670. drv_ctl.s.nctl = 6;
  671. drv_ctl.s.pctl = 6;
  672. }
  673. cvmx_write_csr(CVMX_AGL_GMX_DRV_CTL, drv_ctl.u64);
  674. }
  675. octeon_mgmt_rx_fill_ring(netdev);
  676. /* Clear statistics. */
  677. /* Clear on read. */
  678. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_CTL(port), 1);
  679. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port), 0);
  680. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port), 0);
  681. cvmx_write_csr(CVMX_AGL_GMX_TXX_STATS_CTL(port), 1);
  682. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT0(port), 0);
  683. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT1(port), 0);
  684. /* Clear any pending interrupts */
  685. cvmx_write_csr(CVMX_MIXX_ISR(port), cvmx_read_csr(CVMX_MIXX_ISR(port)));
  686. if (request_irq(p->irq, octeon_mgmt_interrupt, 0, netdev->name,
  687. netdev)) {
  688. dev_err(p->dev, "request_irq(%d) failed.\n", p->irq);
  689. goto err_noirq;
  690. }
  691. /* Interrupt every single RX packet */
  692. mix_irhwm.u64 = 0;
  693. mix_irhwm.s.irhwm = 0;
  694. cvmx_write_csr(CVMX_MIXX_IRHWM(port), mix_irhwm.u64);
  695. /* Interrupt when we have 1 or more packets to clean. */
  696. mix_orhwm.u64 = 0;
  697. mix_orhwm.s.orhwm = 1;
  698. cvmx_write_csr(CVMX_MIXX_ORHWM(port), mix_orhwm.u64);
  699. /* Enable receive and transmit interrupts */
  700. mix_intena.u64 = 0;
  701. mix_intena.s.ithena = 1;
  702. mix_intena.s.othena = 1;
  703. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  704. /* Enable packet I/O. */
  705. rxx_frm_ctl.u64 = 0;
  706. rxx_frm_ctl.s.pre_align = 1;
  707. /*
  708. * When set, disables the length check for non-min sized pkts
  709. * with padding in the client data.
  710. */
  711. rxx_frm_ctl.s.pad_len = 1;
  712. /* When set, disables the length check for VLAN pkts */
  713. rxx_frm_ctl.s.vlan_len = 1;
  714. /* When set, PREAMBLE checking is less strict */
  715. rxx_frm_ctl.s.pre_free = 1;
  716. /* Control Pause Frames can match station SMAC */
  717. rxx_frm_ctl.s.ctl_smac = 0;
  718. /* Control Pause Frames can match globally assign Multicast address */
  719. rxx_frm_ctl.s.ctl_mcst = 1;
  720. /* Forward pause information to TX block */
  721. rxx_frm_ctl.s.ctl_bck = 1;
  722. /* Drop Control Pause Frames */
  723. rxx_frm_ctl.s.ctl_drp = 1;
  724. /* Strip off the preamble */
  725. rxx_frm_ctl.s.pre_strp = 1;
  726. /*
  727. * This port is configured to send PREAMBLE+SFD to begin every
  728. * frame. GMX checks that the PREAMBLE is sent correctly.
  729. */
  730. rxx_frm_ctl.s.pre_chk = 1;
  731. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_CTL(port), rxx_frm_ctl.u64);
  732. /* Enable the AGL block */
  733. agl_gmx_inf_mode.u64 = 0;
  734. agl_gmx_inf_mode.s.en = 1;
  735. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  736. /* Configure the port duplex and enables */
  737. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  738. prtx_cfg.s.tx_en = 1;
  739. prtx_cfg.s.rx_en = 1;
  740. prtx_cfg.s.en = 1;
  741. p->last_duplex = 1;
  742. prtx_cfg.s.duplex = p->last_duplex;
  743. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  744. p->last_link = 0;
  745. netif_carrier_off(netdev);
  746. if (octeon_mgmt_init_phy(netdev)) {
  747. dev_err(p->dev, "Cannot initialize PHY.\n");
  748. goto err_noirq;
  749. }
  750. netif_wake_queue(netdev);
  751. napi_enable(&p->napi);
  752. return 0;
  753. err_noirq:
  754. octeon_mgmt_reset_hw(p);
  755. dma_unmap_single(p->dev, p->rx_ring_handle,
  756. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  757. DMA_BIDIRECTIONAL);
  758. kfree(p->rx_ring);
  759. err_nomem:
  760. dma_unmap_single(p->dev, p->tx_ring_handle,
  761. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  762. DMA_BIDIRECTIONAL);
  763. kfree(p->tx_ring);
  764. return -ENOMEM;
  765. }
  766. static int octeon_mgmt_stop(struct net_device *netdev)
  767. {
  768. struct octeon_mgmt *p = netdev_priv(netdev);
  769. napi_disable(&p->napi);
  770. netif_stop_queue(netdev);
  771. if (p->phydev)
  772. phy_disconnect(p->phydev);
  773. netif_carrier_off(netdev);
  774. octeon_mgmt_reset_hw(p);
  775. free_irq(p->irq, netdev);
  776. /* dma_unmap is a nop on Octeon, so just free everything. */
  777. skb_queue_purge(&p->tx_list);
  778. skb_queue_purge(&p->rx_list);
  779. dma_unmap_single(p->dev, p->rx_ring_handle,
  780. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  781. DMA_BIDIRECTIONAL);
  782. kfree(p->rx_ring);
  783. dma_unmap_single(p->dev, p->tx_ring_handle,
  784. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  785. DMA_BIDIRECTIONAL);
  786. kfree(p->tx_ring);
  787. return 0;
  788. }
  789. static int octeon_mgmt_xmit(struct sk_buff *skb, struct net_device *netdev)
  790. {
  791. struct octeon_mgmt *p = netdev_priv(netdev);
  792. int port = p->port;
  793. union mgmt_port_ring_entry re;
  794. unsigned long flags;
  795. int rv = NETDEV_TX_BUSY;
  796. re.d64 = 0;
  797. re.s.len = skb->len;
  798. re.s.addr = dma_map_single(p->dev, skb->data,
  799. skb->len,
  800. DMA_TO_DEVICE);
  801. spin_lock_irqsave(&p->tx_list.lock, flags);
  802. if (unlikely(p->tx_current_fill >= ring_max_fill(OCTEON_MGMT_TX_RING_SIZE) - 1)) {
  803. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  804. netif_stop_queue(netdev);
  805. spin_lock_irqsave(&p->tx_list.lock, flags);
  806. }
  807. if (unlikely(p->tx_current_fill >=
  808. ring_max_fill(OCTEON_MGMT_TX_RING_SIZE))) {
  809. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  810. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  811. DMA_TO_DEVICE);
  812. goto out;
  813. }
  814. __skb_queue_tail(&p->tx_list, skb);
  815. /* Put it in the ring. */
  816. p->tx_ring[p->tx_next] = re.d64;
  817. p->tx_next = (p->tx_next + 1) % OCTEON_MGMT_TX_RING_SIZE;
  818. p->tx_current_fill++;
  819. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  820. dma_sync_single_for_device(p->dev, p->tx_ring_handle,
  821. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  822. DMA_BIDIRECTIONAL);
  823. netdev->stats.tx_packets++;
  824. netdev->stats.tx_bytes += skb->len;
  825. /* Ring the bell. */
  826. cvmx_write_csr(CVMX_MIXX_ORING2(port), 1);
  827. rv = NETDEV_TX_OK;
  828. out:
  829. octeon_mgmt_update_tx_stats(netdev);
  830. return rv;
  831. }
  832. #ifdef CONFIG_NET_POLL_CONTROLLER
  833. static void octeon_mgmt_poll_controller(struct net_device *netdev)
  834. {
  835. struct octeon_mgmt *p = netdev_priv(netdev);
  836. octeon_mgmt_receive_packets(p, 16);
  837. octeon_mgmt_update_rx_stats(netdev);
  838. }
  839. #endif
  840. static void octeon_mgmt_get_drvinfo(struct net_device *netdev,
  841. struct ethtool_drvinfo *info)
  842. {
  843. strncpy(info->driver, DRV_NAME, sizeof(info->driver));
  844. strncpy(info->version, DRV_VERSION, sizeof(info->version));
  845. strncpy(info->fw_version, "N/A", sizeof(info->fw_version));
  846. strncpy(info->bus_info, "N/A", sizeof(info->bus_info));
  847. info->n_stats = 0;
  848. info->testinfo_len = 0;
  849. info->regdump_len = 0;
  850. info->eedump_len = 0;
  851. }
  852. static int octeon_mgmt_get_settings(struct net_device *netdev,
  853. struct ethtool_cmd *cmd)
  854. {
  855. struct octeon_mgmt *p = netdev_priv(netdev);
  856. if (p->phydev)
  857. return phy_ethtool_gset(p->phydev, cmd);
  858. return -EINVAL;
  859. }
  860. static int octeon_mgmt_set_settings(struct net_device *netdev,
  861. struct ethtool_cmd *cmd)
  862. {
  863. struct octeon_mgmt *p = netdev_priv(netdev);
  864. if (!capable(CAP_NET_ADMIN))
  865. return -EPERM;
  866. if (p->phydev)
  867. return phy_ethtool_sset(p->phydev, cmd);
  868. return -EINVAL;
  869. }
  870. static const struct ethtool_ops octeon_mgmt_ethtool_ops = {
  871. .get_drvinfo = octeon_mgmt_get_drvinfo,
  872. .get_link = ethtool_op_get_link,
  873. .get_settings = octeon_mgmt_get_settings,
  874. .set_settings = octeon_mgmt_set_settings
  875. };
  876. static const struct net_device_ops octeon_mgmt_ops = {
  877. .ndo_open = octeon_mgmt_open,
  878. .ndo_stop = octeon_mgmt_stop,
  879. .ndo_start_xmit = octeon_mgmt_xmit,
  880. .ndo_set_rx_mode = octeon_mgmt_set_rx_filtering,
  881. .ndo_set_mac_address = octeon_mgmt_set_mac_address,
  882. .ndo_do_ioctl = octeon_mgmt_ioctl,
  883. .ndo_change_mtu = octeon_mgmt_change_mtu,
  884. #ifdef CONFIG_NET_POLL_CONTROLLER
  885. .ndo_poll_controller = octeon_mgmt_poll_controller,
  886. #endif
  887. };
  888. static int __devinit octeon_mgmt_probe(struct platform_device *pdev)
  889. {
  890. struct resource *res_irq;
  891. struct net_device *netdev;
  892. struct octeon_mgmt *p;
  893. int i;
  894. netdev = alloc_etherdev(sizeof(struct octeon_mgmt));
  895. if (netdev == NULL)
  896. return -ENOMEM;
  897. dev_set_drvdata(&pdev->dev, netdev);
  898. p = netdev_priv(netdev);
  899. netif_napi_add(netdev, &p->napi, octeon_mgmt_napi_poll,
  900. OCTEON_MGMT_NAPI_WEIGHT);
  901. p->netdev = netdev;
  902. p->dev = &pdev->dev;
  903. p->port = pdev->id;
  904. snprintf(netdev->name, IFNAMSIZ, "mgmt%d", p->port);
  905. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  906. if (!res_irq)
  907. goto err;
  908. p->irq = res_irq->start;
  909. spin_lock_init(&p->lock);
  910. skb_queue_head_init(&p->tx_list);
  911. skb_queue_head_init(&p->rx_list);
  912. tasklet_init(&p->tx_clean_tasklet,
  913. octeon_mgmt_clean_tx_tasklet, (unsigned long)p);
  914. netdev->priv_flags |= IFF_UNICAST_FLT;
  915. netdev->netdev_ops = &octeon_mgmt_ops;
  916. netdev->ethtool_ops = &octeon_mgmt_ethtool_ops;
  917. /* The mgmt ports get the first N MACs. */
  918. for (i = 0; i < 6; i++)
  919. netdev->dev_addr[i] = octeon_bootinfo->mac_addr_base[i];
  920. netdev->dev_addr[5] += p->port;
  921. if (p->port >= octeon_bootinfo->mac_addr_count)
  922. dev_err(&pdev->dev,
  923. "Error %s: Using MAC outside of the assigned range: %pM\n",
  924. netdev->name, netdev->dev_addr);
  925. if (register_netdev(netdev))
  926. goto err;
  927. dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
  928. return 0;
  929. err:
  930. free_netdev(netdev);
  931. return -ENOENT;
  932. }
  933. static int __devexit octeon_mgmt_remove(struct platform_device *pdev)
  934. {
  935. struct net_device *netdev = dev_get_drvdata(&pdev->dev);
  936. unregister_netdev(netdev);
  937. free_netdev(netdev);
  938. return 0;
  939. }
  940. static struct platform_driver octeon_mgmt_driver = {
  941. .driver = {
  942. .name = "octeon_mgmt",
  943. .owner = THIS_MODULE,
  944. },
  945. .probe = octeon_mgmt_probe,
  946. .remove = __devexit_p(octeon_mgmt_remove),
  947. };
  948. extern void octeon_mdiobus_force_mod_depencency(void);
  949. static int __init octeon_mgmt_mod_init(void)
  950. {
  951. /* Force our mdiobus driver module to be loaded first. */
  952. octeon_mdiobus_force_mod_depencency();
  953. return platform_driver_register(&octeon_mgmt_driver);
  954. }
  955. static void __exit octeon_mgmt_mod_exit(void)
  956. {
  957. platform_driver_unregister(&octeon_mgmt_driver);
  958. }
  959. module_init(octeon_mgmt_mod_init);
  960. module_exit(octeon_mgmt_mod_exit);
  961. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  962. MODULE_AUTHOR("David Daney");
  963. MODULE_LICENSE("GPL");
  964. MODULE_VERSION(DRV_VERSION);