rv770.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include "drmP.h"
  31. #include "radeon.h"
  32. #include "radeon_share.h"
  33. #include "rv770d.h"
  34. #include "avivod.h"
  35. #include "atom.h"
  36. #define R700_PFP_UCODE_SIZE 848
  37. #define R700_PM4_UCODE_SIZE 1360
  38. static void rv770_gpu_init(struct radeon_device *rdev);
  39. void rv770_fini(struct radeon_device *rdev);
  40. /*
  41. * GART
  42. */
  43. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  44. {
  45. u32 tmp;
  46. int r, i;
  47. /* Initialize common gart structure */
  48. r = radeon_gart_init(rdev);
  49. if (r) {
  50. return r;
  51. }
  52. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  53. r = radeon_gart_table_vram_alloc(rdev);
  54. if (r) {
  55. return r;
  56. }
  57. for (i = 0; i < rdev->gart.num_gpu_pages; i++)
  58. r600_gart_clear_page(rdev, i);
  59. /* Setup L2 cache */
  60. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  61. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  62. EFFECTIVE_L2_QUEUE_SIZE(7));
  63. WREG32(VM_L2_CNTL2, 0);
  64. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  65. /* Setup TLB control */
  66. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  67. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  68. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  69. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  70. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  71. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  72. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  73. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  74. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  75. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  76. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  77. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  78. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  79. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  80. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  81. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  82. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  83. (u32)(rdev->dummy_page.addr >> 12));
  84. for (i = 1; i < 7; i++)
  85. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  86. r600_pcie_gart_tlb_flush(rdev);
  87. rdev->gart.ready = true;
  88. return 0;
  89. }
  90. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  91. {
  92. u32 tmp;
  93. int i;
  94. /* Clear ptes*/
  95. for (i = 0; i < rdev->gart.num_gpu_pages; i++)
  96. r600_gart_clear_page(rdev, i);
  97. r600_pcie_gart_tlb_flush(rdev);
  98. /* Disable all tables */
  99. for (i = 0; i < 7; i++)
  100. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  101. /* Setup L2 cache */
  102. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  103. EFFECTIVE_L2_QUEUE_SIZE(7));
  104. WREG32(VM_L2_CNTL2, 0);
  105. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  106. /* Setup TLB control */
  107. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  108. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  109. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  110. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  111. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  112. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  113. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  114. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  115. }
  116. /*
  117. * MC
  118. */
  119. static void rv770_mc_resume(struct radeon_device *rdev)
  120. {
  121. u32 d1vga_control, d2vga_control;
  122. u32 vga_render_control, vga_hdp_control;
  123. u32 d1crtc_control, d2crtc_control;
  124. u32 new_d1grph_primary, new_d1grph_secondary;
  125. u32 new_d2grph_primary, new_d2grph_secondary;
  126. u64 old_vram_start;
  127. u32 tmp;
  128. int i, j;
  129. /* Initialize HDP */
  130. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  131. WREG32((0x2c14 + j), 0x00000000);
  132. WREG32((0x2c18 + j), 0x00000000);
  133. WREG32((0x2c1c + j), 0x00000000);
  134. WREG32((0x2c20 + j), 0x00000000);
  135. WREG32((0x2c24 + j), 0x00000000);
  136. }
  137. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  138. d1vga_control = RREG32(D1VGA_CONTROL);
  139. d2vga_control = RREG32(D2VGA_CONTROL);
  140. vga_render_control = RREG32(VGA_RENDER_CONTROL);
  141. vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  142. d1crtc_control = RREG32(D1CRTC_CONTROL);
  143. d2crtc_control = RREG32(D2CRTC_CONTROL);
  144. old_vram_start = (u64)(RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  145. new_d1grph_primary = RREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS);
  146. new_d1grph_secondary = RREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS);
  147. new_d1grph_primary += rdev->mc.vram_start - old_vram_start;
  148. new_d1grph_secondary += rdev->mc.vram_start - old_vram_start;
  149. new_d2grph_primary = RREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS);
  150. new_d2grph_secondary = RREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS);
  151. new_d2grph_primary += rdev->mc.vram_start - old_vram_start;
  152. new_d2grph_secondary += rdev->mc.vram_start - old_vram_start;
  153. /* Stop all video */
  154. WREG32(D1VGA_CONTROL, 0);
  155. WREG32(D2VGA_CONTROL, 0);
  156. WREG32(VGA_RENDER_CONTROL, 0);
  157. WREG32(D1CRTC_UPDATE_LOCK, 1);
  158. WREG32(D2CRTC_UPDATE_LOCK, 1);
  159. WREG32(D1CRTC_CONTROL, 0);
  160. WREG32(D2CRTC_CONTROL, 0);
  161. WREG32(D1CRTC_UPDATE_LOCK, 0);
  162. WREG32(D2CRTC_UPDATE_LOCK, 0);
  163. mdelay(1);
  164. if (r600_mc_wait_for_idle(rdev)) {
  165. printk(KERN_WARNING "[drm] MC not idle !\n");
  166. }
  167. /* Lockout access through VGA aperture*/
  168. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  169. /* Update configuration */
  170. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  171. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (rdev->mc.vram_end - 1) >> 12);
  172. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  173. tmp = (((rdev->mc.vram_end - 1) >> 24) & 0xFFFF) << 16;
  174. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  175. WREG32(MC_VM_FB_LOCATION, tmp);
  176. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  177. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  178. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  179. if (rdev->flags & RADEON_IS_AGP) {
  180. WREG32(MC_VM_AGP_TOP, (rdev->mc.gtt_end - 1) >> 16);
  181. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  182. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  183. } else {
  184. WREG32(MC_VM_AGP_BASE, 0);
  185. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  186. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  187. }
  188. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS, new_d1grph_primary);
  189. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS, new_d1grph_secondary);
  190. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS, new_d2grph_primary);
  191. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS, new_d2grph_secondary);
  192. WREG32(VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
  193. /* Unlock host access */
  194. WREG32(VGA_HDP_CONTROL, vga_hdp_control);
  195. mdelay(1);
  196. if (r600_mc_wait_for_idle(rdev)) {
  197. printk(KERN_WARNING "[drm] MC not idle !\n");
  198. }
  199. /* Restore video state */
  200. WREG32(D1CRTC_UPDATE_LOCK, 1);
  201. WREG32(D2CRTC_UPDATE_LOCK, 1);
  202. WREG32(D1CRTC_CONTROL, d1crtc_control);
  203. WREG32(D2CRTC_CONTROL, d2crtc_control);
  204. WREG32(D1CRTC_UPDATE_LOCK, 0);
  205. WREG32(D2CRTC_UPDATE_LOCK, 0);
  206. WREG32(D1VGA_CONTROL, d1vga_control);
  207. WREG32(D2VGA_CONTROL, d2vga_control);
  208. WREG32(VGA_RENDER_CONTROL, vga_render_control);
  209. }
  210. /*
  211. * CP.
  212. */
  213. void r700_cp_stop(struct radeon_device *rdev)
  214. {
  215. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  216. }
  217. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  218. {
  219. const __be32 *fw_data;
  220. int i;
  221. if (!rdev->me_fw || !rdev->pfp_fw)
  222. return -EINVAL;
  223. r700_cp_stop(rdev);
  224. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  225. /* Reset cp */
  226. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  227. RREG32(GRBM_SOFT_RESET);
  228. mdelay(15);
  229. WREG32(GRBM_SOFT_RESET, 0);
  230. fw_data = (const __be32 *)rdev->pfp_fw->data;
  231. WREG32(CP_PFP_UCODE_ADDR, 0);
  232. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  233. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  234. WREG32(CP_PFP_UCODE_ADDR, 0);
  235. fw_data = (const __be32 *)rdev->me_fw->data;
  236. WREG32(CP_ME_RAM_WADDR, 0);
  237. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  238. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  239. WREG32(CP_PFP_UCODE_ADDR, 0);
  240. WREG32(CP_ME_RAM_WADDR, 0);
  241. WREG32(CP_ME_RAM_RADDR, 0);
  242. return 0;
  243. }
  244. /*
  245. * Core functions
  246. */
  247. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  248. u32 num_backends,
  249. u32 backend_disable_mask)
  250. {
  251. u32 backend_map = 0;
  252. u32 enabled_backends_mask;
  253. u32 enabled_backends_count;
  254. u32 cur_pipe;
  255. u32 swizzle_pipe[R7XX_MAX_PIPES];
  256. u32 cur_backend;
  257. u32 i;
  258. if (num_tile_pipes > R7XX_MAX_PIPES)
  259. num_tile_pipes = R7XX_MAX_PIPES;
  260. if (num_tile_pipes < 1)
  261. num_tile_pipes = 1;
  262. if (num_backends > R7XX_MAX_BACKENDS)
  263. num_backends = R7XX_MAX_BACKENDS;
  264. if (num_backends < 1)
  265. num_backends = 1;
  266. enabled_backends_mask = 0;
  267. enabled_backends_count = 0;
  268. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  269. if (((backend_disable_mask >> i) & 1) == 0) {
  270. enabled_backends_mask |= (1 << i);
  271. ++enabled_backends_count;
  272. }
  273. if (enabled_backends_count == num_backends)
  274. break;
  275. }
  276. if (enabled_backends_count == 0) {
  277. enabled_backends_mask = 1;
  278. enabled_backends_count = 1;
  279. }
  280. if (enabled_backends_count != num_backends)
  281. num_backends = enabled_backends_count;
  282. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  283. switch (num_tile_pipes) {
  284. case 1:
  285. swizzle_pipe[0] = 0;
  286. break;
  287. case 2:
  288. swizzle_pipe[0] = 0;
  289. swizzle_pipe[1] = 1;
  290. break;
  291. case 3:
  292. swizzle_pipe[0] = 0;
  293. swizzle_pipe[1] = 2;
  294. swizzle_pipe[2] = 1;
  295. break;
  296. case 4:
  297. swizzle_pipe[0] = 0;
  298. swizzle_pipe[1] = 2;
  299. swizzle_pipe[2] = 3;
  300. swizzle_pipe[3] = 1;
  301. break;
  302. case 5:
  303. swizzle_pipe[0] = 0;
  304. swizzle_pipe[1] = 2;
  305. swizzle_pipe[2] = 4;
  306. swizzle_pipe[3] = 1;
  307. swizzle_pipe[4] = 3;
  308. break;
  309. case 6:
  310. swizzle_pipe[0] = 0;
  311. swizzle_pipe[1] = 2;
  312. swizzle_pipe[2] = 4;
  313. swizzle_pipe[3] = 5;
  314. swizzle_pipe[4] = 3;
  315. swizzle_pipe[5] = 1;
  316. break;
  317. case 7:
  318. swizzle_pipe[0] = 0;
  319. swizzle_pipe[1] = 2;
  320. swizzle_pipe[2] = 4;
  321. swizzle_pipe[3] = 6;
  322. swizzle_pipe[4] = 3;
  323. swizzle_pipe[5] = 1;
  324. swizzle_pipe[6] = 5;
  325. break;
  326. case 8:
  327. swizzle_pipe[0] = 0;
  328. swizzle_pipe[1] = 2;
  329. swizzle_pipe[2] = 4;
  330. swizzle_pipe[3] = 6;
  331. swizzle_pipe[4] = 3;
  332. swizzle_pipe[5] = 1;
  333. swizzle_pipe[6] = 7;
  334. swizzle_pipe[7] = 5;
  335. break;
  336. }
  337. cur_backend = 0;
  338. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  339. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  340. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  341. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  342. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  343. }
  344. return backend_map;
  345. }
  346. static void rv770_gpu_init(struct radeon_device *rdev)
  347. {
  348. int i, j, num_qd_pipes;
  349. u32 sx_debug_1;
  350. u32 smx_dc_ctl0;
  351. u32 num_gs_verts_per_thread;
  352. u32 vgt_gs_per_es;
  353. u32 gs_prim_buffer_depth = 0;
  354. u32 sq_ms_fifo_sizes;
  355. u32 sq_config;
  356. u32 sq_thread_resource_mgmt;
  357. u32 hdp_host_path_cntl;
  358. u32 sq_dyn_gpr_size_simd_ab_0;
  359. u32 backend_map;
  360. u32 gb_tiling_config = 0;
  361. u32 cc_rb_backend_disable = 0;
  362. u32 cc_gc_shader_pipe_config = 0;
  363. u32 mc_arb_ramcfg;
  364. u32 db_debug4;
  365. /* setup chip specs */
  366. switch (rdev->family) {
  367. case CHIP_RV770:
  368. rdev->config.rv770.max_pipes = 4;
  369. rdev->config.rv770.max_tile_pipes = 8;
  370. rdev->config.rv770.max_simds = 10;
  371. rdev->config.rv770.max_backends = 4;
  372. rdev->config.rv770.max_gprs = 256;
  373. rdev->config.rv770.max_threads = 248;
  374. rdev->config.rv770.max_stack_entries = 512;
  375. rdev->config.rv770.max_hw_contexts = 8;
  376. rdev->config.rv770.max_gs_threads = 16 * 2;
  377. rdev->config.rv770.sx_max_export_size = 128;
  378. rdev->config.rv770.sx_max_export_pos_size = 16;
  379. rdev->config.rv770.sx_max_export_smx_size = 112;
  380. rdev->config.rv770.sq_num_cf_insts = 2;
  381. rdev->config.rv770.sx_num_of_sets = 7;
  382. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  383. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  384. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  385. break;
  386. case CHIP_RV730:
  387. rdev->config.rv770.max_pipes = 2;
  388. rdev->config.rv770.max_tile_pipes = 4;
  389. rdev->config.rv770.max_simds = 8;
  390. rdev->config.rv770.max_backends = 2;
  391. rdev->config.rv770.max_gprs = 128;
  392. rdev->config.rv770.max_threads = 248;
  393. rdev->config.rv770.max_stack_entries = 256;
  394. rdev->config.rv770.max_hw_contexts = 8;
  395. rdev->config.rv770.max_gs_threads = 16 * 2;
  396. rdev->config.rv770.sx_max_export_size = 256;
  397. rdev->config.rv770.sx_max_export_pos_size = 32;
  398. rdev->config.rv770.sx_max_export_smx_size = 224;
  399. rdev->config.rv770.sq_num_cf_insts = 2;
  400. rdev->config.rv770.sx_num_of_sets = 7;
  401. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  402. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  403. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  404. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  405. rdev->config.rv770.sx_max_export_pos_size -= 16;
  406. rdev->config.rv770.sx_max_export_smx_size += 16;
  407. }
  408. break;
  409. case CHIP_RV710:
  410. rdev->config.rv770.max_pipes = 2;
  411. rdev->config.rv770.max_tile_pipes = 2;
  412. rdev->config.rv770.max_simds = 2;
  413. rdev->config.rv770.max_backends = 1;
  414. rdev->config.rv770.max_gprs = 256;
  415. rdev->config.rv770.max_threads = 192;
  416. rdev->config.rv770.max_stack_entries = 256;
  417. rdev->config.rv770.max_hw_contexts = 4;
  418. rdev->config.rv770.max_gs_threads = 8 * 2;
  419. rdev->config.rv770.sx_max_export_size = 128;
  420. rdev->config.rv770.sx_max_export_pos_size = 16;
  421. rdev->config.rv770.sx_max_export_smx_size = 112;
  422. rdev->config.rv770.sq_num_cf_insts = 1;
  423. rdev->config.rv770.sx_num_of_sets = 7;
  424. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  425. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  426. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  427. break;
  428. case CHIP_RV740:
  429. rdev->config.rv770.max_pipes = 4;
  430. rdev->config.rv770.max_tile_pipes = 4;
  431. rdev->config.rv770.max_simds = 8;
  432. rdev->config.rv770.max_backends = 4;
  433. rdev->config.rv770.max_gprs = 256;
  434. rdev->config.rv770.max_threads = 248;
  435. rdev->config.rv770.max_stack_entries = 512;
  436. rdev->config.rv770.max_hw_contexts = 8;
  437. rdev->config.rv770.max_gs_threads = 16 * 2;
  438. rdev->config.rv770.sx_max_export_size = 256;
  439. rdev->config.rv770.sx_max_export_pos_size = 32;
  440. rdev->config.rv770.sx_max_export_smx_size = 224;
  441. rdev->config.rv770.sq_num_cf_insts = 2;
  442. rdev->config.rv770.sx_num_of_sets = 7;
  443. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  444. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  445. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  446. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  447. rdev->config.rv770.sx_max_export_pos_size -= 16;
  448. rdev->config.rv770.sx_max_export_smx_size += 16;
  449. }
  450. break;
  451. default:
  452. break;
  453. }
  454. /* Initialize HDP */
  455. j = 0;
  456. for (i = 0; i < 32; i++) {
  457. WREG32((0x2c14 + j), 0x00000000);
  458. WREG32((0x2c18 + j), 0x00000000);
  459. WREG32((0x2c1c + j), 0x00000000);
  460. WREG32((0x2c20 + j), 0x00000000);
  461. WREG32((0x2c24 + j), 0x00000000);
  462. j += 0x18;
  463. }
  464. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  465. /* setup tiling, simd, pipe config */
  466. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  467. switch (rdev->config.rv770.max_tile_pipes) {
  468. case 1:
  469. gb_tiling_config |= PIPE_TILING(0);
  470. break;
  471. case 2:
  472. gb_tiling_config |= PIPE_TILING(1);
  473. break;
  474. case 4:
  475. gb_tiling_config |= PIPE_TILING(2);
  476. break;
  477. case 8:
  478. gb_tiling_config |= PIPE_TILING(3);
  479. break;
  480. default:
  481. break;
  482. }
  483. if (rdev->family == CHIP_RV770)
  484. gb_tiling_config |= BANK_TILING(1);
  485. else
  486. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_SHIFT) >> NOOFBANK_MASK);
  487. gb_tiling_config |= GROUP_SIZE(0);
  488. if (((mc_arb_ramcfg & NOOFROWS_MASK) & NOOFROWS_SHIFT) > 3) {
  489. gb_tiling_config |= ROW_TILING(3);
  490. gb_tiling_config |= SAMPLE_SPLIT(3);
  491. } else {
  492. gb_tiling_config |=
  493. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  494. gb_tiling_config |=
  495. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  496. }
  497. gb_tiling_config |= BANK_SWAPS(1);
  498. backend_map = r700_get_tile_pipe_to_backend_map(rdev->config.rv770.max_tile_pipes,
  499. rdev->config.rv770.max_backends,
  500. (0xff << rdev->config.rv770.max_backends) & 0xff);
  501. gb_tiling_config |= BACKEND_MAP(backend_map);
  502. cc_gc_shader_pipe_config =
  503. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  504. cc_gc_shader_pipe_config |=
  505. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  506. cc_rb_backend_disable =
  507. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  508. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  509. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  510. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  511. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  512. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  513. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  514. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  515. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  516. WREG32(CGTS_TCC_DISABLE, 0);
  517. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  518. WREG32(CGTS_USER_TCC_DISABLE, 0);
  519. num_qd_pipes =
  520. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK);
  521. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  522. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  523. /* set HW defaults for 3D engine */
  524. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  525. ROQ_IB2_START(0x2b)));
  526. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  527. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  528. SYNC_GRADIENT |
  529. SYNC_WALKER |
  530. SYNC_ALIGNER));
  531. sx_debug_1 = RREG32(SX_DEBUG_1);
  532. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  533. WREG32(SX_DEBUG_1, sx_debug_1);
  534. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  535. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  536. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  537. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  538. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  539. GS_FLUSH_CTL(4) |
  540. ACK_FLUSH_CTL(3) |
  541. SYNC_FLUSH_CTL));
  542. if (rdev->family == CHIP_RV770)
  543. WREG32(DB_DEBUG3, DB_CLK_OFF_DELAY(0x1f));
  544. else {
  545. db_debug4 = RREG32(DB_DEBUG4);
  546. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  547. WREG32(DB_DEBUG4, db_debug4);
  548. }
  549. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  550. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  551. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  552. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  553. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  554. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  555. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  556. WREG32(VGT_NUM_INSTANCES, 1);
  557. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  558. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  559. WREG32(CP_PERFMON_CNTL, 0);
  560. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  561. DONE_FIFO_HIWATER(0xe0) |
  562. ALU_UPDATE_FIFO_HIWATER(0x8));
  563. switch (rdev->family) {
  564. case CHIP_RV770:
  565. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  566. break;
  567. case CHIP_RV730:
  568. case CHIP_RV710:
  569. case CHIP_RV740:
  570. default:
  571. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  572. break;
  573. }
  574. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  575. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  576. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  577. */
  578. sq_config = RREG32(SQ_CONFIG);
  579. sq_config &= ~(PS_PRIO(3) |
  580. VS_PRIO(3) |
  581. GS_PRIO(3) |
  582. ES_PRIO(3));
  583. sq_config |= (DX9_CONSTS |
  584. VC_ENABLE |
  585. EXPORT_SRC_C |
  586. PS_PRIO(0) |
  587. VS_PRIO(1) |
  588. GS_PRIO(2) |
  589. ES_PRIO(3));
  590. if (rdev->family == CHIP_RV710)
  591. /* no vertex cache */
  592. sq_config &= ~VC_ENABLE;
  593. WREG32(SQ_CONFIG, sq_config);
  594. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  595. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  596. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  597. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  598. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  599. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  600. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  601. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  602. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  603. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  604. else
  605. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  606. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  607. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  608. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  609. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  610. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  611. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  612. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  613. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  614. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  615. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  616. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  617. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  618. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  619. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  620. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  621. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  622. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  623. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  624. FORCE_EOV_MAX_REZ_CNT(255)));
  625. if (rdev->family == CHIP_RV710)
  626. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  627. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  628. else
  629. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  630. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  631. switch (rdev->family) {
  632. case CHIP_RV770:
  633. case CHIP_RV730:
  634. case CHIP_RV740:
  635. gs_prim_buffer_depth = 384;
  636. break;
  637. case CHIP_RV710:
  638. gs_prim_buffer_depth = 128;
  639. break;
  640. default:
  641. break;
  642. }
  643. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  644. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  645. /* Max value for this is 256 */
  646. if (vgt_gs_per_es > 256)
  647. vgt_gs_per_es = 256;
  648. WREG32(VGT_ES_PER_GS, 128);
  649. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  650. WREG32(VGT_GS_PER_VS, 2);
  651. /* more default values. 2D/3D driver should adjust as needed */
  652. WREG32(VGT_GS_VERTEX_REUSE, 16);
  653. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  654. WREG32(VGT_STRMOUT_EN, 0);
  655. WREG32(SX_MISC, 0);
  656. WREG32(PA_SC_MODE_CNTL, 0);
  657. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  658. WREG32(PA_SC_AA_CONFIG, 0);
  659. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  660. WREG32(PA_SC_LINE_STIPPLE, 0);
  661. WREG32(SPI_INPUT_Z, 0);
  662. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  663. WREG32(CB_COLOR7_FRAG, 0);
  664. /* clear render buffer base addresses */
  665. WREG32(CB_COLOR0_BASE, 0);
  666. WREG32(CB_COLOR1_BASE, 0);
  667. WREG32(CB_COLOR2_BASE, 0);
  668. WREG32(CB_COLOR3_BASE, 0);
  669. WREG32(CB_COLOR4_BASE, 0);
  670. WREG32(CB_COLOR5_BASE, 0);
  671. WREG32(CB_COLOR6_BASE, 0);
  672. WREG32(CB_COLOR7_BASE, 0);
  673. WREG32(TCP_CNTL, 0);
  674. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  675. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  676. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  677. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  678. NUM_CLIP_SEQ(3)));
  679. }
  680. int rv770_mc_init(struct radeon_device *rdev)
  681. {
  682. fixed20_12 a;
  683. u32 tmp;
  684. int r;
  685. /* Get VRAM informations */
  686. /* FIXME: Don't know how to determine vram width, need to check
  687. * vram_width usage
  688. */
  689. rdev->mc.vram_width = 128;
  690. rdev->mc.vram_is_ddr = true;
  691. /* Could aper size report 0 ? */
  692. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  693. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  694. /* Setup GPU memory space */
  695. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  696. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  697. if (rdev->flags & RADEON_IS_AGP) {
  698. r = radeon_agp_init(rdev);
  699. if (r)
  700. return r;
  701. /* gtt_size is setup by radeon_agp_init */
  702. rdev->mc.gtt_location = rdev->mc.agp_base;
  703. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  704. /* Try to put vram before or after AGP because we
  705. * we want SYSTEM_APERTURE to cover both VRAM and
  706. * AGP so that GPU can catch out of VRAM/AGP access
  707. */
  708. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  709. /* Enought place before */
  710. rdev->mc.vram_location = rdev->mc.gtt_location -
  711. rdev->mc.mc_vram_size;
  712. } else if (tmp > rdev->mc.mc_vram_size) {
  713. /* Enought place after */
  714. rdev->mc.vram_location = rdev->mc.gtt_location +
  715. rdev->mc.gtt_size;
  716. } else {
  717. /* Try to setup VRAM then AGP might not
  718. * not work on some card
  719. */
  720. rdev->mc.vram_location = 0x00000000UL;
  721. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  722. }
  723. } else {
  724. rdev->mc.vram_location = 0x00000000UL;
  725. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  726. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  727. }
  728. rdev->mc.vram_start = rdev->mc.vram_location;
  729. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  730. rdev->mc.gtt_start = rdev->mc.gtt_location;
  731. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size;
  732. /* FIXME: we should enforce default clock in case GPU is not in
  733. * default setup
  734. */
  735. a.full = rfixed_const(100);
  736. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  737. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  738. return 0;
  739. }
  740. int rv770_gpu_reset(struct radeon_device *rdev)
  741. {
  742. /* FIXME: implement */
  743. return 0;
  744. }
  745. int rv770_resume(struct radeon_device *rdev)
  746. {
  747. int r;
  748. rv770_mc_resume(rdev);
  749. r = rv770_pcie_gart_enable(rdev);
  750. if (r)
  751. return r;
  752. rv770_gpu_init(rdev);
  753. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  754. if (r)
  755. return r;
  756. r = rv770_cp_load_microcode(rdev);
  757. if (r)
  758. return r;
  759. r = r600_cp_resume(rdev);
  760. if (r)
  761. return r;
  762. r = r600_wb_init(rdev);
  763. if (r)
  764. return r;
  765. return 0;
  766. }
  767. int rv770_suspend(struct radeon_device *rdev)
  768. {
  769. /* FIXME: we should wait for ring to be empty */
  770. r700_cp_stop(rdev);
  771. return 0;
  772. }
  773. /* Plan is to move initialization in that function and use
  774. * helper function so that radeon_device_init pretty much
  775. * do nothing more than calling asic specific function. This
  776. * should also allow to remove a bunch of callback function
  777. * like vram_info.
  778. */
  779. int rv770_init(struct radeon_device *rdev)
  780. {
  781. int r;
  782. rdev->new_init_path = true;
  783. r = radeon_dummy_page_init(rdev);
  784. if (r)
  785. return r;
  786. /* This don't do much */
  787. r = radeon_gem_init(rdev);
  788. if (r)
  789. return r;
  790. /* Read BIOS */
  791. if (!radeon_get_bios(rdev)) {
  792. if (ASIC_IS_AVIVO(rdev))
  793. return -EINVAL;
  794. }
  795. /* Must be an ATOMBIOS */
  796. if (!rdev->is_atom_bios)
  797. return -EINVAL;
  798. r = radeon_atombios_init(rdev);
  799. if (r)
  800. return r;
  801. /* Post card if necessary */
  802. if (!r600_card_posted(rdev) && rdev->bios) {
  803. DRM_INFO("GPU not posted. posting now...\n");
  804. atom_asic_init(rdev->mode_info.atom_context);
  805. }
  806. /* Initialize scratch registers */
  807. r600_scratch_init(rdev);
  808. /* Initialize surface registers */
  809. radeon_surface_init(rdev);
  810. r = radeon_clocks_init(rdev);
  811. if (r)
  812. return r;
  813. /* Fence driver */
  814. r = radeon_fence_driver_init(rdev);
  815. if (r)
  816. return r;
  817. r = rv770_mc_init(rdev);
  818. if (r) {
  819. if (rdev->flags & RADEON_IS_AGP) {
  820. /* Retry with disabling AGP */
  821. rv770_fini(rdev);
  822. rdev->flags &= ~RADEON_IS_AGP;
  823. return rv770_init(rdev);
  824. }
  825. return r;
  826. }
  827. /* Memory manager */
  828. r = radeon_object_init(rdev);
  829. if (r)
  830. return r;
  831. rdev->cp.ring_obj = NULL;
  832. r600_ring_init(rdev, 1024 * 1024);
  833. if (!rdev->me_fw || !rdev->pfp_fw) {
  834. r = r600_cp_init_microcode(rdev);
  835. if (r) {
  836. DRM_ERROR("Failed to load firmware!\n");
  837. return r;
  838. }
  839. }
  840. r = rv770_resume(rdev);
  841. if (r) {
  842. if (rdev->flags & RADEON_IS_AGP) {
  843. /* Retry with disabling AGP */
  844. rv770_fini(rdev);
  845. rdev->flags &= ~RADEON_IS_AGP;
  846. return rv770_init(rdev);
  847. }
  848. return r;
  849. }
  850. r = r600_blit_init(rdev);
  851. if (r) {
  852. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  853. return r;
  854. }
  855. r = radeon_ib_pool_init(rdev);
  856. if (r) {
  857. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  858. return r;
  859. }
  860. r = radeon_ib_test(rdev);
  861. if (r) {
  862. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  863. return r;
  864. }
  865. return 0;
  866. }
  867. void rv770_fini(struct radeon_device *rdev)
  868. {
  869. r600_blit_fini(rdev);
  870. radeon_ring_fini(rdev);
  871. rv770_pcie_gart_disable(rdev);
  872. radeon_gart_table_vram_free(rdev);
  873. radeon_gart_fini(rdev);
  874. radeon_gem_fini(rdev);
  875. radeon_fence_driver_fini(rdev);
  876. radeon_clocks_fini(rdev);
  877. #if __OS_HAS_AGP
  878. if (rdev->flags & RADEON_IS_AGP)
  879. radeon_agp_fini(rdev);
  880. #endif
  881. radeon_object_fini(rdev);
  882. if (rdev->is_atom_bios) {
  883. radeon_atombios_fini(rdev);
  884. } else {
  885. radeon_combios_fini(rdev);
  886. }
  887. kfree(rdev->bios);
  888. rdev->bios = NULL;
  889. radeon_dummy_page_fini(rdev);
  890. }