r600_blit.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Alex Deucher <alexander.deucher@amd.com>
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "radeon_drm.h"
  29. #include "radeon_drv.h"
  30. #include "r600_blit_shaders.h"
  31. #define DI_PT_RECTLIST 0x11
  32. #define DI_INDEX_SIZE_16_BIT 0x0
  33. #define DI_SRC_SEL_AUTO_INDEX 0x2
  34. #define FMT_8 0x1
  35. #define FMT_5_6_5 0x8
  36. #define FMT_8_8_8_8 0x1a
  37. #define COLOR_8 0x1
  38. #define COLOR_5_6_5 0x8
  39. #define COLOR_8_8_8_8 0x1a
  40. static inline void
  41. set_render_target(drm_radeon_private_t *dev_priv, int format, int w, int h, u64 gpu_addr)
  42. {
  43. u32 cb_color_info;
  44. int pitch, slice;
  45. RING_LOCALS;
  46. DRM_DEBUG("\n");
  47. h = (h + 7) & ~7;
  48. if (h < 8)
  49. h = 8;
  50. cb_color_info = ((format << 2) | (1 << 27));
  51. pitch = (w / 8) - 1;
  52. slice = ((w * h) / 64) - 1;
  53. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600) &&
  54. ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770)) {
  55. BEGIN_RING(21 + 2);
  56. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  57. OUT_RING((R600_CB_COLOR0_BASE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  58. OUT_RING(gpu_addr >> 8);
  59. OUT_RING(CP_PACKET3(R600_IT_SURFACE_BASE_UPDATE, 0));
  60. OUT_RING(2 << 0);
  61. } else {
  62. BEGIN_RING(21);
  63. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  64. OUT_RING((R600_CB_COLOR0_BASE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  65. OUT_RING(gpu_addr >> 8);
  66. }
  67. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  68. OUT_RING((R600_CB_COLOR0_SIZE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  69. OUT_RING((pitch << 0) | (slice << 10));
  70. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  71. OUT_RING((R600_CB_COLOR0_VIEW - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  72. OUT_RING(0);
  73. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  74. OUT_RING((R600_CB_COLOR0_INFO - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  75. OUT_RING(cb_color_info);
  76. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  77. OUT_RING((R600_CB_COLOR0_TILE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  78. OUT_RING(0);
  79. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  80. OUT_RING((R600_CB_COLOR0_FRAG - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  81. OUT_RING(0);
  82. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  83. OUT_RING((R600_CB_COLOR0_MASK - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  84. OUT_RING(0);
  85. ADVANCE_RING();
  86. }
  87. static inline void
  88. cp_set_surface_sync(drm_radeon_private_t *dev_priv,
  89. u32 sync_type, u32 size, u64 mc_addr)
  90. {
  91. u32 cp_coher_size;
  92. RING_LOCALS;
  93. DRM_DEBUG("\n");
  94. if (size == 0xffffffff)
  95. cp_coher_size = 0xffffffff;
  96. else
  97. cp_coher_size = ((size + 255) >> 8);
  98. BEGIN_RING(5);
  99. OUT_RING(CP_PACKET3(R600_IT_SURFACE_SYNC, 3));
  100. OUT_RING(sync_type);
  101. OUT_RING(cp_coher_size);
  102. OUT_RING((mc_addr >> 8));
  103. OUT_RING(10); /* poll interval */
  104. ADVANCE_RING();
  105. }
  106. static inline void
  107. set_shaders(struct drm_device *dev)
  108. {
  109. drm_radeon_private_t *dev_priv = dev->dev_private;
  110. u64 gpu_addr;
  111. int shader_size, i;
  112. u32 *vs, *ps;
  113. uint32_t sq_pgm_resources;
  114. RING_LOCALS;
  115. DRM_DEBUG("\n");
  116. /* load shaders */
  117. vs = (u32 *) ((char *)dev->agp_buffer_map->handle + dev_priv->blit_vb->offset);
  118. ps = (u32 *) ((char *)dev->agp_buffer_map->handle + dev_priv->blit_vb->offset + 256);
  119. shader_size = r6xx_vs_size;
  120. for (i = 0; i < shader_size; i++)
  121. vs[i] = r6xx_vs[i];
  122. shader_size = r6xx_ps_size;
  123. for (i = 0; i < shader_size; i++)
  124. ps[i] = r6xx_ps[i];
  125. dev_priv->blit_vb->used = 512;
  126. gpu_addr = dev_priv->gart_buffers_offset + dev_priv->blit_vb->offset;
  127. /* setup shader regs */
  128. sq_pgm_resources = (1 << 0);
  129. BEGIN_RING(9 + 12);
  130. /* VS */
  131. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  132. OUT_RING((R600_SQ_PGM_START_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  133. OUT_RING(gpu_addr >> 8);
  134. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  135. OUT_RING((R600_SQ_PGM_RESOURCES_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  136. OUT_RING(sq_pgm_resources);
  137. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  138. OUT_RING((R600_SQ_PGM_CF_OFFSET_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  139. OUT_RING(0);
  140. /* PS */
  141. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  142. OUT_RING((R600_SQ_PGM_START_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  143. OUT_RING((gpu_addr + 256) >> 8);
  144. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  145. OUT_RING((R600_SQ_PGM_RESOURCES_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  146. OUT_RING(sq_pgm_resources | (1 << 28));
  147. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  148. OUT_RING((R600_SQ_PGM_EXPORTS_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  149. OUT_RING(2);
  150. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  151. OUT_RING((R600_SQ_PGM_CF_OFFSET_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  152. OUT_RING(0);
  153. ADVANCE_RING();
  154. cp_set_surface_sync(dev_priv,
  155. R600_SH_ACTION_ENA, 512, gpu_addr);
  156. }
  157. static inline void
  158. set_vtx_resource(drm_radeon_private_t *dev_priv, u64 gpu_addr)
  159. {
  160. uint32_t sq_vtx_constant_word2;
  161. RING_LOCALS;
  162. DRM_DEBUG("\n");
  163. sq_vtx_constant_word2 = (((gpu_addr >> 32) & 0xff) | (16 << 8));
  164. BEGIN_RING(9);
  165. OUT_RING(CP_PACKET3(R600_IT_SET_RESOURCE, 7));
  166. OUT_RING(0x460);
  167. OUT_RING(gpu_addr & 0xffffffff);
  168. OUT_RING(48 - 1);
  169. OUT_RING(sq_vtx_constant_word2);
  170. OUT_RING(1 << 0);
  171. OUT_RING(0);
  172. OUT_RING(0);
  173. OUT_RING(R600_SQ_TEX_VTX_VALID_BUFFER << 30);
  174. ADVANCE_RING();
  175. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  176. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  177. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  178. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880) ||
  179. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710))
  180. cp_set_surface_sync(dev_priv,
  181. R600_TC_ACTION_ENA, 48, gpu_addr);
  182. else
  183. cp_set_surface_sync(dev_priv,
  184. R600_VC_ACTION_ENA, 48, gpu_addr);
  185. }
  186. static inline void
  187. set_tex_resource(drm_radeon_private_t *dev_priv,
  188. int format, int w, int h, int pitch, u64 gpu_addr)
  189. {
  190. uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
  191. RING_LOCALS;
  192. DRM_DEBUG("\n");
  193. if (h < 1)
  194. h = 1;
  195. sq_tex_resource_word0 = (1 << 0);
  196. sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 8) |
  197. ((w - 1) << 19));
  198. sq_tex_resource_word1 = (format << 26);
  199. sq_tex_resource_word1 |= ((h - 1) << 0);
  200. sq_tex_resource_word4 = ((1 << 14) |
  201. (0 << 16) |
  202. (1 << 19) |
  203. (2 << 22) |
  204. (3 << 25));
  205. BEGIN_RING(9);
  206. OUT_RING(CP_PACKET3(R600_IT_SET_RESOURCE, 7));
  207. OUT_RING(0);
  208. OUT_RING(sq_tex_resource_word0);
  209. OUT_RING(sq_tex_resource_word1);
  210. OUT_RING(gpu_addr >> 8);
  211. OUT_RING(gpu_addr >> 8);
  212. OUT_RING(sq_tex_resource_word4);
  213. OUT_RING(0);
  214. OUT_RING(R600_SQ_TEX_VTX_VALID_TEXTURE << 30);
  215. ADVANCE_RING();
  216. }
  217. static inline void
  218. set_scissors(drm_radeon_private_t *dev_priv, int x1, int y1, int x2, int y2)
  219. {
  220. RING_LOCALS;
  221. DRM_DEBUG("\n");
  222. BEGIN_RING(12);
  223. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
  224. OUT_RING((R600_PA_SC_SCREEN_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  225. OUT_RING((x1 << 0) | (y1 << 16));
  226. OUT_RING((x2 << 0) | (y2 << 16));
  227. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
  228. OUT_RING((R600_PA_SC_GENERIC_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  229. OUT_RING((x1 << 0) | (y1 << 16) | (1 << 31));
  230. OUT_RING((x2 << 0) | (y2 << 16));
  231. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
  232. OUT_RING((R600_PA_SC_WINDOW_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  233. OUT_RING((x1 << 0) | (y1 << 16) | (1 << 31));
  234. OUT_RING((x2 << 0) | (y2 << 16));
  235. ADVANCE_RING();
  236. }
  237. static inline void
  238. draw_auto(drm_radeon_private_t *dev_priv)
  239. {
  240. RING_LOCALS;
  241. DRM_DEBUG("\n");
  242. BEGIN_RING(10);
  243. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  244. OUT_RING((R600_VGT_PRIMITIVE_TYPE - R600_SET_CONFIG_REG_OFFSET) >> 2);
  245. OUT_RING(DI_PT_RECTLIST);
  246. OUT_RING(CP_PACKET3(R600_IT_INDEX_TYPE, 0));
  247. OUT_RING(DI_INDEX_SIZE_16_BIT);
  248. OUT_RING(CP_PACKET3(R600_IT_NUM_INSTANCES, 0));
  249. OUT_RING(1);
  250. OUT_RING(CP_PACKET3(R600_IT_DRAW_INDEX_AUTO, 1));
  251. OUT_RING(3);
  252. OUT_RING(DI_SRC_SEL_AUTO_INDEX);
  253. ADVANCE_RING();
  254. COMMIT_RING();
  255. }
  256. static inline void
  257. set_default_state(drm_radeon_private_t *dev_priv)
  258. {
  259. int default_state_dw, i;
  260. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
  261. u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
  262. int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
  263. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  264. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  265. RING_LOCALS;
  266. switch ((dev_priv->flags & RADEON_FAMILY_MASK)) {
  267. case CHIP_R600:
  268. num_ps_gprs = 192;
  269. num_vs_gprs = 56;
  270. num_temp_gprs = 4;
  271. num_gs_gprs = 0;
  272. num_es_gprs = 0;
  273. num_ps_threads = 136;
  274. num_vs_threads = 48;
  275. num_gs_threads = 4;
  276. num_es_threads = 4;
  277. num_ps_stack_entries = 128;
  278. num_vs_stack_entries = 128;
  279. num_gs_stack_entries = 0;
  280. num_es_stack_entries = 0;
  281. break;
  282. case CHIP_RV630:
  283. case CHIP_RV635:
  284. num_ps_gprs = 84;
  285. num_vs_gprs = 36;
  286. num_temp_gprs = 4;
  287. num_gs_gprs = 0;
  288. num_es_gprs = 0;
  289. num_ps_threads = 144;
  290. num_vs_threads = 40;
  291. num_gs_threads = 4;
  292. num_es_threads = 4;
  293. num_ps_stack_entries = 40;
  294. num_vs_stack_entries = 40;
  295. num_gs_stack_entries = 32;
  296. num_es_stack_entries = 16;
  297. break;
  298. case CHIP_RV610:
  299. case CHIP_RV620:
  300. case CHIP_RS780:
  301. case CHIP_RS880:
  302. default:
  303. num_ps_gprs = 84;
  304. num_vs_gprs = 36;
  305. num_temp_gprs = 4;
  306. num_gs_gprs = 0;
  307. num_es_gprs = 0;
  308. num_ps_threads = 136;
  309. num_vs_threads = 48;
  310. num_gs_threads = 4;
  311. num_es_threads = 4;
  312. num_ps_stack_entries = 40;
  313. num_vs_stack_entries = 40;
  314. num_gs_stack_entries = 32;
  315. num_es_stack_entries = 16;
  316. break;
  317. case CHIP_RV670:
  318. num_ps_gprs = 144;
  319. num_vs_gprs = 40;
  320. num_temp_gprs = 4;
  321. num_gs_gprs = 0;
  322. num_es_gprs = 0;
  323. num_ps_threads = 136;
  324. num_vs_threads = 48;
  325. num_gs_threads = 4;
  326. num_es_threads = 4;
  327. num_ps_stack_entries = 40;
  328. num_vs_stack_entries = 40;
  329. num_gs_stack_entries = 32;
  330. num_es_stack_entries = 16;
  331. break;
  332. case CHIP_RV770:
  333. num_ps_gprs = 192;
  334. num_vs_gprs = 56;
  335. num_temp_gprs = 4;
  336. num_gs_gprs = 0;
  337. num_es_gprs = 0;
  338. num_ps_threads = 188;
  339. num_vs_threads = 60;
  340. num_gs_threads = 0;
  341. num_es_threads = 0;
  342. num_ps_stack_entries = 256;
  343. num_vs_stack_entries = 256;
  344. num_gs_stack_entries = 0;
  345. num_es_stack_entries = 0;
  346. break;
  347. case CHIP_RV730:
  348. case CHIP_RV740:
  349. num_ps_gprs = 84;
  350. num_vs_gprs = 36;
  351. num_temp_gprs = 4;
  352. num_gs_gprs = 0;
  353. num_es_gprs = 0;
  354. num_ps_threads = 188;
  355. num_vs_threads = 60;
  356. num_gs_threads = 0;
  357. num_es_threads = 0;
  358. num_ps_stack_entries = 128;
  359. num_vs_stack_entries = 128;
  360. num_gs_stack_entries = 0;
  361. num_es_stack_entries = 0;
  362. break;
  363. case CHIP_RV710:
  364. num_ps_gprs = 192;
  365. num_vs_gprs = 56;
  366. num_temp_gprs = 4;
  367. num_gs_gprs = 0;
  368. num_es_gprs = 0;
  369. num_ps_threads = 144;
  370. num_vs_threads = 48;
  371. num_gs_threads = 0;
  372. num_es_threads = 0;
  373. num_ps_stack_entries = 128;
  374. num_vs_stack_entries = 128;
  375. num_gs_stack_entries = 0;
  376. num_es_stack_entries = 0;
  377. break;
  378. }
  379. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  380. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  381. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  382. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880) ||
  383. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710))
  384. sq_config = 0;
  385. else
  386. sq_config = R600_VC_ENABLE;
  387. sq_config |= (R600_DX9_CONSTS |
  388. R600_ALU_INST_PREFER_VECTOR |
  389. R600_PS_PRIO(0) |
  390. R600_VS_PRIO(1) |
  391. R600_GS_PRIO(2) |
  392. R600_ES_PRIO(3));
  393. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(num_ps_gprs) |
  394. R600_NUM_VS_GPRS(num_vs_gprs) |
  395. R600_NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  396. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(num_gs_gprs) |
  397. R600_NUM_ES_GPRS(num_es_gprs));
  398. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(num_ps_threads) |
  399. R600_NUM_VS_THREADS(num_vs_threads) |
  400. R600_NUM_GS_THREADS(num_gs_threads) |
  401. R600_NUM_ES_THREADS(num_es_threads));
  402. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  403. R600_NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  404. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  405. R600_NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  406. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  407. default_state_dw = r7xx_default_size * 4;
  408. BEGIN_RING(default_state_dw + 10);
  409. for (i = 0; i < default_state_dw; i++)
  410. OUT_RING(r7xx_default_state[i]);
  411. } else {
  412. default_state_dw = r6xx_default_size * 4;
  413. BEGIN_RING(default_state_dw + 10);
  414. for (i = 0; i < default_state_dw; i++)
  415. OUT_RING(r6xx_default_state[i]);
  416. }
  417. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  418. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  419. /* SQ config */
  420. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 6));
  421. OUT_RING((R600_SQ_CONFIG - R600_SET_CONFIG_REG_OFFSET) >> 2);
  422. OUT_RING(sq_config);
  423. OUT_RING(sq_gpr_resource_mgmt_1);
  424. OUT_RING(sq_gpr_resource_mgmt_2);
  425. OUT_RING(sq_thread_resource_mgmt);
  426. OUT_RING(sq_stack_resource_mgmt_1);
  427. OUT_RING(sq_stack_resource_mgmt_2);
  428. ADVANCE_RING();
  429. }
  430. static inline uint32_t i2f(uint32_t input)
  431. {
  432. u32 result, i, exponent, fraction;
  433. if ((input & 0x3fff) == 0)
  434. result = 0; /* 0 is a special case */
  435. else {
  436. exponent = 140; /* exponent biased by 127; */
  437. fraction = (input & 0x3fff) << 10; /* cheat and only
  438. handle numbers below 2^^15 */
  439. for (i = 0; i < 14; i++) {
  440. if (fraction & 0x800000)
  441. break;
  442. else {
  443. fraction = fraction << 1; /* keep
  444. shifting left until top bit = 1 */
  445. exponent = exponent - 1;
  446. }
  447. }
  448. result = exponent << 23 | (fraction & 0x7fffff); /* mask
  449. off top bit; assumed 1 */
  450. }
  451. return result;
  452. }
  453. int r600_nomm_get_vb(struct drm_device *dev)
  454. {
  455. drm_radeon_private_t *dev_priv = dev->dev_private;
  456. dev_priv->blit_vb = radeon_freelist_get(dev);
  457. if (!dev_priv->blit_vb) {
  458. DRM_ERROR("Unable to allocate vertex buffer for blit\n");
  459. return -EAGAIN;
  460. }
  461. return 0;
  462. }
  463. void r600_nomm_put_vb(struct drm_device *dev)
  464. {
  465. drm_radeon_private_t *dev_priv = dev->dev_private;
  466. dev_priv->blit_vb->used = 0;
  467. radeon_cp_discard_buffer(dev, dev_priv->blit_vb->file_priv->master, dev_priv->blit_vb);
  468. }
  469. void *r600_nomm_get_vb_ptr(struct drm_device *dev)
  470. {
  471. drm_radeon_private_t *dev_priv = dev->dev_private;
  472. return (((char *)dev->agp_buffer_map->handle +
  473. dev_priv->blit_vb->offset + dev_priv->blit_vb->used));
  474. }
  475. int
  476. r600_prepare_blit_copy(struct drm_device *dev, struct drm_file *file_priv)
  477. {
  478. drm_radeon_private_t *dev_priv = dev->dev_private;
  479. DRM_DEBUG("\n");
  480. r600_nomm_get_vb(dev);
  481. dev_priv->blit_vb->file_priv = file_priv;
  482. set_default_state(dev_priv);
  483. set_shaders(dev);
  484. return 0;
  485. }
  486. void
  487. r600_done_blit_copy(struct drm_device *dev)
  488. {
  489. drm_radeon_private_t *dev_priv = dev->dev_private;
  490. RING_LOCALS;
  491. DRM_DEBUG("\n");
  492. BEGIN_RING(5);
  493. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  494. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  495. /* wait for 3D idle clean */
  496. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  497. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  498. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  499. ADVANCE_RING();
  500. COMMIT_RING();
  501. r600_nomm_put_vb(dev);
  502. }
  503. void
  504. r600_blit_copy(struct drm_device *dev,
  505. uint64_t src_gpu_addr, uint64_t dst_gpu_addr,
  506. int size_bytes)
  507. {
  508. drm_radeon_private_t *dev_priv = dev->dev_private;
  509. int max_bytes;
  510. u64 vb_addr;
  511. u32 *vb;
  512. vb = r600_nomm_get_vb_ptr(dev);
  513. if ((size_bytes & 3) || (src_gpu_addr & 3) || (dst_gpu_addr & 3)) {
  514. max_bytes = 8192;
  515. while (size_bytes) {
  516. int cur_size = size_bytes;
  517. int src_x = src_gpu_addr & 255;
  518. int dst_x = dst_gpu_addr & 255;
  519. int h = 1;
  520. src_gpu_addr = src_gpu_addr & ~255;
  521. dst_gpu_addr = dst_gpu_addr & ~255;
  522. if (!src_x && !dst_x) {
  523. h = (cur_size / max_bytes);
  524. if (h > 8192)
  525. h = 8192;
  526. if (h == 0)
  527. h = 1;
  528. else
  529. cur_size = max_bytes;
  530. } else {
  531. if (cur_size > max_bytes)
  532. cur_size = max_bytes;
  533. if (cur_size > (max_bytes - dst_x))
  534. cur_size = (max_bytes - dst_x);
  535. if (cur_size > (max_bytes - src_x))
  536. cur_size = (max_bytes - src_x);
  537. }
  538. if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
  539. r600_nomm_put_vb(dev);
  540. r600_nomm_get_vb(dev);
  541. if (!dev_priv->blit_vb)
  542. return;
  543. set_shaders(dev);
  544. vb = r600_nomm_get_vb_ptr(dev);
  545. }
  546. vb[0] = i2f(dst_x);
  547. vb[1] = 0;
  548. vb[2] = i2f(src_x);
  549. vb[3] = 0;
  550. vb[4] = i2f(dst_x);
  551. vb[5] = i2f(h);
  552. vb[6] = i2f(src_x);
  553. vb[7] = i2f(h);
  554. vb[8] = i2f(dst_x + cur_size);
  555. vb[9] = i2f(h);
  556. vb[10] = i2f(src_x + cur_size);
  557. vb[11] = i2f(h);
  558. /* src */
  559. set_tex_resource(dev_priv, FMT_8,
  560. src_x + cur_size, h, src_x + cur_size,
  561. src_gpu_addr);
  562. cp_set_surface_sync(dev_priv,
  563. R600_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  564. /* dst */
  565. set_render_target(dev_priv, COLOR_8,
  566. dst_x + cur_size, h,
  567. dst_gpu_addr);
  568. /* scissors */
  569. set_scissors(dev_priv, dst_x, 0, dst_x + cur_size, h);
  570. /* Vertex buffer setup */
  571. vb_addr = dev_priv->gart_buffers_offset +
  572. dev_priv->blit_vb->offset +
  573. dev_priv->blit_vb->used;
  574. set_vtx_resource(dev_priv, vb_addr);
  575. /* draw */
  576. draw_auto(dev_priv);
  577. cp_set_surface_sync(dev_priv,
  578. R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
  579. cur_size * h, dst_gpu_addr);
  580. vb += 12;
  581. dev_priv->blit_vb->used += 12 * 4;
  582. src_gpu_addr += cur_size * h;
  583. dst_gpu_addr += cur_size * h;
  584. size_bytes -= cur_size * h;
  585. }
  586. } else {
  587. max_bytes = 8192 * 4;
  588. while (size_bytes) {
  589. int cur_size = size_bytes;
  590. int src_x = (src_gpu_addr & 255);
  591. int dst_x = (dst_gpu_addr & 255);
  592. int h = 1;
  593. src_gpu_addr = src_gpu_addr & ~255;
  594. dst_gpu_addr = dst_gpu_addr & ~255;
  595. if (!src_x && !dst_x) {
  596. h = (cur_size / max_bytes);
  597. if (h > 8192)
  598. h = 8192;
  599. if (h == 0)
  600. h = 1;
  601. else
  602. cur_size = max_bytes;
  603. } else {
  604. if (cur_size > max_bytes)
  605. cur_size = max_bytes;
  606. if (cur_size > (max_bytes - dst_x))
  607. cur_size = (max_bytes - dst_x);
  608. if (cur_size > (max_bytes - src_x))
  609. cur_size = (max_bytes - src_x);
  610. }
  611. if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
  612. r600_nomm_put_vb(dev);
  613. r600_nomm_get_vb(dev);
  614. if (!dev_priv->blit_vb)
  615. return;
  616. set_shaders(dev);
  617. vb = r600_nomm_get_vb_ptr(dev);
  618. }
  619. vb[0] = i2f(dst_x / 4);
  620. vb[1] = 0;
  621. vb[2] = i2f(src_x / 4);
  622. vb[3] = 0;
  623. vb[4] = i2f(dst_x / 4);
  624. vb[5] = i2f(h);
  625. vb[6] = i2f(src_x / 4);
  626. vb[7] = i2f(h);
  627. vb[8] = i2f((dst_x + cur_size) / 4);
  628. vb[9] = i2f(h);
  629. vb[10] = i2f((src_x + cur_size) / 4);
  630. vb[11] = i2f(h);
  631. /* src */
  632. set_tex_resource(dev_priv, FMT_8_8_8_8,
  633. (src_x + cur_size) / 4,
  634. h, (src_x + cur_size) / 4,
  635. src_gpu_addr);
  636. cp_set_surface_sync(dev_priv,
  637. R600_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  638. /* dst */
  639. set_render_target(dev_priv, COLOR_8_8_8_8,
  640. dst_x + cur_size, h,
  641. dst_gpu_addr);
  642. /* scissors */
  643. set_scissors(dev_priv, (dst_x / 4), 0, (dst_x + cur_size / 4), h);
  644. /* Vertex buffer setup */
  645. vb_addr = dev_priv->gart_buffers_offset +
  646. dev_priv->blit_vb->offset +
  647. dev_priv->blit_vb->used;
  648. set_vtx_resource(dev_priv, vb_addr);
  649. /* draw */
  650. draw_auto(dev_priv);
  651. cp_set_surface_sync(dev_priv,
  652. R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
  653. cur_size * h, dst_gpu_addr);
  654. vb += 12;
  655. dev_priv->blit_vb->used += 12 * 4;
  656. src_gpu_addr += cur_size * h;
  657. dst_gpu_addr += cur_size * h;
  658. size_bytes -= cur_size * h;
  659. }
  660. }
  661. }
  662. void
  663. r600_blit_swap(struct drm_device *dev,
  664. uint64_t src_gpu_addr, uint64_t dst_gpu_addr,
  665. int sx, int sy, int dx, int dy,
  666. int w, int h, int src_pitch, int dst_pitch, int cpp)
  667. {
  668. drm_radeon_private_t *dev_priv = dev->dev_private;
  669. int cb_format, tex_format;
  670. u64 vb_addr;
  671. u32 *vb;
  672. vb = (u32 *) ((char *)dev->agp_buffer_map->handle +
  673. dev_priv->blit_vb->offset + dev_priv->blit_vb->used);
  674. if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
  675. r600_nomm_put_vb(dev);
  676. r600_nomm_get_vb(dev);
  677. if (!dev_priv->blit_vb)
  678. return;
  679. set_shaders(dev);
  680. vb = r600_nomm_get_vb_ptr(dev);
  681. }
  682. if (cpp == 4) {
  683. cb_format = COLOR_8_8_8_8;
  684. tex_format = FMT_8_8_8_8;
  685. } else if (cpp == 2) {
  686. cb_format = COLOR_5_6_5;
  687. tex_format = FMT_5_6_5;
  688. } else {
  689. cb_format = COLOR_8;
  690. tex_format = FMT_8;
  691. }
  692. vb[0] = i2f(dx);
  693. vb[1] = i2f(dy);
  694. vb[2] = i2f(sx);
  695. vb[3] = i2f(sy);
  696. vb[4] = i2f(dx);
  697. vb[5] = i2f(dy + h);
  698. vb[6] = i2f(sx);
  699. vb[7] = i2f(sy + h);
  700. vb[8] = i2f(dx + w);
  701. vb[9] = i2f(dy + h);
  702. vb[10] = i2f(sx + w);
  703. vb[11] = i2f(sy + h);
  704. /* src */
  705. set_tex_resource(dev_priv, tex_format,
  706. src_pitch / cpp,
  707. sy + h, src_pitch / cpp,
  708. src_gpu_addr);
  709. cp_set_surface_sync(dev_priv,
  710. R600_TC_ACTION_ENA, (src_pitch * (sy + h)), src_gpu_addr);
  711. /* dst */
  712. set_render_target(dev_priv, cb_format,
  713. dst_pitch / cpp, dy + h,
  714. dst_gpu_addr);
  715. /* scissors */
  716. set_scissors(dev_priv, dx, dy, dx + w, dy + h);
  717. /* Vertex buffer setup */
  718. vb_addr = dev_priv->gart_buffers_offset +
  719. dev_priv->blit_vb->offset +
  720. dev_priv->blit_vb->used;
  721. set_vtx_resource(dev_priv, vb_addr);
  722. /* draw */
  723. draw_auto(dev_priv);
  724. cp_set_surface_sync(dev_priv,
  725. R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
  726. dst_pitch * (dy + h), dst_gpu_addr);
  727. dev_priv->blit_vb->used += 12 * 4;
  728. }