irq.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224
  1. /*
  2. * Low-Level PCI Support for PC -- Routing of Interrupts
  3. *
  4. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  5. */
  6. #include <linux/types.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pci.h>
  9. #include <linux/init.h>
  10. #include <linux/slab.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/dmi.h>
  13. #include <asm/io.h>
  14. #include <asm/smp.h>
  15. #include <asm/io_apic.h>
  16. #include <linux/irq.h>
  17. #include <linux/acpi.h>
  18. #include "pci.h"
  19. #define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
  20. #define PIRQ_VERSION 0x0100
  21. static int broken_hp_bios_irq9;
  22. static int acer_tm360_irqrouting;
  23. static struct irq_routing_table *pirq_table;
  24. static int pirq_enable_irq(struct pci_dev *dev);
  25. /*
  26. * Never use: 0, 1, 2 (timer, keyboard, and cascade)
  27. * Avoid using: 13, 14 and 15 (FP error and IDE).
  28. * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
  29. */
  30. unsigned int pcibios_irq_mask = 0xfff8;
  31. static int pirq_penalty[16] = {
  32. 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
  33. 0, 0, 0, 0, 1000, 100000, 100000, 100000
  34. };
  35. struct irq_router {
  36. char *name;
  37. u16 vendor, device;
  38. int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
  39. int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq, int new);
  40. };
  41. struct irq_router_handler {
  42. u16 vendor;
  43. int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
  44. };
  45. int (*pcibios_enable_irq)(struct pci_dev *dev) = NULL;
  46. void (*pcibios_disable_irq)(struct pci_dev *dev) = NULL;
  47. /*
  48. * Check passed address for the PCI IRQ Routing Table signature
  49. * and perform checksum verification.
  50. */
  51. static inline struct irq_routing_table * pirq_check_routing_table(u8 *addr)
  52. {
  53. struct irq_routing_table *rt;
  54. int i;
  55. u8 sum;
  56. rt = (struct irq_routing_table *) addr;
  57. if (rt->signature != PIRQ_SIGNATURE ||
  58. rt->version != PIRQ_VERSION ||
  59. rt->size % 16 ||
  60. rt->size < sizeof(struct irq_routing_table))
  61. return NULL;
  62. sum = 0;
  63. for (i=0; i < rt->size; i++)
  64. sum += addr[i];
  65. if (!sum) {
  66. DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%p\n", rt);
  67. return rt;
  68. }
  69. return NULL;
  70. }
  71. /*
  72. * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
  73. */
  74. static struct irq_routing_table * __init pirq_find_routing_table(void)
  75. {
  76. u8 *addr;
  77. struct irq_routing_table *rt;
  78. if (pirq_table_addr) {
  79. rt = pirq_check_routing_table((u8 *) __va(pirq_table_addr));
  80. if (rt)
  81. return rt;
  82. printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n");
  83. }
  84. for(addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) {
  85. rt = pirq_check_routing_table(addr);
  86. if (rt)
  87. return rt;
  88. }
  89. return NULL;
  90. }
  91. /*
  92. * If we have a IRQ routing table, use it to search for peer host
  93. * bridges. It's a gross hack, but since there are no other known
  94. * ways how to get a list of buses, we have to go this way.
  95. */
  96. static void __init pirq_peer_trick(void)
  97. {
  98. struct irq_routing_table *rt = pirq_table;
  99. u8 busmap[256];
  100. int i;
  101. struct irq_info *e;
  102. memset(busmap, 0, sizeof(busmap));
  103. for(i=0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
  104. e = &rt->slots[i];
  105. #ifdef DEBUG
  106. {
  107. int j;
  108. DBG(KERN_DEBUG "%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot);
  109. for(j=0; j<4; j++)
  110. DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
  111. DBG("\n");
  112. }
  113. #endif
  114. busmap[e->bus] = 1;
  115. }
  116. for(i = 1; i < 256; i++) {
  117. if (!busmap[i] || pci_find_bus(0, i))
  118. continue;
  119. if (pci_scan_bus_with_sysdata(i))
  120. printk(KERN_INFO "PCI: Discovered primary peer "
  121. "bus %02x [IRQ]\n", i);
  122. }
  123. pcibios_last_bus = -1;
  124. }
  125. /*
  126. * Code for querying and setting of IRQ routes on various interrupt routers.
  127. */
  128. void eisa_set_level_irq(unsigned int irq)
  129. {
  130. unsigned char mask = 1 << (irq & 7);
  131. unsigned int port = 0x4d0 + (irq >> 3);
  132. unsigned char val;
  133. static u16 eisa_irq_mask;
  134. if (irq >= 16 || (1 << irq) & eisa_irq_mask)
  135. return;
  136. eisa_irq_mask |= (1 << irq);
  137. printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq);
  138. val = inb(port);
  139. if (!(val & mask)) {
  140. DBG(KERN_DEBUG " -> edge");
  141. outb(val | mask, port);
  142. }
  143. }
  144. /*
  145. * Common IRQ routing practice: nibbles in config space,
  146. * offset by some magic constant.
  147. */
  148. static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
  149. {
  150. u8 x;
  151. unsigned reg = offset + (nr >> 1);
  152. pci_read_config_byte(router, reg, &x);
  153. return (nr & 1) ? (x >> 4) : (x & 0xf);
  154. }
  155. static void write_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr, unsigned int val)
  156. {
  157. u8 x;
  158. unsigned reg = offset + (nr >> 1);
  159. pci_read_config_byte(router, reg, &x);
  160. x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
  161. pci_write_config_byte(router, reg, x);
  162. }
  163. /*
  164. * ALI pirq entries are damn ugly, and completely undocumented.
  165. * This has been figured out from pirq tables, and it's not a pretty
  166. * picture.
  167. */
  168. static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  169. {
  170. static const unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
  171. WARN_ON_ONCE(pirq >= 16);
  172. return irqmap[read_config_nybble(router, 0x48, pirq-1)];
  173. }
  174. static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  175. {
  176. static const unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
  177. unsigned int val = irqmap[irq];
  178. WARN_ON_ONCE(pirq >= 16);
  179. if (val) {
  180. write_config_nybble(router, 0x48, pirq-1, val);
  181. return 1;
  182. }
  183. return 0;
  184. }
  185. /*
  186. * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
  187. * just a pointer to the config space.
  188. */
  189. static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  190. {
  191. u8 x;
  192. pci_read_config_byte(router, pirq, &x);
  193. return (x < 16) ? x : 0;
  194. }
  195. static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  196. {
  197. pci_write_config_byte(router, pirq, irq);
  198. return 1;
  199. }
  200. /*
  201. * The VIA pirq rules are nibble-based, like ALI,
  202. * but without the ugly irq number munging.
  203. * However, PIRQD is in the upper instead of lower 4 bits.
  204. */
  205. static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  206. {
  207. return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
  208. }
  209. static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  210. {
  211. write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
  212. return 1;
  213. }
  214. /*
  215. * The VIA pirq rules are nibble-based, like ALI,
  216. * but without the ugly irq number munging.
  217. * However, for 82C586, nibble map is different .
  218. */
  219. static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  220. {
  221. static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
  222. WARN_ON_ONCE(pirq >= 5);
  223. return read_config_nybble(router, 0x55, pirqmap[pirq-1]);
  224. }
  225. static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  226. {
  227. static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
  228. WARN_ON_ONCE(pirq >= 5);
  229. write_config_nybble(router, 0x55, pirqmap[pirq-1], irq);
  230. return 1;
  231. }
  232. /*
  233. * ITE 8330G pirq rules are nibble-based
  234. * FIXME: pirqmap may be { 1, 0, 3, 2 },
  235. * 2+3 are both mapped to irq 9 on my system
  236. */
  237. static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  238. {
  239. static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  240. WARN_ON_ONCE(pirq >= 4);
  241. return read_config_nybble(router,0x43, pirqmap[pirq-1]);
  242. }
  243. static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  244. {
  245. static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
  246. WARN_ON_ONCE(pirq >= 4);
  247. write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
  248. return 1;
  249. }
  250. /*
  251. * OPTI: high four bits are nibble pointer..
  252. * I wonder what the low bits do?
  253. */
  254. static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  255. {
  256. return read_config_nybble(router, 0xb8, pirq >> 4);
  257. }
  258. static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  259. {
  260. write_config_nybble(router, 0xb8, pirq >> 4, irq);
  261. return 1;
  262. }
  263. /*
  264. * Cyrix: nibble offset 0x5C
  265. * 0x5C bits 7:4 is INTB bits 3:0 is INTA
  266. * 0x5D bits 7:4 is INTD bits 3:0 is INTC
  267. */
  268. static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  269. {
  270. return read_config_nybble(router, 0x5C, (pirq-1)^1);
  271. }
  272. static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  273. {
  274. write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
  275. return 1;
  276. }
  277. /*
  278. * PIRQ routing for SiS 85C503 router used in several SiS chipsets.
  279. * We have to deal with the following issues here:
  280. * - vendors have different ideas about the meaning of link values
  281. * - some onboard devices (integrated in the chipset) have special
  282. * links and are thus routed differently (i.e. not via PCI INTA-INTD)
  283. * - different revision of the router have a different layout for
  284. * the routing registers, particularly for the onchip devices
  285. *
  286. * For all routing registers the common thing is we have one byte
  287. * per routeable link which is defined as:
  288. * bit 7 IRQ mapping enabled (0) or disabled (1)
  289. * bits [6:4] reserved (sometimes used for onchip devices)
  290. * bits [3:0] IRQ to map to
  291. * allowed: 3-7, 9-12, 14-15
  292. * reserved: 0, 1, 2, 8, 13
  293. *
  294. * The config-space registers located at 0x41/0x42/0x43/0x44 are
  295. * always used to route the normal PCI INT A/B/C/D respectively.
  296. * Apparently there are systems implementing PCI routing table using
  297. * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
  298. * We try our best to handle both link mappings.
  299. *
  300. * Currently (2003-05-21) it appears most SiS chipsets follow the
  301. * definition of routing registers from the SiS-5595 southbridge.
  302. * According to the SiS 5595 datasheets the revision id's of the
  303. * router (ISA-bridge) should be 0x01 or 0xb0.
  304. *
  305. * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
  306. * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
  307. * They seem to work with the current routing code. However there is
  308. * some concern because of the two USB-OHCI HCs (original SiS 5595
  309. * had only one). YMMV.
  310. *
  311. * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
  312. *
  313. * 0x61: IDEIRQ:
  314. * bits [6:5] must be written 01
  315. * bit 4 channel-select primary (0), secondary (1)
  316. *
  317. * 0x62: USBIRQ:
  318. * bit 6 OHCI function disabled (0), enabled (1)
  319. *
  320. * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved
  321. *
  322. * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved
  323. *
  324. * We support USBIRQ (in addition to INTA-INTD) and keep the
  325. * IDE, ACPI and DAQ routing untouched as set by the BIOS.
  326. *
  327. * Currently the only reported exception is the new SiS 65x chipset
  328. * which includes the SiS 69x southbridge. Here we have the 85C503
  329. * router revision 0x04 and there are changes in the register layout
  330. * mostly related to the different USB HCs with USB 2.0 support.
  331. *
  332. * Onchip routing for router rev-id 0x04 (try-and-error observation)
  333. *
  334. * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs
  335. * bit 6-4 are probably unused, not like 5595
  336. */
  337. #define PIRQ_SIS_IRQ_MASK 0x0f
  338. #define PIRQ_SIS_IRQ_DISABLE 0x80
  339. #define PIRQ_SIS_USB_ENABLE 0x40
  340. static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  341. {
  342. u8 x;
  343. int reg;
  344. reg = pirq;
  345. if (reg >= 0x01 && reg <= 0x04)
  346. reg += 0x40;
  347. pci_read_config_byte(router, reg, &x);
  348. return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK);
  349. }
  350. static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  351. {
  352. u8 x;
  353. int reg;
  354. reg = pirq;
  355. if (reg >= 0x01 && reg <= 0x04)
  356. reg += 0x40;
  357. pci_read_config_byte(router, reg, &x);
  358. x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE);
  359. x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE;
  360. pci_write_config_byte(router, reg, x);
  361. return 1;
  362. }
  363. /*
  364. * VLSI: nibble offset 0x74 - educated guess due to routing table and
  365. * config space of VLSI 82C534 PCI-bridge/router (1004:0102)
  366. * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
  367. * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
  368. * for the busbridge to the docking station.
  369. */
  370. static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  371. {
  372. WARN_ON_ONCE(pirq >= 9);
  373. if (pirq > 8) {
  374. printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
  375. return 0;
  376. }
  377. return read_config_nybble(router, 0x74, pirq-1);
  378. }
  379. static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  380. {
  381. WARN_ON_ONCE(pirq >= 9);
  382. if (pirq > 8) {
  383. printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
  384. return 0;
  385. }
  386. write_config_nybble(router, 0x74, pirq-1, irq);
  387. return 1;
  388. }
  389. /*
  390. * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
  391. * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register
  392. * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect
  393. * register is a straight binary coding of desired PIC IRQ (low nibble).
  394. *
  395. * The 'link' value in the PIRQ table is already in the correct format
  396. * for the Index register. There are some special index values:
  397. * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
  398. * and 0x03 for SMBus.
  399. */
  400. static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  401. {
  402. outb_p(pirq, 0xc00);
  403. return inb(0xc01) & 0xf;
  404. }
  405. static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  406. {
  407. outb_p(pirq, 0xc00);
  408. outb_p(irq, 0xc01);
  409. return 1;
  410. }
  411. /* Support for AMD756 PCI IRQ Routing
  412. * Jhon H. Caicedo <jhcaiced@osso.org.co>
  413. * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
  414. * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
  415. * The AMD756 pirq rules are nibble-based
  416. * offset 0x56 0-3 PIRQA 4-7 PIRQB
  417. * offset 0x57 0-3 PIRQC 4-7 PIRQD
  418. */
  419. static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  420. {
  421. u8 irq;
  422. irq = 0;
  423. if (pirq <= 4)
  424. {
  425. irq = read_config_nybble(router, 0x56, pirq - 1);
  426. }
  427. printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d get irq : %2d\n",
  428. dev->vendor, dev->device, pirq, irq);
  429. return irq;
  430. }
  431. static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  432. {
  433. printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d SET irq : %2d\n",
  434. dev->vendor, dev->device, pirq, irq);
  435. if (pirq <= 4)
  436. {
  437. write_config_nybble(router, 0x56, pirq - 1, irq);
  438. }
  439. return 1;
  440. }
  441. /*
  442. * PicoPower PT86C523
  443. */
  444. static int pirq_pico_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
  445. {
  446. outb(0x10 + ((pirq - 1) >> 1), 0x24);
  447. return ((pirq - 1) & 1) ? (inb(0x26) >> 4) : (inb(0x26) & 0xf);
  448. }
  449. static int pirq_pico_set(struct pci_dev *router, struct pci_dev *dev, int pirq,
  450. int irq)
  451. {
  452. unsigned int x;
  453. outb(0x10 + ((pirq - 1) >> 1), 0x24);
  454. x = inb(0x26);
  455. x = ((pirq - 1) & 1) ? ((x & 0x0f) | (irq << 4)) : ((x & 0xf0) | (irq));
  456. outb(x, 0x26);
  457. return 1;
  458. }
  459. #ifdef CONFIG_PCI_BIOS
  460. static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
  461. {
  462. struct pci_dev *bridge;
  463. int pin = pci_get_interrupt_pin(dev, &bridge);
  464. return pcibios_set_irq_routing(bridge, pin, irq);
  465. }
  466. #endif
  467. static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  468. {
  469. static struct pci_device_id __initdata pirq_440gx[] = {
  470. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
  471. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
  472. { },
  473. };
  474. /* 440GX has a proprietary PIRQ router -- don't use it */
  475. if (pci_dev_present(pirq_440gx))
  476. return 0;
  477. switch(device)
  478. {
  479. case PCI_DEVICE_ID_INTEL_82371FB_0:
  480. case PCI_DEVICE_ID_INTEL_82371SB_0:
  481. case PCI_DEVICE_ID_INTEL_82371AB_0:
  482. case PCI_DEVICE_ID_INTEL_82371MX:
  483. case PCI_DEVICE_ID_INTEL_82443MX_0:
  484. case PCI_DEVICE_ID_INTEL_82801AA_0:
  485. case PCI_DEVICE_ID_INTEL_82801AB_0:
  486. case PCI_DEVICE_ID_INTEL_82801BA_0:
  487. case PCI_DEVICE_ID_INTEL_82801BA_10:
  488. case PCI_DEVICE_ID_INTEL_82801CA_0:
  489. case PCI_DEVICE_ID_INTEL_82801CA_12:
  490. case PCI_DEVICE_ID_INTEL_82801DB_0:
  491. case PCI_DEVICE_ID_INTEL_82801E_0:
  492. case PCI_DEVICE_ID_INTEL_82801EB_0:
  493. case PCI_DEVICE_ID_INTEL_ESB_1:
  494. case PCI_DEVICE_ID_INTEL_ICH6_0:
  495. case PCI_DEVICE_ID_INTEL_ICH6_1:
  496. case PCI_DEVICE_ID_INTEL_ICH7_0:
  497. case PCI_DEVICE_ID_INTEL_ICH7_1:
  498. case PCI_DEVICE_ID_INTEL_ICH7_30:
  499. case PCI_DEVICE_ID_INTEL_ICH7_31:
  500. case PCI_DEVICE_ID_INTEL_ESB2_0:
  501. case PCI_DEVICE_ID_INTEL_ICH8_0:
  502. case PCI_DEVICE_ID_INTEL_ICH8_1:
  503. case PCI_DEVICE_ID_INTEL_ICH8_2:
  504. case PCI_DEVICE_ID_INTEL_ICH8_3:
  505. case PCI_DEVICE_ID_INTEL_ICH8_4:
  506. case PCI_DEVICE_ID_INTEL_ICH9_0:
  507. case PCI_DEVICE_ID_INTEL_ICH9_1:
  508. case PCI_DEVICE_ID_INTEL_ICH9_2:
  509. case PCI_DEVICE_ID_INTEL_ICH9_3:
  510. case PCI_DEVICE_ID_INTEL_ICH9_4:
  511. case PCI_DEVICE_ID_INTEL_ICH9_5:
  512. case PCI_DEVICE_ID_INTEL_TOLAPAI_0:
  513. r->name = "PIIX/ICH";
  514. r->get = pirq_piix_get;
  515. r->set = pirq_piix_set;
  516. return 1;
  517. }
  518. return 0;
  519. }
  520. static __init int via_router_probe(struct irq_router *r,
  521. struct pci_dev *router, u16 device)
  522. {
  523. /* FIXME: We should move some of the quirk fixup stuff here */
  524. /*
  525. * workarounds for some buggy BIOSes
  526. */
  527. if (device == PCI_DEVICE_ID_VIA_82C586_0) {
  528. switch(router->device) {
  529. case PCI_DEVICE_ID_VIA_82C686:
  530. /*
  531. * Asus k7m bios wrongly reports 82C686A
  532. * as 586-compatible
  533. */
  534. device = PCI_DEVICE_ID_VIA_82C686;
  535. break;
  536. case PCI_DEVICE_ID_VIA_8235:
  537. /**
  538. * Asus a7v-x bios wrongly reports 8235
  539. * as 586-compatible
  540. */
  541. device = PCI_DEVICE_ID_VIA_8235;
  542. break;
  543. }
  544. }
  545. switch(device) {
  546. case PCI_DEVICE_ID_VIA_82C586_0:
  547. r->name = "VIA";
  548. r->get = pirq_via586_get;
  549. r->set = pirq_via586_set;
  550. return 1;
  551. case PCI_DEVICE_ID_VIA_82C596:
  552. case PCI_DEVICE_ID_VIA_82C686:
  553. case PCI_DEVICE_ID_VIA_8231:
  554. case PCI_DEVICE_ID_VIA_8233A:
  555. case PCI_DEVICE_ID_VIA_8235:
  556. case PCI_DEVICE_ID_VIA_8237:
  557. /* FIXME: add new ones for 8233/5 */
  558. r->name = "VIA";
  559. r->get = pirq_via_get;
  560. r->set = pirq_via_set;
  561. return 1;
  562. }
  563. return 0;
  564. }
  565. static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  566. {
  567. switch(device)
  568. {
  569. case PCI_DEVICE_ID_VLSI_82C534:
  570. r->name = "VLSI 82C534";
  571. r->get = pirq_vlsi_get;
  572. r->set = pirq_vlsi_set;
  573. return 1;
  574. }
  575. return 0;
  576. }
  577. static __init int serverworks_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  578. {
  579. switch(device)
  580. {
  581. case PCI_DEVICE_ID_SERVERWORKS_OSB4:
  582. case PCI_DEVICE_ID_SERVERWORKS_CSB5:
  583. r->name = "ServerWorks";
  584. r->get = pirq_serverworks_get;
  585. r->set = pirq_serverworks_set;
  586. return 1;
  587. }
  588. return 0;
  589. }
  590. static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  591. {
  592. if (device != PCI_DEVICE_ID_SI_503)
  593. return 0;
  594. r->name = "SIS";
  595. r->get = pirq_sis_get;
  596. r->set = pirq_sis_set;
  597. return 1;
  598. }
  599. static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  600. {
  601. switch(device)
  602. {
  603. case PCI_DEVICE_ID_CYRIX_5520:
  604. r->name = "NatSemi";
  605. r->get = pirq_cyrix_get;
  606. r->set = pirq_cyrix_set;
  607. return 1;
  608. }
  609. return 0;
  610. }
  611. static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  612. {
  613. switch(device)
  614. {
  615. case PCI_DEVICE_ID_OPTI_82C700:
  616. r->name = "OPTI";
  617. r->get = pirq_opti_get;
  618. r->set = pirq_opti_set;
  619. return 1;
  620. }
  621. return 0;
  622. }
  623. static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  624. {
  625. switch(device)
  626. {
  627. case PCI_DEVICE_ID_ITE_IT8330G_0:
  628. r->name = "ITE";
  629. r->get = pirq_ite_get;
  630. r->set = pirq_ite_set;
  631. return 1;
  632. }
  633. return 0;
  634. }
  635. static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  636. {
  637. switch(device)
  638. {
  639. case PCI_DEVICE_ID_AL_M1533:
  640. case PCI_DEVICE_ID_AL_M1563:
  641. printk(KERN_DEBUG "PCI: Using ALI IRQ Router\n");
  642. r->name = "ALI";
  643. r->get = pirq_ali_get;
  644. r->set = pirq_ali_set;
  645. return 1;
  646. }
  647. return 0;
  648. }
  649. static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  650. {
  651. switch(device)
  652. {
  653. case PCI_DEVICE_ID_AMD_VIPER_740B:
  654. r->name = "AMD756";
  655. break;
  656. case PCI_DEVICE_ID_AMD_VIPER_7413:
  657. r->name = "AMD766";
  658. break;
  659. case PCI_DEVICE_ID_AMD_VIPER_7443:
  660. r->name = "AMD768";
  661. break;
  662. default:
  663. return 0;
  664. }
  665. r->get = pirq_amd756_get;
  666. r->set = pirq_amd756_set;
  667. return 1;
  668. }
  669. static __init int pico_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
  670. {
  671. switch (device) {
  672. case PCI_DEVICE_ID_PICOPOWER_PT86C523:
  673. r->name = "PicoPower PT86C523";
  674. r->get = pirq_pico_get;
  675. r->set = pirq_pico_set;
  676. return 1;
  677. case PCI_DEVICE_ID_PICOPOWER_PT86C523BBP:
  678. r->name = "PicoPower PT86C523 rev. BB+";
  679. r->get = pirq_pico_get;
  680. r->set = pirq_pico_set;
  681. return 1;
  682. }
  683. return 0;
  684. }
  685. static __initdata struct irq_router_handler pirq_routers[] = {
  686. { PCI_VENDOR_ID_INTEL, intel_router_probe },
  687. { PCI_VENDOR_ID_AL, ali_router_probe },
  688. { PCI_VENDOR_ID_ITE, ite_router_probe },
  689. { PCI_VENDOR_ID_VIA, via_router_probe },
  690. { PCI_VENDOR_ID_OPTI, opti_router_probe },
  691. { PCI_VENDOR_ID_SI, sis_router_probe },
  692. { PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
  693. { PCI_VENDOR_ID_VLSI, vlsi_router_probe },
  694. { PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
  695. { PCI_VENDOR_ID_AMD, amd_router_probe },
  696. { PCI_VENDOR_ID_PICOPOWER, pico_router_probe },
  697. /* Someone with docs needs to add the ATI Radeon IGP */
  698. { 0, NULL }
  699. };
  700. static struct irq_router pirq_router;
  701. static struct pci_dev *pirq_router_dev;
  702. /*
  703. * FIXME: should we have an option to say "generic for
  704. * chipset" ?
  705. */
  706. static void __init pirq_find_router(struct irq_router *r)
  707. {
  708. struct irq_routing_table *rt = pirq_table;
  709. struct irq_router_handler *h;
  710. #ifdef CONFIG_PCI_BIOS
  711. if (!rt->signature) {
  712. printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
  713. r->set = pirq_bios_set;
  714. r->name = "BIOS";
  715. return;
  716. }
  717. #endif
  718. /* Default unless a driver reloads it */
  719. r->name = "default";
  720. r->get = NULL;
  721. r->set = NULL;
  722. DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for %04x:%04x\n",
  723. rt->rtr_vendor, rt->rtr_device);
  724. pirq_router_dev = pci_get_bus_and_slot(rt->rtr_bus, rt->rtr_devfn);
  725. if (!pirq_router_dev) {
  726. DBG(KERN_DEBUG "PCI: Interrupt router not found at "
  727. "%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
  728. return;
  729. }
  730. for( h = pirq_routers; h->vendor; h++) {
  731. /* First look for a router match */
  732. if (rt->rtr_vendor == h->vendor && h->probe(r, pirq_router_dev, rt->rtr_device))
  733. break;
  734. /* Fall back to a device match */
  735. if (pirq_router_dev->vendor == h->vendor && h->probe(r, pirq_router_dev, pirq_router_dev->device))
  736. break;
  737. }
  738. printk(KERN_INFO "PCI: Using IRQ router %s [%04x/%04x] at %s\n",
  739. pirq_router.name,
  740. pirq_router_dev->vendor,
  741. pirq_router_dev->device,
  742. pci_name(pirq_router_dev));
  743. /* The device remains referenced for the kernel lifetime */
  744. }
  745. static struct irq_info *pirq_get_info(struct pci_dev *dev)
  746. {
  747. struct irq_routing_table *rt = pirq_table;
  748. int entries = (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info);
  749. struct irq_info *info;
  750. for (info = rt->slots; entries--; info++)
  751. if (info->bus == dev->bus->number && PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
  752. return info;
  753. return NULL;
  754. }
  755. static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
  756. {
  757. u8 pin;
  758. struct irq_info *info;
  759. int i, pirq, newirq;
  760. int irq = 0;
  761. u32 mask;
  762. struct irq_router *r = &pirq_router;
  763. struct pci_dev *dev2 = NULL;
  764. char *msg = NULL;
  765. /* Find IRQ pin */
  766. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  767. if (!pin) {
  768. DBG(KERN_DEBUG " -> no interrupt pin\n");
  769. return 0;
  770. }
  771. pin = pin - 1;
  772. /* Find IRQ routing entry */
  773. if (!pirq_table)
  774. return 0;
  775. DBG(KERN_DEBUG "IRQ for %s[%c]", pci_name(dev), 'A' + pin);
  776. info = pirq_get_info(dev);
  777. if (!info) {
  778. DBG(" -> not found in routing table\n" KERN_DEBUG);
  779. return 0;
  780. }
  781. pirq = info->irq[pin].link;
  782. mask = info->irq[pin].bitmap;
  783. if (!pirq) {
  784. DBG(" -> not routed\n" KERN_DEBUG);
  785. return 0;
  786. }
  787. DBG(" -> PIRQ %02x, mask %04x, excl %04x", pirq, mask, pirq_table->exclusive_irqs);
  788. mask &= pcibios_irq_mask;
  789. /* Work around broken HP Pavilion Notebooks which assign USB to
  790. IRQ 9 even though it is actually wired to IRQ 11 */
  791. if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
  792. dev->irq = 11;
  793. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
  794. r->set(pirq_router_dev, dev, pirq, 11);
  795. }
  796. /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
  797. if (acer_tm360_irqrouting && dev->irq == 11 && dev->vendor == PCI_VENDOR_ID_O2) {
  798. pirq = 0x68;
  799. mask = 0x400;
  800. dev->irq = r->get(pirq_router_dev, dev, pirq);
  801. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  802. }
  803. /*
  804. * Find the best IRQ to assign: use the one
  805. * reported by the device if possible.
  806. */
  807. newirq = dev->irq;
  808. if (newirq && !((1 << newirq) & mask)) {
  809. if ( pci_probe & PCI_USE_PIRQ_MASK) newirq = 0;
  810. else printk("\n" KERN_WARNING
  811. "PCI: IRQ %i for device %s doesn't match PIRQ mask "
  812. "- try pci=usepirqmask\n" KERN_DEBUG, newirq,
  813. pci_name(dev));
  814. }
  815. if (!newirq && assign) {
  816. for (i = 0; i < 16; i++) {
  817. if (!(mask & (1 << i)))
  818. continue;
  819. if (pirq_penalty[i] < pirq_penalty[newirq] && can_request_irq(i, IRQF_SHARED))
  820. newirq = i;
  821. }
  822. }
  823. DBG(" -> newirq=%d", newirq);
  824. /* Check if it is hardcoded */
  825. if ((pirq & 0xf0) == 0xf0) {
  826. irq = pirq & 0xf;
  827. DBG(" -> hardcoded IRQ %d\n", irq);
  828. msg = "Hardcoded";
  829. } else if ( r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
  830. ((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask)) ) {
  831. DBG(" -> got IRQ %d\n", irq);
  832. msg = "Found";
  833. eisa_set_level_irq(irq);
  834. } else if (newirq && r->set && (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
  835. DBG(" -> assigning IRQ %d", newirq);
  836. if (r->set(pirq_router_dev, dev, pirq, newirq)) {
  837. eisa_set_level_irq(newirq);
  838. DBG(" ... OK\n");
  839. msg = "Assigned";
  840. irq = newirq;
  841. }
  842. }
  843. if (!irq) {
  844. DBG(" ... failed\n");
  845. if (newirq && mask == (1 << newirq)) {
  846. msg = "Guessed";
  847. irq = newirq;
  848. } else
  849. return 0;
  850. }
  851. printk(KERN_INFO "PCI: %s IRQ %d for device %s\n", msg, irq, pci_name(dev));
  852. /* Update IRQ for all devices with the same pirq value */
  853. while ((dev2 = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev2)) != NULL) {
  854. pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin);
  855. if (!pin)
  856. continue;
  857. pin--;
  858. info = pirq_get_info(dev2);
  859. if (!info)
  860. continue;
  861. if (info->irq[pin].link == pirq) {
  862. /* We refuse to override the dev->irq information. Give a warning! */
  863. if ( dev2->irq && dev2->irq != irq && \
  864. (!(pci_probe & PCI_USE_PIRQ_MASK) || \
  865. ((1 << dev2->irq) & mask)) ) {
  866. #ifndef CONFIG_PCI_MSI
  867. printk(KERN_INFO "IRQ routing conflict for %s, have irq %d, want irq %d\n",
  868. pci_name(dev2), dev2->irq, irq);
  869. #endif
  870. continue;
  871. }
  872. dev2->irq = irq;
  873. pirq_penalty[irq]++;
  874. if (dev != dev2)
  875. printk(KERN_INFO "PCI: Sharing IRQ %d with %s\n", irq, pci_name(dev2));
  876. }
  877. }
  878. return 1;
  879. }
  880. static void __init pcibios_fixup_irqs(void)
  881. {
  882. struct pci_dev *dev = NULL;
  883. u8 pin;
  884. DBG(KERN_DEBUG "PCI: IRQ fixup\n");
  885. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  886. /*
  887. * If the BIOS has set an out of range IRQ number, just ignore it.
  888. * Also keep track of which IRQ's are already in use.
  889. */
  890. if (dev->irq >= 16) {
  891. DBG(KERN_DEBUG "%s: ignoring bogus IRQ %d\n", pci_name(dev), dev->irq);
  892. dev->irq = 0;
  893. }
  894. /* If the IRQ is already assigned to a PCI device, ignore its ISA use penalty */
  895. if (pirq_penalty[dev->irq] >= 100 && pirq_penalty[dev->irq] < 100000)
  896. pirq_penalty[dev->irq] = 0;
  897. pirq_penalty[dev->irq]++;
  898. }
  899. dev = NULL;
  900. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  901. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  902. #ifdef CONFIG_X86_IO_APIC
  903. /*
  904. * Recalculate IRQ numbers if we use the I/O APIC.
  905. */
  906. if (io_apic_assign_pci_irqs)
  907. {
  908. int irq;
  909. if (pin) {
  910. pin--; /* interrupt pins are numbered starting from 1 */
  911. irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
  912. /*
  913. * Busses behind bridges are typically not listed in the MP-table.
  914. * In this case we have to look up the IRQ based on the parent bus,
  915. * parent slot, and pin number. The SMP code detects such bridged
  916. * busses itself so we should get into this branch reliably.
  917. */
  918. if (irq < 0 && dev->bus->parent) { /* go back to the bridge */
  919. struct pci_dev * bridge = dev->bus->self;
  920. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  921. irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
  922. PCI_SLOT(bridge->devfn), pin);
  923. if (irq >= 0)
  924. printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
  925. pci_name(bridge), 'A' + pin, irq);
  926. }
  927. if (irq >= 0) {
  928. printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
  929. pci_name(dev), 'A' + pin, irq);
  930. dev->irq = irq;
  931. }
  932. }
  933. }
  934. #endif
  935. /*
  936. * Still no IRQ? Try to lookup one...
  937. */
  938. if (pin && !dev->irq)
  939. pcibios_lookup_irq(dev, 0);
  940. }
  941. }
  942. /*
  943. * Work around broken HP Pavilion Notebooks which assign USB to
  944. * IRQ 9 even though it is actually wired to IRQ 11
  945. */
  946. static int __init fix_broken_hp_bios_irq9(const struct dmi_system_id *d)
  947. {
  948. if (!broken_hp_bios_irq9) {
  949. broken_hp_bios_irq9 = 1;
  950. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
  951. }
  952. return 0;
  953. }
  954. /*
  955. * Work around broken Acer TravelMate 360 Notebooks which assign
  956. * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
  957. */
  958. static int __init fix_acer_tm360_irqrouting(const struct dmi_system_id *d)
  959. {
  960. if (!acer_tm360_irqrouting) {
  961. acer_tm360_irqrouting = 1;
  962. printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
  963. }
  964. return 0;
  965. }
  966. static struct dmi_system_id __initdata pciirq_dmi_table[] = {
  967. {
  968. .callback = fix_broken_hp_bios_irq9,
  969. .ident = "HP Pavilion N5400 Series Laptop",
  970. .matches = {
  971. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  972. DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
  973. DMI_MATCH(DMI_PRODUCT_VERSION, "HP Pavilion Notebook Model GE"),
  974. DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
  975. },
  976. },
  977. {
  978. .callback = fix_acer_tm360_irqrouting,
  979. .ident = "Acer TravelMate 36x Laptop",
  980. .matches = {
  981. DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
  982. DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
  983. },
  984. },
  985. { }
  986. };
  987. static int __init pcibios_irq_init(void)
  988. {
  989. DBG(KERN_DEBUG "PCI: IRQ init\n");
  990. if (pcibios_enable_irq || raw_pci_ops == NULL)
  991. return 0;
  992. dmi_check_system(pciirq_dmi_table);
  993. pirq_table = pirq_find_routing_table();
  994. #ifdef CONFIG_PCI_BIOS
  995. if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN))
  996. pirq_table = pcibios_get_irq_routing_table();
  997. #endif
  998. if (pirq_table) {
  999. pirq_peer_trick();
  1000. pirq_find_router(&pirq_router);
  1001. if (pirq_table->exclusive_irqs) {
  1002. int i;
  1003. for (i=0; i<16; i++)
  1004. if (!(pirq_table->exclusive_irqs & (1 << i)))
  1005. pirq_penalty[i] += 100;
  1006. }
  1007. /* If we're using the I/O APIC, avoid using the PCI IRQ routing table */
  1008. if (io_apic_assign_pci_irqs)
  1009. pirq_table = NULL;
  1010. }
  1011. pcibios_enable_irq = pirq_enable_irq;
  1012. pcibios_fixup_irqs();
  1013. return 0;
  1014. }
  1015. subsys_initcall(pcibios_irq_init);
  1016. static void pirq_penalize_isa_irq(int irq, int active)
  1017. {
  1018. /*
  1019. * If any ISAPnP device reports an IRQ in its list of possible
  1020. * IRQ's, we try to avoid assigning it to PCI devices.
  1021. */
  1022. if (irq < 16) {
  1023. if (active)
  1024. pirq_penalty[irq] += 1000;
  1025. else
  1026. pirq_penalty[irq] += 100;
  1027. }
  1028. }
  1029. void pcibios_penalize_isa_irq(int irq, int active)
  1030. {
  1031. #ifdef CONFIG_ACPI
  1032. if (!acpi_noirq)
  1033. acpi_penalize_isa_irq(irq, active);
  1034. else
  1035. #endif
  1036. pirq_penalize_isa_irq(irq, active);
  1037. }
  1038. static int pirq_enable_irq(struct pci_dev *dev)
  1039. {
  1040. u8 pin;
  1041. struct pci_dev *temp_dev;
  1042. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1043. if (pin && !pcibios_lookup_irq(dev, 1) && !dev->irq) {
  1044. char *msg = "";
  1045. pin--; /* interrupt pins are numbered starting from 1 */
  1046. if (io_apic_assign_pci_irqs) {
  1047. int irq;
  1048. irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
  1049. /*
  1050. * Busses behind bridges are typically not listed in the MP-table.
  1051. * In this case we have to look up the IRQ based on the parent bus,
  1052. * parent slot, and pin number. The SMP code detects such bridged
  1053. * busses itself so we should get into this branch reliably.
  1054. */
  1055. temp_dev = dev;
  1056. while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
  1057. struct pci_dev * bridge = dev->bus->self;
  1058. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  1059. irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
  1060. PCI_SLOT(bridge->devfn), pin);
  1061. if (irq >= 0)
  1062. printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
  1063. pci_name(bridge), 'A' + pin, irq);
  1064. dev = bridge;
  1065. }
  1066. dev = temp_dev;
  1067. if (irq >= 0) {
  1068. printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
  1069. pci_name(dev), 'A' + pin, irq);
  1070. dev->irq = irq;
  1071. return 0;
  1072. } else
  1073. msg = " Probably buggy MP table.";
  1074. } else if (pci_probe & PCI_BIOS_IRQ_SCAN)
  1075. msg = "";
  1076. else
  1077. msg = " Please try using pci=biosirq.";
  1078. /* With IDE legacy devices the IRQ lookup failure is not a problem.. */
  1079. if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE && !(dev->class & 0x5))
  1080. return 0;
  1081. printk(KERN_WARNING "PCI: No IRQ known for interrupt pin %c of device %s.%s\n",
  1082. 'A' + pin, pci_name(dev), msg);
  1083. }
  1084. return 0;
  1085. }