arizona-core.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * Arizona core driver
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/delay.h>
  13. #include <linux/gpio.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/mfd/core.h>
  16. #include <linux/module.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/regmap.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/slab.h>
  21. #include <linux/mfd/arizona/core.h>
  22. #include <linux/mfd/arizona/registers.h>
  23. #include "arizona.h"
  24. static const char *wm5102_core_supplies[] = {
  25. "AVDD",
  26. "DBVDD1",
  27. "DCVDD",
  28. };
  29. int arizona_clk32k_enable(struct arizona *arizona)
  30. {
  31. int ret = 0;
  32. mutex_lock(&arizona->clk_lock);
  33. arizona->clk32k_ref++;
  34. if (arizona->clk32k_ref == 1)
  35. ret = regmap_update_bits(arizona->regmap, ARIZONA_CLOCK_32K_1,
  36. ARIZONA_CLK_32K_ENA,
  37. ARIZONA_CLK_32K_ENA);
  38. if (ret != 0)
  39. arizona->clk32k_ref--;
  40. mutex_unlock(&arizona->clk_lock);
  41. return ret;
  42. }
  43. EXPORT_SYMBOL_GPL(arizona_clk32k_enable);
  44. int arizona_clk32k_disable(struct arizona *arizona)
  45. {
  46. int ret = 0;
  47. mutex_lock(&arizona->clk_lock);
  48. BUG_ON(arizona->clk32k_ref <= 0);
  49. arizona->clk32k_ref--;
  50. if (arizona->clk32k_ref == 0)
  51. regmap_update_bits(arizona->regmap, ARIZONA_CLOCK_32K_1,
  52. ARIZONA_CLK_32K_ENA, 0);
  53. mutex_unlock(&arizona->clk_lock);
  54. return ret;
  55. }
  56. EXPORT_SYMBOL_GPL(arizona_clk32k_disable);
  57. static irqreturn_t arizona_clkgen_err(int irq, void *data)
  58. {
  59. struct arizona *arizona = data;
  60. dev_err(arizona->dev, "CLKGEN error\n");
  61. return IRQ_HANDLED;
  62. }
  63. static irqreturn_t arizona_underclocked(int irq, void *data)
  64. {
  65. struct arizona *arizona = data;
  66. unsigned int val;
  67. int ret;
  68. ret = regmap_read(arizona->regmap, ARIZONA_INTERRUPT_RAW_STATUS_8,
  69. &val);
  70. if (ret != 0) {
  71. dev_err(arizona->dev, "Failed to read underclock status: %d\n",
  72. ret);
  73. return IRQ_NONE;
  74. }
  75. if (val & ARIZONA_AIF3_UNDERCLOCKED_STS)
  76. dev_err(arizona->dev, "AIF3 underclocked\n");
  77. if (val & ARIZONA_AIF3_UNDERCLOCKED_STS)
  78. dev_err(arizona->dev, "AIF3 underclocked\n");
  79. if (val & ARIZONA_AIF2_UNDERCLOCKED_STS)
  80. dev_err(arizona->dev, "AIF1 underclocked\n");
  81. if (val & ARIZONA_ISRC2_UNDERCLOCKED_STS)
  82. dev_err(arizona->dev, "ISRC2 underclocked\n");
  83. if (val & ARIZONA_ISRC1_UNDERCLOCKED_STS)
  84. dev_err(arizona->dev, "ISRC1 underclocked\n");
  85. if (val & ARIZONA_FX_UNDERCLOCKED_STS)
  86. dev_err(arizona->dev, "FX underclocked\n");
  87. if (val & ARIZONA_ASRC_UNDERCLOCKED_STS)
  88. dev_err(arizona->dev, "ASRC underclocked\n");
  89. if (val & ARIZONA_DAC_UNDERCLOCKED_STS)
  90. dev_err(arizona->dev, "DAC underclocked\n");
  91. if (val & ARIZONA_ADC_UNDERCLOCKED_STS)
  92. dev_err(arizona->dev, "ADC underclocked\n");
  93. if (val & ARIZONA_MIXER_UNDERCLOCKED_STS)
  94. dev_err(arizona->dev, "Mixer underclocked\n");
  95. return IRQ_HANDLED;
  96. }
  97. static irqreturn_t arizona_overclocked(int irq, void *data)
  98. {
  99. struct arizona *arizona = data;
  100. unsigned int val[2];
  101. int ret;
  102. ret = regmap_bulk_read(arizona->regmap, ARIZONA_INTERRUPT_RAW_STATUS_6,
  103. &val[0], 2);
  104. if (ret != 0) {
  105. dev_err(arizona->dev, "Failed to read overclock status: %d\n",
  106. ret);
  107. return IRQ_NONE;
  108. }
  109. if (val[0] & ARIZONA_PWM_OVERCLOCKED_STS)
  110. dev_err(arizona->dev, "PWM overclocked\n");
  111. if (val[0] & ARIZONA_FX_CORE_OVERCLOCKED_STS)
  112. dev_err(arizona->dev, "FX core overclocked\n");
  113. if (val[0] & ARIZONA_DAC_SYS_OVERCLOCKED_STS)
  114. dev_err(arizona->dev, "DAC SYS overclocked\n");
  115. if (val[0] & ARIZONA_DAC_WARP_OVERCLOCKED_STS)
  116. dev_err(arizona->dev, "DAC WARP overclocked\n");
  117. if (val[0] & ARIZONA_ADC_OVERCLOCKED_STS)
  118. dev_err(arizona->dev, "ADC overclocked\n");
  119. if (val[0] & ARIZONA_MIXER_OVERCLOCKED_STS)
  120. dev_err(arizona->dev, "Mixer overclocked\n");
  121. if (val[0] & ARIZONA_AIF3_SYNC_OVERCLOCKED_STS)
  122. dev_err(arizona->dev, "AIF3 overclocked\n");
  123. if (val[0] & ARIZONA_AIF2_SYNC_OVERCLOCKED_STS)
  124. dev_err(arizona->dev, "AIF2 overclocked\n");
  125. if (val[0] & ARIZONA_AIF1_SYNC_OVERCLOCKED_STS)
  126. dev_err(arizona->dev, "AIF1 overclocked\n");
  127. if (val[0] & ARIZONA_PAD_CTRL_OVERCLOCKED_STS)
  128. dev_err(arizona->dev, "Pad control overclocked\n");
  129. if (val[1] & ARIZONA_SLIMBUS_SUBSYS_OVERCLOCKED_STS)
  130. dev_err(arizona->dev, "Slimbus subsystem overclocked\n");
  131. if (val[1] & ARIZONA_SLIMBUS_ASYNC_OVERCLOCKED_STS)
  132. dev_err(arizona->dev, "Slimbus async overclocked\n");
  133. if (val[1] & ARIZONA_SLIMBUS_SYNC_OVERCLOCKED_STS)
  134. dev_err(arizona->dev, "Slimbus sync overclocked\n");
  135. if (val[1] & ARIZONA_ASRC_ASYNC_SYS_OVERCLOCKED_STS)
  136. dev_err(arizona->dev, "ASRC async system overclocked\n");
  137. if (val[1] & ARIZONA_ASRC_ASYNC_WARP_OVERCLOCKED_STS)
  138. dev_err(arizona->dev, "ASRC async WARP overclocked\n");
  139. if (val[1] & ARIZONA_ASRC_SYNC_SYS_OVERCLOCKED_STS)
  140. dev_err(arizona->dev, "ASRC sync system overclocked\n");
  141. if (val[1] & ARIZONA_ASRC_SYNC_WARP_OVERCLOCKED_STS)
  142. dev_err(arizona->dev, "ASRC sync WARP overclocked\n");
  143. if (val[1] & ARIZONA_ADSP2_1_OVERCLOCKED_STS)
  144. dev_err(arizona->dev, "DSP1 overclocked\n");
  145. if (val[1] & ARIZONA_ISRC2_OVERCLOCKED_STS)
  146. dev_err(arizona->dev, "ISRC2 overclocked\n");
  147. if (val[1] & ARIZONA_ISRC1_OVERCLOCKED_STS)
  148. dev_err(arizona->dev, "ISRC1 overclocked\n");
  149. return IRQ_HANDLED;
  150. }
  151. static int arizona_wait_for_boot(struct arizona *arizona)
  152. {
  153. unsigned int reg;
  154. int ret, i;
  155. /*
  156. * We can't use an interrupt as we need to runtime resume to do so,
  157. * we won't race with the interrupt handler as it'll be blocked on
  158. * runtime resume.
  159. */
  160. for (i = 0; i < 5; i++) {
  161. msleep(1);
  162. ret = regmap_read(arizona->regmap,
  163. ARIZONA_INTERRUPT_RAW_STATUS_5, &reg);
  164. if (ret != 0) {
  165. dev_err(arizona->dev, "Failed to read boot state: %d\n",
  166. ret);
  167. return ret;
  168. }
  169. if (reg & ARIZONA_BOOT_DONE_STS)
  170. break;
  171. }
  172. if (reg & ARIZONA_BOOT_DONE_STS) {
  173. regmap_write(arizona->regmap, ARIZONA_INTERRUPT_STATUS_5,
  174. ARIZONA_BOOT_DONE_STS);
  175. } else {
  176. dev_err(arizona->dev, "Device boot timed out: %x\n", reg);
  177. return -ETIMEDOUT;
  178. }
  179. pm_runtime_mark_last_busy(arizona->dev);
  180. return 0;
  181. }
  182. #ifdef CONFIG_PM_RUNTIME
  183. static int arizona_runtime_resume(struct device *dev)
  184. {
  185. struct arizona *arizona = dev_get_drvdata(dev);
  186. int ret;
  187. if (arizona->pdata.ldoena)
  188. gpio_set_value_cansleep(arizona->pdata.ldoena, 1);
  189. regcache_cache_only(arizona->regmap, false);
  190. ret = arizona_wait_for_boot(arizona);
  191. if (ret != 0)
  192. return ret;
  193. regcache_sync(arizona->regmap);
  194. return 0;
  195. }
  196. static int arizona_runtime_suspend(struct device *dev)
  197. {
  198. struct arizona *arizona = dev_get_drvdata(dev);
  199. if (arizona->pdata.ldoena) {
  200. gpio_set_value_cansleep(arizona->pdata.ldoena, 0);
  201. regcache_cache_only(arizona->regmap, true);
  202. regcache_mark_dirty(arizona->regmap);
  203. }
  204. return 0;
  205. }
  206. #endif
  207. const struct dev_pm_ops arizona_pm_ops = {
  208. SET_RUNTIME_PM_OPS(arizona_runtime_suspend,
  209. arizona_runtime_resume,
  210. NULL)
  211. };
  212. EXPORT_SYMBOL_GPL(arizona_pm_ops);
  213. static struct mfd_cell early_devs[] = {
  214. { .name = "arizona-ldo1" },
  215. };
  216. static struct mfd_cell wm5102_devs[] = {
  217. { .name = "arizona-extcon" },
  218. { .name = "arizona-gpio" },
  219. { .name = "arizona-micsupp" },
  220. { .name = "arizona-pwm" },
  221. { .name = "wm5102-codec" },
  222. };
  223. int __devinit arizona_dev_init(struct arizona *arizona)
  224. {
  225. struct device *dev = arizona->dev;
  226. const char *type_name;
  227. unsigned int reg, val;
  228. int ret, i;
  229. dev_set_drvdata(arizona->dev, arizona);
  230. mutex_init(&arizona->clk_lock);
  231. if (dev_get_platdata(arizona->dev))
  232. memcpy(&arizona->pdata, dev_get_platdata(arizona->dev),
  233. sizeof(arizona->pdata));
  234. regcache_cache_only(arizona->regmap, true);
  235. switch (arizona->type) {
  236. case WM5102:
  237. for (i = 0; i < ARRAY_SIZE(wm5102_core_supplies); i++)
  238. arizona->core_supplies[i].supply
  239. = wm5102_core_supplies[i];
  240. arizona->num_core_supplies = ARRAY_SIZE(wm5102_core_supplies);
  241. break;
  242. default:
  243. dev_err(arizona->dev, "Unknown device type %d\n",
  244. arizona->type);
  245. return -EINVAL;
  246. }
  247. ret = mfd_add_devices(arizona->dev, -1, early_devs,
  248. ARRAY_SIZE(early_devs), NULL, 0);
  249. if (ret != 0) {
  250. dev_err(dev, "Failed to add early children: %d\n", ret);
  251. return ret;
  252. }
  253. ret = devm_regulator_bulk_get(dev, arizona->num_core_supplies,
  254. arizona->core_supplies);
  255. if (ret != 0) {
  256. dev_err(dev, "Failed to request core supplies: %d\n",
  257. ret);
  258. goto err_early;
  259. }
  260. ret = regulator_bulk_enable(arizona->num_core_supplies,
  261. arizona->core_supplies);
  262. if (ret != 0) {
  263. dev_err(dev, "Failed to enable core supplies: %d\n",
  264. ret);
  265. goto err_early;
  266. }
  267. if (arizona->pdata.reset) {
  268. /* Start out with /RESET low to put the chip into reset */
  269. ret = gpio_request_one(arizona->pdata.reset,
  270. GPIOF_DIR_OUT | GPIOF_INIT_LOW,
  271. "arizona /RESET");
  272. if (ret != 0) {
  273. dev_err(dev, "Failed to request /RESET: %d\n", ret);
  274. goto err_enable;
  275. }
  276. gpio_set_value_cansleep(arizona->pdata.reset, 1);
  277. }
  278. if (arizona->pdata.ldoena) {
  279. ret = gpio_request_one(arizona->pdata.ldoena,
  280. GPIOF_DIR_OUT | GPIOF_INIT_HIGH,
  281. "arizona LDOENA");
  282. if (ret != 0) {
  283. dev_err(dev, "Failed to request LDOENA: %d\n", ret);
  284. goto err_reset;
  285. }
  286. }
  287. regcache_cache_only(arizona->regmap, false);
  288. ret = regmap_read(arizona->regmap, ARIZONA_SOFTWARE_RESET, &reg);
  289. if (ret != 0) {
  290. dev_err(dev, "Failed to read ID register: %d\n", ret);
  291. goto err_ldoena;
  292. }
  293. ret = regmap_read(arizona->regmap, ARIZONA_DEVICE_REVISION,
  294. &arizona->rev);
  295. if (ret != 0) {
  296. dev_err(dev, "Failed to read revision register: %d\n", ret);
  297. goto err_ldoena;
  298. }
  299. arizona->rev &= ARIZONA_DEVICE_REVISION_MASK;
  300. switch (reg) {
  301. case 0x5102:
  302. type_name = "WM5102";
  303. if (arizona->type != WM5102) {
  304. dev_err(arizona->dev, "WM5102 registered as %d\n",
  305. arizona->type);
  306. arizona->type = WM5102;
  307. }
  308. ret = wm5102_patch(arizona);
  309. break;
  310. default:
  311. dev_err(arizona->dev, "Unknown device ID %x\n", reg);
  312. goto err_ldoena;
  313. }
  314. dev_info(dev, "%s revision %c\n", type_name, arizona->rev + 'A');
  315. if (ret != 0)
  316. dev_err(arizona->dev, "Failed to apply patch: %d\n", ret);
  317. /* If we have a /RESET GPIO we'll already be reset */
  318. if (!arizona->pdata.reset) {
  319. ret = regmap_write(arizona->regmap, ARIZONA_SOFTWARE_RESET, 0);
  320. if (ret != 0) {
  321. dev_err(dev, "Failed to reset device: %d\n", ret);
  322. goto err_ldoena;
  323. }
  324. }
  325. arizona_wait_for_boot(arizona);
  326. for (i = 0; i < ARRAY_SIZE(arizona->pdata.gpio_defaults); i++) {
  327. if (!arizona->pdata.gpio_defaults[i])
  328. continue;
  329. regmap_write(arizona->regmap, ARIZONA_GPIO1_CTRL + i,
  330. arizona->pdata.gpio_defaults[i]);
  331. }
  332. pm_runtime_set_autosuspend_delay(arizona->dev, 100);
  333. pm_runtime_use_autosuspend(arizona->dev);
  334. pm_runtime_enable(arizona->dev);
  335. /* Chip default */
  336. if (!arizona->pdata.clk32k_src)
  337. arizona->pdata.clk32k_src = ARIZONA_32KZ_MCLK2;
  338. switch (arizona->pdata.clk32k_src) {
  339. case ARIZONA_32KZ_MCLK1:
  340. case ARIZONA_32KZ_MCLK2:
  341. regmap_update_bits(arizona->regmap, ARIZONA_CLOCK_32K_1,
  342. ARIZONA_CLK_32K_SRC_MASK,
  343. arizona->pdata.clk32k_src - 1);
  344. break;
  345. case ARIZONA_32KZ_NONE:
  346. regmap_update_bits(arizona->regmap, ARIZONA_CLOCK_32K_1,
  347. ARIZONA_CLK_32K_SRC_MASK, 2);
  348. break;
  349. default:
  350. dev_err(arizona->dev, "Invalid 32kHz clock source: %d\n",
  351. arizona->pdata.clk32k_src);
  352. ret = -EINVAL;
  353. goto err_ldoena;
  354. }
  355. for (i = 0; i < ARIZONA_MAX_INPUT; i++) {
  356. /* Default for both is 0 so noop with defaults */
  357. val = arizona->pdata.dmic_ref[i]
  358. << ARIZONA_IN1_DMIC_SUP_SHIFT;
  359. val |= arizona->pdata.inmode[i] << ARIZONA_IN1_MODE_SHIFT;
  360. regmap_update_bits(arizona->regmap,
  361. ARIZONA_IN1L_CONTROL + (i * 8),
  362. ARIZONA_IN1_DMIC_SUP_MASK |
  363. ARIZONA_IN1_MODE_MASK, val);
  364. }
  365. for (i = 0; i < ARIZONA_MAX_OUTPUT; i++) {
  366. /* Default is 0 so noop with defaults */
  367. if (arizona->pdata.out_mono[i])
  368. val = ARIZONA_OUT1_MONO;
  369. else
  370. val = 0;
  371. regmap_update_bits(arizona->regmap,
  372. ARIZONA_OUTPUT_PATH_CONFIG_1L + (i * 8),
  373. ARIZONA_OUT1_MONO, val);
  374. }
  375. BUILD_BUG_ON(ARIZONA_MAX_PDM_SPK > 1);
  376. for (i = 0; i < ARIZONA_MAX_PDM_SPK; i++) {
  377. if (arizona->pdata.spk_mute[i])
  378. regmap_update_bits(arizona->regmap,
  379. ARIZONA_PDM_SPK1_CTRL_1,
  380. ARIZONA_SPK1_MUTE_ENDIAN_MASK |
  381. ARIZONA_SPK1_MUTE_SEQ1_MASK,
  382. arizona->pdata.spk_mute[i]);
  383. if (arizona->pdata.spk_fmt[i])
  384. regmap_update_bits(arizona->regmap,
  385. ARIZONA_PDM_SPK1_CTRL_2,
  386. ARIZONA_SPK1_FMT_MASK,
  387. arizona->pdata.spk_fmt[i]);
  388. }
  389. /* Set up for interrupts */
  390. ret = arizona_irq_init(arizona);
  391. if (ret != 0)
  392. goto err_ldoena;
  393. arizona_request_irq(arizona, ARIZONA_IRQ_CLKGEN_ERR, "CLKGEN error",
  394. arizona_clkgen_err, arizona);
  395. arizona_request_irq(arizona, ARIZONA_IRQ_OVERCLOCKED, "Overclocked",
  396. arizona_overclocked, arizona);
  397. arizona_request_irq(arizona, ARIZONA_IRQ_UNDERCLOCKED, "Underclocked",
  398. arizona_underclocked, arizona);
  399. switch (arizona->type) {
  400. case WM5102:
  401. ret = mfd_add_devices(arizona->dev, -1, wm5102_devs,
  402. ARRAY_SIZE(wm5102_devs), NULL, 0);
  403. break;
  404. }
  405. if (ret != 0) {
  406. dev_err(arizona->dev, "Failed to add subdevices: %d\n", ret);
  407. goto err_irq;
  408. }
  409. return 0;
  410. err_irq:
  411. arizona_irq_exit(arizona);
  412. err_ldoena:
  413. if (arizona->pdata.ldoena) {
  414. gpio_set_value_cansleep(arizona->pdata.ldoena, 0);
  415. gpio_free(arizona->pdata.ldoena);
  416. }
  417. err_reset:
  418. if (arizona->pdata.reset) {
  419. gpio_set_value_cansleep(arizona->pdata.reset, 1);
  420. gpio_free(arizona->pdata.reset);
  421. }
  422. err_enable:
  423. regulator_bulk_disable(ARRAY_SIZE(arizona->core_supplies),
  424. arizona->core_supplies);
  425. err_early:
  426. mfd_remove_devices(dev);
  427. return ret;
  428. }
  429. EXPORT_SYMBOL_GPL(arizona_dev_init);
  430. int __devexit arizona_dev_exit(struct arizona *arizona)
  431. {
  432. mfd_remove_devices(arizona->dev);
  433. arizona_free_irq(arizona, ARIZONA_IRQ_UNDERCLOCKED, arizona);
  434. arizona_free_irq(arizona, ARIZONA_IRQ_OVERCLOCKED, arizona);
  435. arizona_free_irq(arizona, ARIZONA_IRQ_CLKGEN_ERR, arizona);
  436. pm_runtime_disable(arizona->dev);
  437. arizona_irq_exit(arizona);
  438. return 0;
  439. }
  440. EXPORT_SYMBOL_GPL(arizona_dev_exit);