mv643xx_eth.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_driver_version[] = "1.0";
  57. #define MV643XX_CHECKSUM_OFFLOAD_TX
  58. #define MV643XX_NAPI
  59. #define MV643XX_TX_FAST_REFILL
  60. #undef MV643XX_COAL
  61. #define MV643XX_TX_COAL 100
  62. #ifdef MV643XX_COAL
  63. #define MV643XX_RX_COAL 100
  64. #endif
  65. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  66. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  67. #else
  68. #define MAX_DESCS_PER_SKB 1
  69. #endif
  70. #define ETH_VLAN_HLEN 4
  71. #define ETH_FCS_LEN 4
  72. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  73. #define ETH_WRAPPER_LEN (ETH_HW_IP_ALIGN + ETH_HLEN + \
  74. ETH_VLAN_HLEN + ETH_FCS_LEN)
  75. #define ETH_RX_SKB_SIZE (dev->mtu + ETH_WRAPPER_LEN + \
  76. dma_get_cache_alignment())
  77. /*
  78. * Registers shared between all ports.
  79. */
  80. #define PHY_ADDR 0x0000
  81. #define SMI_REG 0x0004
  82. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  83. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  84. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  85. #define WINDOW_BAR_ENABLE 0x0290
  86. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  87. /*
  88. * Per-port registers.
  89. */
  90. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  91. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  92. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  93. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  94. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  95. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  96. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  97. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  98. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  99. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  100. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  101. #define INT_MASK(p) (0x0468 + ((p) << 10))
  102. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  103. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  104. #define RXQ_CURRENT_DESC_PTR(p) (0x060c + ((p) << 10))
  105. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  106. #define TXQ_CURRENT_DESC_PTR(p) (0x06c0 + ((p) << 10))
  107. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  108. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  109. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  110. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  111. /* These macros describe Ethernet Port configuration reg (Px_cR) bits */
  112. #define UNICAST_NORMAL_MODE (0 << 0)
  113. #define UNICAST_PROMISCUOUS_MODE (1 << 0)
  114. #define DEFAULT_RX_QUEUE(queue) ((queue) << 1)
  115. #define DEFAULT_RX_ARP_QUEUE(queue) ((queue) << 4)
  116. #define RECEIVE_BC_IF_NOT_IP_OR_ARP (0 << 7)
  117. #define REJECT_BC_IF_NOT_IP_OR_ARP (1 << 7)
  118. #define RECEIVE_BC_IF_IP (0 << 8)
  119. #define REJECT_BC_IF_IP (1 << 8)
  120. #define RECEIVE_BC_IF_ARP (0 << 9)
  121. #define REJECT_BC_IF_ARP (1 << 9)
  122. #define TX_AM_NO_UPDATE_ERROR_SUMMARY (1 << 12)
  123. #define CAPTURE_TCP_FRAMES_DIS (0 << 14)
  124. #define CAPTURE_TCP_FRAMES_EN (1 << 14)
  125. #define CAPTURE_UDP_FRAMES_DIS (0 << 15)
  126. #define CAPTURE_UDP_FRAMES_EN (1 << 15)
  127. #define DEFAULT_RX_TCP_QUEUE(queue) ((queue) << 16)
  128. #define DEFAULT_RX_UDP_QUEUE(queue) ((queue) << 19)
  129. #define DEFAULT_RX_BPDU_QUEUE(queue) ((queue) << 22)
  130. #define PORT_CONFIG_DEFAULT_VALUE \
  131. UNICAST_NORMAL_MODE | \
  132. DEFAULT_RX_QUEUE(0) | \
  133. DEFAULT_RX_ARP_QUEUE(0) | \
  134. RECEIVE_BC_IF_NOT_IP_OR_ARP | \
  135. RECEIVE_BC_IF_IP | \
  136. RECEIVE_BC_IF_ARP | \
  137. CAPTURE_TCP_FRAMES_DIS | \
  138. CAPTURE_UDP_FRAMES_DIS | \
  139. DEFAULT_RX_TCP_QUEUE(0) | \
  140. DEFAULT_RX_UDP_QUEUE(0) | \
  141. DEFAULT_RX_BPDU_QUEUE(0)
  142. /* These macros describe Ethernet Port configuration extend reg (Px_cXR) bits*/
  143. #define CLASSIFY_EN (1 << 0)
  144. #define SPAN_BPDU_PACKETS_AS_NORMAL (0 << 1)
  145. #define SPAN_BPDU_PACKETS_TO_RX_QUEUE_7 (1 << 1)
  146. #define PARTITION_DISABLE (0 << 2)
  147. #define PARTITION_ENABLE (1 << 2)
  148. #define PORT_CONFIG_EXTEND_DEFAULT_VALUE \
  149. SPAN_BPDU_PACKETS_AS_NORMAL | \
  150. PARTITION_DISABLE
  151. /* These macros describe Ethernet Port Sdma configuration reg (SDCR) bits */
  152. #define RIFB (1 << 0)
  153. #define RX_BURST_SIZE_1_64BIT (0 << 1)
  154. #define RX_BURST_SIZE_2_64BIT (1 << 1)
  155. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  156. #define RX_BURST_SIZE_8_64BIT (3 << 1)
  157. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  158. #define BLM_RX_NO_SWAP (1 << 4)
  159. #define BLM_RX_BYTE_SWAP (0 << 4)
  160. #define BLM_TX_NO_SWAP (1 << 5)
  161. #define BLM_TX_BYTE_SWAP (0 << 5)
  162. #define DESCRIPTORS_BYTE_SWAP (1 << 6)
  163. #define DESCRIPTORS_NO_SWAP (0 << 6)
  164. #define IPG_INT_RX(value) (((value) & 0x3fff) << 8)
  165. #define TX_BURST_SIZE_1_64BIT (0 << 22)
  166. #define TX_BURST_SIZE_2_64BIT (1 << 22)
  167. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  168. #define TX_BURST_SIZE_8_64BIT (3 << 22)
  169. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  170. #if defined(__BIG_ENDIAN)
  171. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  172. RX_BURST_SIZE_4_64BIT | \
  173. IPG_INT_RX(0) | \
  174. TX_BURST_SIZE_4_64BIT
  175. #elif defined(__LITTLE_ENDIAN)
  176. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  177. RX_BURST_SIZE_4_64BIT | \
  178. BLM_RX_NO_SWAP | \
  179. BLM_TX_NO_SWAP | \
  180. IPG_INT_RX(0) | \
  181. TX_BURST_SIZE_4_64BIT
  182. #else
  183. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  184. #endif
  185. /* These macros describe Ethernet Port serial control reg (PSCR) bits */
  186. #define SERIAL_PORT_DISABLE (0 << 0)
  187. #define SERIAL_PORT_ENABLE (1 << 0)
  188. #define DO_NOT_FORCE_LINK_PASS (0 << 1)
  189. #define FORCE_LINK_PASS (1 << 1)
  190. #define ENABLE_AUTO_NEG_FOR_DUPLX (0 << 2)
  191. #define DISABLE_AUTO_NEG_FOR_DUPLX (1 << 2)
  192. #define ENABLE_AUTO_NEG_FOR_FLOW_CTRL (0 << 3)
  193. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  194. #define ADV_NO_FLOW_CTRL (0 << 4)
  195. #define ADV_SYMMETRIC_FLOW_CTRL (1 << 4)
  196. #define FORCE_FC_MODE_NO_PAUSE_DIS_TX (0 << 5)
  197. #define FORCE_FC_MODE_TX_PAUSE_DIS (1 << 5)
  198. #define FORCE_BP_MODE_NO_JAM (0 << 7)
  199. #define FORCE_BP_MODE_JAM_TX (1 << 7)
  200. #define FORCE_BP_MODE_JAM_TX_ON_RX_ERR (2 << 7)
  201. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  202. #define FORCE_LINK_FAIL (0 << 10)
  203. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  204. #define RETRANSMIT_16_ATTEMPTS (0 << 11)
  205. #define RETRANSMIT_FOREVER (1 << 11)
  206. #define ENABLE_AUTO_NEG_SPEED_GMII (0 << 13)
  207. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  208. #define DTE_ADV_0 (0 << 14)
  209. #define DTE_ADV_1 (1 << 14)
  210. #define DISABLE_AUTO_NEG_BYPASS (0 << 15)
  211. #define ENABLE_AUTO_NEG_BYPASS (1 << 15)
  212. #define AUTO_NEG_NO_CHANGE (0 << 16)
  213. #define RESTART_AUTO_NEG (1 << 16)
  214. #define MAX_RX_PACKET_1518BYTE (0 << 17)
  215. #define MAX_RX_PACKET_1522BYTE (1 << 17)
  216. #define MAX_RX_PACKET_1552BYTE (2 << 17)
  217. #define MAX_RX_PACKET_9022BYTE (3 << 17)
  218. #define MAX_RX_PACKET_9192BYTE (4 << 17)
  219. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  220. #define MAX_RX_PACKET_MASK (7 << 17)
  221. #define CLR_EXT_LOOPBACK (0 << 20)
  222. #define SET_EXT_LOOPBACK (1 << 20)
  223. #define SET_HALF_DUPLEX_MODE (0 << 21)
  224. #define SET_FULL_DUPLEX_MODE (1 << 21)
  225. #define DISABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (0 << 22)
  226. #define ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (1 << 22)
  227. #define SET_GMII_SPEED_TO_10_100 (0 << 23)
  228. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  229. #define SET_MII_SPEED_TO_10 (0 << 24)
  230. #define SET_MII_SPEED_TO_100 (1 << 24)
  231. #define PORT_SERIAL_CONTROL_DEFAULT_VALUE \
  232. DO_NOT_FORCE_LINK_PASS | \
  233. ENABLE_AUTO_NEG_FOR_DUPLX | \
  234. DISABLE_AUTO_NEG_FOR_FLOW_CTRL | \
  235. ADV_SYMMETRIC_FLOW_CTRL | \
  236. FORCE_FC_MODE_NO_PAUSE_DIS_TX | \
  237. FORCE_BP_MODE_NO_JAM | \
  238. (1 << 9) /* reserved */ | \
  239. DO_NOT_FORCE_LINK_FAIL | \
  240. RETRANSMIT_16_ATTEMPTS | \
  241. ENABLE_AUTO_NEG_SPEED_GMII | \
  242. DTE_ADV_0 | \
  243. DISABLE_AUTO_NEG_BYPASS | \
  244. AUTO_NEG_NO_CHANGE | \
  245. MAX_RX_PACKET_9700BYTE | \
  246. CLR_EXT_LOOPBACK | \
  247. SET_FULL_DUPLEX_MODE | \
  248. ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX
  249. /* These macros describe Ethernet Serial Status reg (PSR) bits */
  250. #define PORT_STATUS_MODE_10_BIT (1 << 0)
  251. #define PORT_STATUS_LINK_UP (1 << 1)
  252. #define PORT_STATUS_FULL_DUPLEX (1 << 2)
  253. #define PORT_STATUS_FLOW_CONTROL (1 << 3)
  254. #define PORT_STATUS_GMII_1000 (1 << 4)
  255. #define PORT_STATUS_MII_100 (1 << 5)
  256. /* PSR bit 6 is undocumented */
  257. #define PORT_STATUS_TX_IN_PROGRESS (1 << 7)
  258. #define PORT_STATUS_AUTONEG_BYPASSED (1 << 8)
  259. #define PORT_STATUS_PARTITION (1 << 9)
  260. #define PORT_STATUS_TX_FIFO_EMPTY (1 << 10)
  261. /* PSR bits 11-31 are reserved */
  262. #define PORT_DEFAULT_TRANSMIT_QUEUE_SIZE 800
  263. #define PORT_DEFAULT_RECEIVE_QUEUE_SIZE 400
  264. #define DESC_SIZE 64
  265. #define ETH_RX_QUEUES_ENABLED (1 << 0) /* use only Q0 for receive */
  266. #define ETH_TX_QUEUES_ENABLED (1 << 0) /* use only Q0 for transmit */
  267. #define ETH_INT_CAUSE_RX_DONE (ETH_RX_QUEUES_ENABLED << 2)
  268. #define ETH_INT_CAUSE_RX_ERROR (ETH_RX_QUEUES_ENABLED << 9)
  269. #define ETH_INT_CAUSE_RX (ETH_INT_CAUSE_RX_DONE | ETH_INT_CAUSE_RX_ERROR)
  270. #define ETH_INT_CAUSE_EXT 0x00000002
  271. #define ETH_INT_UNMASK_ALL (ETH_INT_CAUSE_RX | ETH_INT_CAUSE_EXT)
  272. #define ETH_INT_CAUSE_TX_DONE (ETH_TX_QUEUES_ENABLED << 0)
  273. #define ETH_INT_CAUSE_TX_ERROR (ETH_TX_QUEUES_ENABLED << 8)
  274. #define ETH_INT_CAUSE_TX (ETH_INT_CAUSE_TX_DONE | ETH_INT_CAUSE_TX_ERROR)
  275. #define ETH_INT_CAUSE_PHY 0x00010000
  276. #define ETH_INT_CAUSE_STATE 0x00100000
  277. #define ETH_INT_UNMASK_ALL_EXT (ETH_INT_CAUSE_TX | ETH_INT_CAUSE_PHY | \
  278. ETH_INT_CAUSE_STATE)
  279. #define ETH_INT_MASK_ALL 0x00000000
  280. #define ETH_INT_MASK_ALL_EXT 0x00000000
  281. #define PHY_WAIT_ITERATIONS 1000 /* 1000 iterations * 10uS = 10mS max */
  282. #define PHY_WAIT_MICRO_SECONDS 10
  283. /* Buffer offset from buffer pointer */
  284. #define RX_BUF_OFFSET 0x2
  285. /* Gigabit Ethernet Unit Global Registers */
  286. /* MIB Counters register definitions */
  287. #define ETH_MIB_GOOD_OCTETS_RECEIVED_LOW 0x0
  288. #define ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH 0x4
  289. #define ETH_MIB_BAD_OCTETS_RECEIVED 0x8
  290. #define ETH_MIB_INTERNAL_MAC_TRANSMIT_ERR 0xc
  291. #define ETH_MIB_GOOD_FRAMES_RECEIVED 0x10
  292. #define ETH_MIB_BAD_FRAMES_RECEIVED 0x14
  293. #define ETH_MIB_BROADCAST_FRAMES_RECEIVED 0x18
  294. #define ETH_MIB_MULTICAST_FRAMES_RECEIVED 0x1c
  295. #define ETH_MIB_FRAMES_64_OCTETS 0x20
  296. #define ETH_MIB_FRAMES_65_TO_127_OCTETS 0x24
  297. #define ETH_MIB_FRAMES_128_TO_255_OCTETS 0x28
  298. #define ETH_MIB_FRAMES_256_TO_511_OCTETS 0x2c
  299. #define ETH_MIB_FRAMES_512_TO_1023_OCTETS 0x30
  300. #define ETH_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
  301. #define ETH_MIB_GOOD_OCTETS_SENT_LOW 0x38
  302. #define ETH_MIB_GOOD_OCTETS_SENT_HIGH 0x3c
  303. #define ETH_MIB_GOOD_FRAMES_SENT 0x40
  304. #define ETH_MIB_EXCESSIVE_COLLISION 0x44
  305. #define ETH_MIB_MULTICAST_FRAMES_SENT 0x48
  306. #define ETH_MIB_BROADCAST_FRAMES_SENT 0x4c
  307. #define ETH_MIB_UNREC_MAC_CONTROL_RECEIVED 0x50
  308. #define ETH_MIB_FC_SENT 0x54
  309. #define ETH_MIB_GOOD_FC_RECEIVED 0x58
  310. #define ETH_MIB_BAD_FC_RECEIVED 0x5c
  311. #define ETH_MIB_UNDERSIZE_RECEIVED 0x60
  312. #define ETH_MIB_FRAGMENTS_RECEIVED 0x64
  313. #define ETH_MIB_OVERSIZE_RECEIVED 0x68
  314. #define ETH_MIB_JABBER_RECEIVED 0x6c
  315. #define ETH_MIB_MAC_RECEIVE_ERROR 0x70
  316. #define ETH_MIB_BAD_CRC_EVENT 0x74
  317. #define ETH_MIB_COLLISION 0x78
  318. #define ETH_MIB_LATE_COLLISION 0x7c
  319. /* Port serial status reg (PSR) */
  320. #define ETH_INTERFACE_PCM 0x00000001
  321. #define ETH_LINK_IS_UP 0x00000002
  322. #define ETH_PORT_AT_FULL_DUPLEX 0x00000004
  323. #define ETH_RX_FLOW_CTRL_ENABLED 0x00000008
  324. #define ETH_GMII_SPEED_1000 0x00000010
  325. #define ETH_MII_SPEED_100 0x00000020
  326. #define ETH_TX_IN_PROGRESS 0x00000080
  327. #define ETH_BYPASS_ACTIVE 0x00000100
  328. #define ETH_PORT_AT_PARTITION_STATE 0x00000200
  329. #define ETH_PORT_TX_FIFO_EMPTY 0x00000400
  330. /* SMI reg */
  331. #define ETH_SMI_BUSY 0x10000000 /* 0 - Write, 1 - Read */
  332. #define ETH_SMI_READ_VALID 0x08000000 /* 0 - Write, 1 - Read */
  333. #define ETH_SMI_OPCODE_WRITE 0 /* Completion of Read */
  334. #define ETH_SMI_OPCODE_READ 0x04000000 /* Operation is in progress */
  335. /* Interrupt Cause Register Bit Definitions */
  336. /* SDMA command status fields macros */
  337. /* Tx & Rx descriptors status */
  338. #define ETH_ERROR_SUMMARY 0x00000001
  339. /* Tx & Rx descriptors command */
  340. #define ETH_BUFFER_OWNED_BY_DMA 0x80000000
  341. /* Tx descriptors status */
  342. #define ETH_LC_ERROR 0
  343. #define ETH_UR_ERROR 0x00000002
  344. #define ETH_RL_ERROR 0x00000004
  345. #define ETH_LLC_SNAP_FORMAT 0x00000200
  346. /* Rx descriptors status */
  347. #define ETH_OVERRUN_ERROR 0x00000002
  348. #define ETH_MAX_FRAME_LENGTH_ERROR 0x00000004
  349. #define ETH_RESOURCE_ERROR 0x00000006
  350. #define ETH_VLAN_TAGGED 0x00080000
  351. #define ETH_BPDU_FRAME 0x00100000
  352. #define ETH_UDP_FRAME_OVER_IP_V_4 0x00200000
  353. #define ETH_OTHER_FRAME_TYPE 0x00400000
  354. #define ETH_LAYER_2_IS_ETH_V_2 0x00800000
  355. #define ETH_FRAME_TYPE_IP_V_4 0x01000000
  356. #define ETH_FRAME_HEADER_OK 0x02000000
  357. #define ETH_RX_LAST_DESC 0x04000000
  358. #define ETH_RX_FIRST_DESC 0x08000000
  359. #define ETH_UNKNOWN_DESTINATION_ADDR 0x10000000
  360. #define ETH_RX_ENABLE_INTERRUPT 0x20000000
  361. #define ETH_LAYER_4_CHECKSUM_OK 0x40000000
  362. /* Rx descriptors byte count */
  363. #define ETH_FRAME_FRAGMENTED 0x00000004
  364. /* Tx descriptors command */
  365. #define ETH_LAYER_4_CHECKSUM_FIRST_DESC 0x00000400
  366. #define ETH_FRAME_SET_TO_VLAN 0x00008000
  367. #define ETH_UDP_FRAME 0x00010000
  368. #define ETH_GEN_TCP_UDP_CHECKSUM 0x00020000
  369. #define ETH_GEN_IP_V_4_CHECKSUM 0x00040000
  370. #define ETH_ZERO_PADDING 0x00080000
  371. #define ETH_TX_LAST_DESC 0x00100000
  372. #define ETH_TX_FIRST_DESC 0x00200000
  373. #define ETH_GEN_CRC 0x00400000
  374. #define ETH_TX_ENABLE_INTERRUPT 0x00800000
  375. #define ETH_AUTO_MODE 0x40000000
  376. #define ETH_TX_IHL_SHIFT 11
  377. /* typedefs */
  378. typedef enum _eth_func_ret_status {
  379. ETH_OK, /* Returned as expected. */
  380. ETH_ERROR, /* Fundamental error. */
  381. ETH_RETRY, /* Could not process request. Try later.*/
  382. ETH_END_OF_JOB, /* Ring has nothing to process. */
  383. ETH_QUEUE_FULL, /* Ring resource error. */
  384. ETH_QUEUE_LAST_RESOURCE /* Ring resources about to exhaust. */
  385. } ETH_FUNC_RET_STATUS;
  386. /* These are for big-endian machines. Little endian needs different
  387. * definitions.
  388. */
  389. #if defined(__BIG_ENDIAN)
  390. struct eth_rx_desc {
  391. u16 byte_cnt; /* Descriptor buffer byte count */
  392. u16 buf_size; /* Buffer size */
  393. u32 cmd_sts; /* Descriptor command status */
  394. u32 next_desc_ptr; /* Next descriptor pointer */
  395. u32 buf_ptr; /* Descriptor buffer pointer */
  396. };
  397. struct eth_tx_desc {
  398. u16 byte_cnt; /* buffer byte count */
  399. u16 l4i_chk; /* CPU provided TCP checksum */
  400. u32 cmd_sts; /* Command/status field */
  401. u32 next_desc_ptr; /* Pointer to next descriptor */
  402. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  403. };
  404. #elif defined(__LITTLE_ENDIAN)
  405. struct eth_rx_desc {
  406. u32 cmd_sts; /* Descriptor command status */
  407. u16 buf_size; /* Buffer size */
  408. u16 byte_cnt; /* Descriptor buffer byte count */
  409. u32 buf_ptr; /* Descriptor buffer pointer */
  410. u32 next_desc_ptr; /* Next descriptor pointer */
  411. };
  412. struct eth_tx_desc {
  413. u32 cmd_sts; /* Command/status field */
  414. u16 l4i_chk; /* CPU provided TCP checksum */
  415. u16 byte_cnt; /* buffer byte count */
  416. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  417. u32 next_desc_ptr; /* Pointer to next descriptor */
  418. };
  419. #else
  420. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  421. #endif
  422. /* Unified struct for Rx and Tx operations. The user is not required to */
  423. /* be familier with neither Tx nor Rx descriptors. */
  424. struct pkt_info {
  425. unsigned short byte_cnt; /* Descriptor buffer byte count */
  426. unsigned short l4i_chk; /* Tx CPU provided TCP Checksum */
  427. unsigned int cmd_sts; /* Descriptor command status */
  428. dma_addr_t buf_ptr; /* Descriptor buffer pointer */
  429. struct sk_buff *return_info; /* User resource return information */
  430. };
  431. /* global *******************************************************************/
  432. struct mv643xx_shared_private {
  433. void __iomem *eth_base;
  434. /* used to protect SMI_REG, which is shared across ports */
  435. spinlock_t phy_lock;
  436. u32 win_protect;
  437. unsigned int t_clk;
  438. };
  439. /* per-port *****************************************************************/
  440. struct mv643xx_mib_counters {
  441. u64 good_octets_received;
  442. u32 bad_octets_received;
  443. u32 internal_mac_transmit_err;
  444. u32 good_frames_received;
  445. u32 bad_frames_received;
  446. u32 broadcast_frames_received;
  447. u32 multicast_frames_received;
  448. u32 frames_64_octets;
  449. u32 frames_65_to_127_octets;
  450. u32 frames_128_to_255_octets;
  451. u32 frames_256_to_511_octets;
  452. u32 frames_512_to_1023_octets;
  453. u32 frames_1024_to_max_octets;
  454. u64 good_octets_sent;
  455. u32 good_frames_sent;
  456. u32 excessive_collision;
  457. u32 multicast_frames_sent;
  458. u32 broadcast_frames_sent;
  459. u32 unrec_mac_control_received;
  460. u32 fc_sent;
  461. u32 good_fc_received;
  462. u32 bad_fc_received;
  463. u32 undersize_received;
  464. u32 fragments_received;
  465. u32 oversize_received;
  466. u32 jabber_received;
  467. u32 mac_receive_error;
  468. u32 bad_crc_event;
  469. u32 collision;
  470. u32 late_collision;
  471. };
  472. struct mv643xx_private {
  473. struct mv643xx_shared_private *shared;
  474. int port_num; /* User Ethernet port number */
  475. struct mv643xx_shared_private *shared_smi;
  476. u32 rx_sram_addr; /* Base address of rx sram area */
  477. u32 rx_sram_size; /* Size of rx sram area */
  478. u32 tx_sram_addr; /* Base address of tx sram area */
  479. u32 tx_sram_size; /* Size of tx sram area */
  480. int rx_resource_err; /* Rx ring resource error flag */
  481. /* Tx/Rx rings managment indexes fields. For driver use */
  482. /* Next available and first returning Rx resource */
  483. int rx_curr_desc_q, rx_used_desc_q;
  484. /* Next available and first returning Tx resource */
  485. int tx_curr_desc_q, tx_used_desc_q;
  486. #ifdef MV643XX_TX_FAST_REFILL
  487. u32 tx_clean_threshold;
  488. #endif
  489. struct eth_rx_desc *p_rx_desc_area;
  490. dma_addr_t rx_desc_dma;
  491. int rx_desc_area_size;
  492. struct sk_buff **rx_skb;
  493. struct eth_tx_desc *p_tx_desc_area;
  494. dma_addr_t tx_desc_dma;
  495. int tx_desc_area_size;
  496. struct sk_buff **tx_skb;
  497. struct work_struct tx_timeout_task;
  498. struct net_device *dev;
  499. struct napi_struct napi;
  500. struct net_device_stats stats;
  501. struct mv643xx_mib_counters mib_counters;
  502. spinlock_t lock;
  503. /* Size of Tx Ring per queue */
  504. int tx_ring_size;
  505. /* Number of tx descriptors in use */
  506. int tx_desc_count;
  507. /* Size of Rx Ring per queue */
  508. int rx_ring_size;
  509. /* Number of rx descriptors in use */
  510. int rx_desc_count;
  511. /*
  512. * Used in case RX Ring is empty, which can be caused when
  513. * system does not have resources (skb's)
  514. */
  515. struct timer_list timeout;
  516. u32 rx_int_coal;
  517. u32 tx_int_coal;
  518. struct mii_if_info mii;
  519. };
  520. /* port register accessors **************************************************/
  521. static inline u32 rdl(struct mv643xx_private *mp, int offset)
  522. {
  523. return readl(mp->shared->eth_base + offset);
  524. }
  525. static inline void wrl(struct mv643xx_private *mp, int offset, u32 data)
  526. {
  527. writel(data, mp->shared->eth_base + offset);
  528. }
  529. /* rxq/txq helper functions *************************************************/
  530. static void mv643xx_eth_port_enable_rx(struct mv643xx_private *mp,
  531. unsigned int queues)
  532. {
  533. wrl(mp, RXQ_COMMAND(mp->port_num), queues);
  534. }
  535. static unsigned int mv643xx_eth_port_disable_rx(struct mv643xx_private *mp)
  536. {
  537. unsigned int port_num = mp->port_num;
  538. u32 queues;
  539. /* Stop Rx port activity. Check port Rx activity. */
  540. queues = rdl(mp, RXQ_COMMAND(port_num)) & 0xFF;
  541. if (queues) {
  542. /* Issue stop command for active queues only */
  543. wrl(mp, RXQ_COMMAND(port_num), (queues << 8));
  544. /* Wait for all Rx activity to terminate. */
  545. /* Check port cause register that all Rx queues are stopped */
  546. while (rdl(mp, RXQ_COMMAND(port_num)) & 0xFF)
  547. udelay(PHY_WAIT_MICRO_SECONDS);
  548. }
  549. return queues;
  550. }
  551. static void mv643xx_eth_port_enable_tx(struct mv643xx_private *mp,
  552. unsigned int queues)
  553. {
  554. wrl(mp, TXQ_COMMAND(mp->port_num), queues);
  555. }
  556. static unsigned int mv643xx_eth_port_disable_tx(struct mv643xx_private *mp)
  557. {
  558. unsigned int port_num = mp->port_num;
  559. u32 queues;
  560. /* Stop Tx port activity. Check port Tx activity. */
  561. queues = rdl(mp, TXQ_COMMAND(port_num)) & 0xFF;
  562. if (queues) {
  563. /* Issue stop command for active queues only */
  564. wrl(mp, TXQ_COMMAND(port_num), (queues << 8));
  565. /* Wait for all Tx activity to terminate. */
  566. /* Check port cause register that all Tx queues are stopped */
  567. while (rdl(mp, TXQ_COMMAND(port_num)) & 0xFF)
  568. udelay(PHY_WAIT_MICRO_SECONDS);
  569. /* Wait for Tx FIFO to empty */
  570. while (rdl(mp, PORT_STATUS(port_num)) & ETH_PORT_TX_FIFO_EMPTY)
  571. udelay(PHY_WAIT_MICRO_SECONDS);
  572. }
  573. return queues;
  574. }
  575. /* rx ***********************************************************************/
  576. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev);
  577. /*
  578. * eth_rx_return_buff - Returns a Rx buffer back to the Rx ring.
  579. *
  580. * DESCRIPTION:
  581. * This routine returns a Rx buffer back to the Rx ring. It retrieves the
  582. * next 'used' descriptor and attached the returned buffer to it.
  583. * In case the Rx ring was in "resource error" condition, where there are
  584. * no available Rx resources, the function resets the resource error flag.
  585. *
  586. * INPUT:
  587. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  588. * struct pkt_info *p_pkt_info Information on returned buffer.
  589. *
  590. * OUTPUT:
  591. * New available Rx resource in Rx descriptor ring.
  592. *
  593. * RETURN:
  594. * ETH_ERROR in case the routine can not access Rx desc ring.
  595. * ETH_OK otherwise.
  596. */
  597. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  598. struct pkt_info *p_pkt_info)
  599. {
  600. int used_rx_desc; /* Where to return Rx resource */
  601. volatile struct eth_rx_desc *p_used_rx_desc;
  602. unsigned long flags;
  603. spin_lock_irqsave(&mp->lock, flags);
  604. /* Get 'used' Rx descriptor */
  605. used_rx_desc = mp->rx_used_desc_q;
  606. p_used_rx_desc = &mp->p_rx_desc_area[used_rx_desc];
  607. p_used_rx_desc->buf_ptr = p_pkt_info->buf_ptr;
  608. p_used_rx_desc->buf_size = p_pkt_info->byte_cnt;
  609. mp->rx_skb[used_rx_desc] = p_pkt_info->return_info;
  610. /* Flush the write pipe */
  611. /* Return the descriptor to DMA ownership */
  612. wmb();
  613. p_used_rx_desc->cmd_sts =
  614. ETH_BUFFER_OWNED_BY_DMA | ETH_RX_ENABLE_INTERRUPT;
  615. wmb();
  616. /* Move the used descriptor pointer to the next descriptor */
  617. mp->rx_used_desc_q = (used_rx_desc + 1) % mp->rx_ring_size;
  618. /* Any Rx return cancels the Rx resource error status */
  619. mp->rx_resource_err = 0;
  620. spin_unlock_irqrestore(&mp->lock, flags);
  621. return ETH_OK;
  622. }
  623. /*
  624. * mv643xx_eth_rx_refill_descs
  625. *
  626. * Fills / refills RX queue on a certain gigabit ethernet port
  627. *
  628. * Input : pointer to ethernet interface network device structure
  629. * Output : N/A
  630. */
  631. static void mv643xx_eth_rx_refill_descs(struct net_device *dev)
  632. {
  633. struct mv643xx_private *mp = netdev_priv(dev);
  634. struct pkt_info pkt_info;
  635. struct sk_buff *skb;
  636. int unaligned;
  637. while (mp->rx_desc_count < mp->rx_ring_size) {
  638. skb = dev_alloc_skb(ETH_RX_SKB_SIZE + dma_get_cache_alignment());
  639. if (!skb)
  640. break;
  641. mp->rx_desc_count++;
  642. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  643. if (unaligned)
  644. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  645. pkt_info.cmd_sts = ETH_RX_ENABLE_INTERRUPT;
  646. pkt_info.byte_cnt = ETH_RX_SKB_SIZE;
  647. pkt_info.buf_ptr = dma_map_single(NULL, skb->data,
  648. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  649. pkt_info.return_info = skb;
  650. if (eth_rx_return_buff(mp, &pkt_info) != ETH_OK) {
  651. printk(KERN_ERR
  652. "%s: Error allocating RX Ring\n", dev->name);
  653. break;
  654. }
  655. skb_reserve(skb, ETH_HW_IP_ALIGN);
  656. }
  657. /*
  658. * If RX ring is empty of SKB, set a timer to try allocating
  659. * again at a later time.
  660. */
  661. if (mp->rx_desc_count == 0) {
  662. printk(KERN_INFO "%s: Rx ring is empty\n", dev->name);
  663. mp->timeout.expires = jiffies + (HZ / 10); /* 100 mSec */
  664. add_timer(&mp->timeout);
  665. }
  666. }
  667. /*
  668. * mv643xx_eth_rx_refill_descs_timer_wrapper
  669. *
  670. * Timer routine to wake up RX queue filling task. This function is
  671. * used only in case the RX queue is empty, and all alloc_skb has
  672. * failed (due to out of memory event).
  673. *
  674. * Input : pointer to ethernet interface network device structure
  675. * Output : N/A
  676. */
  677. static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data)
  678. {
  679. mv643xx_eth_rx_refill_descs((struct net_device *)data);
  680. }
  681. /*
  682. * eth_port_receive - Get received information from Rx ring.
  683. *
  684. * DESCRIPTION:
  685. * This routine returns the received data to the caller. There is no
  686. * data copying during routine operation. All information is returned
  687. * using pointer to packet information struct passed from the caller.
  688. * If the routine exhausts Rx ring resources then the resource error flag
  689. * is set.
  690. *
  691. * INPUT:
  692. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  693. * struct pkt_info *p_pkt_info User packet buffer.
  694. *
  695. * OUTPUT:
  696. * Rx ring current and used indexes are updated.
  697. *
  698. * RETURN:
  699. * ETH_ERROR in case the routine can not access Rx desc ring.
  700. * ETH_QUEUE_FULL if Rx ring resources are exhausted.
  701. * ETH_END_OF_JOB if there is no received data.
  702. * ETH_OK otherwise.
  703. */
  704. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  705. struct pkt_info *p_pkt_info)
  706. {
  707. int rx_next_curr_desc, rx_curr_desc, rx_used_desc;
  708. volatile struct eth_rx_desc *p_rx_desc;
  709. unsigned int command_status;
  710. unsigned long flags;
  711. /* Do not process Rx ring in case of Rx ring resource error */
  712. if (mp->rx_resource_err)
  713. return ETH_QUEUE_FULL;
  714. spin_lock_irqsave(&mp->lock, flags);
  715. /* Get the Rx Desc ring 'curr and 'used' indexes */
  716. rx_curr_desc = mp->rx_curr_desc_q;
  717. rx_used_desc = mp->rx_used_desc_q;
  718. p_rx_desc = &mp->p_rx_desc_area[rx_curr_desc];
  719. /* The following parameters are used to save readings from memory */
  720. command_status = p_rx_desc->cmd_sts;
  721. rmb();
  722. /* Nothing to receive... */
  723. if (command_status & (ETH_BUFFER_OWNED_BY_DMA)) {
  724. spin_unlock_irqrestore(&mp->lock, flags);
  725. return ETH_END_OF_JOB;
  726. }
  727. p_pkt_info->byte_cnt = (p_rx_desc->byte_cnt) - RX_BUF_OFFSET;
  728. p_pkt_info->cmd_sts = command_status;
  729. p_pkt_info->buf_ptr = (p_rx_desc->buf_ptr) + RX_BUF_OFFSET;
  730. p_pkt_info->return_info = mp->rx_skb[rx_curr_desc];
  731. p_pkt_info->l4i_chk = p_rx_desc->buf_size;
  732. /*
  733. * Clean the return info field to indicate that the
  734. * packet has been moved to the upper layers
  735. */
  736. mp->rx_skb[rx_curr_desc] = NULL;
  737. /* Update current index in data structure */
  738. rx_next_curr_desc = (rx_curr_desc + 1) % mp->rx_ring_size;
  739. mp->rx_curr_desc_q = rx_next_curr_desc;
  740. /* Rx descriptors exhausted. Set the Rx ring resource error flag */
  741. if (rx_next_curr_desc == rx_used_desc)
  742. mp->rx_resource_err = 1;
  743. spin_unlock_irqrestore(&mp->lock, flags);
  744. return ETH_OK;
  745. }
  746. /*
  747. * mv643xx_eth_receive
  748. *
  749. * This function is forward packets that are received from the port's
  750. * queues toward kernel core or FastRoute them to another interface.
  751. *
  752. * Input : dev - a pointer to the required interface
  753. * max - maximum number to receive (0 means unlimted)
  754. *
  755. * Output : number of served packets
  756. */
  757. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  758. {
  759. struct mv643xx_private *mp = netdev_priv(dev);
  760. struct net_device_stats *stats = &dev->stats;
  761. unsigned int received_packets = 0;
  762. struct sk_buff *skb;
  763. struct pkt_info pkt_info;
  764. while (budget-- > 0 && eth_port_receive(mp, &pkt_info) == ETH_OK) {
  765. dma_unmap_single(NULL, pkt_info.buf_ptr, ETH_RX_SKB_SIZE,
  766. DMA_FROM_DEVICE);
  767. mp->rx_desc_count--;
  768. received_packets++;
  769. /*
  770. * Update statistics.
  771. * Note byte count includes 4 byte CRC count
  772. */
  773. stats->rx_packets++;
  774. stats->rx_bytes += pkt_info.byte_cnt;
  775. skb = pkt_info.return_info;
  776. /*
  777. * In case received a packet without first / last bits on OR
  778. * the error summary bit is on, the packets needs to be dropeed.
  779. */
  780. if (((pkt_info.cmd_sts
  781. & (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) !=
  782. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC))
  783. || (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)) {
  784. stats->rx_dropped++;
  785. if ((pkt_info.cmd_sts & (ETH_RX_FIRST_DESC |
  786. ETH_RX_LAST_DESC)) !=
  787. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) {
  788. if (net_ratelimit())
  789. printk(KERN_ERR
  790. "%s: Received packet spread "
  791. "on multiple descriptors\n",
  792. dev->name);
  793. }
  794. if (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)
  795. stats->rx_errors++;
  796. dev_kfree_skb_irq(skb);
  797. } else {
  798. /*
  799. * The -4 is for the CRC in the trailer of the
  800. * received packet
  801. */
  802. skb_put(skb, pkt_info.byte_cnt - 4);
  803. if (pkt_info.cmd_sts & ETH_LAYER_4_CHECKSUM_OK) {
  804. skb->ip_summed = CHECKSUM_UNNECESSARY;
  805. skb->csum = htons(
  806. (pkt_info.cmd_sts & 0x0007fff8) >> 3);
  807. }
  808. skb->protocol = eth_type_trans(skb, dev);
  809. #ifdef MV643XX_NAPI
  810. netif_receive_skb(skb);
  811. #else
  812. netif_rx(skb);
  813. #endif
  814. }
  815. dev->last_rx = jiffies;
  816. }
  817. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  818. return received_packets;
  819. }
  820. #ifdef MV643XX_NAPI
  821. /*
  822. * mv643xx_poll
  823. *
  824. * This function is used in case of NAPI
  825. */
  826. static int mv643xx_poll(struct napi_struct *napi, int budget)
  827. {
  828. struct mv643xx_private *mp = container_of(napi, struct mv643xx_private, napi);
  829. struct net_device *dev = mp->dev;
  830. unsigned int port_num = mp->port_num;
  831. int work_done;
  832. #ifdef MV643XX_TX_FAST_REFILL
  833. if (++mp->tx_clean_threshold > 5) {
  834. mv643xx_eth_free_completed_tx_descs(dev);
  835. mp->tx_clean_threshold = 0;
  836. }
  837. #endif
  838. work_done = 0;
  839. if ((rdl(mp, RXQ_CURRENT_DESC_PTR(port_num)))
  840. != (u32) mp->rx_used_desc_q)
  841. work_done = mv643xx_eth_receive_queue(dev, budget);
  842. if (work_done < budget) {
  843. netif_rx_complete(dev, napi);
  844. wrl(mp, INT_CAUSE(port_num), 0);
  845. wrl(mp, INT_CAUSE_EXT(port_num), 0);
  846. wrl(mp, INT_MASK(port_num), ETH_INT_UNMASK_ALL);
  847. }
  848. return work_done;
  849. }
  850. #endif
  851. /* tx ***********************************************************************/
  852. /**
  853. * has_tiny_unaligned_frags - check if skb has any small, unaligned fragments
  854. *
  855. * Hardware can't handle unaligned fragments smaller than 9 bytes.
  856. * This helper function detects that case.
  857. */
  858. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  859. {
  860. unsigned int frag;
  861. skb_frag_t *fragp;
  862. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  863. fragp = &skb_shinfo(skb)->frags[frag];
  864. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  865. return 1;
  866. }
  867. return 0;
  868. }
  869. /**
  870. * eth_alloc_tx_desc_index - return the index of the next available tx desc
  871. */
  872. static int eth_alloc_tx_desc_index(struct mv643xx_private *mp)
  873. {
  874. int tx_desc_curr;
  875. BUG_ON(mp->tx_desc_count >= mp->tx_ring_size);
  876. tx_desc_curr = mp->tx_curr_desc_q;
  877. mp->tx_curr_desc_q = (tx_desc_curr + 1) % mp->tx_ring_size;
  878. BUG_ON(mp->tx_curr_desc_q == mp->tx_used_desc_q);
  879. return tx_desc_curr;
  880. }
  881. /**
  882. * eth_tx_fill_frag_descs - fill tx hw descriptors for an skb's fragments.
  883. *
  884. * Ensure the data for each fragment to be transmitted is mapped properly,
  885. * then fill in descriptors in the tx hw queue.
  886. */
  887. static void eth_tx_fill_frag_descs(struct mv643xx_private *mp,
  888. struct sk_buff *skb)
  889. {
  890. int frag;
  891. int tx_index;
  892. struct eth_tx_desc *desc;
  893. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  894. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  895. tx_index = eth_alloc_tx_desc_index(mp);
  896. desc = &mp->p_tx_desc_area[tx_index];
  897. desc->cmd_sts = ETH_BUFFER_OWNED_BY_DMA;
  898. /* Last Frag enables interrupt and frees the skb */
  899. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  900. desc->cmd_sts |= ETH_ZERO_PADDING |
  901. ETH_TX_LAST_DESC |
  902. ETH_TX_ENABLE_INTERRUPT;
  903. mp->tx_skb[tx_index] = skb;
  904. } else
  905. mp->tx_skb[tx_index] = NULL;
  906. desc = &mp->p_tx_desc_area[tx_index];
  907. desc->l4i_chk = 0;
  908. desc->byte_cnt = this_frag->size;
  909. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  910. this_frag->page_offset,
  911. this_frag->size,
  912. DMA_TO_DEVICE);
  913. }
  914. }
  915. static inline __be16 sum16_as_be(__sum16 sum)
  916. {
  917. return (__force __be16)sum;
  918. }
  919. /**
  920. * eth_tx_submit_descs_for_skb - submit data from an skb to the tx hw
  921. *
  922. * Ensure the data for an skb to be transmitted is mapped properly,
  923. * then fill in descriptors in the tx hw queue and start the hardware.
  924. */
  925. static void eth_tx_submit_descs_for_skb(struct mv643xx_private *mp,
  926. struct sk_buff *skb)
  927. {
  928. int tx_index;
  929. struct eth_tx_desc *desc;
  930. u32 cmd_sts;
  931. int length;
  932. int nr_frags = skb_shinfo(skb)->nr_frags;
  933. cmd_sts = ETH_TX_FIRST_DESC | ETH_GEN_CRC | ETH_BUFFER_OWNED_BY_DMA;
  934. tx_index = eth_alloc_tx_desc_index(mp);
  935. desc = &mp->p_tx_desc_area[tx_index];
  936. if (nr_frags) {
  937. eth_tx_fill_frag_descs(mp, skb);
  938. length = skb_headlen(skb);
  939. mp->tx_skb[tx_index] = NULL;
  940. } else {
  941. cmd_sts |= ETH_ZERO_PADDING |
  942. ETH_TX_LAST_DESC |
  943. ETH_TX_ENABLE_INTERRUPT;
  944. length = skb->len;
  945. mp->tx_skb[tx_index] = skb;
  946. }
  947. desc->byte_cnt = length;
  948. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  949. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  950. BUG_ON(skb->protocol != htons(ETH_P_IP));
  951. cmd_sts |= ETH_GEN_TCP_UDP_CHECKSUM |
  952. ETH_GEN_IP_V_4_CHECKSUM |
  953. ip_hdr(skb)->ihl << ETH_TX_IHL_SHIFT;
  954. switch (ip_hdr(skb)->protocol) {
  955. case IPPROTO_UDP:
  956. cmd_sts |= ETH_UDP_FRAME;
  957. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  958. break;
  959. case IPPROTO_TCP:
  960. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  961. break;
  962. default:
  963. BUG();
  964. }
  965. } else {
  966. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  967. cmd_sts |= 5 << ETH_TX_IHL_SHIFT;
  968. desc->l4i_chk = 0;
  969. }
  970. /* ensure all other descriptors are written before first cmd_sts */
  971. wmb();
  972. desc->cmd_sts = cmd_sts;
  973. /* ensure all descriptors are written before poking hardware */
  974. wmb();
  975. mv643xx_eth_port_enable_tx(mp, ETH_TX_QUEUES_ENABLED);
  976. mp->tx_desc_count += nr_frags + 1;
  977. }
  978. /**
  979. * mv643xx_eth_start_xmit - queue an skb to the hardware for transmission
  980. *
  981. */
  982. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  983. {
  984. struct mv643xx_private *mp = netdev_priv(dev);
  985. struct net_device_stats *stats = &dev->stats;
  986. unsigned long flags;
  987. BUG_ON(netif_queue_stopped(dev));
  988. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  989. stats->tx_dropped++;
  990. printk(KERN_DEBUG "%s: failed to linearize tiny "
  991. "unaligned fragment\n", dev->name);
  992. return NETDEV_TX_BUSY;
  993. }
  994. spin_lock_irqsave(&mp->lock, flags);
  995. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB) {
  996. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  997. netif_stop_queue(dev);
  998. spin_unlock_irqrestore(&mp->lock, flags);
  999. return NETDEV_TX_BUSY;
  1000. }
  1001. eth_tx_submit_descs_for_skb(mp, skb);
  1002. stats->tx_bytes += skb->len;
  1003. stats->tx_packets++;
  1004. dev->trans_start = jiffies;
  1005. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB)
  1006. netif_stop_queue(dev);
  1007. spin_unlock_irqrestore(&mp->lock, flags);
  1008. return NETDEV_TX_OK;
  1009. }
  1010. /* mii management interface *************************************************/
  1011. static int ethernet_phy_get(struct mv643xx_private *mp);
  1012. /*
  1013. * eth_port_read_smi_reg - Read PHY registers
  1014. *
  1015. * DESCRIPTION:
  1016. * This routine utilize the SMI interface to interact with the PHY in
  1017. * order to perform PHY register read.
  1018. *
  1019. * INPUT:
  1020. * struct mv643xx_private *mp Ethernet Port.
  1021. * unsigned int phy_reg PHY register address offset.
  1022. * unsigned int *value Register value buffer.
  1023. *
  1024. * OUTPUT:
  1025. * Write the value of a specified PHY register into given buffer.
  1026. *
  1027. * RETURN:
  1028. * false if the PHY is busy or read data is not in valid state.
  1029. * true otherwise.
  1030. *
  1031. */
  1032. static void eth_port_read_smi_reg(struct mv643xx_private *mp,
  1033. unsigned int phy_reg, unsigned int *value)
  1034. {
  1035. void __iomem *smi_reg = mp->shared_smi->eth_base + SMI_REG;
  1036. int phy_addr = ethernet_phy_get(mp);
  1037. unsigned long flags;
  1038. int i;
  1039. /* the SMI register is a shared resource */
  1040. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  1041. /* wait for the SMI register to become available */
  1042. for (i = 0; readl(smi_reg) & ETH_SMI_BUSY; i++) {
  1043. if (i == PHY_WAIT_ITERATIONS) {
  1044. printk("%s: PHY busy timeout\n", mp->dev->name);
  1045. goto out;
  1046. }
  1047. udelay(PHY_WAIT_MICRO_SECONDS);
  1048. }
  1049. writel((phy_addr << 16) | (phy_reg << 21) | ETH_SMI_OPCODE_READ,
  1050. smi_reg);
  1051. /* now wait for the data to be valid */
  1052. for (i = 0; !(readl(smi_reg) & ETH_SMI_READ_VALID); i++) {
  1053. if (i == PHY_WAIT_ITERATIONS) {
  1054. printk("%s: PHY read timeout\n", mp->dev->name);
  1055. goto out;
  1056. }
  1057. udelay(PHY_WAIT_MICRO_SECONDS);
  1058. }
  1059. *value = readl(smi_reg) & 0xffff;
  1060. out:
  1061. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  1062. }
  1063. /*
  1064. * eth_port_write_smi_reg - Write to PHY registers
  1065. *
  1066. * DESCRIPTION:
  1067. * This routine utilize the SMI interface to interact with the PHY in
  1068. * order to perform writes to PHY registers.
  1069. *
  1070. * INPUT:
  1071. * struct mv643xx_private *mp Ethernet Port.
  1072. * unsigned int phy_reg PHY register address offset.
  1073. * unsigned int value Register value.
  1074. *
  1075. * OUTPUT:
  1076. * Write the given value to the specified PHY register.
  1077. *
  1078. * RETURN:
  1079. * false if the PHY is busy.
  1080. * true otherwise.
  1081. *
  1082. */
  1083. static void eth_port_write_smi_reg(struct mv643xx_private *mp,
  1084. unsigned int phy_reg, unsigned int value)
  1085. {
  1086. void __iomem *smi_reg = mp->shared_smi->eth_base + SMI_REG;
  1087. int phy_addr = ethernet_phy_get(mp);
  1088. unsigned long flags;
  1089. int i;
  1090. /* the SMI register is a shared resource */
  1091. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  1092. /* wait for the SMI register to become available */
  1093. for (i = 0; readl(smi_reg) & ETH_SMI_BUSY; i++) {
  1094. if (i == PHY_WAIT_ITERATIONS) {
  1095. printk("%s: PHY busy timeout\n", mp->dev->name);
  1096. goto out;
  1097. }
  1098. udelay(PHY_WAIT_MICRO_SECONDS);
  1099. }
  1100. writel((phy_addr << 16) | (phy_reg << 21) |
  1101. ETH_SMI_OPCODE_WRITE | (value & 0xffff), smi_reg);
  1102. out:
  1103. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  1104. }
  1105. /* mib counters *************************************************************/
  1106. /*
  1107. * eth_clear_mib_counters - Clear all MIB counters
  1108. *
  1109. * DESCRIPTION:
  1110. * This function clears all MIB counters of a specific ethernet port.
  1111. * A read from the MIB counter will reset the counter.
  1112. *
  1113. * INPUT:
  1114. * struct mv643xx_private *mp Ethernet Port.
  1115. *
  1116. * OUTPUT:
  1117. * After reading all MIB counters, the counters resets.
  1118. *
  1119. * RETURN:
  1120. * MIB counter value.
  1121. *
  1122. */
  1123. static void eth_clear_mib_counters(struct mv643xx_private *mp)
  1124. {
  1125. unsigned int port_num = mp->port_num;
  1126. int i;
  1127. /* Perform dummy reads from MIB counters */
  1128. for (i = ETH_MIB_GOOD_OCTETS_RECEIVED_LOW; i < ETH_MIB_LATE_COLLISION;
  1129. i += 4)
  1130. rdl(mp, MIB_COUNTERS(port_num) + i);
  1131. }
  1132. static inline u32 read_mib(struct mv643xx_private *mp, int offset)
  1133. {
  1134. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  1135. }
  1136. static void eth_update_mib_counters(struct mv643xx_private *mp)
  1137. {
  1138. struct mv643xx_mib_counters *p = &mp->mib_counters;
  1139. int offset;
  1140. p->good_octets_received +=
  1141. read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_LOW);
  1142. p->good_octets_received +=
  1143. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH) << 32;
  1144. for (offset = ETH_MIB_BAD_OCTETS_RECEIVED;
  1145. offset <= ETH_MIB_FRAMES_1024_TO_MAX_OCTETS;
  1146. offset += 4)
  1147. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  1148. p->good_octets_sent += read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_LOW);
  1149. p->good_octets_sent +=
  1150. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_HIGH) << 32;
  1151. for (offset = ETH_MIB_GOOD_FRAMES_SENT;
  1152. offset <= ETH_MIB_LATE_COLLISION;
  1153. offset += 4)
  1154. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  1155. }
  1156. /* ethtool ******************************************************************/
  1157. struct mv643xx_stats {
  1158. char stat_string[ETH_GSTRING_LEN];
  1159. int sizeof_stat;
  1160. int stat_offset;
  1161. };
  1162. #define MV643XX_STAT(m) FIELD_SIZEOF(struct mv643xx_private, m), \
  1163. offsetof(struct mv643xx_private, m)
  1164. static const struct mv643xx_stats mv643xx_gstrings_stats[] = {
  1165. { "rx_packets", MV643XX_STAT(stats.rx_packets) },
  1166. { "tx_packets", MV643XX_STAT(stats.tx_packets) },
  1167. { "rx_bytes", MV643XX_STAT(stats.rx_bytes) },
  1168. { "tx_bytes", MV643XX_STAT(stats.tx_bytes) },
  1169. { "rx_errors", MV643XX_STAT(stats.rx_errors) },
  1170. { "tx_errors", MV643XX_STAT(stats.tx_errors) },
  1171. { "rx_dropped", MV643XX_STAT(stats.rx_dropped) },
  1172. { "tx_dropped", MV643XX_STAT(stats.tx_dropped) },
  1173. { "good_octets_received", MV643XX_STAT(mib_counters.good_octets_received) },
  1174. { "bad_octets_received", MV643XX_STAT(mib_counters.bad_octets_received) },
  1175. { "internal_mac_transmit_err", MV643XX_STAT(mib_counters.internal_mac_transmit_err) },
  1176. { "good_frames_received", MV643XX_STAT(mib_counters.good_frames_received) },
  1177. { "bad_frames_received", MV643XX_STAT(mib_counters.bad_frames_received) },
  1178. { "broadcast_frames_received", MV643XX_STAT(mib_counters.broadcast_frames_received) },
  1179. { "multicast_frames_received", MV643XX_STAT(mib_counters.multicast_frames_received) },
  1180. { "frames_64_octets", MV643XX_STAT(mib_counters.frames_64_octets) },
  1181. { "frames_65_to_127_octets", MV643XX_STAT(mib_counters.frames_65_to_127_octets) },
  1182. { "frames_128_to_255_octets", MV643XX_STAT(mib_counters.frames_128_to_255_octets) },
  1183. { "frames_256_to_511_octets", MV643XX_STAT(mib_counters.frames_256_to_511_octets) },
  1184. { "frames_512_to_1023_octets", MV643XX_STAT(mib_counters.frames_512_to_1023_octets) },
  1185. { "frames_1024_to_max_octets", MV643XX_STAT(mib_counters.frames_1024_to_max_octets) },
  1186. { "good_octets_sent", MV643XX_STAT(mib_counters.good_octets_sent) },
  1187. { "good_frames_sent", MV643XX_STAT(mib_counters.good_frames_sent) },
  1188. { "excessive_collision", MV643XX_STAT(mib_counters.excessive_collision) },
  1189. { "multicast_frames_sent", MV643XX_STAT(mib_counters.multicast_frames_sent) },
  1190. { "broadcast_frames_sent", MV643XX_STAT(mib_counters.broadcast_frames_sent) },
  1191. { "unrec_mac_control_received", MV643XX_STAT(mib_counters.unrec_mac_control_received) },
  1192. { "fc_sent", MV643XX_STAT(mib_counters.fc_sent) },
  1193. { "good_fc_received", MV643XX_STAT(mib_counters.good_fc_received) },
  1194. { "bad_fc_received", MV643XX_STAT(mib_counters.bad_fc_received) },
  1195. { "undersize_received", MV643XX_STAT(mib_counters.undersize_received) },
  1196. { "fragments_received", MV643XX_STAT(mib_counters.fragments_received) },
  1197. { "oversize_received", MV643XX_STAT(mib_counters.oversize_received) },
  1198. { "jabber_received", MV643XX_STAT(mib_counters.jabber_received) },
  1199. { "mac_receive_error", MV643XX_STAT(mib_counters.mac_receive_error) },
  1200. { "bad_crc_event", MV643XX_STAT(mib_counters.bad_crc_event) },
  1201. { "collision", MV643XX_STAT(mib_counters.collision) },
  1202. { "late_collision", MV643XX_STAT(mib_counters.late_collision) },
  1203. };
  1204. #define MV643XX_STATS_LEN ARRAY_SIZE(mv643xx_gstrings_stats)
  1205. static int mv643xx_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1206. {
  1207. struct mv643xx_private *mp = netdev_priv(dev);
  1208. int err;
  1209. spin_lock_irq(&mp->lock);
  1210. err = mii_ethtool_gset(&mp->mii, cmd);
  1211. spin_unlock_irq(&mp->lock);
  1212. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  1213. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1214. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1215. return err;
  1216. }
  1217. static int mv643xx_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1218. {
  1219. struct mv643xx_private *mp = netdev_priv(dev);
  1220. int err;
  1221. spin_lock_irq(&mp->lock);
  1222. err = mii_ethtool_sset(&mp->mii, cmd);
  1223. spin_unlock_irq(&mp->lock);
  1224. return err;
  1225. }
  1226. static void mv643xx_get_drvinfo(struct net_device *netdev,
  1227. struct ethtool_drvinfo *drvinfo)
  1228. {
  1229. strncpy(drvinfo->driver, mv643xx_driver_name, 32);
  1230. strncpy(drvinfo->version, mv643xx_driver_version, 32);
  1231. strncpy(drvinfo->fw_version, "N/A", 32);
  1232. strncpy(drvinfo->bus_info, "mv643xx", 32);
  1233. drvinfo->n_stats = MV643XX_STATS_LEN;
  1234. }
  1235. static int mv643xx_eth_nway_restart(struct net_device *dev)
  1236. {
  1237. struct mv643xx_private *mp = netdev_priv(dev);
  1238. return mii_nway_restart(&mp->mii);
  1239. }
  1240. static u32 mv643xx_eth_get_link(struct net_device *dev)
  1241. {
  1242. struct mv643xx_private *mp = netdev_priv(dev);
  1243. return mii_link_ok(&mp->mii);
  1244. }
  1245. static void mv643xx_get_strings(struct net_device *netdev, uint32_t stringset,
  1246. uint8_t *data)
  1247. {
  1248. int i;
  1249. switch(stringset) {
  1250. case ETH_SS_STATS:
  1251. for (i=0; i < MV643XX_STATS_LEN; i++) {
  1252. memcpy(data + i * ETH_GSTRING_LEN,
  1253. mv643xx_gstrings_stats[i].stat_string,
  1254. ETH_GSTRING_LEN);
  1255. }
  1256. break;
  1257. }
  1258. }
  1259. static void mv643xx_get_ethtool_stats(struct net_device *netdev,
  1260. struct ethtool_stats *stats, uint64_t *data)
  1261. {
  1262. struct mv643xx_private *mp = netdev->priv;
  1263. int i;
  1264. eth_update_mib_counters(mp);
  1265. for (i = 0; i < MV643XX_STATS_LEN; i++) {
  1266. char *p = (char *)mp+mv643xx_gstrings_stats[i].stat_offset;
  1267. data[i] = (mv643xx_gstrings_stats[i].sizeof_stat ==
  1268. sizeof(uint64_t)) ? *(uint64_t *)p : *(uint32_t *)p;
  1269. }
  1270. }
  1271. static int mv643xx_get_sset_count(struct net_device *netdev, int sset)
  1272. {
  1273. switch (sset) {
  1274. case ETH_SS_STATS:
  1275. return MV643XX_STATS_LEN;
  1276. default:
  1277. return -EOPNOTSUPP;
  1278. }
  1279. }
  1280. static const struct ethtool_ops mv643xx_ethtool_ops = {
  1281. .get_settings = mv643xx_get_settings,
  1282. .set_settings = mv643xx_set_settings,
  1283. .get_drvinfo = mv643xx_get_drvinfo,
  1284. .get_link = mv643xx_eth_get_link,
  1285. .set_sg = ethtool_op_set_sg,
  1286. .get_sset_count = mv643xx_get_sset_count,
  1287. .get_ethtool_stats = mv643xx_get_ethtool_stats,
  1288. .get_strings = mv643xx_get_strings,
  1289. .nway_reset = mv643xx_eth_nway_restart,
  1290. };
  1291. /* address handling *********************************************************/
  1292. /*
  1293. * eth_port_uc_addr_get - Read the MAC address from the port's hw registers
  1294. */
  1295. static void eth_port_uc_addr_get(struct mv643xx_private *mp,
  1296. unsigned char *p_addr)
  1297. {
  1298. unsigned int port_num = mp->port_num;
  1299. unsigned int mac_h;
  1300. unsigned int mac_l;
  1301. mac_h = rdl(mp, MAC_ADDR_HIGH(port_num));
  1302. mac_l = rdl(mp, MAC_ADDR_LOW(port_num));
  1303. p_addr[0] = (mac_h >> 24) & 0xff;
  1304. p_addr[1] = (mac_h >> 16) & 0xff;
  1305. p_addr[2] = (mac_h >> 8) & 0xff;
  1306. p_addr[3] = mac_h & 0xff;
  1307. p_addr[4] = (mac_l >> 8) & 0xff;
  1308. p_addr[5] = mac_l & 0xff;
  1309. }
  1310. /*
  1311. * eth_port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
  1312. *
  1313. * DESCRIPTION:
  1314. * Go through all the DA filter tables (Unicast, Special Multicast &
  1315. * Other Multicast) and set each entry to 0.
  1316. *
  1317. * INPUT:
  1318. * struct mv643xx_private *mp Ethernet Port.
  1319. *
  1320. * OUTPUT:
  1321. * Multicast and Unicast packets are rejected.
  1322. *
  1323. * RETURN:
  1324. * None.
  1325. */
  1326. static void eth_port_init_mac_tables(struct mv643xx_private *mp)
  1327. {
  1328. unsigned int port_num = mp->port_num;
  1329. int table_index;
  1330. /* Clear DA filter unicast table (Ex_dFUT) */
  1331. for (table_index = 0; table_index <= 0xC; table_index += 4)
  1332. wrl(mp, UNICAST_TABLE(port_num) + table_index, 0);
  1333. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1334. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1335. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0);
  1336. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1337. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0);
  1338. }
  1339. }
  1340. /*
  1341. * The entries in each table are indexed by a hash of a packet's MAC
  1342. * address. One bit in each entry determines whether the packet is
  1343. * accepted. There are 4 entries (each 8 bits wide) in each register
  1344. * of the table. The bits in each entry are defined as follows:
  1345. * 0 Accept=1, Drop=0
  1346. * 3-1 Queue (ETH_Q0=0)
  1347. * 7-4 Reserved = 0;
  1348. */
  1349. static void eth_port_set_filter_table_entry(struct mv643xx_private *mp,
  1350. int table, unsigned char entry)
  1351. {
  1352. unsigned int table_reg;
  1353. unsigned int tbl_offset;
  1354. unsigned int reg_offset;
  1355. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  1356. reg_offset = entry % 4; /* Entry offset within the register */
  1357. /* Set "accepts frame bit" at specified table entry */
  1358. table_reg = rdl(mp, table + tbl_offset);
  1359. table_reg |= 0x01 << (8 * reg_offset);
  1360. wrl(mp, table + tbl_offset, table_reg);
  1361. }
  1362. /*
  1363. * eth_port_uc_addr_set - Write a MAC address into the port's hw registers
  1364. */
  1365. static void eth_port_uc_addr_set(struct mv643xx_private *mp,
  1366. unsigned char *p_addr)
  1367. {
  1368. unsigned int port_num = mp->port_num;
  1369. unsigned int mac_h;
  1370. unsigned int mac_l;
  1371. int table;
  1372. mac_l = (p_addr[4] << 8) | (p_addr[5]);
  1373. mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
  1374. (p_addr[3] << 0);
  1375. wrl(mp, MAC_ADDR_LOW(port_num), mac_l);
  1376. wrl(mp, MAC_ADDR_HIGH(port_num), mac_h);
  1377. /* Accept frames with this address */
  1378. table = UNICAST_TABLE(port_num);
  1379. eth_port_set_filter_table_entry(mp, table, p_addr[5] & 0x0f);
  1380. }
  1381. /*
  1382. * mv643xx_eth_update_mac_address
  1383. *
  1384. * Update the MAC address of the port in the address table
  1385. *
  1386. * Input : pointer to ethernet interface network device structure
  1387. * Output : N/A
  1388. */
  1389. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  1390. {
  1391. struct mv643xx_private *mp = netdev_priv(dev);
  1392. eth_port_init_mac_tables(mp);
  1393. eth_port_uc_addr_set(mp, dev->dev_addr);
  1394. }
  1395. /*
  1396. * mv643xx_eth_set_mac_address
  1397. *
  1398. * Change the interface's mac address.
  1399. * No special hardware thing should be done because interface is always
  1400. * put in promiscuous mode.
  1401. *
  1402. * Input : pointer to ethernet interface network device structure and
  1403. * a pointer to the designated entry to be added to the cache.
  1404. * Output : zero upon success, negative upon failure
  1405. */
  1406. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1407. {
  1408. int i;
  1409. for (i = 0; i < 6; i++)
  1410. /* +2 is for the offset of the HW addr type */
  1411. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  1412. mv643xx_eth_update_mac_address(dev);
  1413. return 0;
  1414. }
  1415. /*
  1416. * eth_port_mc_addr - Multicast address settings.
  1417. *
  1418. * The MV device supports multicast using two tables:
  1419. * 1) Special Multicast Table for MAC addresses of the form
  1420. * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0x_FF).
  1421. * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
  1422. * Table entries in the DA-Filter table.
  1423. * 2) Other Multicast Table for multicast of another type. A CRC-8bit
  1424. * is used as an index to the Other Multicast Table entries in the
  1425. * DA-Filter table. This function calculates the CRC-8bit value.
  1426. * In either case, eth_port_set_filter_table_entry() is then called
  1427. * to set to set the actual table entry.
  1428. */
  1429. static void eth_port_mc_addr(struct mv643xx_private *mp, unsigned char *p_addr)
  1430. {
  1431. unsigned int port_num = mp->port_num;
  1432. unsigned int mac_h;
  1433. unsigned int mac_l;
  1434. unsigned char crc_result = 0;
  1435. int table;
  1436. int mac_array[48];
  1437. int crc[8];
  1438. int i;
  1439. if ((p_addr[0] == 0x01) && (p_addr[1] == 0x00) &&
  1440. (p_addr[2] == 0x5E) && (p_addr[3] == 0x00) && (p_addr[4] == 0x00)) {
  1441. table = SPECIAL_MCAST_TABLE(port_num);
  1442. eth_port_set_filter_table_entry(mp, table, p_addr[5]);
  1443. return;
  1444. }
  1445. /* Calculate CRC-8 out of the given address */
  1446. mac_h = (p_addr[0] << 8) | (p_addr[1]);
  1447. mac_l = (p_addr[2] << 24) | (p_addr[3] << 16) |
  1448. (p_addr[4] << 8) | (p_addr[5] << 0);
  1449. for (i = 0; i < 32; i++)
  1450. mac_array[i] = (mac_l >> i) & 0x1;
  1451. for (i = 32; i < 48; i++)
  1452. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  1453. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  1454. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  1455. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  1456. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  1457. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  1458. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1459. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  1460. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  1461. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  1462. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  1463. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  1464. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  1465. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  1466. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  1467. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  1468. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  1469. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  1470. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  1471. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1472. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  1473. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  1474. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  1475. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  1476. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  1477. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  1478. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  1479. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  1480. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  1481. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  1482. mac_array[3] ^ mac_array[2];
  1483. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  1484. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  1485. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  1486. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  1487. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  1488. mac_array[4] ^ mac_array[3];
  1489. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  1490. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  1491. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  1492. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  1493. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  1494. mac_array[4];
  1495. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  1496. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  1497. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  1498. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  1499. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  1500. for (i = 0; i < 8; i++)
  1501. crc_result = crc_result | (crc[i] << i);
  1502. table = OTHER_MCAST_TABLE(port_num);
  1503. eth_port_set_filter_table_entry(mp, table, crc_result);
  1504. }
  1505. /*
  1506. * Set the entire multicast list based on dev->mc_list.
  1507. */
  1508. static void eth_port_set_multicast_list(struct net_device *dev)
  1509. {
  1510. struct dev_mc_list *mc_list;
  1511. int i;
  1512. int table_index;
  1513. struct mv643xx_private *mp = netdev_priv(dev);
  1514. unsigned int eth_port_num = mp->port_num;
  1515. /* If the device is in promiscuous mode or in all multicast mode,
  1516. * we will fully populate both multicast tables with accept.
  1517. * This is guaranteed to yield a match on all multicast addresses...
  1518. */
  1519. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  1520. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1521. /* Set all entries in DA filter special multicast
  1522. * table (Ex_dFSMT)
  1523. * Set for ETH_Q0 for now
  1524. * Bits
  1525. * 0 Accept=1, Drop=0
  1526. * 3-1 Queue ETH_Q0=0
  1527. * 7-4 Reserved = 0;
  1528. */
  1529. wrl(mp, SPECIAL_MCAST_TABLE(eth_port_num) + table_index, 0x01010101);
  1530. /* Set all entries in DA filter other multicast
  1531. * table (Ex_dFOMT)
  1532. * Set for ETH_Q0 for now
  1533. * Bits
  1534. * 0 Accept=1, Drop=0
  1535. * 3-1 Queue ETH_Q0=0
  1536. * 7-4 Reserved = 0;
  1537. */
  1538. wrl(mp, OTHER_MCAST_TABLE(eth_port_num) + table_index, 0x01010101);
  1539. }
  1540. return;
  1541. }
  1542. /* We will clear out multicast tables every time we get the list.
  1543. * Then add the entire new list...
  1544. */
  1545. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1546. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1547. wrl(mp, SPECIAL_MCAST_TABLE(eth_port_num) + table_index, 0);
  1548. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1549. wrl(mp, OTHER_MCAST_TABLE(eth_port_num) + table_index, 0);
  1550. }
  1551. /* Get pointer to net_device multicast list and add each one... */
  1552. for (i = 0, mc_list = dev->mc_list;
  1553. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  1554. i++, mc_list = mc_list->next)
  1555. if (mc_list->dmi_addrlen == 6)
  1556. eth_port_mc_addr(mp, mc_list->dmi_addr);
  1557. }
  1558. /*
  1559. * mv643xx_eth_set_rx_mode
  1560. *
  1561. * Change from promiscuos to regular rx mode
  1562. *
  1563. * Input : pointer to ethernet interface network device structure
  1564. * Output : N/A
  1565. */
  1566. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1567. {
  1568. struct mv643xx_private *mp = netdev_priv(dev);
  1569. u32 config_reg;
  1570. config_reg = rdl(mp, PORT_CONFIG(mp->port_num));
  1571. if (dev->flags & IFF_PROMISC)
  1572. config_reg |= (u32) UNICAST_PROMISCUOUS_MODE;
  1573. else
  1574. config_reg &= ~(u32) UNICAST_PROMISCUOUS_MODE;
  1575. wrl(mp, PORT_CONFIG(mp->port_num), config_reg);
  1576. eth_port_set_multicast_list(dev);
  1577. }
  1578. /* rx/tx queue initialisation ***********************************************/
  1579. /*
  1580. * ether_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
  1581. *
  1582. * DESCRIPTION:
  1583. * This function prepares a Rx chained list of descriptors and packet
  1584. * buffers in a form of a ring. The routine must be called after port
  1585. * initialization routine and before port start routine.
  1586. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  1587. * devices in the system (i.e. DRAM). This function uses the ethernet
  1588. * struct 'virtual to physical' routine (set by the user) to set the ring
  1589. * with physical addresses.
  1590. *
  1591. * INPUT:
  1592. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  1593. *
  1594. * OUTPUT:
  1595. * The routine updates the Ethernet port control struct with information
  1596. * regarding the Rx descriptors and buffers.
  1597. *
  1598. * RETURN:
  1599. * None.
  1600. */
  1601. static void ether_init_rx_desc_ring(struct mv643xx_private *mp)
  1602. {
  1603. volatile struct eth_rx_desc *p_rx_desc;
  1604. int rx_desc_num = mp->rx_ring_size;
  1605. int i;
  1606. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  1607. p_rx_desc = (struct eth_rx_desc *)mp->p_rx_desc_area;
  1608. for (i = 0; i < rx_desc_num; i++) {
  1609. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  1610. ((i + 1) % rx_desc_num) * sizeof(struct eth_rx_desc);
  1611. }
  1612. /* Save Rx desc pointer to driver struct. */
  1613. mp->rx_curr_desc_q = 0;
  1614. mp->rx_used_desc_q = 0;
  1615. mp->rx_desc_area_size = rx_desc_num * sizeof(struct eth_rx_desc);
  1616. }
  1617. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  1618. {
  1619. struct mv643xx_private *mp = netdev_priv(dev);
  1620. int curr;
  1621. /* Stop RX Queues */
  1622. mv643xx_eth_port_disable_rx(mp);
  1623. /* Free preallocated skb's on RX rings */
  1624. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  1625. if (mp->rx_skb[curr]) {
  1626. dev_kfree_skb(mp->rx_skb[curr]);
  1627. mp->rx_desc_count--;
  1628. }
  1629. }
  1630. if (mp->rx_desc_count)
  1631. printk(KERN_ERR
  1632. "%s: Error in freeing Rx Ring. %d skb's still"
  1633. " stuck in RX Ring - ignoring them\n", dev->name,
  1634. mp->rx_desc_count);
  1635. /* Free RX ring */
  1636. if (mp->rx_sram_size)
  1637. iounmap(mp->p_rx_desc_area);
  1638. else
  1639. dma_free_coherent(NULL, mp->rx_desc_area_size,
  1640. mp->p_rx_desc_area, mp->rx_desc_dma);
  1641. }
  1642. /*
  1643. * ether_init_tx_desc_ring - Curve a Tx chain desc list and buffer in memory.
  1644. *
  1645. * DESCRIPTION:
  1646. * This function prepares a Tx chained list of descriptors and packet
  1647. * buffers in a form of a ring. The routine must be called after port
  1648. * initialization routine and before port start routine.
  1649. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  1650. * devices in the system (i.e. DRAM). This function uses the ethernet
  1651. * struct 'virtual to physical' routine (set by the user) to set the ring
  1652. * with physical addresses.
  1653. *
  1654. * INPUT:
  1655. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  1656. *
  1657. * OUTPUT:
  1658. * The routine updates the Ethernet port control struct with information
  1659. * regarding the Tx descriptors and buffers.
  1660. *
  1661. * RETURN:
  1662. * None.
  1663. */
  1664. static void ether_init_tx_desc_ring(struct mv643xx_private *mp)
  1665. {
  1666. int tx_desc_num = mp->tx_ring_size;
  1667. struct eth_tx_desc *p_tx_desc;
  1668. int i;
  1669. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  1670. p_tx_desc = (struct eth_tx_desc *)mp->p_tx_desc_area;
  1671. for (i = 0; i < tx_desc_num; i++) {
  1672. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  1673. ((i + 1) % tx_desc_num) * sizeof(struct eth_tx_desc);
  1674. }
  1675. mp->tx_curr_desc_q = 0;
  1676. mp->tx_used_desc_q = 0;
  1677. mp->tx_desc_area_size = tx_desc_num * sizeof(struct eth_tx_desc);
  1678. }
  1679. /**
  1680. * mv643xx_eth_free_tx_descs - Free the tx desc data for completed descriptors
  1681. *
  1682. * If force is non-zero, frees uncompleted descriptors as well
  1683. */
  1684. static int mv643xx_eth_free_tx_descs(struct net_device *dev, int force)
  1685. {
  1686. struct mv643xx_private *mp = netdev_priv(dev);
  1687. struct eth_tx_desc *desc;
  1688. u32 cmd_sts;
  1689. struct sk_buff *skb;
  1690. unsigned long flags;
  1691. int tx_index;
  1692. dma_addr_t addr;
  1693. int count;
  1694. int released = 0;
  1695. while (mp->tx_desc_count > 0) {
  1696. spin_lock_irqsave(&mp->lock, flags);
  1697. /* tx_desc_count might have changed before acquiring the lock */
  1698. if (mp->tx_desc_count <= 0) {
  1699. spin_unlock_irqrestore(&mp->lock, flags);
  1700. return released;
  1701. }
  1702. tx_index = mp->tx_used_desc_q;
  1703. desc = &mp->p_tx_desc_area[tx_index];
  1704. cmd_sts = desc->cmd_sts;
  1705. if (!force && (cmd_sts & ETH_BUFFER_OWNED_BY_DMA)) {
  1706. spin_unlock_irqrestore(&mp->lock, flags);
  1707. return released;
  1708. }
  1709. mp->tx_used_desc_q = (tx_index + 1) % mp->tx_ring_size;
  1710. mp->tx_desc_count--;
  1711. addr = desc->buf_ptr;
  1712. count = desc->byte_cnt;
  1713. skb = mp->tx_skb[tx_index];
  1714. if (skb)
  1715. mp->tx_skb[tx_index] = NULL;
  1716. if (cmd_sts & ETH_ERROR_SUMMARY) {
  1717. printk("%s: Error in TX\n", dev->name);
  1718. dev->stats.tx_errors++;
  1719. }
  1720. spin_unlock_irqrestore(&mp->lock, flags);
  1721. if (cmd_sts & ETH_TX_FIRST_DESC)
  1722. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  1723. else
  1724. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  1725. if (skb)
  1726. dev_kfree_skb_irq(skb);
  1727. released = 1;
  1728. }
  1729. return released;
  1730. }
  1731. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev)
  1732. {
  1733. struct mv643xx_private *mp = netdev_priv(dev);
  1734. if (mv643xx_eth_free_tx_descs(dev, 0) &&
  1735. mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  1736. netif_wake_queue(dev);
  1737. }
  1738. static void mv643xx_eth_free_all_tx_descs(struct net_device *dev)
  1739. {
  1740. mv643xx_eth_free_tx_descs(dev, 1);
  1741. }
  1742. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  1743. {
  1744. struct mv643xx_private *mp = netdev_priv(dev);
  1745. /* Stop Tx Queues */
  1746. mv643xx_eth_port_disable_tx(mp);
  1747. /* Free outstanding skb's on TX ring */
  1748. mv643xx_eth_free_all_tx_descs(dev);
  1749. BUG_ON(mp->tx_used_desc_q != mp->tx_curr_desc_q);
  1750. /* Free TX ring */
  1751. if (mp->tx_sram_size)
  1752. iounmap(mp->p_tx_desc_area);
  1753. else
  1754. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1755. mp->p_tx_desc_area, mp->tx_desc_dma);
  1756. }
  1757. /* netdev ops and related ***************************************************/
  1758. static void eth_port_reset(struct mv643xx_private *mp);
  1759. /* Set the mv643xx port configuration register for the speed/duplex mode. */
  1760. static void mv643xx_eth_update_pscr(struct net_device *dev,
  1761. struct ethtool_cmd *ecmd)
  1762. {
  1763. struct mv643xx_private *mp = netdev_priv(dev);
  1764. int port_num = mp->port_num;
  1765. u32 o_pscr, n_pscr;
  1766. unsigned int queues;
  1767. o_pscr = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1768. n_pscr = o_pscr;
  1769. /* clear speed, duplex and rx buffer size fields */
  1770. n_pscr &= ~(SET_MII_SPEED_TO_100 |
  1771. SET_GMII_SPEED_TO_1000 |
  1772. SET_FULL_DUPLEX_MODE |
  1773. MAX_RX_PACKET_MASK);
  1774. if (ecmd->duplex == DUPLEX_FULL)
  1775. n_pscr |= SET_FULL_DUPLEX_MODE;
  1776. if (ecmd->speed == SPEED_1000)
  1777. n_pscr |= SET_GMII_SPEED_TO_1000 |
  1778. MAX_RX_PACKET_9700BYTE;
  1779. else {
  1780. if (ecmd->speed == SPEED_100)
  1781. n_pscr |= SET_MII_SPEED_TO_100;
  1782. n_pscr |= MAX_RX_PACKET_1522BYTE;
  1783. }
  1784. if (n_pscr != o_pscr) {
  1785. if ((o_pscr & SERIAL_PORT_ENABLE) == 0)
  1786. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1787. else {
  1788. queues = mv643xx_eth_port_disable_tx(mp);
  1789. o_pscr &= ~SERIAL_PORT_ENABLE;
  1790. wrl(mp, PORT_SERIAL_CONTROL(port_num), o_pscr);
  1791. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1792. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1793. if (queues)
  1794. mv643xx_eth_port_enable_tx(mp, queues);
  1795. }
  1796. }
  1797. }
  1798. /*
  1799. * mv643xx_eth_int_handler
  1800. *
  1801. * Main interrupt handler for the gigbit ethernet ports
  1802. *
  1803. * Input : irq - irq number (not used)
  1804. * dev_id - a pointer to the required interface's data structure
  1805. * regs - not used
  1806. * Output : N/A
  1807. */
  1808. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id)
  1809. {
  1810. struct net_device *dev = (struct net_device *)dev_id;
  1811. struct mv643xx_private *mp = netdev_priv(dev);
  1812. u32 eth_int_cause, eth_int_cause_ext = 0;
  1813. unsigned int port_num = mp->port_num;
  1814. /* Read interrupt cause registers */
  1815. eth_int_cause = rdl(mp, INT_CAUSE(port_num)) & ETH_INT_UNMASK_ALL;
  1816. if (eth_int_cause & ETH_INT_CAUSE_EXT) {
  1817. eth_int_cause_ext = rdl(mp, INT_CAUSE_EXT(port_num))
  1818. & ETH_INT_UNMASK_ALL_EXT;
  1819. wrl(mp, INT_CAUSE_EXT(port_num), ~eth_int_cause_ext);
  1820. }
  1821. /* PHY status changed */
  1822. if (eth_int_cause_ext & (ETH_INT_CAUSE_PHY | ETH_INT_CAUSE_STATE)) {
  1823. struct ethtool_cmd cmd;
  1824. if (mii_link_ok(&mp->mii)) {
  1825. mii_ethtool_gset(&mp->mii, &cmd);
  1826. mv643xx_eth_update_pscr(dev, &cmd);
  1827. mv643xx_eth_port_enable_tx(mp, ETH_TX_QUEUES_ENABLED);
  1828. if (!netif_carrier_ok(dev)) {
  1829. netif_carrier_on(dev);
  1830. if (mp->tx_ring_size - mp->tx_desc_count >=
  1831. MAX_DESCS_PER_SKB)
  1832. netif_wake_queue(dev);
  1833. }
  1834. } else if (netif_carrier_ok(dev)) {
  1835. netif_stop_queue(dev);
  1836. netif_carrier_off(dev);
  1837. }
  1838. }
  1839. #ifdef MV643XX_NAPI
  1840. if (eth_int_cause & ETH_INT_CAUSE_RX) {
  1841. /* schedule the NAPI poll routine to maintain port */
  1842. wrl(mp, INT_MASK(port_num), ETH_INT_MASK_ALL);
  1843. /* wait for previous write to complete */
  1844. rdl(mp, INT_MASK(port_num));
  1845. netif_rx_schedule(dev, &mp->napi);
  1846. }
  1847. #else
  1848. if (eth_int_cause & ETH_INT_CAUSE_RX)
  1849. mv643xx_eth_receive_queue(dev, INT_MAX);
  1850. #endif
  1851. if (eth_int_cause_ext & ETH_INT_CAUSE_TX)
  1852. mv643xx_eth_free_completed_tx_descs(dev);
  1853. /*
  1854. * If no real interrupt occured, exit.
  1855. * This can happen when using gigE interrupt coalescing mechanism.
  1856. */
  1857. if ((eth_int_cause == 0x0) && (eth_int_cause_ext == 0x0))
  1858. return IRQ_NONE;
  1859. return IRQ_HANDLED;
  1860. }
  1861. /*
  1862. * ethernet_phy_reset - Reset Ethernet port PHY.
  1863. *
  1864. * DESCRIPTION:
  1865. * This routine utilizes the SMI interface to reset the ethernet port PHY.
  1866. *
  1867. * INPUT:
  1868. * struct mv643xx_private *mp Ethernet Port.
  1869. *
  1870. * OUTPUT:
  1871. * The PHY is reset.
  1872. *
  1873. * RETURN:
  1874. * None.
  1875. *
  1876. */
  1877. static void ethernet_phy_reset(struct mv643xx_private *mp)
  1878. {
  1879. unsigned int phy_reg_data;
  1880. /* Reset the PHY */
  1881. eth_port_read_smi_reg(mp, 0, &phy_reg_data);
  1882. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  1883. eth_port_write_smi_reg(mp, 0, phy_reg_data);
  1884. /* wait for PHY to come out of reset */
  1885. do {
  1886. udelay(1);
  1887. eth_port_read_smi_reg(mp, 0, &phy_reg_data);
  1888. } while (phy_reg_data & 0x8000);
  1889. }
  1890. /*
  1891. * eth_port_start - Start the Ethernet port activity.
  1892. *
  1893. * DESCRIPTION:
  1894. * This routine prepares the Ethernet port for Rx and Tx activity:
  1895. * 1. Initialize Tx and Rx Current Descriptor Pointer for each queue that
  1896. * has been initialized a descriptor's ring (using
  1897. * ether_init_tx_desc_ring for Tx and ether_init_rx_desc_ring for Rx)
  1898. * 2. Initialize and enable the Ethernet configuration port by writing to
  1899. * the port's configuration and command registers.
  1900. * 3. Initialize and enable the SDMA by writing to the SDMA's
  1901. * configuration and command registers. After completing these steps,
  1902. * the ethernet port SDMA can starts to perform Rx and Tx activities.
  1903. *
  1904. * Note: Each Rx and Tx queue descriptor's list must be initialized prior
  1905. * to calling this function (use ether_init_tx_desc_ring for Tx queues
  1906. * and ether_init_rx_desc_ring for Rx queues).
  1907. *
  1908. * INPUT:
  1909. * dev - a pointer to the required interface
  1910. *
  1911. * OUTPUT:
  1912. * Ethernet port is ready to receive and transmit.
  1913. *
  1914. * RETURN:
  1915. * None.
  1916. */
  1917. static void eth_port_start(struct net_device *dev)
  1918. {
  1919. struct mv643xx_private *mp = netdev_priv(dev);
  1920. unsigned int port_num = mp->port_num;
  1921. int tx_curr_desc, rx_curr_desc;
  1922. u32 pscr;
  1923. struct ethtool_cmd ethtool_cmd;
  1924. /* Assignment of Tx CTRP of given queue */
  1925. tx_curr_desc = mp->tx_curr_desc_q;
  1926. wrl(mp, TXQ_CURRENT_DESC_PTR(port_num),
  1927. (u32)((struct eth_tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  1928. /* Assignment of Rx CRDP of given queue */
  1929. rx_curr_desc = mp->rx_curr_desc_q;
  1930. wrl(mp, RXQ_CURRENT_DESC_PTR(port_num),
  1931. (u32)((struct eth_rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  1932. /* Add the assigned Ethernet address to the port's address table */
  1933. eth_port_uc_addr_set(mp, dev->dev_addr);
  1934. /* Assign port configuration and command. */
  1935. wrl(mp, PORT_CONFIG(port_num), PORT_CONFIG_DEFAULT_VALUE);
  1936. wrl(mp, PORT_CONFIG_EXT(port_num), PORT_CONFIG_EXTEND_DEFAULT_VALUE);
  1937. pscr = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1938. pscr &= ~(SERIAL_PORT_ENABLE | FORCE_LINK_PASS);
  1939. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1940. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  1941. DISABLE_AUTO_NEG_SPEED_GMII |
  1942. DISABLE_AUTO_NEG_FOR_DUPLX |
  1943. DO_NOT_FORCE_LINK_FAIL |
  1944. SERIAL_PORT_CONTROL_RESERVED;
  1945. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1946. pscr |= SERIAL_PORT_ENABLE;
  1947. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1948. /* Assign port SDMA configuration */
  1949. wrl(mp, SDMA_CONFIG(port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1950. /* Enable port Rx. */
  1951. mv643xx_eth_port_enable_rx(mp, ETH_RX_QUEUES_ENABLED);
  1952. /* Disable port bandwidth limits by clearing MTU register */
  1953. wrl(mp, TX_BW_MTU(port_num), 0);
  1954. /* save phy settings across reset */
  1955. mv643xx_get_settings(dev, &ethtool_cmd);
  1956. ethernet_phy_reset(mp);
  1957. mv643xx_set_settings(dev, &ethtool_cmd);
  1958. }
  1959. #ifdef MV643XX_COAL
  1960. /*
  1961. * eth_port_set_rx_coal - Sets coalescing interrupt mechanism on RX path
  1962. *
  1963. * DESCRIPTION:
  1964. * This routine sets the RX coalescing interrupt mechanism parameter.
  1965. * This parameter is a timeout counter, that counts in 64 t_clk
  1966. * chunks ; that when timeout event occurs a maskable interrupt
  1967. * occurs.
  1968. * The parameter is calculated using the tClk of the MV-643xx chip
  1969. * , and the required delay of the interrupt in usec.
  1970. *
  1971. * INPUT:
  1972. * struct mv643xx_private *mp Ethernet port
  1973. * unsigned int delay Delay in usec
  1974. *
  1975. * OUTPUT:
  1976. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  1977. *
  1978. * RETURN:
  1979. * The interrupt coalescing value set in the gigE port.
  1980. *
  1981. */
  1982. static unsigned int eth_port_set_rx_coal(struct mv643xx_private *mp,
  1983. unsigned int delay)
  1984. {
  1985. unsigned int port_num = mp->port_num;
  1986. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1987. /* Set RX Coalescing mechanism */
  1988. wrl(mp, SDMA_CONFIG(port_num),
  1989. ((coal & 0x3fff) << 8) |
  1990. (rdl(mp, SDMA_CONFIG(port_num))
  1991. & 0xffc000ff));
  1992. return coal;
  1993. }
  1994. #endif
  1995. /*
  1996. * eth_port_set_tx_coal - Sets coalescing interrupt mechanism on TX path
  1997. *
  1998. * DESCRIPTION:
  1999. * This routine sets the TX coalescing interrupt mechanism parameter.
  2000. * This parameter is a timeout counter, that counts in 64 t_clk
  2001. * chunks ; that when timeout event occurs a maskable interrupt
  2002. * occurs.
  2003. * The parameter is calculated using the t_cLK frequency of the
  2004. * MV-643xx chip and the required delay in the interrupt in uSec
  2005. *
  2006. * INPUT:
  2007. * struct mv643xx_private *mp Ethernet port
  2008. * unsigned int delay Delay in uSeconds
  2009. *
  2010. * OUTPUT:
  2011. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  2012. *
  2013. * RETURN:
  2014. * The interrupt coalescing value set in the gigE port.
  2015. *
  2016. */
  2017. static unsigned int eth_port_set_tx_coal(struct mv643xx_private *mp,
  2018. unsigned int delay)
  2019. {
  2020. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  2021. /* Set TX Coalescing mechanism */
  2022. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), coal << 4);
  2023. return coal;
  2024. }
  2025. /*
  2026. * eth_port_init - Initialize the Ethernet port driver
  2027. *
  2028. * DESCRIPTION:
  2029. * This function prepares the ethernet port to start its activity:
  2030. * 1) Completes the ethernet port driver struct initialization toward port
  2031. * start routine.
  2032. * 2) Resets the device to a quiescent state in case of warm reboot.
  2033. * 3) Enable SDMA access to all four DRAM banks as well as internal SRAM.
  2034. * 4) Clean MAC tables. The reset status of those tables is unknown.
  2035. * 5) Set PHY address.
  2036. * Note: Call this routine prior to eth_port_start routine and after
  2037. * setting user values in the user fields of Ethernet port control
  2038. * struct.
  2039. *
  2040. * INPUT:
  2041. * struct mv643xx_private *mp Ethernet port control struct
  2042. *
  2043. * OUTPUT:
  2044. * See description.
  2045. *
  2046. * RETURN:
  2047. * None.
  2048. */
  2049. static void eth_port_init(struct mv643xx_private *mp)
  2050. {
  2051. mp->rx_resource_err = 0;
  2052. eth_port_reset(mp);
  2053. eth_port_init_mac_tables(mp);
  2054. }
  2055. /*
  2056. * mv643xx_eth_open
  2057. *
  2058. * This function is called when openning the network device. The function
  2059. * should initialize all the hardware, initialize cyclic Rx/Tx
  2060. * descriptors chain and buffers and allocate an IRQ to the network
  2061. * device.
  2062. *
  2063. * Input : a pointer to the network device structure
  2064. *
  2065. * Output : zero of success , nonzero if fails.
  2066. */
  2067. static int mv643xx_eth_open(struct net_device *dev)
  2068. {
  2069. struct mv643xx_private *mp = netdev_priv(dev);
  2070. unsigned int port_num = mp->port_num;
  2071. unsigned int size;
  2072. int err;
  2073. /* Clear any pending ethernet port interrupts */
  2074. wrl(mp, INT_CAUSE(port_num), 0);
  2075. wrl(mp, INT_CAUSE_EXT(port_num), 0);
  2076. /* wait for previous write to complete */
  2077. rdl(mp, INT_CAUSE_EXT(port_num));
  2078. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  2079. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  2080. if (err) {
  2081. printk(KERN_ERR "%s: Can not assign IRQ\n", dev->name);
  2082. return -EAGAIN;
  2083. }
  2084. eth_port_init(mp);
  2085. memset(&mp->timeout, 0, sizeof(struct timer_list));
  2086. mp->timeout.function = mv643xx_eth_rx_refill_descs_timer_wrapper;
  2087. mp->timeout.data = (unsigned long)dev;
  2088. /* Allocate RX and TX skb rings */
  2089. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  2090. GFP_KERNEL);
  2091. if (!mp->rx_skb) {
  2092. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  2093. err = -ENOMEM;
  2094. goto out_free_irq;
  2095. }
  2096. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  2097. GFP_KERNEL);
  2098. if (!mp->tx_skb) {
  2099. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  2100. err = -ENOMEM;
  2101. goto out_free_rx_skb;
  2102. }
  2103. /* Allocate TX ring */
  2104. mp->tx_desc_count = 0;
  2105. size = mp->tx_ring_size * sizeof(struct eth_tx_desc);
  2106. mp->tx_desc_area_size = size;
  2107. if (mp->tx_sram_size) {
  2108. mp->p_tx_desc_area = ioremap(mp->tx_sram_addr,
  2109. mp->tx_sram_size);
  2110. mp->tx_desc_dma = mp->tx_sram_addr;
  2111. } else
  2112. mp->p_tx_desc_area = dma_alloc_coherent(NULL, size,
  2113. &mp->tx_desc_dma,
  2114. GFP_KERNEL);
  2115. if (!mp->p_tx_desc_area) {
  2116. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  2117. dev->name, size);
  2118. err = -ENOMEM;
  2119. goto out_free_tx_skb;
  2120. }
  2121. BUG_ON((u32) mp->p_tx_desc_area & 0xf); /* check 16-byte alignment */
  2122. memset((void *)mp->p_tx_desc_area, 0, mp->tx_desc_area_size);
  2123. ether_init_tx_desc_ring(mp);
  2124. /* Allocate RX ring */
  2125. mp->rx_desc_count = 0;
  2126. size = mp->rx_ring_size * sizeof(struct eth_rx_desc);
  2127. mp->rx_desc_area_size = size;
  2128. if (mp->rx_sram_size) {
  2129. mp->p_rx_desc_area = ioremap(mp->rx_sram_addr,
  2130. mp->rx_sram_size);
  2131. mp->rx_desc_dma = mp->rx_sram_addr;
  2132. } else
  2133. mp->p_rx_desc_area = dma_alloc_coherent(NULL, size,
  2134. &mp->rx_desc_dma,
  2135. GFP_KERNEL);
  2136. if (!mp->p_rx_desc_area) {
  2137. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  2138. dev->name, size);
  2139. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  2140. dev->name);
  2141. if (mp->rx_sram_size)
  2142. iounmap(mp->p_tx_desc_area);
  2143. else
  2144. dma_free_coherent(NULL, mp->tx_desc_area_size,
  2145. mp->p_tx_desc_area, mp->tx_desc_dma);
  2146. err = -ENOMEM;
  2147. goto out_free_tx_skb;
  2148. }
  2149. memset((void *)mp->p_rx_desc_area, 0, size);
  2150. ether_init_rx_desc_ring(mp);
  2151. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  2152. #ifdef MV643XX_NAPI
  2153. napi_enable(&mp->napi);
  2154. #endif
  2155. eth_port_start(dev);
  2156. /* Interrupt Coalescing */
  2157. #ifdef MV643XX_COAL
  2158. mp->rx_int_coal =
  2159. eth_port_set_rx_coal(mp, MV643XX_RX_COAL);
  2160. #endif
  2161. mp->tx_int_coal =
  2162. eth_port_set_tx_coal(mp, MV643XX_TX_COAL);
  2163. /* Unmask phy and link status changes interrupts */
  2164. wrl(mp, INT_MASK_EXT(port_num), ETH_INT_UNMASK_ALL_EXT);
  2165. /* Unmask RX buffer and TX end interrupt */
  2166. wrl(mp, INT_MASK(port_num), ETH_INT_UNMASK_ALL);
  2167. return 0;
  2168. out_free_tx_skb:
  2169. kfree(mp->tx_skb);
  2170. out_free_rx_skb:
  2171. kfree(mp->rx_skb);
  2172. out_free_irq:
  2173. free_irq(dev->irq, dev);
  2174. return err;
  2175. }
  2176. /*
  2177. * eth_port_reset - Reset Ethernet port
  2178. *
  2179. * DESCRIPTION:
  2180. * This routine resets the chip by aborting any SDMA engine activity and
  2181. * clearing the MIB counters. The Receiver and the Transmit unit are in
  2182. * idle state after this command is performed and the port is disabled.
  2183. *
  2184. * INPUT:
  2185. * struct mv643xx_private *mp Ethernet Port.
  2186. *
  2187. * OUTPUT:
  2188. * Channel activity is halted.
  2189. *
  2190. * RETURN:
  2191. * None.
  2192. *
  2193. */
  2194. static void eth_port_reset(struct mv643xx_private *mp)
  2195. {
  2196. unsigned int port_num = mp->port_num;
  2197. unsigned int reg_data;
  2198. mv643xx_eth_port_disable_tx(mp);
  2199. mv643xx_eth_port_disable_rx(mp);
  2200. /* Clear all MIB counters */
  2201. eth_clear_mib_counters(mp);
  2202. /* Reset the Enable bit in the Configuration Register */
  2203. reg_data = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  2204. reg_data &= ~(SERIAL_PORT_ENABLE |
  2205. DO_NOT_FORCE_LINK_FAIL |
  2206. FORCE_LINK_PASS);
  2207. wrl(mp, PORT_SERIAL_CONTROL(port_num), reg_data);
  2208. }
  2209. /*
  2210. * mv643xx_eth_stop
  2211. *
  2212. * This function is used when closing the network device.
  2213. * It updates the hardware,
  2214. * release all memory that holds buffers and descriptors and release the IRQ.
  2215. * Input : a pointer to the device structure
  2216. * Output : zero if success , nonzero if fails
  2217. */
  2218. static int mv643xx_eth_stop(struct net_device *dev)
  2219. {
  2220. struct mv643xx_private *mp = netdev_priv(dev);
  2221. unsigned int port_num = mp->port_num;
  2222. /* Mask all interrupts on ethernet port */
  2223. wrl(mp, INT_MASK(port_num), ETH_INT_MASK_ALL);
  2224. /* wait for previous write to complete */
  2225. rdl(mp, INT_MASK(port_num));
  2226. #ifdef MV643XX_NAPI
  2227. napi_disable(&mp->napi);
  2228. #endif
  2229. netif_carrier_off(dev);
  2230. netif_stop_queue(dev);
  2231. eth_port_reset(mp);
  2232. mv643xx_eth_free_tx_rings(dev);
  2233. mv643xx_eth_free_rx_rings(dev);
  2234. free_irq(dev->irq, dev);
  2235. return 0;
  2236. }
  2237. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2238. {
  2239. struct mv643xx_private *mp = netdev_priv(dev);
  2240. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  2241. }
  2242. /*
  2243. * Changes MTU (maximum transfer unit) of the gigabit ethenret port
  2244. *
  2245. * Input : pointer to ethernet interface network device structure
  2246. * new mtu size
  2247. * Output : 0 upon success, -EINVAL upon failure
  2248. */
  2249. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  2250. {
  2251. if ((new_mtu > 9500) || (new_mtu < 64))
  2252. return -EINVAL;
  2253. dev->mtu = new_mtu;
  2254. if (!netif_running(dev))
  2255. return 0;
  2256. /*
  2257. * Stop and then re-open the interface. This will allocate RX
  2258. * skbs of the new MTU.
  2259. * There is a possible danger that the open will not succeed,
  2260. * due to memory being full, which might fail the open function.
  2261. */
  2262. mv643xx_eth_stop(dev);
  2263. if (mv643xx_eth_open(dev)) {
  2264. printk(KERN_ERR "%s: Fatal error on opening device\n",
  2265. dev->name);
  2266. }
  2267. return 0;
  2268. }
  2269. /*
  2270. * mv643xx_eth_tx_timeout_task
  2271. *
  2272. * Actual routine to reset the adapter when a timeout on Tx has occurred
  2273. */
  2274. static void mv643xx_eth_tx_timeout_task(struct work_struct *ugly)
  2275. {
  2276. struct mv643xx_private *mp = container_of(ugly, struct mv643xx_private,
  2277. tx_timeout_task);
  2278. struct net_device *dev = mp->dev;
  2279. if (!netif_running(dev))
  2280. return;
  2281. netif_stop_queue(dev);
  2282. eth_port_reset(mp);
  2283. eth_port_start(dev);
  2284. if (mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  2285. netif_wake_queue(dev);
  2286. }
  2287. /*
  2288. * mv643xx_eth_tx_timeout
  2289. *
  2290. * Called upon a timeout on transmitting a packet
  2291. *
  2292. * Input : pointer to ethernet interface network device structure.
  2293. * Output : N/A
  2294. */
  2295. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  2296. {
  2297. struct mv643xx_private *mp = netdev_priv(dev);
  2298. printk(KERN_INFO "%s: TX timeout ", dev->name);
  2299. /* Do the reset outside of interrupt context */
  2300. schedule_work(&mp->tx_timeout_task);
  2301. }
  2302. #ifdef CONFIG_NET_POLL_CONTROLLER
  2303. static void mv643xx_netpoll(struct net_device *netdev)
  2304. {
  2305. struct mv643xx_private *mp = netdev_priv(netdev);
  2306. int port_num = mp->port_num;
  2307. wrl(mp, INT_MASK(port_num), ETH_INT_MASK_ALL);
  2308. /* wait for previous write to complete */
  2309. rdl(mp, INT_MASK(port_num));
  2310. mv643xx_eth_int_handler(netdev->irq, netdev);
  2311. wrl(mp, INT_MASK(port_num), ETH_INT_UNMASK_ALL);
  2312. }
  2313. #endif
  2314. /*
  2315. * Wrappers for MII support library.
  2316. */
  2317. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location)
  2318. {
  2319. struct mv643xx_private *mp = netdev_priv(dev);
  2320. int val;
  2321. eth_port_read_smi_reg(mp, location, &val);
  2322. return val;
  2323. }
  2324. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  2325. {
  2326. struct mv643xx_private *mp = netdev_priv(dev);
  2327. eth_port_write_smi_reg(mp, location, val);
  2328. }
  2329. /* platform glue ************************************************************/
  2330. static void mv643xx_eth_conf_mbus_windows(struct mv643xx_shared_private *msp,
  2331. struct mbus_dram_target_info *dram)
  2332. {
  2333. void __iomem *base = msp->eth_base;
  2334. u32 win_enable;
  2335. u32 win_protect;
  2336. int i;
  2337. for (i = 0; i < 6; i++) {
  2338. writel(0, base + WINDOW_BASE(i));
  2339. writel(0, base + WINDOW_SIZE(i));
  2340. if (i < 4)
  2341. writel(0, base + WINDOW_REMAP_HIGH(i));
  2342. }
  2343. win_enable = 0x3f;
  2344. win_protect = 0;
  2345. for (i = 0; i < dram->num_cs; i++) {
  2346. struct mbus_dram_window *cs = dram->cs + i;
  2347. writel((cs->base & 0xffff0000) |
  2348. (cs->mbus_attr << 8) |
  2349. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  2350. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  2351. win_enable &= ~(1 << i);
  2352. win_protect |= 3 << (2 * i);
  2353. }
  2354. writel(win_enable, base + WINDOW_BAR_ENABLE);
  2355. msp->win_protect = win_protect;
  2356. }
  2357. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  2358. {
  2359. static int mv643xx_version_printed = 0;
  2360. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  2361. struct mv643xx_shared_private *msp;
  2362. struct resource *res;
  2363. int ret;
  2364. if (!mv643xx_version_printed++)
  2365. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  2366. ret = -EINVAL;
  2367. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2368. if (res == NULL)
  2369. goto out;
  2370. ret = -ENOMEM;
  2371. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  2372. if (msp == NULL)
  2373. goto out;
  2374. memset(msp, 0, sizeof(*msp));
  2375. msp->eth_base = ioremap(res->start, res->end - res->start + 1);
  2376. if (msp->eth_base == NULL)
  2377. goto out_free;
  2378. spin_lock_init(&msp->phy_lock);
  2379. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  2380. platform_set_drvdata(pdev, msp);
  2381. /*
  2382. * (Re-)program MBUS remapping windows if we are asked to.
  2383. */
  2384. if (pd != NULL && pd->dram != NULL)
  2385. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  2386. return 0;
  2387. out_free:
  2388. kfree(msp);
  2389. out:
  2390. return ret;
  2391. }
  2392. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  2393. {
  2394. struct mv643xx_shared_private *msp = platform_get_drvdata(pdev);
  2395. iounmap(msp->eth_base);
  2396. kfree(msp);
  2397. return 0;
  2398. }
  2399. static struct platform_driver mv643xx_eth_shared_driver = {
  2400. .probe = mv643xx_eth_shared_probe,
  2401. .remove = mv643xx_eth_shared_remove,
  2402. .driver = {
  2403. .name = MV643XX_ETH_SHARED_NAME,
  2404. .owner = THIS_MODULE,
  2405. },
  2406. };
  2407. /*
  2408. * ethernet_phy_set - Set the ethernet port PHY address.
  2409. *
  2410. * DESCRIPTION:
  2411. * This routine sets the given ethernet port PHY address.
  2412. *
  2413. * INPUT:
  2414. * struct mv643xx_private *mp Ethernet Port.
  2415. * int phy_addr PHY address.
  2416. *
  2417. * OUTPUT:
  2418. * None.
  2419. *
  2420. * RETURN:
  2421. * None.
  2422. *
  2423. */
  2424. static void ethernet_phy_set(struct mv643xx_private *mp, int phy_addr)
  2425. {
  2426. u32 reg_data;
  2427. int addr_shift = 5 * mp->port_num;
  2428. reg_data = rdl(mp, PHY_ADDR);
  2429. reg_data &= ~(0x1f << addr_shift);
  2430. reg_data |= (phy_addr & 0x1f) << addr_shift;
  2431. wrl(mp, PHY_ADDR, reg_data);
  2432. }
  2433. /*
  2434. * ethernet_phy_get - Get the ethernet port PHY address.
  2435. *
  2436. * DESCRIPTION:
  2437. * This routine returns the given ethernet port PHY address.
  2438. *
  2439. * INPUT:
  2440. * struct mv643xx_private *mp Ethernet Port.
  2441. *
  2442. * OUTPUT:
  2443. * None.
  2444. *
  2445. * RETURN:
  2446. * PHY address.
  2447. *
  2448. */
  2449. static int ethernet_phy_get(struct mv643xx_private *mp)
  2450. {
  2451. unsigned int reg_data;
  2452. reg_data = rdl(mp, PHY_ADDR);
  2453. return ((reg_data >> (5 * mp->port_num)) & 0x1f);
  2454. }
  2455. /*
  2456. * ethernet_phy_detect - Detect whether a phy is present
  2457. *
  2458. * DESCRIPTION:
  2459. * This function tests whether there is a PHY present on
  2460. * the specified port.
  2461. *
  2462. * INPUT:
  2463. * struct mv643xx_private *mp Ethernet Port.
  2464. *
  2465. * OUTPUT:
  2466. * None
  2467. *
  2468. * RETURN:
  2469. * 0 on success
  2470. * -ENODEV on failure
  2471. *
  2472. */
  2473. static int ethernet_phy_detect(struct mv643xx_private *mp)
  2474. {
  2475. unsigned int phy_reg_data0;
  2476. int auto_neg;
  2477. eth_port_read_smi_reg(mp, 0, &phy_reg_data0);
  2478. auto_neg = phy_reg_data0 & 0x1000;
  2479. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  2480. eth_port_write_smi_reg(mp, 0, phy_reg_data0);
  2481. eth_port_read_smi_reg(mp, 0, &phy_reg_data0);
  2482. if ((phy_reg_data0 & 0x1000) == auto_neg)
  2483. return -ENODEV; /* change didn't take */
  2484. phy_reg_data0 ^= 0x1000;
  2485. eth_port_write_smi_reg(mp, 0, phy_reg_data0);
  2486. return 0;
  2487. }
  2488. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  2489. int speed, int duplex,
  2490. struct ethtool_cmd *cmd)
  2491. {
  2492. struct mv643xx_private *mp = netdev_priv(dev);
  2493. memset(cmd, 0, sizeof(*cmd));
  2494. cmd->port = PORT_MII;
  2495. cmd->transceiver = XCVR_INTERNAL;
  2496. cmd->phy_address = phy_address;
  2497. if (speed == 0) {
  2498. cmd->autoneg = AUTONEG_ENABLE;
  2499. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  2500. cmd->speed = SPEED_100;
  2501. cmd->advertising = ADVERTISED_10baseT_Half |
  2502. ADVERTISED_10baseT_Full |
  2503. ADVERTISED_100baseT_Half |
  2504. ADVERTISED_100baseT_Full;
  2505. if (mp->mii.supports_gmii)
  2506. cmd->advertising |= ADVERTISED_1000baseT_Full;
  2507. } else {
  2508. cmd->autoneg = AUTONEG_DISABLE;
  2509. cmd->speed = speed;
  2510. cmd->duplex = duplex;
  2511. }
  2512. }
  2513. /*/
  2514. * mv643xx_eth_probe
  2515. *
  2516. * First function called after registering the network device.
  2517. * It's purpose is to initialize the device as an ethernet device,
  2518. * fill the ethernet device structure with pointers * to functions,
  2519. * and set the MAC address of the interface
  2520. *
  2521. * Input : struct device *
  2522. * Output : -ENOMEM if failed , 0 if success
  2523. */
  2524. static int mv643xx_eth_probe(struct platform_device *pdev)
  2525. {
  2526. struct mv643xx_eth_platform_data *pd;
  2527. int port_num;
  2528. struct mv643xx_private *mp;
  2529. struct net_device *dev;
  2530. u8 *p;
  2531. struct resource *res;
  2532. int err;
  2533. struct ethtool_cmd cmd;
  2534. int duplex = DUPLEX_HALF;
  2535. int speed = 0; /* default to auto-negotiation */
  2536. DECLARE_MAC_BUF(mac);
  2537. pd = pdev->dev.platform_data;
  2538. if (pd == NULL) {
  2539. printk(KERN_ERR "No mv643xx_eth_platform_data\n");
  2540. return -ENODEV;
  2541. }
  2542. if (pd->shared == NULL) {
  2543. printk(KERN_ERR "No mv643xx_eth_platform_data->shared\n");
  2544. return -ENODEV;
  2545. }
  2546. dev = alloc_etherdev(sizeof(struct mv643xx_private));
  2547. if (!dev)
  2548. return -ENOMEM;
  2549. platform_set_drvdata(pdev, dev);
  2550. mp = netdev_priv(dev);
  2551. mp->dev = dev;
  2552. #ifdef MV643XX_NAPI
  2553. netif_napi_add(dev, &mp->napi, mv643xx_poll, 64);
  2554. #endif
  2555. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2556. BUG_ON(!res);
  2557. dev->irq = res->start;
  2558. dev->open = mv643xx_eth_open;
  2559. dev->stop = mv643xx_eth_stop;
  2560. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  2561. dev->set_mac_address = mv643xx_eth_set_mac_address;
  2562. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  2563. /* No need to Tx Timeout */
  2564. dev->tx_timeout = mv643xx_eth_tx_timeout;
  2565. #ifdef CONFIG_NET_POLL_CONTROLLER
  2566. dev->poll_controller = mv643xx_netpoll;
  2567. #endif
  2568. dev->watchdog_timeo = 2 * HZ;
  2569. dev->base_addr = 0;
  2570. dev->change_mtu = mv643xx_eth_change_mtu;
  2571. dev->do_ioctl = mv643xx_eth_do_ioctl;
  2572. SET_ETHTOOL_OPS(dev, &mv643xx_ethtool_ops);
  2573. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  2574. #ifdef MAX_SKB_FRAGS
  2575. /*
  2576. * Zero copy can only work if we use Discovery II memory. Else, we will
  2577. * have to map the buffers to ISA memory which is only 16 MB
  2578. */
  2579. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2580. #endif
  2581. #endif
  2582. /* Configure the timeout task */
  2583. INIT_WORK(&mp->tx_timeout_task, mv643xx_eth_tx_timeout_task);
  2584. spin_lock_init(&mp->lock);
  2585. mp->shared = platform_get_drvdata(pd->shared);
  2586. port_num = mp->port_num = pd->port_number;
  2587. if (mp->shared->win_protect)
  2588. wrl(mp, WINDOW_PROTECT(port_num), mp->shared->win_protect);
  2589. mp->shared_smi = mp->shared;
  2590. if (pd->shared_smi != NULL)
  2591. mp->shared_smi = platform_get_drvdata(pd->shared_smi);
  2592. /* set default config values */
  2593. eth_port_uc_addr_get(mp, dev->dev_addr);
  2594. mp->rx_ring_size = PORT_DEFAULT_RECEIVE_QUEUE_SIZE;
  2595. mp->tx_ring_size = PORT_DEFAULT_TRANSMIT_QUEUE_SIZE;
  2596. if (is_valid_ether_addr(pd->mac_addr))
  2597. memcpy(dev->dev_addr, pd->mac_addr, 6);
  2598. if (pd->phy_addr || pd->force_phy_addr)
  2599. ethernet_phy_set(mp, pd->phy_addr);
  2600. if (pd->rx_queue_size)
  2601. mp->rx_ring_size = pd->rx_queue_size;
  2602. if (pd->tx_queue_size)
  2603. mp->tx_ring_size = pd->tx_queue_size;
  2604. if (pd->tx_sram_size) {
  2605. mp->tx_sram_size = pd->tx_sram_size;
  2606. mp->tx_sram_addr = pd->tx_sram_addr;
  2607. }
  2608. if (pd->rx_sram_size) {
  2609. mp->rx_sram_size = pd->rx_sram_size;
  2610. mp->rx_sram_addr = pd->rx_sram_addr;
  2611. }
  2612. duplex = pd->duplex;
  2613. speed = pd->speed;
  2614. /* Hook up MII support for ethtool */
  2615. mp->mii.dev = dev;
  2616. mp->mii.mdio_read = mv643xx_mdio_read;
  2617. mp->mii.mdio_write = mv643xx_mdio_write;
  2618. mp->mii.phy_id = ethernet_phy_get(mp);
  2619. mp->mii.phy_id_mask = 0x3f;
  2620. mp->mii.reg_num_mask = 0x1f;
  2621. err = ethernet_phy_detect(mp);
  2622. if (err) {
  2623. pr_debug("%s: No PHY detected at addr %d\n",
  2624. dev->name, ethernet_phy_get(mp));
  2625. goto out;
  2626. }
  2627. ethernet_phy_reset(mp);
  2628. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  2629. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  2630. mv643xx_eth_update_pscr(dev, &cmd);
  2631. mv643xx_set_settings(dev, &cmd);
  2632. SET_NETDEV_DEV(dev, &pdev->dev);
  2633. err = register_netdev(dev);
  2634. if (err)
  2635. goto out;
  2636. p = dev->dev_addr;
  2637. printk(KERN_NOTICE
  2638. "%s: port %d with MAC address %s\n",
  2639. dev->name, port_num, print_mac(mac, p));
  2640. if (dev->features & NETIF_F_SG)
  2641. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  2642. if (dev->features & NETIF_F_IP_CSUM)
  2643. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  2644. dev->name);
  2645. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  2646. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  2647. #endif
  2648. #ifdef MV643XX_COAL
  2649. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  2650. dev->name);
  2651. #endif
  2652. #ifdef MV643XX_NAPI
  2653. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  2654. #endif
  2655. if (mp->tx_sram_size > 0)
  2656. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  2657. return 0;
  2658. out:
  2659. free_netdev(dev);
  2660. return err;
  2661. }
  2662. static int mv643xx_eth_remove(struct platform_device *pdev)
  2663. {
  2664. struct net_device *dev = platform_get_drvdata(pdev);
  2665. unregister_netdev(dev);
  2666. flush_scheduled_work();
  2667. free_netdev(dev);
  2668. platform_set_drvdata(pdev, NULL);
  2669. return 0;
  2670. }
  2671. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2672. {
  2673. struct net_device *dev = platform_get_drvdata(pdev);
  2674. struct mv643xx_private *mp = netdev_priv(dev);
  2675. unsigned int port_num = mp->port_num;
  2676. /* Mask all interrupts on ethernet port */
  2677. wrl(mp, INT_MASK(port_num), 0);
  2678. rdl(mp, INT_MASK(port_num));
  2679. eth_port_reset(mp);
  2680. }
  2681. static struct platform_driver mv643xx_eth_driver = {
  2682. .probe = mv643xx_eth_probe,
  2683. .remove = mv643xx_eth_remove,
  2684. .shutdown = mv643xx_eth_shutdown,
  2685. .driver = {
  2686. .name = MV643XX_ETH_NAME,
  2687. .owner = THIS_MODULE,
  2688. },
  2689. };
  2690. /*
  2691. * mv643xx_init_module
  2692. *
  2693. * Registers the network drivers into the Linux kernel
  2694. *
  2695. * Input : N/A
  2696. *
  2697. * Output : N/A
  2698. */
  2699. static int __init mv643xx_init_module(void)
  2700. {
  2701. int rc;
  2702. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2703. if (!rc) {
  2704. rc = platform_driver_register(&mv643xx_eth_driver);
  2705. if (rc)
  2706. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2707. }
  2708. return rc;
  2709. }
  2710. /*
  2711. * mv643xx_cleanup_module
  2712. *
  2713. * Registers the network drivers into the Linux kernel
  2714. *
  2715. * Input : N/A
  2716. *
  2717. * Output : N/A
  2718. */
  2719. static void __exit mv643xx_cleanup_module(void)
  2720. {
  2721. platform_driver_unregister(&mv643xx_eth_driver);
  2722. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2723. }
  2724. module_init(mv643xx_init_module);
  2725. module_exit(mv643xx_cleanup_module);
  2726. MODULE_LICENSE("GPL");
  2727. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  2728. " and Dale Farnsworth");
  2729. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2730. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);
  2731. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);