mb862xxfb.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071
  1. /*
  2. * drivers/mb862xx/mb862xxfb.c
  3. *
  4. * Fujitsu Carmine/Coral-P(A)/Lime framebuffer driver
  5. *
  6. * (C) 2008 Anatolij Gustschin <agust@denx.de>
  7. * DENX Software Engineering
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #undef DEBUG
  15. #include <linux/fb.h>
  16. #include <linux/delay.h>
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/pci.h>
  20. #if defined(CONFIG_OF)
  21. #include <linux/of_platform.h>
  22. #endif
  23. #include "mb862xxfb.h"
  24. #include "mb862xx_reg.h"
  25. #define NR_PALETTE 256
  26. #define MB862XX_MEM_SIZE 0x1000000
  27. #define CORALP_MEM_SIZE 0x4000000
  28. #define CARMINE_MEM_SIZE 0x8000000
  29. #define DRV_NAME "mb862xxfb"
  30. #if defined(CONFIG_SOCRATES)
  31. static struct mb862xx_gc_mode socrates_gc_mode = {
  32. /* Mode for Prime View PM070WL4 TFT LCD Panel */
  33. { "800x480", 45, 800, 480, 40000, 86, 42, 33, 10, 128, 2, 0, 0, 0 },
  34. /* 16 bits/pixel, 16MB, 133MHz, SDRAM memory mode value */
  35. 16, 0x1000000, GC_CCF_COT_133, 0x4157ba63
  36. };
  37. #endif
  38. /* Helpers */
  39. static inline int h_total(struct fb_var_screeninfo *var)
  40. {
  41. return var->xres + var->left_margin +
  42. var->right_margin + var->hsync_len;
  43. }
  44. static inline int v_total(struct fb_var_screeninfo *var)
  45. {
  46. return var->yres + var->upper_margin +
  47. var->lower_margin + var->vsync_len;
  48. }
  49. static inline int hsp(struct fb_var_screeninfo *var)
  50. {
  51. return var->xres + var->right_margin - 1;
  52. }
  53. static inline int vsp(struct fb_var_screeninfo *var)
  54. {
  55. return var->yres + var->lower_margin - 1;
  56. }
  57. static inline int d_pitch(struct fb_var_screeninfo *var)
  58. {
  59. return var->xres * var->bits_per_pixel / 8;
  60. }
  61. static inline unsigned int chan_to_field(unsigned int chan,
  62. struct fb_bitfield *bf)
  63. {
  64. chan &= 0xffff;
  65. chan >>= 16 - bf->length;
  66. return chan << bf->offset;
  67. }
  68. static int mb862xxfb_setcolreg(unsigned regno,
  69. unsigned red, unsigned green, unsigned blue,
  70. unsigned transp, struct fb_info *info)
  71. {
  72. struct mb862xxfb_par *par = info->par;
  73. unsigned int val;
  74. switch (info->fix.visual) {
  75. case FB_VISUAL_TRUECOLOR:
  76. if (regno < 16) {
  77. val = chan_to_field(red, &info->var.red);
  78. val |= chan_to_field(green, &info->var.green);
  79. val |= chan_to_field(blue, &info->var.blue);
  80. par->pseudo_palette[regno] = val;
  81. }
  82. break;
  83. case FB_VISUAL_PSEUDOCOLOR:
  84. if (regno < 256) {
  85. val = (red >> 8) << 16;
  86. val |= (green >> 8) << 8;
  87. val |= blue >> 8;
  88. outreg(disp, GC_L0PAL0 + (regno * 4), val);
  89. }
  90. break;
  91. default:
  92. return 1; /* unsupported type */
  93. }
  94. return 0;
  95. }
  96. static int mb862xxfb_check_var(struct fb_var_screeninfo *var,
  97. struct fb_info *fbi)
  98. {
  99. unsigned long tmp;
  100. if (fbi->dev)
  101. dev_dbg(fbi->dev, "%s\n", __func__);
  102. /* check if these values fit into the registers */
  103. if (var->hsync_len > 255 || var->vsync_len > 255)
  104. return -EINVAL;
  105. if ((var->xres + var->right_margin) >= 4096)
  106. return -EINVAL;
  107. if ((var->yres + var->lower_margin) > 4096)
  108. return -EINVAL;
  109. if (h_total(var) > 4096 || v_total(var) > 4096)
  110. return -EINVAL;
  111. if (var->xres_virtual > 4096 || var->yres_virtual > 4096)
  112. return -EINVAL;
  113. if (var->bits_per_pixel <= 8)
  114. var->bits_per_pixel = 8;
  115. else if (var->bits_per_pixel <= 16)
  116. var->bits_per_pixel = 16;
  117. else if (var->bits_per_pixel <= 32)
  118. var->bits_per_pixel = 32;
  119. /*
  120. * can cope with 8,16 or 24/32bpp if resulting
  121. * pitch is divisible by 64 without remainder
  122. */
  123. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT) {
  124. int r;
  125. var->bits_per_pixel = 0;
  126. do {
  127. var->bits_per_pixel += 8;
  128. r = d_pitch(&fbi->var) % GC_L0M_L0W_UNIT;
  129. } while (r && var->bits_per_pixel <= 32);
  130. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT)
  131. return -EINVAL;
  132. }
  133. /* line length is going to be 128 bit aligned */
  134. tmp = (var->xres * var->bits_per_pixel) / 8;
  135. if ((tmp & 15) != 0)
  136. return -EINVAL;
  137. /* set r/g/b positions and validate bpp */
  138. switch (var->bits_per_pixel) {
  139. case 8:
  140. var->red.length = var->bits_per_pixel;
  141. var->green.length = var->bits_per_pixel;
  142. var->blue.length = var->bits_per_pixel;
  143. var->red.offset = 0;
  144. var->green.offset = 0;
  145. var->blue.offset = 0;
  146. var->transp.length = 0;
  147. break;
  148. case 16:
  149. var->red.length = 5;
  150. var->green.length = 5;
  151. var->blue.length = 5;
  152. var->red.offset = 10;
  153. var->green.offset = 5;
  154. var->blue.offset = 0;
  155. var->transp.length = 0;
  156. break;
  157. case 24:
  158. case 32:
  159. var->transp.length = 8;
  160. var->red.length = 8;
  161. var->green.length = 8;
  162. var->blue.length = 8;
  163. var->transp.offset = 24;
  164. var->red.offset = 16;
  165. var->green.offset = 8;
  166. var->blue.offset = 0;
  167. break;
  168. default:
  169. return -EINVAL;
  170. }
  171. return 0;
  172. }
  173. /*
  174. * set display parameters
  175. */
  176. static int mb862xxfb_set_par(struct fb_info *fbi)
  177. {
  178. struct mb862xxfb_par *par = fbi->par;
  179. unsigned long reg, sc;
  180. dev_dbg(par->dev, "%s\n", __func__);
  181. if (par->type == BT_CORALP)
  182. mb862xxfb_init_accel(fbi, fbi->var.xres);
  183. if (par->pre_init)
  184. return 0;
  185. /* disp off */
  186. reg = inreg(disp, GC_DCM1);
  187. reg &= ~GC_DCM01_DEN;
  188. outreg(disp, GC_DCM1, reg);
  189. /* set display reference clock div. */
  190. sc = par->refclk / (1000000 / fbi->var.pixclock) - 1;
  191. reg = inreg(disp, GC_DCM1);
  192. reg &= ~(GC_DCM01_CKS | GC_DCM01_RESV | GC_DCM01_SC);
  193. reg |= sc << 8;
  194. outreg(disp, GC_DCM1, reg);
  195. dev_dbg(par->dev, "SC 0x%lx\n", sc);
  196. /* disp dimension, format */
  197. reg = pack(d_pitch(&fbi->var) / GC_L0M_L0W_UNIT,
  198. (fbi->var.yres - 1));
  199. if (fbi->var.bits_per_pixel == 16)
  200. reg |= GC_L0M_L0C_16;
  201. outreg(disp, GC_L0M, reg);
  202. if (fbi->var.bits_per_pixel == 32) {
  203. reg = inreg(disp, GC_L0EM);
  204. outreg(disp, GC_L0EM, reg | GC_L0EM_L0EC_24);
  205. }
  206. outreg(disp, GC_WY_WX, 0);
  207. reg = pack(fbi->var.yres - 1, fbi->var.xres);
  208. outreg(disp, GC_WH_WW, reg);
  209. outreg(disp, GC_L0OA0, 0);
  210. outreg(disp, GC_L0DA0, 0);
  211. outreg(disp, GC_L0DY_L0DX, 0);
  212. outreg(disp, GC_L0WY_L0WX, 0);
  213. outreg(disp, GC_L0WH_L0WW, reg);
  214. /* both HW-cursors off */
  215. reg = inreg(disp, GC_CPM_CUTC);
  216. reg &= ~(GC_CPM_CEN0 | GC_CPM_CEN1);
  217. outreg(disp, GC_CPM_CUTC, reg);
  218. /* timings */
  219. reg = pack(fbi->var.xres - 1, fbi->var.xres - 1);
  220. outreg(disp, GC_HDB_HDP, reg);
  221. reg = pack((fbi->var.yres - 1), vsp(&fbi->var));
  222. outreg(disp, GC_VDP_VSP, reg);
  223. reg = ((fbi->var.vsync_len - 1) << 24) |
  224. pack((fbi->var.hsync_len - 1), hsp(&fbi->var));
  225. outreg(disp, GC_VSW_HSW_HSP, reg);
  226. outreg(disp, GC_HTP, pack(h_total(&fbi->var) - 1, 0));
  227. outreg(disp, GC_VTR, pack(v_total(&fbi->var) - 1, 0));
  228. /* display on */
  229. reg = inreg(disp, GC_DCM1);
  230. reg |= GC_DCM01_DEN | GC_DCM01_L0E;
  231. reg &= ~GC_DCM01_ESY;
  232. outreg(disp, GC_DCM1, reg);
  233. return 0;
  234. }
  235. static int mb862xxfb_pan(struct fb_var_screeninfo *var,
  236. struct fb_info *info)
  237. {
  238. struct mb862xxfb_par *par = info->par;
  239. unsigned long reg;
  240. reg = pack(var->yoffset, var->xoffset);
  241. outreg(disp, GC_L0WY_L0WX, reg);
  242. reg = pack(var->yres_virtual, var->xres_virtual);
  243. outreg(disp, GC_L0WH_L0WW, reg);
  244. return 0;
  245. }
  246. static int mb862xxfb_blank(int mode, struct fb_info *fbi)
  247. {
  248. struct mb862xxfb_par *par = fbi->par;
  249. unsigned long reg;
  250. dev_dbg(fbi->dev, "blank mode=%d\n", mode);
  251. switch (mode) {
  252. case FB_BLANK_POWERDOWN:
  253. reg = inreg(disp, GC_DCM1);
  254. reg &= ~GC_DCM01_DEN;
  255. outreg(disp, GC_DCM1, reg);
  256. break;
  257. case FB_BLANK_UNBLANK:
  258. reg = inreg(disp, GC_DCM1);
  259. reg |= GC_DCM01_DEN;
  260. outreg(disp, GC_DCM1, reg);
  261. break;
  262. case FB_BLANK_NORMAL:
  263. case FB_BLANK_VSYNC_SUSPEND:
  264. case FB_BLANK_HSYNC_SUSPEND:
  265. default:
  266. return 1;
  267. }
  268. return 0;
  269. }
  270. /* framebuffer ops */
  271. static struct fb_ops mb862xxfb_ops = {
  272. .owner = THIS_MODULE,
  273. .fb_check_var = mb862xxfb_check_var,
  274. .fb_set_par = mb862xxfb_set_par,
  275. .fb_setcolreg = mb862xxfb_setcolreg,
  276. .fb_blank = mb862xxfb_blank,
  277. .fb_pan_display = mb862xxfb_pan,
  278. .fb_fillrect = cfb_fillrect,
  279. .fb_copyarea = cfb_copyarea,
  280. .fb_imageblit = cfb_imageblit,
  281. };
  282. /* initialize fb_info data */
  283. static int mb862xxfb_init_fbinfo(struct fb_info *fbi)
  284. {
  285. struct mb862xxfb_par *par = fbi->par;
  286. struct mb862xx_gc_mode *mode = par->gc_mode;
  287. unsigned long reg;
  288. fbi->fbops = &mb862xxfb_ops;
  289. fbi->pseudo_palette = par->pseudo_palette;
  290. fbi->screen_base = par->fb_base;
  291. fbi->screen_size = par->mapped_vram;
  292. strcpy(fbi->fix.id, DRV_NAME);
  293. fbi->fix.smem_start = (unsigned long)par->fb_base_phys;
  294. fbi->fix.mmio_start = (unsigned long)par->mmio_base_phys;
  295. fbi->fix.mmio_len = par->mmio_len;
  296. fbi->fix.accel = FB_ACCEL_NONE;
  297. fbi->fix.type = FB_TYPE_PACKED_PIXELS;
  298. fbi->fix.type_aux = 0;
  299. fbi->fix.xpanstep = 1;
  300. fbi->fix.ypanstep = 1;
  301. fbi->fix.ywrapstep = 0;
  302. reg = inreg(disp, GC_DCM1);
  303. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E) {
  304. /* get the disp mode from active display cfg */
  305. unsigned long sc = ((reg & GC_DCM01_SC) >> 8) + 1;
  306. unsigned long hsp, vsp, ht, vt;
  307. dev_dbg(par->dev, "using bootloader's disp. mode\n");
  308. fbi->var.pixclock = (sc * 1000000) / par->refclk;
  309. fbi->var.xres = (inreg(disp, GC_HDB_HDP) & 0x0fff) + 1;
  310. reg = inreg(disp, GC_VDP_VSP);
  311. fbi->var.yres = ((reg >> 16) & 0x0fff) + 1;
  312. vsp = (reg & 0x0fff) + 1;
  313. fbi->var.xres_virtual = fbi->var.xres;
  314. fbi->var.yres_virtual = fbi->var.yres;
  315. reg = inreg(disp, GC_L0EM);
  316. if (reg & GC_L0EM_L0EC_24) {
  317. fbi->var.bits_per_pixel = 32;
  318. } else {
  319. reg = inreg(disp, GC_L0M);
  320. if (reg & GC_L0M_L0C_16)
  321. fbi->var.bits_per_pixel = 16;
  322. else
  323. fbi->var.bits_per_pixel = 8;
  324. }
  325. reg = inreg(disp, GC_VSW_HSW_HSP);
  326. fbi->var.hsync_len = ((reg & 0xff0000) >> 16) + 1;
  327. fbi->var.vsync_len = ((reg & 0x3f000000) >> 24) + 1;
  328. hsp = (reg & 0xffff) + 1;
  329. ht = ((inreg(disp, GC_HTP) & 0xfff0000) >> 16) + 1;
  330. fbi->var.right_margin = hsp - fbi->var.xres;
  331. fbi->var.left_margin = ht - hsp - fbi->var.hsync_len;
  332. vt = ((inreg(disp, GC_VTR) & 0xfff0000) >> 16) + 1;
  333. fbi->var.lower_margin = vsp - fbi->var.yres;
  334. fbi->var.upper_margin = vt - vsp - fbi->var.vsync_len;
  335. } else if (mode) {
  336. dev_dbg(par->dev, "using supplied mode\n");
  337. fb_videomode_to_var(&fbi->var, (struct fb_videomode *)mode);
  338. fbi->var.bits_per_pixel = mode->def_bpp ? mode->def_bpp : 8;
  339. } else {
  340. int ret;
  341. ret = fb_find_mode(&fbi->var, fbi, "640x480-16@60",
  342. NULL, 0, NULL, 16);
  343. if (ret == 0 || ret == 4) {
  344. dev_err(par->dev,
  345. "failed to get initial mode\n");
  346. return -EINVAL;
  347. }
  348. }
  349. fbi->var.xoffset = 0;
  350. fbi->var.yoffset = 0;
  351. fbi->var.grayscale = 0;
  352. fbi->var.nonstd = 0;
  353. fbi->var.height = -1;
  354. fbi->var.width = -1;
  355. fbi->var.accel_flags = 0;
  356. fbi->var.vmode = FB_VMODE_NONINTERLACED;
  357. fbi->var.activate = FB_ACTIVATE_NOW;
  358. fbi->flags = FBINFO_DEFAULT |
  359. #ifdef __BIG_ENDIAN
  360. FBINFO_FOREIGN_ENDIAN |
  361. #endif
  362. FBINFO_HWACCEL_XPAN |
  363. FBINFO_HWACCEL_YPAN;
  364. /* check and possibly fix bpp */
  365. if ((fbi->fbops->fb_check_var)(&fbi->var, fbi))
  366. dev_err(par->dev, "check_var() failed on initial setup?\n");
  367. fbi->fix.visual = fbi->var.bits_per_pixel == 8 ?
  368. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  369. fbi->fix.line_length = (fbi->var.xres_virtual *
  370. fbi->var.bits_per_pixel) / 8;
  371. fbi->fix.smem_len = fbi->fix.line_length * fbi->var.yres_virtual;
  372. return 0;
  373. }
  374. /*
  375. * show some display controller and cursor registers
  376. */
  377. static ssize_t mb862xxfb_show_dispregs(struct device *dev,
  378. struct device_attribute *attr, char *buf)
  379. {
  380. struct fb_info *fbi = dev_get_drvdata(dev);
  381. struct mb862xxfb_par *par = fbi->par;
  382. char *ptr = buf;
  383. unsigned int reg;
  384. for (reg = GC_DCM0; reg <= GC_L0DY_L0DX; reg += 4)
  385. ptr += sprintf(ptr, "%08x = %08x\n",
  386. reg, inreg(disp, reg));
  387. for (reg = GC_CPM_CUTC; reg <= GC_CUY1_CUX1; reg += 4)
  388. ptr += sprintf(ptr, "%08x = %08x\n",
  389. reg, inreg(disp, reg));
  390. for (reg = GC_DCM1; reg <= GC_L0WH_L0WW; reg += 4)
  391. ptr += sprintf(ptr, "%08x = %08x\n",
  392. reg, inreg(disp, reg));
  393. for (reg = 0x400; reg <= 0x410; reg += 4)
  394. ptr += sprintf(ptr, "geo %08x = %08x\n",
  395. reg, inreg(geo, reg));
  396. for (reg = 0x400; reg <= 0x410; reg += 4)
  397. ptr += sprintf(ptr, "draw %08x = %08x\n",
  398. reg, inreg(draw, reg));
  399. for (reg = 0x440; reg <= 0x450; reg += 4)
  400. ptr += sprintf(ptr, "draw %08x = %08x\n",
  401. reg, inreg(draw, reg));
  402. return ptr - buf;
  403. }
  404. static DEVICE_ATTR(dispregs, 0444, mb862xxfb_show_dispregs, NULL);
  405. irqreturn_t mb862xx_intr(int irq, void *dev_id)
  406. {
  407. struct mb862xxfb_par *par = (struct mb862xxfb_par *) dev_id;
  408. unsigned long reg_ist, mask;
  409. if (!par)
  410. return IRQ_NONE;
  411. if (par->type == BT_CARMINE) {
  412. /* Get Interrupt Status */
  413. reg_ist = inreg(ctrl, GC_CTRL_STATUS);
  414. mask = inreg(ctrl, GC_CTRL_INT_MASK);
  415. if (reg_ist == 0)
  416. return IRQ_HANDLED;
  417. reg_ist &= mask;
  418. if (reg_ist == 0)
  419. return IRQ_HANDLED;
  420. /* Clear interrupt status */
  421. outreg(ctrl, 0x0, reg_ist);
  422. } else {
  423. /* Get status */
  424. reg_ist = inreg(host, GC_IST);
  425. mask = inreg(host, GC_IMASK);
  426. reg_ist &= mask;
  427. if (reg_ist == 0)
  428. return IRQ_HANDLED;
  429. /* Clear status */
  430. outreg(host, GC_IST, ~reg_ist);
  431. }
  432. return IRQ_HANDLED;
  433. }
  434. #if defined(CONFIG_FB_MB862XX_LIME)
  435. /*
  436. * GDC (Lime, Coral(B/Q), Mint, ...) on host bus
  437. */
  438. static int mb862xx_gdc_init(struct mb862xxfb_par *par)
  439. {
  440. unsigned long ccf, mmr;
  441. unsigned long ver, rev;
  442. if (!par)
  443. return -ENODEV;
  444. #if defined(CONFIG_FB_PRE_INIT_FB)
  445. par->pre_init = 1;
  446. #endif
  447. par->host = par->mmio_base;
  448. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  449. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  450. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  451. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  452. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  453. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  454. par->refclk = GC_DISP_REFCLK_400;
  455. ver = inreg(host, GC_CID);
  456. rev = inreg(pio, GC_REVISION);
  457. if ((ver == 0x303) && (rev & 0xffffff00) == 0x20050100) {
  458. dev_info(par->dev, "Fujitsu Lime v1.%d found\n",
  459. (int)rev & 0xff);
  460. par->type = BT_LIME;
  461. ccf = par->gc_mode ? par->gc_mode->ccf : GC_CCF_COT_100;
  462. mmr = par->gc_mode ? par->gc_mode->mmr : 0x414fb7f2;
  463. } else {
  464. dev_info(par->dev, "? GDC, CID/Rev.: 0x%lx/0x%lx \n", ver, rev);
  465. return -ENODEV;
  466. }
  467. if (!par->pre_init) {
  468. outreg(host, GC_CCF, ccf);
  469. udelay(200);
  470. outreg(host, GC_MMR, mmr);
  471. udelay(10);
  472. }
  473. /* interrupt status */
  474. outreg(host, GC_IST, 0);
  475. outreg(host, GC_IMASK, GC_INT_EN);
  476. return 0;
  477. }
  478. static int __devinit of_platform_mb862xx_probe(struct platform_device *ofdev)
  479. {
  480. struct device_node *np = ofdev->dev.of_node;
  481. struct device *dev = &ofdev->dev;
  482. struct mb862xxfb_par *par;
  483. struct fb_info *info;
  484. struct resource res;
  485. resource_size_t res_size;
  486. unsigned long ret = -ENODEV;
  487. if (of_address_to_resource(np, 0, &res)) {
  488. dev_err(dev, "Invalid address\n");
  489. return -ENXIO;
  490. }
  491. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  492. if (info == NULL) {
  493. dev_err(dev, "cannot allocate framebuffer\n");
  494. return -ENOMEM;
  495. }
  496. par = info->par;
  497. par->info = info;
  498. par->dev = dev;
  499. par->irq = irq_of_parse_and_map(np, 0);
  500. if (par->irq == NO_IRQ) {
  501. dev_err(dev, "failed to map irq\n");
  502. ret = -ENODEV;
  503. goto fbrel;
  504. }
  505. res_size = 1 + res.end - res.start;
  506. par->res = request_mem_region(res.start, res_size, DRV_NAME);
  507. if (par->res == NULL) {
  508. dev_err(dev, "Cannot claim framebuffer/mmio\n");
  509. ret = -ENXIO;
  510. goto irqdisp;
  511. }
  512. #if defined(CONFIG_SOCRATES)
  513. par->gc_mode = &socrates_gc_mode;
  514. #endif
  515. par->fb_base_phys = res.start;
  516. par->mmio_base_phys = res.start + MB862XX_MMIO_BASE;
  517. par->mmio_len = MB862XX_MMIO_SIZE;
  518. if (par->gc_mode)
  519. par->mapped_vram = par->gc_mode->max_vram;
  520. else
  521. par->mapped_vram = MB862XX_MEM_SIZE;
  522. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  523. if (par->fb_base == NULL) {
  524. dev_err(dev, "Cannot map framebuffer\n");
  525. goto rel_reg;
  526. }
  527. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  528. if (par->mmio_base == NULL) {
  529. dev_err(dev, "Cannot map registers\n");
  530. goto fb_unmap;
  531. }
  532. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  533. (u64)par->fb_base_phys, (ulong)par->mapped_vram);
  534. dev_dbg(dev, "mmio phys 0x%llx 0x%lx, (irq = %d)\n",
  535. (u64)par->mmio_base_phys, (ulong)par->mmio_len, par->irq);
  536. if (mb862xx_gdc_init(par))
  537. goto io_unmap;
  538. if (request_irq(par->irq, mb862xx_intr, IRQF_DISABLED,
  539. DRV_NAME, (void *)par)) {
  540. dev_err(dev, "Cannot request irq\n");
  541. goto io_unmap;
  542. }
  543. mb862xxfb_init_fbinfo(info);
  544. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  545. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  546. goto free_irq;
  547. }
  548. if ((info->fbops->fb_set_par)(info))
  549. dev_err(dev, "set_var() failed on initial setup?\n");
  550. if (register_framebuffer(info)) {
  551. dev_err(dev, "failed to register framebuffer\n");
  552. goto rel_cmap;
  553. }
  554. dev_set_drvdata(dev, info);
  555. if (device_create_file(dev, &dev_attr_dispregs))
  556. dev_err(dev, "Can't create sysfs regdump file\n");
  557. return 0;
  558. rel_cmap:
  559. fb_dealloc_cmap(&info->cmap);
  560. free_irq:
  561. outreg(host, GC_IMASK, 0);
  562. free_irq(par->irq, (void *)par);
  563. io_unmap:
  564. iounmap(par->mmio_base);
  565. fb_unmap:
  566. iounmap(par->fb_base);
  567. rel_reg:
  568. release_mem_region(res.start, res_size);
  569. irqdisp:
  570. irq_dispose_mapping(par->irq);
  571. fbrel:
  572. dev_set_drvdata(dev, NULL);
  573. framebuffer_release(info);
  574. return ret;
  575. }
  576. static int __devexit of_platform_mb862xx_remove(struct platform_device *ofdev)
  577. {
  578. struct fb_info *fbi = dev_get_drvdata(&ofdev->dev);
  579. struct mb862xxfb_par *par = fbi->par;
  580. resource_size_t res_size = 1 + par->res->end - par->res->start;
  581. unsigned long reg;
  582. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  583. /* display off */
  584. reg = inreg(disp, GC_DCM1);
  585. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  586. outreg(disp, GC_DCM1, reg);
  587. /* disable interrupts */
  588. outreg(host, GC_IMASK, 0);
  589. free_irq(par->irq, (void *)par);
  590. irq_dispose_mapping(par->irq);
  591. device_remove_file(&ofdev->dev, &dev_attr_dispregs);
  592. unregister_framebuffer(fbi);
  593. fb_dealloc_cmap(&fbi->cmap);
  594. iounmap(par->mmio_base);
  595. iounmap(par->fb_base);
  596. dev_set_drvdata(&ofdev->dev, NULL);
  597. release_mem_region(par->res->start, res_size);
  598. framebuffer_release(fbi);
  599. return 0;
  600. }
  601. /*
  602. * common types
  603. */
  604. static struct of_device_id __devinitdata of_platform_mb862xx_tbl[] = {
  605. { .compatible = "fujitsu,MB86276", },
  606. { .compatible = "fujitsu,lime", },
  607. { .compatible = "fujitsu,MB86277", },
  608. { .compatible = "fujitsu,mint", },
  609. { .compatible = "fujitsu,MB86293", },
  610. { .compatible = "fujitsu,MB86294", },
  611. { .compatible = "fujitsu,coral", },
  612. { /* end */ }
  613. };
  614. static struct platform_driver of_platform_mb862xxfb_driver = {
  615. .driver = {
  616. .name = DRV_NAME,
  617. .owner = THIS_MODULE,
  618. .of_match_table = of_platform_mb862xx_tbl,
  619. },
  620. .probe = of_platform_mb862xx_probe,
  621. .remove = __devexit_p(of_platform_mb862xx_remove),
  622. };
  623. #endif
  624. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  625. static int coralp_init(struct mb862xxfb_par *par)
  626. {
  627. int cn, ver;
  628. par->host = par->mmio_base;
  629. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  630. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  631. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  632. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  633. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  634. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  635. par->refclk = GC_DISP_REFCLK_400;
  636. ver = inreg(host, GC_CID);
  637. cn = (ver & GC_CID_CNAME_MSK) >> 8;
  638. ver = ver & GC_CID_VERSION_MSK;
  639. if (cn == 3) {
  640. unsigned long reg;
  641. dev_info(par->dev, "Fujitsu Coral-%s GDC Rev.%d found\n",\
  642. (ver == 6) ? "P" : (ver == 8) ? "PA" : "?",
  643. par->pdev->revision);
  644. reg = inreg(disp, GC_DCM1);
  645. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E)
  646. par->pre_init = 1;
  647. if (!par->pre_init) {
  648. outreg(host, GC_CCF, GC_CCF_CGE_166 | GC_CCF_COT_133);
  649. udelay(200);
  650. outreg(host, GC_MMR, GC_MMR_CORALP_EVB_VAL);
  651. udelay(10);
  652. }
  653. /* Clear interrupt status */
  654. outreg(host, GC_IST, 0);
  655. } else {
  656. return -ENODEV;
  657. }
  658. return 0;
  659. }
  660. static int init_dram_ctrl(struct mb862xxfb_par *par)
  661. {
  662. unsigned long i = 0;
  663. /*
  664. * Set io mode first! Spec. says IC may be destroyed
  665. * if not set to SSTL2/LVCMOS before init.
  666. */
  667. outreg(dram_ctrl, GC_DCTL_IOCONT1_IOCONT0, GC_EVB_DCTL_IOCONT1_IOCONT0);
  668. /* DRAM init */
  669. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD);
  670. outreg(dram_ctrl, GC_DCTL_SETTIME1_EMODE, GC_EVB_DCTL_SETTIME1_EMODE);
  671. outreg(dram_ctrl, GC_DCTL_REFRESH_SETTIME2,
  672. GC_EVB_DCTL_REFRESH_SETTIME2);
  673. outreg(dram_ctrl, GC_DCTL_RSV2_RSV1, GC_EVB_DCTL_RSV2_RSV1);
  674. outreg(dram_ctrl, GC_DCTL_DDRIF2_DDRIF1, GC_EVB_DCTL_DDRIF2_DDRIF1);
  675. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES);
  676. /* DLL reset done? */
  677. while ((inreg(dram_ctrl, GC_DCTL_RSV0_STATES) & GC_DCTL_STATES_MSK)) {
  678. udelay(GC_DCTL_INIT_WAIT_INTERVAL);
  679. if (i++ > GC_DCTL_INIT_WAIT_CNT) {
  680. dev_err(par->dev, "VRAM init failed.\n");
  681. return -EINVAL;
  682. }
  683. }
  684. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD_AFT_RST);
  685. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES_AFT_RST);
  686. return 0;
  687. }
  688. static int carmine_init(struct mb862xxfb_par *par)
  689. {
  690. unsigned long reg;
  691. par->ctrl = par->mmio_base + MB86297_CTRL_BASE;
  692. par->i2c = par->mmio_base + MB86297_I2C_BASE;
  693. par->disp = par->mmio_base + MB86297_DISP0_BASE;
  694. par->disp1 = par->mmio_base + MB86297_DISP1_BASE;
  695. par->cap = par->mmio_base + MB86297_CAP0_BASE;
  696. par->cap1 = par->mmio_base + MB86297_CAP1_BASE;
  697. par->draw = par->mmio_base + MB86297_DRAW_BASE;
  698. par->dram_ctrl = par->mmio_base + MB86297_DRAMCTRL_BASE;
  699. par->wrback = par->mmio_base + MB86297_WRBACK_BASE;
  700. par->refclk = GC_DISP_REFCLK_533;
  701. /* warm up */
  702. reg = GC_CTRL_CLK_EN_DRAM | GC_CTRL_CLK_EN_2D3D | GC_CTRL_CLK_EN_DISP0;
  703. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  704. /* check for engine module revision */
  705. if (inreg(draw, GC_2D3D_REV) == GC_RE_REVISION)
  706. dev_info(par->dev, "Fujitsu Carmine GDC Rev.%d found\n",
  707. par->pdev->revision);
  708. else
  709. goto err_init;
  710. reg &= ~GC_CTRL_CLK_EN_2D3D;
  711. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  712. /* set up vram */
  713. if (init_dram_ctrl(par) < 0)
  714. goto err_init;
  715. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  716. return 0;
  717. err_init:
  718. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  719. return -EINVAL;
  720. }
  721. static inline int mb862xx_pci_gdc_init(struct mb862xxfb_par *par)
  722. {
  723. switch (par->type) {
  724. case BT_CORALP:
  725. return coralp_init(par);
  726. case BT_CARMINE:
  727. return carmine_init(par);
  728. default:
  729. return -ENODEV;
  730. }
  731. }
  732. #define CHIP_ID(id) \
  733. { PCI_DEVICE(PCI_VENDOR_ID_FUJITSU_LIMITED, id) }
  734. static struct pci_device_id mb862xx_pci_tbl[] __devinitdata = {
  735. /* MB86295/MB86296 */
  736. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALP),
  737. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALPA),
  738. /* MB86297 */
  739. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CARMINE),
  740. { 0, }
  741. };
  742. MODULE_DEVICE_TABLE(pci, mb862xx_pci_tbl);
  743. static int __devinit mb862xx_pci_probe(struct pci_dev *pdev,
  744. const struct pci_device_id *ent)
  745. {
  746. struct mb862xxfb_par *par;
  747. struct fb_info *info;
  748. struct device *dev = &pdev->dev;
  749. int ret;
  750. ret = pci_enable_device(pdev);
  751. if (ret < 0) {
  752. dev_err(dev, "Cannot enable PCI device\n");
  753. goto out;
  754. }
  755. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  756. if (!info) {
  757. dev_err(dev, "framebuffer alloc failed\n");
  758. ret = -ENOMEM;
  759. goto dis_dev;
  760. }
  761. par = info->par;
  762. par->info = info;
  763. par->dev = dev;
  764. par->pdev = pdev;
  765. par->irq = pdev->irq;
  766. ret = pci_request_regions(pdev, DRV_NAME);
  767. if (ret < 0) {
  768. dev_err(dev, "Cannot reserve region(s) for PCI device\n");
  769. goto rel_fb;
  770. }
  771. switch (pdev->device) {
  772. case PCI_DEVICE_ID_FUJITSU_CORALP:
  773. case PCI_DEVICE_ID_FUJITSU_CORALPA:
  774. par->fb_base_phys = pci_resource_start(par->pdev, 0);
  775. par->mapped_vram = CORALP_MEM_SIZE;
  776. par->mmio_base_phys = par->fb_base_phys + MB862XX_MMIO_BASE;
  777. par->mmio_len = MB862XX_MMIO_SIZE;
  778. par->type = BT_CORALP;
  779. break;
  780. case PCI_DEVICE_ID_FUJITSU_CARMINE:
  781. par->fb_base_phys = pci_resource_start(par->pdev, 2);
  782. par->mmio_base_phys = pci_resource_start(par->pdev, 3);
  783. par->mmio_len = pci_resource_len(par->pdev, 3);
  784. par->mapped_vram = CARMINE_MEM_SIZE;
  785. par->type = BT_CARMINE;
  786. break;
  787. default:
  788. /* should never occur */
  789. goto rel_reg;
  790. }
  791. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  792. if (par->fb_base == NULL) {
  793. dev_err(dev, "Cannot map framebuffer\n");
  794. goto rel_reg;
  795. }
  796. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  797. if (par->mmio_base == NULL) {
  798. dev_err(dev, "Cannot map registers\n");
  799. ret = -EIO;
  800. goto fb_unmap;
  801. }
  802. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  803. (unsigned long long)par->fb_base_phys, (ulong)par->mapped_vram);
  804. dev_dbg(dev, "mmio phys 0x%llx 0x%lx\n",
  805. (unsigned long long)par->mmio_base_phys, (ulong)par->mmio_len);
  806. if (mb862xx_pci_gdc_init(par))
  807. goto io_unmap;
  808. if (request_irq(par->irq, mb862xx_intr, IRQF_DISABLED | IRQF_SHARED,
  809. DRV_NAME, (void *)par)) {
  810. dev_err(dev, "Cannot request irq\n");
  811. goto io_unmap;
  812. }
  813. mb862xxfb_init_fbinfo(info);
  814. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  815. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  816. ret = -ENOMEM;
  817. goto free_irq;
  818. }
  819. if ((info->fbops->fb_set_par)(info))
  820. dev_err(dev, "set_var() failed on initial setup?\n");
  821. ret = register_framebuffer(info);
  822. if (ret < 0) {
  823. dev_err(dev, "failed to register framebuffer\n");
  824. goto rel_cmap;
  825. }
  826. pci_set_drvdata(pdev, info);
  827. if (device_create_file(dev, &dev_attr_dispregs))
  828. dev_err(dev, "Can't create sysfs regdump file\n");
  829. if (par->type == BT_CARMINE)
  830. outreg(ctrl, GC_CTRL_INT_MASK, GC_CARMINE_INT_EN);
  831. else
  832. outreg(host, GC_IMASK, GC_INT_EN);
  833. return 0;
  834. rel_cmap:
  835. fb_dealloc_cmap(&info->cmap);
  836. free_irq:
  837. free_irq(par->irq, (void *)par);
  838. io_unmap:
  839. iounmap(par->mmio_base);
  840. fb_unmap:
  841. iounmap(par->fb_base);
  842. rel_reg:
  843. pci_release_regions(pdev);
  844. rel_fb:
  845. framebuffer_release(info);
  846. dis_dev:
  847. pci_disable_device(pdev);
  848. out:
  849. return ret;
  850. }
  851. static void __devexit mb862xx_pci_remove(struct pci_dev *pdev)
  852. {
  853. struct fb_info *fbi = pci_get_drvdata(pdev);
  854. struct mb862xxfb_par *par = fbi->par;
  855. unsigned long reg;
  856. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  857. /* display off */
  858. reg = inreg(disp, GC_DCM1);
  859. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  860. outreg(disp, GC_DCM1, reg);
  861. if (par->type == BT_CARMINE) {
  862. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  863. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  864. } else {
  865. outreg(host, GC_IMASK, 0);
  866. }
  867. device_remove_file(&pdev->dev, &dev_attr_dispregs);
  868. pci_set_drvdata(pdev, NULL);
  869. unregister_framebuffer(fbi);
  870. fb_dealloc_cmap(&fbi->cmap);
  871. free_irq(par->irq, (void *)par);
  872. iounmap(par->mmio_base);
  873. iounmap(par->fb_base);
  874. pci_release_regions(pdev);
  875. framebuffer_release(fbi);
  876. pci_disable_device(pdev);
  877. }
  878. static struct pci_driver mb862xxfb_pci_driver = {
  879. .name = DRV_NAME,
  880. .id_table = mb862xx_pci_tbl,
  881. .probe = mb862xx_pci_probe,
  882. .remove = __devexit_p(mb862xx_pci_remove),
  883. };
  884. #endif
  885. static int __devinit mb862xxfb_init(void)
  886. {
  887. int ret = -ENODEV;
  888. #if defined(CONFIG_FB_MB862XX_LIME)
  889. ret = platform_driver_register(&of_platform_mb862xxfb_driver);
  890. #endif
  891. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  892. ret = pci_register_driver(&mb862xxfb_pci_driver);
  893. #endif
  894. return ret;
  895. }
  896. static void __exit mb862xxfb_exit(void)
  897. {
  898. #if defined(CONFIG_FB_MB862XX_LIME)
  899. platform_driver_unregister(&of_platform_mb862xxfb_driver);
  900. #endif
  901. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  902. pci_unregister_driver(&mb862xxfb_pci_driver);
  903. #endif
  904. }
  905. module_init(mb862xxfb_init);
  906. module_exit(mb862xxfb_exit);
  907. MODULE_DESCRIPTION("Fujitsu MB862xx Framebuffer driver");
  908. MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
  909. MODULE_LICENSE("GPL v2");