bnx2x_link.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /* Copyright 2008-2011 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #ifndef BNX2X_LINK_H
  17. #define BNX2X_LINK_H
  18. /***********************************************************/
  19. /* Defines */
  20. /***********************************************************/
  21. #define DEFAULT_PHY_DEV_ADDR 3
  22. #define E2_DEFAULT_PHY_DEV_ADDR 5
  23. #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
  24. #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
  25. #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
  26. #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
  27. #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
  28. #define NET_SERDES_IF_XFI 1
  29. #define NET_SERDES_IF_SFI 2
  30. #define NET_SERDES_IF_KR 3
  31. #define NET_SERDES_IF_DXGXS 4
  32. #define SPEED_AUTO_NEG 0
  33. #define SPEED_20000 20000
  34. #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
  35. #define SFP_EEPROM_VENDOR_NAME_SIZE 16
  36. #define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
  37. #define SFP_EEPROM_VENDOR_OUI_SIZE 3
  38. #define SFP_EEPROM_PART_NO_ADDR 0x28
  39. #define SFP_EEPROM_PART_NO_SIZE 16
  40. #define SFP_EEPROM_REVISION_ADDR 0x38
  41. #define SFP_EEPROM_REVISION_SIZE 4
  42. #define SFP_EEPROM_SERIAL_ADDR 0x44
  43. #define SFP_EEPROM_SERIAL_SIZE 16
  44. #define SFP_EEPROM_DATE_ADDR 0x54 /* ASCII YYMMDD */
  45. #define SFP_EEPROM_DATE_SIZE 6
  46. #define PWR_FLT_ERR_MSG_LEN 250
  47. #define XGXS_EXT_PHY_TYPE(ext_phy_config) \
  48. ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
  49. #define XGXS_EXT_PHY_ADDR(ext_phy_config) \
  50. (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
  51. PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
  52. #define SERDES_EXT_PHY_TYPE(ext_phy_config) \
  53. ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
  54. /* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
  55. #define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
  56. /* Single Media board contains single external phy */
  57. #define SINGLE_MEDIA(params) (params->num_phys == 2)
  58. /* Dual Media board contains two external phy with different media */
  59. #define DUAL_MEDIA(params) (params->num_phys == 3)
  60. #define FW_PARAM_PHY_ADDR_MASK 0x000000FF
  61. #define FW_PARAM_PHY_TYPE_MASK 0x0000FF00
  62. #define FW_PARAM_MDIO_CTRL_MASK 0xFFFF0000
  63. #define FW_PARAM_MDIO_CTRL_OFFSET 16
  64. #define FW_PARAM_PHY_ADDR(fw_param) (fw_param & \
  65. FW_PARAM_PHY_ADDR_MASK)
  66. #define FW_PARAM_PHY_TYPE(fw_param) (fw_param & \
  67. FW_PARAM_PHY_TYPE_MASK)
  68. #define FW_PARAM_MDIO_CTRL(fw_param) ((fw_param & \
  69. FW_PARAM_MDIO_CTRL_MASK) >> \
  70. FW_PARAM_MDIO_CTRL_OFFSET)
  71. #define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
  72. (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
  73. #define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170
  74. #define PFC_BRB_FULL_LB_XON_THRESHOLD 250
  75. #define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
  76. /***********************************************************/
  77. /* Structs */
  78. /***********************************************************/
  79. #define INT_PHY 0
  80. #define EXT_PHY1 1
  81. #define EXT_PHY2 2
  82. #define MAX_PHYS 3
  83. /* Same configuration is shared between the XGXS and the first external phy */
  84. #define LINK_CONFIG_SIZE (MAX_PHYS - 1)
  85. #define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
  86. 0 : (_phy_idx - 1))
  87. /***********************************************************/
  88. /* bnx2x_phy struct */
  89. /* Defines the required arguments and function per phy */
  90. /***********************************************************/
  91. struct link_vars;
  92. struct link_params;
  93. struct bnx2x_phy;
  94. typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
  95. struct link_vars *vars);
  96. typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
  97. struct link_vars *vars);
  98. typedef void (*link_reset_t)(struct bnx2x_phy *phy,
  99. struct link_params *params);
  100. typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
  101. struct link_params *params);
  102. typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
  103. typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
  104. typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
  105. struct link_params *params, u8 mode);
  106. typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
  107. struct link_params *params, u32 action);
  108. struct bnx2x_phy {
  109. u32 type;
  110. /* Loaded during init */
  111. u8 addr;
  112. u8 def_md_devad;
  113. u16 flags;
  114. /* Require HW lock */
  115. #define FLAGS_HW_LOCK_REQUIRED (1<<0)
  116. /* No Over-Current detection */
  117. #define FLAGS_NOC (1<<1)
  118. /* Fan failure detection required */
  119. #define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
  120. /* Initialize first the XGXS and only then the phy itself */
  121. #define FLAGS_INIT_XGXS_FIRST (1<<3)
  122. #define FLAGS_WC_DUAL_MODE (1<<4)
  123. #define FLAGS_4_PORT_MODE (1<<5)
  124. #define FLAGS_REARM_LATCH_SIGNAL (1<<6)
  125. #define FLAGS_SFP_NOT_APPROVED (1<<7)
  126. #define FLAGS_MDC_MDIO_WA (1<<8)
  127. #define FLAGS_DUMMY_READ (1<<9)
  128. /* preemphasis values for the rx side */
  129. u16 rx_preemphasis[4];
  130. /* preemphasis values for the tx side */
  131. u16 tx_preemphasis[4];
  132. /* EMAC address for access MDIO */
  133. u32 mdio_ctrl;
  134. u32 supported;
  135. u32 media_type;
  136. #define ETH_PHY_UNSPECIFIED 0x0
  137. #define ETH_PHY_SFP_FIBER 0x1
  138. #define ETH_PHY_XFP_FIBER 0x2
  139. #define ETH_PHY_DA_TWINAX 0x3
  140. #define ETH_PHY_BASE_T 0x4
  141. #define ETH_PHY_KR 0xf0
  142. #define ETH_PHY_CX4 0xf1
  143. #define ETH_PHY_NOT_PRESENT 0xff
  144. /* The address in which version is located*/
  145. u32 ver_addr;
  146. u16 req_flow_ctrl;
  147. u16 req_line_speed;
  148. u32 speed_cap_mask;
  149. u16 req_duplex;
  150. u16 rsrv;
  151. /* Called per phy/port init, and it configures LASI, speed, autoneg,
  152. duplex, flow control negotiation, etc. */
  153. config_init_t config_init;
  154. /* Called due to interrupt. It determines the link, speed */
  155. read_status_t read_status;
  156. /* Called when driver is unloading. Should reset the phy */
  157. link_reset_t link_reset;
  158. /* Set the loopback configuration for the phy */
  159. config_loopback_t config_loopback;
  160. /* Format the given raw number into str up to len */
  161. format_fw_ver_t format_fw_ver;
  162. /* Reset the phy (both ports) */
  163. hw_reset_t hw_reset;
  164. /* Set link led mode (on/off/oper)*/
  165. set_link_led_t set_link_led;
  166. /* PHY Specific tasks */
  167. phy_specific_func_t phy_specific_func;
  168. #define DISABLE_TX 1
  169. #define ENABLE_TX 2
  170. };
  171. /* Inputs parameters to the CLC */
  172. struct link_params {
  173. u8 port;
  174. /* Default / User Configuration */
  175. u8 loopback_mode;
  176. #define LOOPBACK_NONE 0
  177. #define LOOPBACK_EMAC 1
  178. #define LOOPBACK_BMAC 2
  179. #define LOOPBACK_XGXS 3
  180. #define LOOPBACK_EXT_PHY 4
  181. #define LOOPBACK_EXT 5
  182. #define LOOPBACK_UMAC 6
  183. #define LOOPBACK_XMAC 7
  184. /* Device parameters */
  185. u8 mac_addr[6];
  186. u16 req_duplex[LINK_CONFIG_SIZE];
  187. u16 req_flow_ctrl[LINK_CONFIG_SIZE];
  188. u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */
  189. /* shmem parameters */
  190. u32 shmem_base;
  191. u32 shmem2_base;
  192. u32 speed_cap_mask[LINK_CONFIG_SIZE];
  193. u32 switch_cfg;
  194. #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
  195. #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
  196. #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
  197. u32 lane_config;
  198. /* Phy register parameter */
  199. u32 chip_id;
  200. /* features */
  201. u32 feature_config_flags;
  202. #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
  203. #define FEATURE_CONFIG_PFC_ENABLED (1<<1)
  204. #define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
  205. #define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
  206. /* Will be populated during common init */
  207. struct bnx2x_phy phy[MAX_PHYS];
  208. /* Will be populated during common init */
  209. u8 num_phys;
  210. u8 rsrv;
  211. u16 hw_led_mode; /* part of the hw_config read from the shmem */
  212. u32 multi_phy_config;
  213. /* Device pointer passed to all callback functions */
  214. struct bnx2x *bp;
  215. u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
  216. req_flow_ctrl is set to AUTO */
  217. };
  218. /* Output parameters */
  219. struct link_vars {
  220. u8 phy_flags;
  221. #define PHY_XGXS_FLAG (1<<0)
  222. #define PHY_SGMII_FLAG (1<<1)
  223. u8 mac_type;
  224. #define MAC_TYPE_NONE 0
  225. #define MAC_TYPE_EMAC 1
  226. #define MAC_TYPE_BMAC 2
  227. #define MAC_TYPE_UMAC 3
  228. #define MAC_TYPE_XMAC 4
  229. u8 phy_link_up; /* internal phy link indication */
  230. u8 link_up;
  231. u16 line_speed;
  232. u16 duplex;
  233. u16 flow_ctrl;
  234. u16 ieee_fc;
  235. /* The same definitions as the shmem parameter */
  236. u32 link_status;
  237. u8 fault_detected;
  238. u8 rsrv1;
  239. u16 rsrv2;
  240. u32 aeu_int_mask;
  241. };
  242. /***********************************************************/
  243. /* Functions */
  244. /***********************************************************/
  245. int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
  246. /* Reset the link. Should be called when driver or interface goes down
  247. Before calling phy firmware upgrade, the reset_ext_phy should be set
  248. to 0 */
  249. int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  250. u8 reset_ext_phy);
  251. /* bnx2x_link_update should be called upon link interrupt */
  252. int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
  253. /* use the following phy functions to read/write from external_phy
  254. In order to use it to read/write internal phy registers, use
  255. DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  256. the register */
  257. int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  258. u8 devad, u16 reg, u16 *ret_val);
  259. int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  260. u8 devad, u16 reg, u16 val);
  261. /* Reads the link_status from the shmem,
  262. and update the link vars accordingly */
  263. void bnx2x_link_status_update(struct link_params *input,
  264. struct link_vars *output);
  265. /* returns string representing the fw_version of the external phy */
  266. int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
  267. u8 *version, u16 len);
  268. /* Set/Unset the led
  269. Basically, the CLC takes care of the led for the link, but in case one needs
  270. to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
  271. blink the led, and LED_MODE_OFF to set the led off.*/
  272. int bnx2x_set_led(struct link_params *params,
  273. struct link_vars *vars, u8 mode, u32 speed);
  274. #define LED_MODE_OFF 0
  275. #define LED_MODE_ON 1
  276. #define LED_MODE_OPER 2
  277. #define LED_MODE_FRONT_PANEL_OFF 3
  278. /* bnx2x_handle_module_detect_int should be called upon module detection
  279. interrupt */
  280. void bnx2x_handle_module_detect_int(struct link_params *params);
  281. /* Get the actual link status. In case it returns 0, link is up,
  282. otherwise link is down*/
  283. int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
  284. u8 is_serdes);
  285. /* One-time initialization for external phy after power up */
  286. int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  287. u32 shmem2_base_path[], u32 chip_id);
  288. /* Reset the external PHY using GPIO */
  289. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
  290. /* Reset the external of SFX7101 */
  291. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
  292. /* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */
  293. int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  294. struct link_params *params, u16 addr,
  295. u8 byte_cnt, u8 *o_buf);
  296. void bnx2x_hw_reset_phy(struct link_params *params);
  297. /* Checks if HW lock is required for this phy/board type */
  298. u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base,
  299. u32 shmem2_base);
  300. /* Check swap bit and adjust PHY order */
  301. u32 bnx2x_phy_selection(struct link_params *params);
  302. /* Probe the phys on board, and populate them in "params" */
  303. int bnx2x_phy_probe(struct link_params *params);
  304. /* Checks if fan failure detection is required on one of the phys on board */
  305. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
  306. u32 shmem2_base, u8 port);
  307. /* DCBX structs */
  308. /* Number of maximum COS per chip */
  309. #define DCBX_E2E3_MAX_NUM_COS (2)
  310. #define DCBX_E3B0_MAX_NUM_COS_PORT0 (6)
  311. #define DCBX_E3B0_MAX_NUM_COS_PORT1 (3)
  312. #define DCBX_E3B0_MAX_NUM_COS ( \
  313. MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
  314. DCBX_E3B0_MAX_NUM_COS_PORT1))
  315. #define DCBX_MAX_NUM_COS ( \
  316. MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
  317. DCBX_E2E3_MAX_NUM_COS))
  318. /* PFC port configuration params */
  319. struct bnx2x_nig_brb_pfc_port_params {
  320. /* NIG */
  321. u32 pause_enable;
  322. u32 llfc_out_en;
  323. u32 llfc_enable;
  324. u32 pkt_priority_to_cos;
  325. u8 num_of_rx_cos_priority_mask;
  326. u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
  327. u32 llfc_high_priority_classes;
  328. u32 llfc_low_priority_classes;
  329. /* BRB */
  330. u32 cos0_pauseable;
  331. u32 cos1_pauseable;
  332. };
  333. /**
  334. * Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
  335. * when link is already up
  336. */
  337. int bnx2x_update_pfc(struct link_params *params,
  338. struct link_vars *vars,
  339. struct bnx2x_nig_brb_pfc_port_params *pfc_params);
  340. /* Used to configure the ETS to disable */
  341. void bnx2x_ets_disabled(struct link_params *params);
  342. /* Used to configure the ETS to BW limited */
  343. void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
  344. const u32 cos1_bw);
  345. /* Used to configure the ETS to strict */
  346. int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
  347. /* Read pfc statistic*/
  348. void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
  349. u32 pfc_frames_sent[2],
  350. u32 pfc_frames_received[2]);
  351. void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
  352. u32 chip_id, u32 shmem_base, u32 shmem2_base,
  353. u8 port);
  354. int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
  355. struct link_params *params);
  356. #endif /* BNX2X_LINK_H */