omap-sham.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. * Some ideas are from old omap-sha1-md5.c driver.
  14. */
  15. #define pr_fmt(fmt) "%s: " fmt, __func__
  16. #include <linux/err.h>
  17. #include <linux/device.h>
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/kernel.h>
  23. #include <linux/clk.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/delay.h>
  30. #include <linux/crypto.h>
  31. #include <linux/cryptohash.h>
  32. #include <crypto/scatterwalk.h>
  33. #include <crypto/algapi.h>
  34. #include <crypto/sha.h>
  35. #include <crypto/hash.h>
  36. #include <crypto/internal/hash.h>
  37. #include <plat/cpu.h>
  38. #include <plat/dma.h>
  39. #include <mach/irqs.h>
  40. #define SHA_REG_DIGEST(x) (0x00 + ((x) * 0x04))
  41. #define SHA_REG_DIN(x) (0x1C + ((x) * 0x04))
  42. #define SHA1_MD5_BLOCK_SIZE SHA1_BLOCK_SIZE
  43. #define MD5_DIGEST_SIZE 16
  44. #define SHA_REG_DIGCNT 0x14
  45. #define SHA_REG_CTRL 0x18
  46. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  47. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  48. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  49. #define SHA_REG_CTRL_ALGO (1 << 2)
  50. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  51. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  52. #define SHA_REG_REV 0x5C
  53. #define SHA_REG_REV_MAJOR 0xF0
  54. #define SHA_REG_REV_MINOR 0x0F
  55. #define SHA_REG_MASK 0x60
  56. #define SHA_REG_MASK_DMA_EN (1 << 3)
  57. #define SHA_REG_MASK_IT_EN (1 << 2)
  58. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  59. #define SHA_REG_AUTOIDLE (1 << 0)
  60. #define SHA_REG_SYSSTATUS 0x64
  61. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  62. #define DEFAULT_TIMEOUT_INTERVAL HZ
  63. #define FLAGS_FIRST 0x0001
  64. #define FLAGS_FINUP 0x0002
  65. #define FLAGS_FINAL 0x0004
  66. #define FLAGS_FAST 0x0008
  67. #define FLAGS_SHA1 0x0010
  68. #define FLAGS_DMA_ACTIVE 0x0020
  69. #define FLAGS_OUTPUT_READY 0x0040
  70. #define FLAGS_CLEAN 0x0080
  71. #define FLAGS_INIT 0x0100
  72. #define FLAGS_CPU 0x0200
  73. #define FLAGS_HMAC 0x0400
  74. #define FLAGS_ERROR 0x0800
  75. #define FLAGS_BUSY 0x1000
  76. #define OP_UPDATE 1
  77. #define OP_FINAL 2
  78. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  79. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  80. #define BUFLEN PAGE_SIZE
  81. struct omap_sham_dev;
  82. struct omap_sham_reqctx {
  83. struct omap_sham_dev *dd;
  84. unsigned long flags;
  85. unsigned long op;
  86. u8 digest[SHA1_DIGEST_SIZE] OMAP_ALIGNED;
  87. size_t digcnt;
  88. size_t bufcnt;
  89. size_t buflen;
  90. dma_addr_t dma_addr;
  91. /* walk state */
  92. struct scatterlist *sg;
  93. unsigned int offset; /* offset in current sg */
  94. unsigned int total; /* total request */
  95. u8 buffer[0] OMAP_ALIGNED;
  96. };
  97. struct omap_sham_hmac_ctx {
  98. struct crypto_shash *shash;
  99. u8 ipad[SHA1_MD5_BLOCK_SIZE];
  100. u8 opad[SHA1_MD5_BLOCK_SIZE];
  101. };
  102. struct omap_sham_ctx {
  103. struct omap_sham_dev *dd;
  104. unsigned long flags;
  105. /* fallback stuff */
  106. struct crypto_shash *fallback;
  107. struct omap_sham_hmac_ctx base[0];
  108. };
  109. #define OMAP_SHAM_QUEUE_LENGTH 1
  110. struct omap_sham_dev {
  111. struct list_head list;
  112. unsigned long phys_base;
  113. struct device *dev;
  114. void __iomem *io_base;
  115. int irq;
  116. struct clk *iclk;
  117. spinlock_t lock;
  118. int err;
  119. int dma;
  120. int dma_lch;
  121. struct tasklet_struct done_task;
  122. struct tasklet_struct queue_task;
  123. unsigned long flags;
  124. struct crypto_queue queue;
  125. struct ahash_request *req;
  126. };
  127. struct omap_sham_drv {
  128. struct list_head dev_list;
  129. spinlock_t lock;
  130. unsigned long flags;
  131. };
  132. static struct omap_sham_drv sham = {
  133. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  134. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  135. };
  136. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  137. {
  138. return __raw_readl(dd->io_base + offset);
  139. }
  140. static inline void omap_sham_write(struct omap_sham_dev *dd,
  141. u32 offset, u32 value)
  142. {
  143. __raw_writel(value, dd->io_base + offset);
  144. }
  145. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  146. u32 value, u32 mask)
  147. {
  148. u32 val;
  149. val = omap_sham_read(dd, address);
  150. val &= ~mask;
  151. val |= value;
  152. omap_sham_write(dd, address, val);
  153. }
  154. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  155. {
  156. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  157. while (!(omap_sham_read(dd, offset) & bit)) {
  158. if (time_is_before_jiffies(timeout))
  159. return -ETIMEDOUT;
  160. }
  161. return 0;
  162. }
  163. static void omap_sham_copy_hash(struct ahash_request *req, int out)
  164. {
  165. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  166. u32 *hash = (u32 *)ctx->digest;
  167. int i;
  168. /* MD5 is almost unused. So copy sha1 size to reduce code */
  169. for (i = 0; i < SHA1_DIGEST_SIZE / sizeof(u32); i++) {
  170. if (out)
  171. hash[i] = omap_sham_read(ctx->dd,
  172. SHA_REG_DIGEST(i));
  173. else
  174. omap_sham_write(ctx->dd,
  175. SHA_REG_DIGEST(i), hash[i]);
  176. }
  177. }
  178. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  179. {
  180. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  181. u32 *in = (u32 *)ctx->digest;
  182. u32 *hash = (u32 *)req->result;
  183. int i;
  184. if (!hash)
  185. return;
  186. if (likely(ctx->flags & FLAGS_SHA1)) {
  187. /* SHA1 results are in big endian */
  188. for (i = 0; i < SHA1_DIGEST_SIZE / sizeof(u32); i++)
  189. hash[i] = be32_to_cpu(in[i]);
  190. } else {
  191. /* MD5 results are in little endian */
  192. for (i = 0; i < MD5_DIGEST_SIZE / sizeof(u32); i++)
  193. hash[i] = le32_to_cpu(in[i]);
  194. }
  195. }
  196. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  197. {
  198. clk_enable(dd->iclk);
  199. if (!(dd->flags & FLAGS_INIT)) {
  200. omap_sham_write_mask(dd, SHA_REG_MASK,
  201. SHA_REG_MASK_SOFTRESET, SHA_REG_MASK_SOFTRESET);
  202. if (omap_sham_wait(dd, SHA_REG_SYSSTATUS,
  203. SHA_REG_SYSSTATUS_RESETDONE))
  204. return -ETIMEDOUT;
  205. dd->flags |= FLAGS_INIT;
  206. dd->err = 0;
  207. }
  208. return 0;
  209. }
  210. static void omap_sham_write_ctrl(struct omap_sham_dev *dd, size_t length,
  211. int final, int dma)
  212. {
  213. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  214. u32 val = length << 5, mask;
  215. if (likely(ctx->digcnt))
  216. omap_sham_write(dd, SHA_REG_DIGCNT, ctx->digcnt);
  217. omap_sham_write_mask(dd, SHA_REG_MASK,
  218. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  219. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  220. /*
  221. * Setting ALGO_CONST only for the first iteration
  222. * and CLOSE_HASH only for the last one.
  223. */
  224. if (ctx->flags & FLAGS_SHA1)
  225. val |= SHA_REG_CTRL_ALGO;
  226. if (!ctx->digcnt)
  227. val |= SHA_REG_CTRL_ALGO_CONST;
  228. if (final)
  229. val |= SHA_REG_CTRL_CLOSE_HASH;
  230. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  231. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  232. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  233. }
  234. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  235. size_t length, int final)
  236. {
  237. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  238. int count, len32;
  239. const u32 *buffer = (const u32 *)buf;
  240. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  241. ctx->digcnt, length, final);
  242. omap_sham_write_ctrl(dd, length, final, 0);
  243. /* should be non-zero before next lines to disable clocks later */
  244. ctx->digcnt += length;
  245. if (omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY))
  246. return -ETIMEDOUT;
  247. if (final)
  248. ctx->flags |= FLAGS_FINAL; /* catch last interrupt */
  249. len32 = DIV_ROUND_UP(length, sizeof(u32));
  250. for (count = 0; count < len32; count++)
  251. omap_sham_write(dd, SHA_REG_DIN(count), buffer[count]);
  252. return -EINPROGRESS;
  253. }
  254. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  255. size_t length, int final)
  256. {
  257. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  258. int len32;
  259. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  260. ctx->digcnt, length, final);
  261. len32 = DIV_ROUND_UP(length, sizeof(u32));
  262. omap_set_dma_transfer_params(dd->dma_lch, OMAP_DMA_DATA_TYPE_S32, len32,
  263. 1, OMAP_DMA_SYNC_PACKET, dd->dma,
  264. OMAP_DMA_DST_SYNC_PREFETCH);
  265. omap_set_dma_src_params(dd->dma_lch, 0, OMAP_DMA_AMODE_POST_INC,
  266. dma_addr, 0, 0);
  267. omap_sham_write_ctrl(dd, length, final, 1);
  268. ctx->digcnt += length;
  269. if (final)
  270. ctx->flags |= FLAGS_FINAL; /* catch last interrupt */
  271. dd->flags |= FLAGS_DMA_ACTIVE;
  272. omap_start_dma(dd->dma_lch);
  273. return -EINPROGRESS;
  274. }
  275. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  276. const u8 *data, size_t length)
  277. {
  278. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  279. count = min(count, ctx->total);
  280. if (count <= 0)
  281. return 0;
  282. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  283. ctx->bufcnt += count;
  284. return count;
  285. }
  286. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  287. {
  288. size_t count;
  289. while (ctx->sg) {
  290. count = omap_sham_append_buffer(ctx,
  291. sg_virt(ctx->sg) + ctx->offset,
  292. ctx->sg->length - ctx->offset);
  293. if (!count)
  294. break;
  295. ctx->offset += count;
  296. ctx->total -= count;
  297. if (ctx->offset == ctx->sg->length) {
  298. ctx->sg = sg_next(ctx->sg);
  299. if (ctx->sg)
  300. ctx->offset = 0;
  301. else
  302. ctx->total = 0;
  303. }
  304. }
  305. return 0;
  306. }
  307. static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
  308. struct omap_sham_reqctx *ctx,
  309. size_t length, int final)
  310. {
  311. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  312. DMA_TO_DEVICE);
  313. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  314. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  315. return -EINVAL;
  316. }
  317. /* next call does not fail... so no unmap in the case of error */
  318. return omap_sham_xmit_dma(dd, ctx->dma_addr, length, final);
  319. }
  320. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  321. {
  322. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  323. unsigned int final;
  324. size_t count;
  325. if (!ctx->total)
  326. return 0;
  327. omap_sham_append_sg(ctx);
  328. final = (ctx->flags & FLAGS_FINUP) && !ctx->total;
  329. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  330. ctx->bufcnt, ctx->digcnt, final);
  331. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  332. count = ctx->bufcnt;
  333. ctx->bufcnt = 0;
  334. return omap_sham_xmit_dma_map(dd, ctx, count, final);
  335. }
  336. return 0;
  337. }
  338. static int omap_sham_update_dma_fast(struct omap_sham_dev *dd)
  339. {
  340. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  341. unsigned int length;
  342. ctx->flags |= FLAGS_FAST;
  343. length = min(ctx->total, sg_dma_len(ctx->sg));
  344. ctx->total = length;
  345. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  346. dev_err(dd->dev, "dma_map_sg error\n");
  347. return -EINVAL;
  348. }
  349. ctx->total -= length;
  350. /* next call does not fail... so no unmap in the case of error */
  351. return omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, 1);
  352. }
  353. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  354. {
  355. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  356. int bufcnt;
  357. omap_sham_append_sg(ctx);
  358. bufcnt = ctx->bufcnt;
  359. ctx->bufcnt = 0;
  360. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, 1);
  361. }
  362. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  363. {
  364. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  365. omap_stop_dma(dd->dma_lch);
  366. if (ctx->flags & FLAGS_FAST)
  367. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  368. else
  369. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  370. DMA_TO_DEVICE);
  371. return 0;
  372. }
  373. static void omap_sham_cleanup(struct ahash_request *req)
  374. {
  375. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  376. struct omap_sham_dev *dd = ctx->dd;
  377. unsigned long flags;
  378. spin_lock_irqsave(&dd->lock, flags);
  379. if (ctx->flags & FLAGS_CLEAN) {
  380. spin_unlock_irqrestore(&dd->lock, flags);
  381. return;
  382. }
  383. ctx->flags |= FLAGS_CLEAN;
  384. spin_unlock_irqrestore(&dd->lock, flags);
  385. if (ctx->digcnt)
  386. omap_sham_copy_ready_hash(req);
  387. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  388. }
  389. static int omap_sham_init(struct ahash_request *req)
  390. {
  391. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  392. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  393. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  394. struct omap_sham_dev *dd = NULL, *tmp;
  395. spin_lock_bh(&sham.lock);
  396. if (!tctx->dd) {
  397. list_for_each_entry(tmp, &sham.dev_list, list) {
  398. dd = tmp;
  399. break;
  400. }
  401. tctx->dd = dd;
  402. } else {
  403. dd = tctx->dd;
  404. }
  405. spin_unlock_bh(&sham.lock);
  406. ctx->dd = dd;
  407. ctx->flags = 0;
  408. ctx->flags |= FLAGS_FIRST;
  409. dev_dbg(dd->dev, "init: digest size: %d\n",
  410. crypto_ahash_digestsize(tfm));
  411. if (crypto_ahash_digestsize(tfm) == SHA1_DIGEST_SIZE)
  412. ctx->flags |= FLAGS_SHA1;
  413. ctx->bufcnt = 0;
  414. ctx->digcnt = 0;
  415. ctx->buflen = BUFLEN;
  416. if (tctx->flags & FLAGS_HMAC) {
  417. struct omap_sham_hmac_ctx *bctx = tctx->base;
  418. memcpy(ctx->buffer, bctx->ipad, SHA1_MD5_BLOCK_SIZE);
  419. ctx->bufcnt = SHA1_MD5_BLOCK_SIZE;
  420. ctx->flags |= FLAGS_HMAC;
  421. }
  422. return 0;
  423. }
  424. static int omap_sham_update_req(struct omap_sham_dev *dd)
  425. {
  426. struct ahash_request *req = dd->req;
  427. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  428. int err;
  429. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  430. ctx->total, ctx->digcnt, (ctx->flags & FLAGS_FINUP) != 0);
  431. if (ctx->flags & FLAGS_CPU)
  432. err = omap_sham_update_cpu(dd);
  433. else if (ctx->flags & FLAGS_FAST)
  434. err = omap_sham_update_dma_fast(dd);
  435. else
  436. err = omap_sham_update_dma_slow(dd);
  437. /* wait for dma completion before can take more data */
  438. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  439. return err;
  440. }
  441. static int omap_sham_final_req(struct omap_sham_dev *dd)
  442. {
  443. struct ahash_request *req = dd->req;
  444. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  445. int err = 0, use_dma = 1;
  446. if (ctx->bufcnt <= 64)
  447. /* faster to handle last block with cpu */
  448. use_dma = 0;
  449. if (use_dma)
  450. err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
  451. else
  452. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  453. ctx->bufcnt = 0;
  454. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  455. return err;
  456. }
  457. static int omap_sham_finish_req_hmac(struct ahash_request *req)
  458. {
  459. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  460. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  461. struct omap_sham_hmac_ctx *bctx = tctx->base;
  462. int bs = crypto_shash_blocksize(bctx->shash);
  463. int ds = crypto_shash_digestsize(bctx->shash);
  464. struct {
  465. struct shash_desc shash;
  466. char ctx[crypto_shash_descsize(bctx->shash)];
  467. } desc;
  468. desc.shash.tfm = bctx->shash;
  469. desc.shash.flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  470. return crypto_shash_init(&desc.shash) ?:
  471. crypto_shash_update(&desc.shash, bctx->opad, bs) ?:
  472. crypto_shash_finup(&desc.shash, ctx->digest, ds, ctx->digest);
  473. }
  474. static void omap_sham_finish_req(struct ahash_request *req, int err)
  475. {
  476. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  477. struct omap_sham_dev *dd = ctx->dd;
  478. if (!err) {
  479. omap_sham_copy_hash(ctx->dd->req, 1);
  480. if (ctx->flags & FLAGS_HMAC)
  481. err = omap_sham_finish_req_hmac(req);
  482. } else {
  483. ctx->flags |= FLAGS_ERROR;
  484. }
  485. if ((ctx->flags & FLAGS_FINAL) || err)
  486. omap_sham_cleanup(req);
  487. clk_disable(dd->iclk);
  488. dd->flags &= ~FLAGS_BUSY;
  489. if (req->base.complete)
  490. req->base.complete(&req->base, err);
  491. }
  492. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  493. struct ahash_request *req)
  494. {
  495. struct crypto_async_request *async_req, *backlog = 0;
  496. struct omap_sham_reqctx *ctx;
  497. struct ahash_request *prev_req;
  498. unsigned long flags;
  499. int err = 0, ret = 0;
  500. spin_lock_irqsave(&dd->lock, flags);
  501. if (req)
  502. ret = ahash_enqueue_request(&dd->queue, req);
  503. if (dd->flags & FLAGS_BUSY) {
  504. spin_unlock_irqrestore(&dd->lock, flags);
  505. return ret;
  506. }
  507. async_req = crypto_dequeue_request(&dd->queue);
  508. if (async_req) {
  509. dd->flags |= FLAGS_BUSY;
  510. backlog = crypto_get_backlog(&dd->queue);
  511. }
  512. spin_unlock_irqrestore(&dd->lock, flags);
  513. if (!async_req)
  514. return ret;
  515. if (backlog)
  516. backlog->complete(backlog, -EINPROGRESS);
  517. req = ahash_request_cast(async_req);
  518. prev_req = dd->req;
  519. dd->req = req;
  520. ctx = ahash_request_ctx(req);
  521. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  522. ctx->op, req->nbytes);
  523. err = omap_sham_hw_init(dd);
  524. if (err)
  525. goto err1;
  526. omap_set_dma_dest_params(dd->dma_lch, 0,
  527. OMAP_DMA_AMODE_CONSTANT,
  528. dd->phys_base + SHA_REG_DIN(0), 0, 16);
  529. omap_set_dma_dest_burst_mode(dd->dma_lch,
  530. OMAP_DMA_DATA_BURST_16);
  531. omap_set_dma_src_burst_mode(dd->dma_lch,
  532. OMAP_DMA_DATA_BURST_4);
  533. if (ctx->digcnt)
  534. /* request has changed - restore hash */
  535. omap_sham_copy_hash(req, 0);
  536. if (ctx->op == OP_UPDATE) {
  537. err = omap_sham_update_req(dd);
  538. if (err != -EINPROGRESS && (ctx->flags & FLAGS_FINUP))
  539. /* no final() after finup() */
  540. err = omap_sham_final_req(dd);
  541. } else if (ctx->op == OP_FINAL) {
  542. err = omap_sham_final_req(dd);
  543. }
  544. err1:
  545. if (err != -EINPROGRESS) {
  546. /* done_task will not finish it, so do it here */
  547. omap_sham_finish_req(req, err);
  548. tasklet_schedule(&dd->queue_task);
  549. }
  550. dev_dbg(dd->dev, "exit, err: %d\n", err);
  551. return ret;
  552. }
  553. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  554. {
  555. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  556. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  557. struct omap_sham_dev *dd = tctx->dd;
  558. ctx->op = op;
  559. return omap_sham_handle_queue(dd, req);
  560. }
  561. static int omap_sham_update(struct ahash_request *req)
  562. {
  563. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  564. if (!req->nbytes)
  565. return 0;
  566. ctx->total = req->nbytes;
  567. ctx->sg = req->src;
  568. ctx->offset = 0;
  569. if (ctx->flags & FLAGS_FINUP) {
  570. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  571. /*
  572. * OMAP HW accel works only with buffers >= 9
  573. * will switch to bypass in final()
  574. * final has the same request and data
  575. */
  576. omap_sham_append_sg(ctx);
  577. return 0;
  578. } else if (ctx->bufcnt + ctx->total <= 64) {
  579. ctx->flags |= FLAGS_CPU;
  580. } else if (!ctx->bufcnt && sg_is_last(ctx->sg)) {
  581. /* may be can use faster functions */
  582. int aligned = IS_ALIGNED((u32)ctx->sg->offset,
  583. sizeof(u32));
  584. if (aligned && (ctx->flags & FLAGS_FIRST))
  585. /* digest: first and final */
  586. ctx->flags |= FLAGS_FAST;
  587. ctx->flags &= ~FLAGS_FIRST;
  588. }
  589. } else if (ctx->bufcnt + ctx->total <= ctx->buflen) {
  590. /* if not finaup -> not fast */
  591. omap_sham_append_sg(ctx);
  592. return 0;
  593. }
  594. return omap_sham_enqueue(req, OP_UPDATE);
  595. }
  596. static int omap_sham_shash_digest(struct crypto_shash *shash, u32 flags,
  597. const u8 *data, unsigned int len, u8 *out)
  598. {
  599. struct {
  600. struct shash_desc shash;
  601. char ctx[crypto_shash_descsize(shash)];
  602. } desc;
  603. desc.shash.tfm = shash;
  604. desc.shash.flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  605. return crypto_shash_digest(&desc.shash, data, len, out);
  606. }
  607. static int omap_sham_final_shash(struct ahash_request *req)
  608. {
  609. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  610. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  611. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  612. ctx->buffer, ctx->bufcnt, req->result);
  613. }
  614. static int omap_sham_final(struct ahash_request *req)
  615. {
  616. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  617. int err = 0;
  618. ctx->flags |= FLAGS_FINUP;
  619. if (!(ctx->flags & FLAGS_ERROR)) {
  620. /* OMAP HW accel works only with buffers >= 9 */
  621. /* HMAC is always >= 9 because of ipad */
  622. if ((ctx->digcnt + ctx->bufcnt) < 9)
  623. err = omap_sham_final_shash(req);
  624. else if (ctx->bufcnt)
  625. return omap_sham_enqueue(req, OP_FINAL);
  626. }
  627. omap_sham_cleanup(req);
  628. return err;
  629. }
  630. static int omap_sham_finup(struct ahash_request *req)
  631. {
  632. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  633. int err1, err2;
  634. ctx->flags |= FLAGS_FINUP;
  635. err1 = omap_sham_update(req);
  636. if (err1 == -EINPROGRESS)
  637. return err1;
  638. /*
  639. * final() has to be always called to cleanup resources
  640. * even if udpate() failed, except EINPROGRESS
  641. */
  642. err2 = omap_sham_final(req);
  643. return err1 ?: err2;
  644. }
  645. static int omap_sham_digest(struct ahash_request *req)
  646. {
  647. return omap_sham_init(req) ?: omap_sham_finup(req);
  648. }
  649. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  650. unsigned int keylen)
  651. {
  652. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  653. struct omap_sham_hmac_ctx *bctx = tctx->base;
  654. int bs = crypto_shash_blocksize(bctx->shash);
  655. int ds = crypto_shash_digestsize(bctx->shash);
  656. int err, i;
  657. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  658. if (err)
  659. return err;
  660. if (keylen > bs) {
  661. err = omap_sham_shash_digest(bctx->shash,
  662. crypto_shash_get_flags(bctx->shash),
  663. key, keylen, bctx->ipad);
  664. if (err)
  665. return err;
  666. keylen = ds;
  667. } else {
  668. memcpy(bctx->ipad, key, keylen);
  669. }
  670. memset(bctx->ipad + keylen, 0, bs - keylen);
  671. memcpy(bctx->opad, bctx->ipad, bs);
  672. for (i = 0; i < bs; i++) {
  673. bctx->ipad[i] ^= 0x36;
  674. bctx->opad[i] ^= 0x5c;
  675. }
  676. return err;
  677. }
  678. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  679. {
  680. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  681. const char *alg_name = crypto_tfm_alg_name(tfm);
  682. pr_info("enter\n");
  683. /* Allocate a fallback and abort if it failed. */
  684. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  685. CRYPTO_ALG_NEED_FALLBACK);
  686. if (IS_ERR(tctx->fallback)) {
  687. pr_err("omap-sham: fallback driver '%s' "
  688. "could not be loaded.\n", alg_name);
  689. return PTR_ERR(tctx->fallback);
  690. }
  691. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  692. sizeof(struct omap_sham_reqctx) + BUFLEN);
  693. if (alg_base) {
  694. struct omap_sham_hmac_ctx *bctx = tctx->base;
  695. tctx->flags |= FLAGS_HMAC;
  696. bctx->shash = crypto_alloc_shash(alg_base, 0,
  697. CRYPTO_ALG_NEED_FALLBACK);
  698. if (IS_ERR(bctx->shash)) {
  699. pr_err("omap-sham: base driver '%s' "
  700. "could not be loaded.\n", alg_base);
  701. crypto_free_shash(tctx->fallback);
  702. return PTR_ERR(bctx->shash);
  703. }
  704. }
  705. return 0;
  706. }
  707. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  708. {
  709. return omap_sham_cra_init_alg(tfm, NULL);
  710. }
  711. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  712. {
  713. return omap_sham_cra_init_alg(tfm, "sha1");
  714. }
  715. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  716. {
  717. return omap_sham_cra_init_alg(tfm, "md5");
  718. }
  719. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  720. {
  721. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  722. crypto_free_shash(tctx->fallback);
  723. tctx->fallback = NULL;
  724. if (tctx->flags & FLAGS_HMAC) {
  725. struct omap_sham_hmac_ctx *bctx = tctx->base;
  726. crypto_free_shash(bctx->shash);
  727. }
  728. }
  729. static struct ahash_alg algs[] = {
  730. {
  731. .init = omap_sham_init,
  732. .update = omap_sham_update,
  733. .final = omap_sham_final,
  734. .finup = omap_sham_finup,
  735. .digest = omap_sham_digest,
  736. .halg.digestsize = SHA1_DIGEST_SIZE,
  737. .halg.base = {
  738. .cra_name = "sha1",
  739. .cra_driver_name = "omap-sha1",
  740. .cra_priority = 100,
  741. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  742. CRYPTO_ALG_ASYNC |
  743. CRYPTO_ALG_NEED_FALLBACK,
  744. .cra_blocksize = SHA1_BLOCK_SIZE,
  745. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  746. .cra_alignmask = 0,
  747. .cra_module = THIS_MODULE,
  748. .cra_init = omap_sham_cra_init,
  749. .cra_exit = omap_sham_cra_exit,
  750. }
  751. },
  752. {
  753. .init = omap_sham_init,
  754. .update = omap_sham_update,
  755. .final = omap_sham_final,
  756. .finup = omap_sham_finup,
  757. .digest = omap_sham_digest,
  758. .halg.digestsize = MD5_DIGEST_SIZE,
  759. .halg.base = {
  760. .cra_name = "md5",
  761. .cra_driver_name = "omap-md5",
  762. .cra_priority = 100,
  763. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  764. CRYPTO_ALG_ASYNC |
  765. CRYPTO_ALG_NEED_FALLBACK,
  766. .cra_blocksize = SHA1_BLOCK_SIZE,
  767. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  768. .cra_alignmask = OMAP_ALIGN_MASK,
  769. .cra_module = THIS_MODULE,
  770. .cra_init = omap_sham_cra_init,
  771. .cra_exit = omap_sham_cra_exit,
  772. }
  773. },
  774. {
  775. .init = omap_sham_init,
  776. .update = omap_sham_update,
  777. .final = omap_sham_final,
  778. .finup = omap_sham_finup,
  779. .digest = omap_sham_digest,
  780. .setkey = omap_sham_setkey,
  781. .halg.digestsize = SHA1_DIGEST_SIZE,
  782. .halg.base = {
  783. .cra_name = "hmac(sha1)",
  784. .cra_driver_name = "omap-hmac-sha1",
  785. .cra_priority = 100,
  786. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  787. CRYPTO_ALG_ASYNC |
  788. CRYPTO_ALG_NEED_FALLBACK,
  789. .cra_blocksize = SHA1_BLOCK_SIZE,
  790. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  791. sizeof(struct omap_sham_hmac_ctx),
  792. .cra_alignmask = OMAP_ALIGN_MASK,
  793. .cra_module = THIS_MODULE,
  794. .cra_init = omap_sham_cra_sha1_init,
  795. .cra_exit = omap_sham_cra_exit,
  796. }
  797. },
  798. {
  799. .init = omap_sham_init,
  800. .update = omap_sham_update,
  801. .final = omap_sham_final,
  802. .finup = omap_sham_finup,
  803. .digest = omap_sham_digest,
  804. .setkey = omap_sham_setkey,
  805. .halg.digestsize = MD5_DIGEST_SIZE,
  806. .halg.base = {
  807. .cra_name = "hmac(md5)",
  808. .cra_driver_name = "omap-hmac-md5",
  809. .cra_priority = 100,
  810. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  811. CRYPTO_ALG_ASYNC |
  812. CRYPTO_ALG_NEED_FALLBACK,
  813. .cra_blocksize = SHA1_BLOCK_SIZE,
  814. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  815. sizeof(struct omap_sham_hmac_ctx),
  816. .cra_alignmask = OMAP_ALIGN_MASK,
  817. .cra_module = THIS_MODULE,
  818. .cra_init = omap_sham_cra_md5_init,
  819. .cra_exit = omap_sham_cra_exit,
  820. }
  821. }
  822. };
  823. static void omap_sham_done_task(unsigned long data)
  824. {
  825. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  826. struct ahash_request *req = dd->req;
  827. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  828. int ready = 0, err = 0;
  829. if (ctx->flags & FLAGS_OUTPUT_READY) {
  830. ctx->flags &= ~FLAGS_OUTPUT_READY;
  831. ready = 1;
  832. }
  833. if (dd->flags & FLAGS_DMA_ACTIVE) {
  834. dd->flags &= ~FLAGS_DMA_ACTIVE;
  835. omap_sham_update_dma_stop(dd);
  836. if (!dd->err)
  837. err = omap_sham_update_dma_slow(dd);
  838. }
  839. err = dd->err ? : err;
  840. if (err != -EINPROGRESS && (ready || err)) {
  841. dev_dbg(dd->dev, "update done: err: %d\n", err);
  842. /* finish curent request */
  843. omap_sham_finish_req(req, err);
  844. /* start new request */
  845. omap_sham_handle_queue(dd, NULL);
  846. }
  847. }
  848. static void omap_sham_queue_task(unsigned long data)
  849. {
  850. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  851. omap_sham_handle_queue(dd, NULL);
  852. }
  853. static irqreturn_t omap_sham_irq(int irq, void *dev_id)
  854. {
  855. struct omap_sham_dev *dd = dev_id;
  856. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  857. if (!ctx) {
  858. dev_err(dd->dev, "unknown interrupt.\n");
  859. return IRQ_HANDLED;
  860. }
  861. if (unlikely(ctx->flags & FLAGS_FINAL))
  862. /* final -> allow device to go to power-saving mode */
  863. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  864. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  865. SHA_REG_CTRL_OUTPUT_READY);
  866. omap_sham_read(dd, SHA_REG_CTRL);
  867. ctx->flags |= FLAGS_OUTPUT_READY;
  868. dd->err = 0;
  869. tasklet_schedule(&dd->done_task);
  870. return IRQ_HANDLED;
  871. }
  872. static void omap_sham_dma_callback(int lch, u16 ch_status, void *data)
  873. {
  874. struct omap_sham_dev *dd = data;
  875. if (ch_status != OMAP_DMA_BLOCK_IRQ) {
  876. pr_err("omap-sham DMA error status: 0x%hx\n", ch_status);
  877. dd->err = -EIO;
  878. dd->flags &= ~FLAGS_INIT; /* request to re-initialize */
  879. }
  880. tasklet_schedule(&dd->done_task);
  881. }
  882. static int omap_sham_dma_init(struct omap_sham_dev *dd)
  883. {
  884. int err;
  885. dd->dma_lch = -1;
  886. err = omap_request_dma(dd->dma, dev_name(dd->dev),
  887. omap_sham_dma_callback, dd, &dd->dma_lch);
  888. if (err) {
  889. dev_err(dd->dev, "Unable to request DMA channel\n");
  890. return err;
  891. }
  892. return 0;
  893. }
  894. static void omap_sham_dma_cleanup(struct omap_sham_dev *dd)
  895. {
  896. if (dd->dma_lch >= 0) {
  897. omap_free_dma(dd->dma_lch);
  898. dd->dma_lch = -1;
  899. }
  900. }
  901. static int __devinit omap_sham_probe(struct platform_device *pdev)
  902. {
  903. struct omap_sham_dev *dd;
  904. struct device *dev = &pdev->dev;
  905. struct resource *res;
  906. int err, i, j;
  907. dd = kzalloc(sizeof(struct omap_sham_dev), GFP_KERNEL);
  908. if (dd == NULL) {
  909. dev_err(dev, "unable to alloc data struct.\n");
  910. err = -ENOMEM;
  911. goto data_err;
  912. }
  913. dd->dev = dev;
  914. platform_set_drvdata(pdev, dd);
  915. INIT_LIST_HEAD(&dd->list);
  916. spin_lock_init(&dd->lock);
  917. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  918. tasklet_init(&dd->queue_task, omap_sham_queue_task, (unsigned long)dd);
  919. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  920. dd->irq = -1;
  921. /* Get the base address */
  922. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  923. if (!res) {
  924. dev_err(dev, "no MEM resource info\n");
  925. err = -ENODEV;
  926. goto res_err;
  927. }
  928. dd->phys_base = res->start;
  929. /* Get the DMA */
  930. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  931. if (!res) {
  932. dev_err(dev, "no DMA resource info\n");
  933. err = -ENODEV;
  934. goto res_err;
  935. }
  936. dd->dma = res->start;
  937. /* Get the IRQ */
  938. dd->irq = platform_get_irq(pdev, 0);
  939. if (dd->irq < 0) {
  940. dev_err(dev, "no IRQ resource info\n");
  941. err = dd->irq;
  942. goto res_err;
  943. }
  944. err = request_irq(dd->irq, omap_sham_irq,
  945. IRQF_TRIGGER_LOW, dev_name(dev), dd);
  946. if (err) {
  947. dev_err(dev, "unable to request irq.\n");
  948. goto res_err;
  949. }
  950. err = omap_sham_dma_init(dd);
  951. if (err)
  952. goto dma_err;
  953. /* Initializing the clock */
  954. dd->iclk = clk_get(dev, "ick");
  955. if (!dd->iclk) {
  956. dev_err(dev, "clock intialization failed.\n");
  957. err = -ENODEV;
  958. goto clk_err;
  959. }
  960. dd->io_base = ioremap(dd->phys_base, SZ_4K);
  961. if (!dd->io_base) {
  962. dev_err(dev, "can't ioremap\n");
  963. err = -ENOMEM;
  964. goto io_err;
  965. }
  966. clk_enable(dd->iclk);
  967. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  968. (omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MAJOR) >> 4,
  969. omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MINOR);
  970. clk_disable(dd->iclk);
  971. spin_lock(&sham.lock);
  972. list_add_tail(&dd->list, &sham.dev_list);
  973. spin_unlock(&sham.lock);
  974. for (i = 0; i < ARRAY_SIZE(algs); i++) {
  975. err = crypto_register_ahash(&algs[i]);
  976. if (err)
  977. goto err_algs;
  978. }
  979. return 0;
  980. err_algs:
  981. for (j = 0; j < i; j++)
  982. crypto_unregister_ahash(&algs[j]);
  983. iounmap(dd->io_base);
  984. io_err:
  985. clk_put(dd->iclk);
  986. clk_err:
  987. omap_sham_dma_cleanup(dd);
  988. dma_err:
  989. if (dd->irq >= 0)
  990. free_irq(dd->irq, dd);
  991. res_err:
  992. kfree(dd);
  993. dd = NULL;
  994. data_err:
  995. dev_err(dev, "initialization failed.\n");
  996. return err;
  997. }
  998. static int __devexit omap_sham_remove(struct platform_device *pdev)
  999. {
  1000. static struct omap_sham_dev *dd;
  1001. int i;
  1002. dd = platform_get_drvdata(pdev);
  1003. if (!dd)
  1004. return -ENODEV;
  1005. spin_lock(&sham.lock);
  1006. list_del(&dd->list);
  1007. spin_unlock(&sham.lock);
  1008. for (i = 0; i < ARRAY_SIZE(algs); i++)
  1009. crypto_unregister_ahash(&algs[i]);
  1010. tasklet_kill(&dd->done_task);
  1011. tasklet_kill(&dd->queue_task);
  1012. iounmap(dd->io_base);
  1013. clk_put(dd->iclk);
  1014. omap_sham_dma_cleanup(dd);
  1015. if (dd->irq >= 0)
  1016. free_irq(dd->irq, dd);
  1017. kfree(dd);
  1018. dd = NULL;
  1019. return 0;
  1020. }
  1021. static struct platform_driver omap_sham_driver = {
  1022. .probe = omap_sham_probe,
  1023. .remove = omap_sham_remove,
  1024. .driver = {
  1025. .name = "omap-sham",
  1026. .owner = THIS_MODULE,
  1027. },
  1028. };
  1029. static int __init omap_sham_mod_init(void)
  1030. {
  1031. pr_info("loading %s driver\n", "omap-sham");
  1032. if (!cpu_class_is_omap2() ||
  1033. omap_type() != OMAP2_DEVICE_TYPE_SEC) {
  1034. pr_err("Unsupported cpu\n");
  1035. return -ENODEV;
  1036. }
  1037. return platform_driver_register(&omap_sham_driver);
  1038. }
  1039. static void __exit omap_sham_mod_exit(void)
  1040. {
  1041. platform_driver_unregister(&omap_sham_driver);
  1042. }
  1043. module_init(omap_sham_mod_init);
  1044. module_exit(omap_sham_mod_exit);
  1045. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1046. MODULE_LICENSE("GPL v2");
  1047. MODULE_AUTHOR("Dmitry Kasatkin");