timer.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <asm/mach/time.h>
  40. #include <plat/dmtimer.h>
  41. #include <asm/smp_twd.h>
  42. #include <asm/sched_clock.h>
  43. #include <asm/arch_timer.h>
  44. #include "common.h"
  45. #include <plat/omap_hwmod.h>
  46. #include <plat/omap_device.h>
  47. #include <plat/omap-pm.h>
  48. #include "powerdomain.h"
  49. /* Parent clocks, eventually these will come from the clock framework */
  50. #define OMAP2_MPU_SOURCE "sys_ck"
  51. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  52. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  53. #define OMAP2_32K_SOURCE "func_32k_ck"
  54. #define OMAP3_32K_SOURCE "omap_32k_fck"
  55. #define OMAP4_32K_SOURCE "sys_32k_ck"
  56. #ifdef CONFIG_OMAP_32K_TIMER
  57. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  58. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  59. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  60. #define OMAP3_SECURE_TIMER 12
  61. #else
  62. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  63. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  64. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  65. #define OMAP3_SECURE_TIMER 1
  66. #endif
  67. #define REALTIME_COUNTER_BASE 0x48243200
  68. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  69. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  70. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  71. /* Clockevent code */
  72. static struct omap_dm_timer clkev;
  73. static struct clock_event_device clockevent_gpt;
  74. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  75. {
  76. struct clock_event_device *evt = &clockevent_gpt;
  77. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  78. evt->event_handler(evt);
  79. return IRQ_HANDLED;
  80. }
  81. static struct irqaction omap2_gp_timer_irq = {
  82. .name = "gp_timer",
  83. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  84. .handler = omap2_gp_timer_interrupt,
  85. };
  86. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  87. struct clock_event_device *evt)
  88. {
  89. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  90. 0xffffffff - cycles, 1);
  91. return 0;
  92. }
  93. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  94. struct clock_event_device *evt)
  95. {
  96. u32 period;
  97. __omap_dm_timer_stop(&clkev, 1, clkev.rate);
  98. switch (mode) {
  99. case CLOCK_EVT_MODE_PERIODIC:
  100. period = clkev.rate / HZ;
  101. period -= 1;
  102. /* Looks like we need to first set the load value separately */
  103. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  104. 0xffffffff - period, 1);
  105. __omap_dm_timer_load_start(&clkev,
  106. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  107. 0xffffffff - period, 1);
  108. break;
  109. case CLOCK_EVT_MODE_ONESHOT:
  110. break;
  111. case CLOCK_EVT_MODE_UNUSED:
  112. case CLOCK_EVT_MODE_SHUTDOWN:
  113. case CLOCK_EVT_MODE_RESUME:
  114. break;
  115. }
  116. }
  117. static struct clock_event_device clockevent_gpt = {
  118. .name = "gp_timer",
  119. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  120. .shift = 32,
  121. .rating = 300,
  122. .set_next_event = omap2_gp_timer_set_next_event,
  123. .set_mode = omap2_gp_timer_set_mode,
  124. };
  125. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  126. int gptimer_id,
  127. const char *fck_source)
  128. {
  129. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  130. struct omap_hwmod *oh;
  131. struct resource irq_rsrc, mem_rsrc;
  132. size_t size;
  133. int res = 0;
  134. int r;
  135. sprintf(name, "timer%d", gptimer_id);
  136. omap_hwmod_setup_one(name);
  137. oh = omap_hwmod_lookup(name);
  138. if (!oh)
  139. return -ENODEV;
  140. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
  141. if (r)
  142. return -ENXIO;
  143. timer->irq = irq_rsrc.start;
  144. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
  145. if (r)
  146. return -ENXIO;
  147. timer->phys_base = mem_rsrc.start;
  148. size = mem_rsrc.end - mem_rsrc.start;
  149. /* Static mapping, never released */
  150. timer->io_base = ioremap(timer->phys_base, size);
  151. if (!timer->io_base)
  152. return -ENXIO;
  153. /* After the dmtimer is using hwmod these clocks won't be needed */
  154. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  155. if (IS_ERR(timer->fclk))
  156. return -ENODEV;
  157. omap_hwmod_enable(oh);
  158. if (omap_dm_timer_reserve_systimer(gptimer_id))
  159. return -ENODEV;
  160. if (gptimer_id != 12) {
  161. struct clk *src;
  162. src = clk_get(NULL, fck_source);
  163. if (IS_ERR(src)) {
  164. res = -EINVAL;
  165. } else {
  166. res = __omap_dm_timer_set_source(timer->fclk, src);
  167. if (IS_ERR_VALUE(res))
  168. pr_warning("%s: timer%i cannot set source\n",
  169. __func__, gptimer_id);
  170. clk_put(src);
  171. }
  172. }
  173. __omap_dm_timer_init_regs(timer);
  174. __omap_dm_timer_reset(timer, 1, 1);
  175. timer->posted = 1;
  176. timer->rate = clk_get_rate(timer->fclk);
  177. timer->reserved = 1;
  178. return res;
  179. }
  180. static void __init omap2_gp_clockevent_init(int gptimer_id,
  181. const char *fck_source)
  182. {
  183. int res;
  184. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
  185. BUG_ON(res);
  186. omap2_gp_timer_irq.dev_id = (void *)&clkev;
  187. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  188. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  189. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  190. clockevent_gpt.shift);
  191. clockevent_gpt.max_delta_ns =
  192. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  193. clockevent_gpt.min_delta_ns =
  194. clockevent_delta2ns(3, &clockevent_gpt);
  195. /* Timer internal resynch latency. */
  196. clockevent_gpt.cpumask = cpu_possible_mask;
  197. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  198. clockevents_register_device(&clockevent_gpt);
  199. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  200. gptimer_id, clkev.rate);
  201. }
  202. /* Clocksource code */
  203. static struct omap_dm_timer clksrc;
  204. static bool use_gptimer_clksrc;
  205. /*
  206. * clocksource
  207. */
  208. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  209. {
  210. return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
  211. }
  212. static struct clocksource clocksource_gpt = {
  213. .name = "gp_timer",
  214. .rating = 300,
  215. .read = clocksource_read_cycles,
  216. .mask = CLOCKSOURCE_MASK(32),
  217. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  218. };
  219. static u32 notrace dmtimer_read_sched_clock(void)
  220. {
  221. if (clksrc.reserved)
  222. return __omap_dm_timer_read_counter(&clksrc, 1);
  223. return 0;
  224. }
  225. #ifdef CONFIG_OMAP_32K_TIMER
  226. /* Setup free-running counter for clocksource */
  227. static int __init omap2_sync32k_clocksource_init(void)
  228. {
  229. int ret;
  230. struct omap_hwmod *oh;
  231. void __iomem *vbase;
  232. const char *oh_name = "counter_32k";
  233. /*
  234. * First check hwmod data is available for sync32k counter
  235. */
  236. oh = omap_hwmod_lookup(oh_name);
  237. if (!oh || oh->slaves_cnt == 0)
  238. return -ENODEV;
  239. omap_hwmod_setup_one(oh_name);
  240. vbase = omap_hwmod_get_mpu_rt_va(oh);
  241. if (!vbase) {
  242. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  243. return -ENXIO;
  244. }
  245. ret = omap_hwmod_enable(oh);
  246. if (ret) {
  247. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  248. __func__, ret);
  249. return ret;
  250. }
  251. ret = omap_init_clocksource_32k(vbase);
  252. if (ret) {
  253. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  254. __func__, ret);
  255. omap_hwmod_idle(oh);
  256. }
  257. return ret;
  258. }
  259. #else
  260. static inline int omap2_sync32k_clocksource_init(void)
  261. {
  262. return -ENODEV;
  263. }
  264. #endif
  265. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  266. const char *fck_source)
  267. {
  268. int res;
  269. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
  270. BUG_ON(res);
  271. __omap_dm_timer_load_start(&clksrc,
  272. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
  273. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  274. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  275. pr_err("Could not register clocksource %s\n",
  276. clocksource_gpt.name);
  277. else
  278. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  279. gptimer_id, clksrc.rate);
  280. }
  281. static void __init omap2_clocksource_init(int gptimer_id,
  282. const char *fck_source)
  283. {
  284. /*
  285. * First give preference to kernel parameter configuration
  286. * by user (clocksource="gp_timer").
  287. *
  288. * In case of missing kernel parameter for clocksource,
  289. * first check for availability for 32k-sync timer, in case
  290. * of failure in finding 32k_counter module or registering
  291. * it as clocksource, execution will fallback to gp-timer.
  292. */
  293. if (use_gptimer_clksrc == true)
  294. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  295. else if (omap2_sync32k_clocksource_init())
  296. /* Fall back to gp-timer code */
  297. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  298. }
  299. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  300. /*
  301. * The realtime counter also called master counter, is a free-running
  302. * counter, which is related to real time. It produces the count used
  303. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  304. * at a rate of 6.144 MHz. Because the device operates on different clocks
  305. * in different power modes, the master counter shifts operation between
  306. * clocks, adjusting the increment per clock in hardware accordingly to
  307. * maintain a constant count rate.
  308. */
  309. static void __init realtime_counter_init(void)
  310. {
  311. void __iomem *base;
  312. static struct clk *sys_clk;
  313. unsigned long rate;
  314. unsigned int reg, num, den;
  315. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  316. if (!base) {
  317. pr_err("%s: ioremap failed\n", __func__);
  318. return;
  319. }
  320. sys_clk = clk_get(NULL, "sys_clkin_ck");
  321. if (!sys_clk) {
  322. pr_err("%s: failed to get system clock handle\n", __func__);
  323. iounmap(base);
  324. return;
  325. }
  326. rate = clk_get_rate(sys_clk);
  327. /* Numerator/denumerator values refer TRM Realtime Counter section */
  328. switch (rate) {
  329. case 1200000:
  330. num = 64;
  331. den = 125;
  332. break;
  333. case 1300000:
  334. num = 768;
  335. den = 1625;
  336. break;
  337. case 19200000:
  338. num = 8;
  339. den = 25;
  340. break;
  341. case 2600000:
  342. num = 384;
  343. den = 1625;
  344. break;
  345. case 2700000:
  346. num = 256;
  347. den = 1125;
  348. break;
  349. case 38400000:
  350. default:
  351. /* Program it for 38.4 MHz */
  352. num = 4;
  353. den = 25;
  354. break;
  355. }
  356. /* Program numerator and denumerator registers */
  357. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  358. NUMERATOR_DENUMERATOR_MASK;
  359. reg |= num;
  360. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  361. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  362. NUMERATOR_DENUMERATOR_MASK;
  363. reg |= den;
  364. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  365. iounmap(base);
  366. }
  367. #else
  368. static inline void __init realtime_counter_init(void)
  369. {}
  370. #endif
  371. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
  372. clksrc_nr, clksrc_src) \
  373. static void __init omap##name##_timer_init(void) \
  374. { \
  375. omap2_gp_clockevent_init((clkev_nr), clkev_src); \
  376. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  377. }
  378. #define OMAP_SYS_TIMER(name) \
  379. struct sys_timer omap##name##_timer = { \
  380. .init = omap##name##_timer_init, \
  381. };
  382. #ifdef CONFIG_ARCH_OMAP2
  383. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
  384. OMAP_SYS_TIMER(2)
  385. #endif
  386. #ifdef CONFIG_ARCH_OMAP3
  387. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
  388. OMAP_SYS_TIMER(3)
  389. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  390. 2, OMAP3_MPU_SOURCE)
  391. OMAP_SYS_TIMER(3_secure)
  392. #endif
  393. #ifdef CONFIG_SOC_AM33XX
  394. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
  395. OMAP_SYS_TIMER(3_am33xx)
  396. #endif
  397. #ifdef CONFIG_ARCH_OMAP4
  398. #ifdef CONFIG_LOCAL_TIMERS
  399. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  400. OMAP44XX_LOCAL_TWD_BASE,
  401. OMAP44XX_IRQ_LOCALTIMER);
  402. #endif
  403. static void __init omap4_timer_init(void)
  404. {
  405. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  406. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  407. #ifdef CONFIG_LOCAL_TIMERS
  408. /* Local timers are not supprted on OMAP4430 ES1.0 */
  409. if (omap_rev() != OMAP4430_REV_ES1_0) {
  410. int err;
  411. err = twd_local_timer_register(&twd_local_timer);
  412. if (err)
  413. pr_err("twd_local_timer_register failed %d\n", err);
  414. }
  415. #endif
  416. }
  417. OMAP_SYS_TIMER(4)
  418. #endif
  419. #ifdef CONFIG_SOC_OMAP5
  420. static void __init omap5_timer_init(void)
  421. {
  422. int err;
  423. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  424. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  425. realtime_counter_init();
  426. err = arch_timer_of_register();
  427. if (err)
  428. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  429. }
  430. OMAP_SYS_TIMER(5)
  431. #endif
  432. /**
  433. * omap_timer_init - build and register timer device with an
  434. * associated timer hwmod
  435. * @oh: timer hwmod pointer to be used to build timer device
  436. * @user: parameter that can be passed from calling hwmod API
  437. *
  438. * Called by omap_hwmod_for_each_by_class to register each of the timer
  439. * devices present in the system. The number of timer devices is known
  440. * by parsing through the hwmod database for a given class name. At the
  441. * end of function call memory is allocated for timer device and it is
  442. * registered to the framework ready to be proved by the driver.
  443. */
  444. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  445. {
  446. int id;
  447. int ret = 0;
  448. char *name = "omap_timer";
  449. struct dmtimer_platform_data *pdata;
  450. struct platform_device *pdev;
  451. struct omap_timer_capability_dev_attr *timer_dev_attr;
  452. pr_debug("%s: %s\n", __func__, oh->name);
  453. /* on secure device, do not register secure timer */
  454. timer_dev_attr = oh->dev_attr;
  455. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  456. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  457. return ret;
  458. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  459. if (!pdata) {
  460. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  461. return -ENOMEM;
  462. }
  463. /*
  464. * Extract the IDs from name field in hwmod database
  465. * and use the same for constructing ids' for the
  466. * timer devices. In a way, we are avoiding usage of
  467. * static variable witin the function to do the same.
  468. * CAUTION: We have to be careful and make sure the
  469. * name in hwmod database does not change in which case
  470. * we might either make corresponding change here or
  471. * switch back static variable mechanism.
  472. */
  473. sscanf(oh->name, "timer%2d", &id);
  474. if (timer_dev_attr)
  475. pdata->timer_capability = timer_dev_attr->timer_capability;
  476. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  477. NULL, 0, 0);
  478. if (IS_ERR(pdev)) {
  479. pr_err("%s: Can't build omap_device for %s: %s.\n",
  480. __func__, name, oh->name);
  481. ret = -EINVAL;
  482. }
  483. kfree(pdata);
  484. return ret;
  485. }
  486. /**
  487. * omap2_dm_timer_init - top level regular device initialization
  488. *
  489. * Uses dedicated hwmod api to parse through hwmod database for
  490. * given class name and then build and register the timer device.
  491. */
  492. static int __init omap2_dm_timer_init(void)
  493. {
  494. int ret;
  495. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  496. if (unlikely(ret)) {
  497. pr_err("%s: device registration failed.\n", __func__);
  498. return -EINVAL;
  499. }
  500. return 0;
  501. }
  502. arch_initcall(omap2_dm_timer_init);
  503. /**
  504. * omap2_override_clocksource - clocksource override with user configuration
  505. *
  506. * Allows user to override default clocksource, using kernel parameter
  507. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  508. *
  509. * Note that, here we are using same standard kernel parameter "clocksource=",
  510. * and not introducing any OMAP specific interface.
  511. */
  512. static int __init omap2_override_clocksource(char *str)
  513. {
  514. if (!str)
  515. return 0;
  516. /*
  517. * For OMAP architecture, we only have two options
  518. * - sync_32k (default)
  519. * - gp_timer (sys_clk based)
  520. */
  521. if (!strcmp(str, "gp_timer"))
  522. use_gptimer_clksrc = true;
  523. return 0;
  524. }
  525. early_param("clocksource", omap2_override_clocksource);