pch_gbe_main.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #define DRV_VERSION "1.00"
  23. const char pch_driver_version[] = DRV_VERSION;
  24. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  25. #define PCH_GBE_MAR_ENTRIES 16
  26. #define PCH_GBE_SHORT_PKT 64
  27. #define DSC_INIT16 0xC000
  28. #define PCH_GBE_DMA_ALIGN 0
  29. #define PCH_GBE_DMA_PADDING 2
  30. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  31. #define PCH_GBE_COPYBREAK_DEFAULT 256
  32. #define PCH_GBE_PCI_BAR 1
  33. /* Macros for ML7223 */
  34. #define PCI_VENDOR_ID_ROHM 0x10db
  35. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  36. #define PCH_GBE_TX_WEIGHT 64
  37. #define PCH_GBE_RX_WEIGHT 64
  38. #define PCH_GBE_RX_BUFFER_WRITE 16
  39. /* Initialize the wake-on-LAN settings */
  40. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  41. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  42. PCH_GBE_CHIP_TYPE_INTERNAL | \
  43. PCH_GBE_RGMII_MODE_RGMII \
  44. )
  45. /* Ethertype field values */
  46. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  47. #define PCH_GBE_FRAME_SIZE_2048 2048
  48. #define PCH_GBE_FRAME_SIZE_4096 4096
  49. #define PCH_GBE_FRAME_SIZE_8192 8192
  50. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  51. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  52. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  53. #define PCH_GBE_DESC_UNUSED(R) \
  54. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  55. (R)->next_to_clean - (R)->next_to_use - 1)
  56. /* Pause packet value */
  57. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  58. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  59. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  60. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  61. #define PCH_GBE_ETH_ALEN 6
  62. /* This defines the bits that are set in the Interrupt Mask
  63. * Set/Read Register. Each bit is documented below:
  64. * o RXT0 = Receiver Timer Interrupt (ring 0)
  65. * o TXDW = Transmit Descriptor Written Back
  66. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  67. * o RXSEQ = Receive Sequence Error
  68. * o LSC = Link Status Change
  69. */
  70. #define PCH_GBE_INT_ENABLE_MASK ( \
  71. PCH_GBE_INT_RX_DMA_CMPLT | \
  72. PCH_GBE_INT_RX_DSC_EMP | \
  73. PCH_GBE_INT_WOL_DET | \
  74. PCH_GBE_INT_TX_CMPLT \
  75. )
  76. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  77. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  78. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  79. int data);
  80. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  81. {
  82. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  83. }
  84. /**
  85. * pch_gbe_mac_read_mac_addr - Read MAC address
  86. * @hw: Pointer to the HW structure
  87. * Returns
  88. * 0: Successful.
  89. */
  90. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  91. {
  92. u32 adr1a, adr1b;
  93. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  94. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  95. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  96. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  97. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  98. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  99. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  100. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  101. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  102. return 0;
  103. }
  104. /**
  105. * pch_gbe_wait_clr_bit - Wait to clear a bit
  106. * @reg: Pointer of register
  107. * @busy: Busy bit
  108. */
  109. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  110. {
  111. u32 tmp;
  112. /* wait busy */
  113. tmp = 1000;
  114. while ((ioread32(reg) & bit) && --tmp)
  115. cpu_relax();
  116. if (!tmp)
  117. pr_err("Error: busy bit is not cleared\n");
  118. }
  119. /**
  120. * pch_gbe_mac_mar_set - Set MAC address register
  121. * @hw: Pointer to the HW structure
  122. * @addr: Pointer to the MAC address
  123. * @index: MAC address array register
  124. */
  125. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  126. {
  127. u32 mar_low, mar_high, adrmask;
  128. pr_debug("index : 0x%x\n", index);
  129. /*
  130. * HW expects these in little endian so we reverse the byte order
  131. * from network order (big endian) to little endian
  132. */
  133. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  134. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  135. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  136. /* Stop the MAC Address of index. */
  137. adrmask = ioread32(&hw->reg->ADDR_MASK);
  138. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  139. /* wait busy */
  140. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  141. /* Set the MAC address to the MAC address 1A/1B register */
  142. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  143. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  144. /* Start the MAC address of index */
  145. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  146. /* wait busy */
  147. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  148. }
  149. /**
  150. * pch_gbe_mac_reset_hw - Reset hardware
  151. * @hw: Pointer to the HW structure
  152. */
  153. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  154. {
  155. /* Read the MAC address. and store to the private data */
  156. pch_gbe_mac_read_mac_addr(hw);
  157. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  158. #ifdef PCH_GBE_MAC_IFOP_RGMII
  159. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  160. #endif
  161. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  162. /* Setup the receive address */
  163. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  164. return;
  165. }
  166. /**
  167. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  168. * @hw: Pointer to the HW structure
  169. * @mar_count: Receive address registers
  170. */
  171. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  172. {
  173. u32 i;
  174. /* Setup the receive address */
  175. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  176. /* Zero out the other receive addresses */
  177. for (i = 1; i < mar_count; i++) {
  178. iowrite32(0, &hw->reg->mac_adr[i].high);
  179. iowrite32(0, &hw->reg->mac_adr[i].low);
  180. }
  181. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  182. /* wait busy */
  183. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  184. }
  185. /**
  186. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  187. * @hw: Pointer to the HW structure
  188. * @mc_addr_list: Array of multicast addresses to program
  189. * @mc_addr_count: Number of multicast addresses to program
  190. * @mar_used_count: The first MAC Address register free to program
  191. * @mar_total_num: Total number of supported MAC Address Registers
  192. */
  193. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  194. u8 *mc_addr_list, u32 mc_addr_count,
  195. u32 mar_used_count, u32 mar_total_num)
  196. {
  197. u32 i, adrmask;
  198. /* Load the first set of multicast addresses into the exact
  199. * filters (RAR). If there are not enough to fill the RAR
  200. * array, clear the filters.
  201. */
  202. for (i = mar_used_count; i < mar_total_num; i++) {
  203. if (mc_addr_count) {
  204. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  205. mc_addr_count--;
  206. mc_addr_list += PCH_GBE_ETH_ALEN;
  207. } else {
  208. /* Clear MAC address mask */
  209. adrmask = ioread32(&hw->reg->ADDR_MASK);
  210. iowrite32((adrmask | (0x0001 << i)),
  211. &hw->reg->ADDR_MASK);
  212. /* wait busy */
  213. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  214. /* Clear MAC address */
  215. iowrite32(0, &hw->reg->mac_adr[i].high);
  216. iowrite32(0, &hw->reg->mac_adr[i].low);
  217. }
  218. }
  219. }
  220. /**
  221. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  222. * @hw: Pointer to the HW structure
  223. * Returns
  224. * 0: Successful.
  225. * Negative value: Failed.
  226. */
  227. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  228. {
  229. struct pch_gbe_mac_info *mac = &hw->mac;
  230. u32 rx_fctrl;
  231. pr_debug("mac->fc = %u\n", mac->fc);
  232. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  233. switch (mac->fc) {
  234. case PCH_GBE_FC_NONE:
  235. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  236. mac->tx_fc_enable = false;
  237. break;
  238. case PCH_GBE_FC_RX_PAUSE:
  239. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  240. mac->tx_fc_enable = false;
  241. break;
  242. case PCH_GBE_FC_TX_PAUSE:
  243. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  244. mac->tx_fc_enable = true;
  245. break;
  246. case PCH_GBE_FC_FULL:
  247. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  248. mac->tx_fc_enable = true;
  249. break;
  250. default:
  251. pr_err("Flow control param set incorrectly\n");
  252. return -EINVAL;
  253. }
  254. if (mac->link_duplex == DUPLEX_HALF)
  255. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  256. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  257. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  258. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  259. return 0;
  260. }
  261. /**
  262. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  263. * @hw: Pointer to the HW structure
  264. * @wu_evt: Wake up event
  265. */
  266. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  267. {
  268. u32 addr_mask;
  269. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  270. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  271. if (wu_evt) {
  272. /* Set Wake-On-Lan address mask */
  273. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  274. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  275. /* wait busy */
  276. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  277. iowrite32(0, &hw->reg->WOL_ST);
  278. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  279. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  280. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  281. } else {
  282. iowrite32(0, &hw->reg->WOL_CTRL);
  283. iowrite32(0, &hw->reg->WOL_ST);
  284. }
  285. return;
  286. }
  287. /**
  288. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  289. * @hw: Pointer to the HW structure
  290. * @addr: Address of PHY
  291. * @dir: Operetion. (Write or Read)
  292. * @reg: Access register of PHY
  293. * @data: Write data.
  294. *
  295. * Returns: Read date.
  296. */
  297. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  298. u16 data)
  299. {
  300. u32 data_out = 0;
  301. unsigned int i;
  302. unsigned long flags;
  303. spin_lock_irqsave(&hw->miim_lock, flags);
  304. for (i = 100; i; --i) {
  305. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  306. break;
  307. udelay(20);
  308. }
  309. if (i == 0) {
  310. pr_err("pch-gbe.miim won't go Ready\n");
  311. spin_unlock_irqrestore(&hw->miim_lock, flags);
  312. return 0; /* No way to indicate timeout error */
  313. }
  314. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  315. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  316. dir | data), &hw->reg->MIIM);
  317. for (i = 0; i < 100; i++) {
  318. udelay(20);
  319. data_out = ioread32(&hw->reg->MIIM);
  320. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  321. break;
  322. }
  323. spin_unlock_irqrestore(&hw->miim_lock, flags);
  324. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  325. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  326. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  327. return (u16) data_out;
  328. }
  329. /**
  330. * pch_gbe_mac_set_pause_packet - Set pause packet
  331. * @hw: Pointer to the HW structure
  332. */
  333. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  334. {
  335. unsigned long tmp2, tmp3;
  336. /* Set Pause packet */
  337. tmp2 = hw->mac.addr[1];
  338. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  339. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  340. tmp3 = hw->mac.addr[5];
  341. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  342. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  343. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  344. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  345. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  346. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  347. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  348. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  349. /* Transmit Pause Packet */
  350. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  351. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  352. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  353. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  354. ioread32(&hw->reg->PAUSE_PKT5));
  355. return;
  356. }
  357. /**
  358. * pch_gbe_alloc_queues - Allocate memory for all rings
  359. * @adapter: Board private structure to initialize
  360. * Returns
  361. * 0: Successfully
  362. * Negative value: Failed
  363. */
  364. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  365. {
  366. int size;
  367. size = (int)sizeof(struct pch_gbe_tx_ring);
  368. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  369. if (!adapter->tx_ring)
  370. return -ENOMEM;
  371. size = (int)sizeof(struct pch_gbe_rx_ring);
  372. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  373. if (!adapter->rx_ring) {
  374. kfree(adapter->tx_ring);
  375. return -ENOMEM;
  376. }
  377. return 0;
  378. }
  379. /**
  380. * pch_gbe_init_stats - Initialize status
  381. * @adapter: Board private structure to initialize
  382. */
  383. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  384. {
  385. memset(&adapter->stats, 0, sizeof(adapter->stats));
  386. return;
  387. }
  388. /**
  389. * pch_gbe_init_phy - Initialize PHY
  390. * @adapter: Board private structure to initialize
  391. * Returns
  392. * 0: Successfully
  393. * Negative value: Failed
  394. */
  395. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  396. {
  397. struct net_device *netdev = adapter->netdev;
  398. u32 addr;
  399. u16 bmcr, stat;
  400. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  401. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  402. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  403. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  404. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  405. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  406. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  407. break;
  408. }
  409. adapter->hw.phy.addr = adapter->mii.phy_id;
  410. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  411. if (addr == 32)
  412. return -EAGAIN;
  413. /* Selected the phy and isolate the rest */
  414. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  415. if (addr != adapter->mii.phy_id) {
  416. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  417. BMCR_ISOLATE);
  418. } else {
  419. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  420. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  421. bmcr & ~BMCR_ISOLATE);
  422. }
  423. }
  424. /* MII setup */
  425. adapter->mii.phy_id_mask = 0x1F;
  426. adapter->mii.reg_num_mask = 0x1F;
  427. adapter->mii.dev = adapter->netdev;
  428. adapter->mii.mdio_read = pch_gbe_mdio_read;
  429. adapter->mii.mdio_write = pch_gbe_mdio_write;
  430. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  431. return 0;
  432. }
  433. /**
  434. * pch_gbe_mdio_read - The read function for mii
  435. * @netdev: Network interface device structure
  436. * @addr: Phy ID
  437. * @reg: Access location
  438. * Returns
  439. * 0: Successfully
  440. * Negative value: Failed
  441. */
  442. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  443. {
  444. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  445. struct pch_gbe_hw *hw = &adapter->hw;
  446. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  447. (u16) 0);
  448. }
  449. /**
  450. * pch_gbe_mdio_write - The write function for mii
  451. * @netdev: Network interface device structure
  452. * @addr: Phy ID (not used)
  453. * @reg: Access location
  454. * @data: Write data
  455. */
  456. static void pch_gbe_mdio_write(struct net_device *netdev,
  457. int addr, int reg, int data)
  458. {
  459. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  460. struct pch_gbe_hw *hw = &adapter->hw;
  461. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  462. }
  463. /**
  464. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  465. * @work: Pointer of board private structure
  466. */
  467. static void pch_gbe_reset_task(struct work_struct *work)
  468. {
  469. struct pch_gbe_adapter *adapter;
  470. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  471. rtnl_lock();
  472. pch_gbe_reinit_locked(adapter);
  473. rtnl_unlock();
  474. }
  475. /**
  476. * pch_gbe_reinit_locked- Re-initialization
  477. * @adapter: Board private structure
  478. */
  479. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  480. {
  481. pch_gbe_down(adapter);
  482. pch_gbe_up(adapter);
  483. }
  484. /**
  485. * pch_gbe_reset - Reset GbE
  486. * @adapter: Board private structure
  487. */
  488. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  489. {
  490. pch_gbe_mac_reset_hw(&adapter->hw);
  491. /* Setup the receive address. */
  492. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  493. if (pch_gbe_hal_init_hw(&adapter->hw))
  494. pr_err("Hardware Error\n");
  495. }
  496. /**
  497. * pch_gbe_free_irq - Free an interrupt
  498. * @adapter: Board private structure
  499. */
  500. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  501. {
  502. struct net_device *netdev = adapter->netdev;
  503. free_irq(adapter->pdev->irq, netdev);
  504. if (adapter->have_msi) {
  505. pci_disable_msi(adapter->pdev);
  506. pr_debug("call pci_disable_msi\n");
  507. }
  508. }
  509. /**
  510. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  511. * @adapter: Board private structure
  512. */
  513. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  514. {
  515. struct pch_gbe_hw *hw = &adapter->hw;
  516. atomic_inc(&adapter->irq_sem);
  517. iowrite32(0, &hw->reg->INT_EN);
  518. ioread32(&hw->reg->INT_ST);
  519. synchronize_irq(adapter->pdev->irq);
  520. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  521. }
  522. /**
  523. * pch_gbe_irq_enable - Enable default interrupt generation settings
  524. * @adapter: Board private structure
  525. */
  526. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  527. {
  528. struct pch_gbe_hw *hw = &adapter->hw;
  529. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  530. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  531. ioread32(&hw->reg->INT_ST);
  532. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  533. }
  534. /**
  535. * pch_gbe_setup_tctl - configure the Transmit control registers
  536. * @adapter: Board private structure
  537. */
  538. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  539. {
  540. struct pch_gbe_hw *hw = &adapter->hw;
  541. u32 tx_mode, tcpip;
  542. tx_mode = PCH_GBE_TM_LONG_PKT |
  543. PCH_GBE_TM_ST_AND_FD |
  544. PCH_GBE_TM_SHORT_PKT |
  545. PCH_GBE_TM_TH_TX_STRT_8 |
  546. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  547. iowrite32(tx_mode, &hw->reg->TX_MODE);
  548. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  549. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  550. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  551. return;
  552. }
  553. /**
  554. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  555. * @adapter: Board private structure
  556. */
  557. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  558. {
  559. struct pch_gbe_hw *hw = &adapter->hw;
  560. u32 tdba, tdlen, dctrl;
  561. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  562. (unsigned long long)adapter->tx_ring->dma,
  563. adapter->tx_ring->size);
  564. /* Setup the HW Tx Head and Tail descriptor pointers */
  565. tdba = adapter->tx_ring->dma;
  566. tdlen = adapter->tx_ring->size - 0x10;
  567. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  568. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  569. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  570. /* Enables Transmission DMA */
  571. dctrl = ioread32(&hw->reg->DMA_CTRL);
  572. dctrl |= PCH_GBE_TX_DMA_EN;
  573. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  574. }
  575. /**
  576. * pch_gbe_setup_rctl - Configure the receive control registers
  577. * @adapter: Board private structure
  578. */
  579. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  580. {
  581. struct net_device *netdev = adapter->netdev;
  582. struct pch_gbe_hw *hw = &adapter->hw;
  583. u32 rx_mode, tcpip;
  584. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  585. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  586. iowrite32(rx_mode, &hw->reg->RX_MODE);
  587. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  588. if (netdev->features & NETIF_F_RXCSUM) {
  589. tcpip &= ~PCH_GBE_RX_TCPIPACC_OFF;
  590. tcpip |= PCH_GBE_RX_TCPIPACC_EN;
  591. } else {
  592. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  593. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  594. }
  595. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  596. return;
  597. }
  598. /**
  599. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  600. * @adapter: Board private structure
  601. */
  602. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  603. {
  604. struct pch_gbe_hw *hw = &adapter->hw;
  605. u32 rdba, rdlen, rctl, rxdma;
  606. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  607. (unsigned long long)adapter->rx_ring->dma,
  608. adapter->rx_ring->size);
  609. pch_gbe_mac_force_mac_fc(hw);
  610. /* Disables Receive MAC */
  611. rctl = ioread32(&hw->reg->MAC_RX_EN);
  612. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  613. /* Disables Receive DMA */
  614. rxdma = ioread32(&hw->reg->DMA_CTRL);
  615. rxdma &= ~PCH_GBE_RX_DMA_EN;
  616. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  617. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  618. ioread32(&hw->reg->MAC_RX_EN),
  619. ioread32(&hw->reg->DMA_CTRL));
  620. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  621. * the Base and Length of the Rx Descriptor Ring */
  622. rdba = adapter->rx_ring->dma;
  623. rdlen = adapter->rx_ring->size - 0x10;
  624. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  625. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  626. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  627. /* Enables Receive DMA */
  628. rxdma = ioread32(&hw->reg->DMA_CTRL);
  629. rxdma |= PCH_GBE_RX_DMA_EN;
  630. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  631. /* Enables Receive */
  632. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  633. }
  634. /**
  635. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  636. * @adapter: Board private structure
  637. * @buffer_info: Buffer information structure
  638. */
  639. static void pch_gbe_unmap_and_free_tx_resource(
  640. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  641. {
  642. if (buffer_info->mapped) {
  643. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  644. buffer_info->length, DMA_TO_DEVICE);
  645. buffer_info->mapped = false;
  646. }
  647. if (buffer_info->skb) {
  648. dev_kfree_skb_any(buffer_info->skb);
  649. buffer_info->skb = NULL;
  650. }
  651. }
  652. /**
  653. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  654. * @adapter: Board private structure
  655. * @buffer_info: Buffer information structure
  656. */
  657. static void pch_gbe_unmap_and_free_rx_resource(
  658. struct pch_gbe_adapter *adapter,
  659. struct pch_gbe_buffer *buffer_info)
  660. {
  661. if (buffer_info->mapped) {
  662. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  663. buffer_info->length, DMA_FROM_DEVICE);
  664. buffer_info->mapped = false;
  665. }
  666. if (buffer_info->skb) {
  667. dev_kfree_skb_any(buffer_info->skb);
  668. buffer_info->skb = NULL;
  669. }
  670. }
  671. /**
  672. * pch_gbe_clean_tx_ring - Free Tx Buffers
  673. * @adapter: Board private structure
  674. * @tx_ring: Ring to be cleaned
  675. */
  676. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  677. struct pch_gbe_tx_ring *tx_ring)
  678. {
  679. struct pch_gbe_hw *hw = &adapter->hw;
  680. struct pch_gbe_buffer *buffer_info;
  681. unsigned long size;
  682. unsigned int i;
  683. /* Free all the Tx ring sk_buffs */
  684. for (i = 0; i < tx_ring->count; i++) {
  685. buffer_info = &tx_ring->buffer_info[i];
  686. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  687. }
  688. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  689. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  690. memset(tx_ring->buffer_info, 0, size);
  691. /* Zero out the descriptor ring */
  692. memset(tx_ring->desc, 0, tx_ring->size);
  693. tx_ring->next_to_use = 0;
  694. tx_ring->next_to_clean = 0;
  695. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  696. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  697. }
  698. /**
  699. * pch_gbe_clean_rx_ring - Free Rx Buffers
  700. * @adapter: Board private structure
  701. * @rx_ring: Ring to free buffers from
  702. */
  703. static void
  704. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  705. struct pch_gbe_rx_ring *rx_ring)
  706. {
  707. struct pch_gbe_hw *hw = &adapter->hw;
  708. struct pch_gbe_buffer *buffer_info;
  709. unsigned long size;
  710. unsigned int i;
  711. /* Free all the Rx ring sk_buffs */
  712. for (i = 0; i < rx_ring->count; i++) {
  713. buffer_info = &rx_ring->buffer_info[i];
  714. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  715. }
  716. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  717. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  718. memset(rx_ring->buffer_info, 0, size);
  719. /* Zero out the descriptor ring */
  720. memset(rx_ring->desc, 0, rx_ring->size);
  721. rx_ring->next_to_clean = 0;
  722. rx_ring->next_to_use = 0;
  723. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  724. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  725. }
  726. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  727. u16 duplex)
  728. {
  729. struct pch_gbe_hw *hw = &adapter->hw;
  730. unsigned long rgmii = 0;
  731. /* Set the RGMII control. */
  732. #ifdef PCH_GBE_MAC_IFOP_RGMII
  733. switch (speed) {
  734. case SPEED_10:
  735. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  736. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  737. break;
  738. case SPEED_100:
  739. rgmii = (PCH_GBE_RGMII_RATE_25M |
  740. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  741. break;
  742. case SPEED_1000:
  743. rgmii = (PCH_GBE_RGMII_RATE_125M |
  744. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  745. break;
  746. }
  747. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  748. #else /* GMII */
  749. rgmii = 0;
  750. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  751. #endif
  752. }
  753. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  754. u16 duplex)
  755. {
  756. struct net_device *netdev = adapter->netdev;
  757. struct pch_gbe_hw *hw = &adapter->hw;
  758. unsigned long mode = 0;
  759. /* Set the communication mode */
  760. switch (speed) {
  761. case SPEED_10:
  762. mode = PCH_GBE_MODE_MII_ETHER;
  763. netdev->tx_queue_len = 10;
  764. break;
  765. case SPEED_100:
  766. mode = PCH_GBE_MODE_MII_ETHER;
  767. netdev->tx_queue_len = 100;
  768. break;
  769. case SPEED_1000:
  770. mode = PCH_GBE_MODE_GMII_ETHER;
  771. break;
  772. }
  773. if (duplex == DUPLEX_FULL)
  774. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  775. else
  776. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  777. iowrite32(mode, &hw->reg->MODE);
  778. }
  779. /**
  780. * pch_gbe_watchdog - Watchdog process
  781. * @data: Board private structure
  782. */
  783. static void pch_gbe_watchdog(unsigned long data)
  784. {
  785. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  786. struct net_device *netdev = adapter->netdev;
  787. struct pch_gbe_hw *hw = &adapter->hw;
  788. pr_debug("right now = %ld\n", jiffies);
  789. pch_gbe_update_stats(adapter);
  790. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  791. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  792. netdev->tx_queue_len = adapter->tx_queue_len;
  793. /* mii library handles link maintenance tasks */
  794. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  795. pr_err("ethtool get setting Error\n");
  796. mod_timer(&adapter->watchdog_timer,
  797. round_jiffies(jiffies +
  798. PCH_GBE_WATCHDOG_PERIOD));
  799. return;
  800. }
  801. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  802. hw->mac.link_duplex = cmd.duplex;
  803. /* Set the RGMII control. */
  804. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  805. hw->mac.link_duplex);
  806. /* Set the communication mode */
  807. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  808. hw->mac.link_duplex);
  809. netdev_dbg(netdev,
  810. "Link is Up %d Mbps %s-Duplex\n",
  811. hw->mac.link_speed,
  812. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  813. netif_carrier_on(netdev);
  814. netif_wake_queue(netdev);
  815. } else if ((!mii_link_ok(&adapter->mii)) &&
  816. (netif_carrier_ok(netdev))) {
  817. netdev_dbg(netdev, "NIC Link is Down\n");
  818. hw->mac.link_speed = SPEED_10;
  819. hw->mac.link_duplex = DUPLEX_HALF;
  820. netif_carrier_off(netdev);
  821. netif_stop_queue(netdev);
  822. }
  823. mod_timer(&adapter->watchdog_timer,
  824. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  825. }
  826. /**
  827. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  828. * @adapter: Board private structure
  829. * @tx_ring: Tx descriptor ring structure
  830. * @skb: Sockt buffer structure
  831. */
  832. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  833. struct pch_gbe_tx_ring *tx_ring,
  834. struct sk_buff *skb)
  835. {
  836. struct pch_gbe_hw *hw = &adapter->hw;
  837. struct pch_gbe_tx_desc *tx_desc;
  838. struct pch_gbe_buffer *buffer_info;
  839. struct sk_buff *tmp_skb;
  840. unsigned int frame_ctrl;
  841. unsigned int ring_num;
  842. unsigned long flags;
  843. /*-- Set frame control --*/
  844. frame_ctrl = 0;
  845. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  846. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  847. if (skb->ip_summed == CHECKSUM_NONE)
  848. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  849. /* Performs checksum processing */
  850. /*
  851. * It is because the hardware accelerator does not support a checksum,
  852. * when the received data size is less than 64 bytes.
  853. */
  854. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  855. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  856. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  857. if (skb->protocol == htons(ETH_P_IP)) {
  858. struct iphdr *iph = ip_hdr(skb);
  859. unsigned int offset;
  860. iph->check = 0;
  861. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  862. offset = skb_transport_offset(skb);
  863. if (iph->protocol == IPPROTO_TCP) {
  864. skb->csum = 0;
  865. tcp_hdr(skb)->check = 0;
  866. skb->csum = skb_checksum(skb, offset,
  867. skb->len - offset, 0);
  868. tcp_hdr(skb)->check =
  869. csum_tcpudp_magic(iph->saddr,
  870. iph->daddr,
  871. skb->len - offset,
  872. IPPROTO_TCP,
  873. skb->csum);
  874. } else if (iph->protocol == IPPROTO_UDP) {
  875. skb->csum = 0;
  876. udp_hdr(skb)->check = 0;
  877. skb->csum =
  878. skb_checksum(skb, offset,
  879. skb->len - offset, 0);
  880. udp_hdr(skb)->check =
  881. csum_tcpudp_magic(iph->saddr,
  882. iph->daddr,
  883. skb->len - offset,
  884. IPPROTO_UDP,
  885. skb->csum);
  886. }
  887. }
  888. }
  889. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  890. ring_num = tx_ring->next_to_use;
  891. if (unlikely((ring_num + 1) == tx_ring->count))
  892. tx_ring->next_to_use = 0;
  893. else
  894. tx_ring->next_to_use = ring_num + 1;
  895. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  896. buffer_info = &tx_ring->buffer_info[ring_num];
  897. tmp_skb = buffer_info->skb;
  898. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  899. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  900. tmp_skb->data[ETH_HLEN] = 0x00;
  901. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  902. tmp_skb->len = skb->len;
  903. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  904. (skb->len - ETH_HLEN));
  905. /*-- Set Buffer information --*/
  906. buffer_info->length = tmp_skb->len;
  907. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  908. buffer_info->length,
  909. DMA_TO_DEVICE);
  910. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  911. pr_err("TX DMA map failed\n");
  912. buffer_info->dma = 0;
  913. buffer_info->time_stamp = 0;
  914. tx_ring->next_to_use = ring_num;
  915. return;
  916. }
  917. buffer_info->mapped = true;
  918. buffer_info->time_stamp = jiffies;
  919. /*-- Set Tx descriptor --*/
  920. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  921. tx_desc->buffer_addr = (buffer_info->dma);
  922. tx_desc->length = (tmp_skb->len);
  923. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  924. tx_desc->tx_frame_ctrl = (frame_ctrl);
  925. tx_desc->gbec_status = (DSC_INIT16);
  926. if (unlikely(++ring_num == tx_ring->count))
  927. ring_num = 0;
  928. /* Update software pointer of TX descriptor */
  929. iowrite32(tx_ring->dma +
  930. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  931. &hw->reg->TX_DSC_SW_P);
  932. dev_kfree_skb_any(skb);
  933. }
  934. /**
  935. * pch_gbe_update_stats - Update the board statistics counters
  936. * @adapter: Board private structure
  937. */
  938. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  939. {
  940. struct net_device *netdev = adapter->netdev;
  941. struct pci_dev *pdev = adapter->pdev;
  942. struct pch_gbe_hw_stats *stats = &adapter->stats;
  943. unsigned long flags;
  944. /*
  945. * Prevent stats update while adapter is being reset, or if the pci
  946. * connection is down.
  947. */
  948. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  949. return;
  950. spin_lock_irqsave(&adapter->stats_lock, flags);
  951. /* Update device status "adapter->stats" */
  952. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  953. stats->tx_errors = stats->tx_length_errors +
  954. stats->tx_aborted_errors +
  955. stats->tx_carrier_errors + stats->tx_timeout_count;
  956. /* Update network device status "adapter->net_stats" */
  957. netdev->stats.rx_packets = stats->rx_packets;
  958. netdev->stats.rx_bytes = stats->rx_bytes;
  959. netdev->stats.rx_dropped = stats->rx_dropped;
  960. netdev->stats.tx_packets = stats->tx_packets;
  961. netdev->stats.tx_bytes = stats->tx_bytes;
  962. netdev->stats.tx_dropped = stats->tx_dropped;
  963. /* Fill out the OS statistics structure */
  964. netdev->stats.multicast = stats->multicast;
  965. netdev->stats.collisions = stats->collisions;
  966. /* Rx Errors */
  967. netdev->stats.rx_errors = stats->rx_errors;
  968. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  969. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  970. /* Tx Errors */
  971. netdev->stats.tx_errors = stats->tx_errors;
  972. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  973. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  974. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  975. }
  976. /**
  977. * pch_gbe_intr - Interrupt Handler
  978. * @irq: Interrupt number
  979. * @data: Pointer to a network interface device structure
  980. * Returns
  981. * - IRQ_HANDLED: Our interrupt
  982. * - IRQ_NONE: Not our interrupt
  983. */
  984. static irqreturn_t pch_gbe_intr(int irq, void *data)
  985. {
  986. struct net_device *netdev = data;
  987. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  988. struct pch_gbe_hw *hw = &adapter->hw;
  989. u32 int_st;
  990. u32 int_en;
  991. /* Check request status */
  992. int_st = ioread32(&hw->reg->INT_ST);
  993. int_st = int_st & ioread32(&hw->reg->INT_EN);
  994. /* When request status is no interruption factor */
  995. if (unlikely(!int_st))
  996. return IRQ_NONE; /* Not our interrupt. End processing. */
  997. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  998. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  999. adapter->stats.intr_rx_frame_err_count++;
  1000. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1001. adapter->stats.intr_rx_fifo_err_count++;
  1002. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1003. adapter->stats.intr_rx_dma_err_count++;
  1004. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1005. adapter->stats.intr_tx_fifo_err_count++;
  1006. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1007. adapter->stats.intr_tx_dma_err_count++;
  1008. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1009. adapter->stats.intr_tcpip_err_count++;
  1010. /* When Rx descriptor is empty */
  1011. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1012. adapter->stats.intr_rx_dsc_empty_count++;
  1013. pr_err("Rx descriptor is empty\n");
  1014. int_en = ioread32(&hw->reg->INT_EN);
  1015. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1016. if (hw->mac.tx_fc_enable) {
  1017. /* Set Pause packet */
  1018. pch_gbe_mac_set_pause_packet(hw);
  1019. }
  1020. if ((int_en & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))
  1021. == 0) {
  1022. return IRQ_HANDLED;
  1023. }
  1024. }
  1025. /* When request status is Receive interruption */
  1026. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))) {
  1027. if (likely(napi_schedule_prep(&adapter->napi))) {
  1028. /* Enable only Rx Descriptor empty */
  1029. atomic_inc(&adapter->irq_sem);
  1030. int_en = ioread32(&hw->reg->INT_EN);
  1031. int_en &=
  1032. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1033. iowrite32(int_en, &hw->reg->INT_EN);
  1034. /* Start polling for NAPI */
  1035. __napi_schedule(&adapter->napi);
  1036. }
  1037. }
  1038. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1039. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1040. return IRQ_HANDLED;
  1041. }
  1042. /**
  1043. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1044. * @adapter: Board private structure
  1045. * @rx_ring: Rx descriptor ring
  1046. * @cleaned_count: Cleaned count
  1047. */
  1048. static void
  1049. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1050. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1051. {
  1052. struct net_device *netdev = adapter->netdev;
  1053. struct pci_dev *pdev = adapter->pdev;
  1054. struct pch_gbe_hw *hw = &adapter->hw;
  1055. struct pch_gbe_rx_desc *rx_desc;
  1056. struct pch_gbe_buffer *buffer_info;
  1057. struct sk_buff *skb;
  1058. unsigned int i;
  1059. unsigned int bufsz;
  1060. bufsz = adapter->rx_buffer_len + PCH_GBE_DMA_ALIGN;
  1061. i = rx_ring->next_to_use;
  1062. while ((cleaned_count--)) {
  1063. buffer_info = &rx_ring->buffer_info[i];
  1064. skb = buffer_info->skb;
  1065. if (skb) {
  1066. skb_trim(skb, 0);
  1067. } else {
  1068. skb = netdev_alloc_skb(netdev, bufsz);
  1069. if (unlikely(!skb)) {
  1070. /* Better luck next round */
  1071. adapter->stats.rx_alloc_buff_failed++;
  1072. break;
  1073. }
  1074. /* 64byte align */
  1075. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1076. buffer_info->skb = skb;
  1077. buffer_info->length = adapter->rx_buffer_len;
  1078. }
  1079. buffer_info->dma = dma_map_single(&pdev->dev,
  1080. skb->data,
  1081. buffer_info->length,
  1082. DMA_FROM_DEVICE);
  1083. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1084. dev_kfree_skb(skb);
  1085. buffer_info->skb = NULL;
  1086. buffer_info->dma = 0;
  1087. adapter->stats.rx_alloc_buff_failed++;
  1088. break; /* while !buffer_info->skb */
  1089. }
  1090. buffer_info->mapped = true;
  1091. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1092. rx_desc->buffer_addr = (buffer_info->dma);
  1093. rx_desc->gbec_status = DSC_INIT16;
  1094. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1095. i, (unsigned long long)buffer_info->dma,
  1096. buffer_info->length);
  1097. if (unlikely(++i == rx_ring->count))
  1098. i = 0;
  1099. }
  1100. if (likely(rx_ring->next_to_use != i)) {
  1101. rx_ring->next_to_use = i;
  1102. if (unlikely(i-- == 0))
  1103. i = (rx_ring->count - 1);
  1104. iowrite32(rx_ring->dma +
  1105. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1106. &hw->reg->RX_DSC_SW_P);
  1107. }
  1108. return;
  1109. }
  1110. /**
  1111. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1112. * @adapter: Board private structure
  1113. * @tx_ring: Tx descriptor ring
  1114. */
  1115. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1116. struct pch_gbe_tx_ring *tx_ring)
  1117. {
  1118. struct pch_gbe_buffer *buffer_info;
  1119. struct sk_buff *skb;
  1120. unsigned int i;
  1121. unsigned int bufsz;
  1122. struct pch_gbe_tx_desc *tx_desc;
  1123. bufsz =
  1124. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1125. for (i = 0; i < tx_ring->count; i++) {
  1126. buffer_info = &tx_ring->buffer_info[i];
  1127. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1128. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1129. buffer_info->skb = skb;
  1130. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1131. tx_desc->gbec_status = (DSC_INIT16);
  1132. }
  1133. return;
  1134. }
  1135. /**
  1136. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1137. * @adapter: Board private structure
  1138. * @tx_ring: Tx descriptor ring
  1139. * Returns
  1140. * true: Cleaned the descriptor
  1141. * false: Not cleaned the descriptor
  1142. */
  1143. static bool
  1144. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1145. struct pch_gbe_tx_ring *tx_ring)
  1146. {
  1147. struct pch_gbe_tx_desc *tx_desc;
  1148. struct pch_gbe_buffer *buffer_info;
  1149. struct sk_buff *skb;
  1150. unsigned int i;
  1151. unsigned int cleaned_count = 0;
  1152. bool cleaned = false;
  1153. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1154. i = tx_ring->next_to_clean;
  1155. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1156. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1157. tx_desc->gbec_status, tx_desc->dma_status);
  1158. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1159. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1160. cleaned = true;
  1161. buffer_info = &tx_ring->buffer_info[i];
  1162. skb = buffer_info->skb;
  1163. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1164. adapter->stats.tx_aborted_errors++;
  1165. pr_err("Transfer Abort Error\n");
  1166. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1167. ) {
  1168. adapter->stats.tx_carrier_errors++;
  1169. pr_err("Transfer Carrier Sense Error\n");
  1170. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1171. ) {
  1172. adapter->stats.tx_aborted_errors++;
  1173. pr_err("Transfer Collision Abort Error\n");
  1174. } else if ((tx_desc->gbec_status &
  1175. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1176. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1177. adapter->stats.collisions++;
  1178. adapter->stats.tx_packets++;
  1179. adapter->stats.tx_bytes += skb->len;
  1180. pr_debug("Transfer Collision\n");
  1181. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1182. ) {
  1183. adapter->stats.tx_packets++;
  1184. adapter->stats.tx_bytes += skb->len;
  1185. }
  1186. if (buffer_info->mapped) {
  1187. pr_debug("unmap buffer_info->dma : %d\n", i);
  1188. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1189. buffer_info->length, DMA_TO_DEVICE);
  1190. buffer_info->mapped = false;
  1191. }
  1192. if (buffer_info->skb) {
  1193. pr_debug("trim buffer_info->skb : %d\n", i);
  1194. skb_trim(buffer_info->skb, 0);
  1195. }
  1196. tx_desc->gbec_status = DSC_INIT16;
  1197. if (unlikely(++i == tx_ring->count))
  1198. i = 0;
  1199. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1200. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1201. if (cleaned_count++ == PCH_GBE_TX_WEIGHT)
  1202. break;
  1203. }
  1204. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1205. cleaned_count);
  1206. /* Recover from running out of Tx resources in xmit_frame */
  1207. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1208. netif_wake_queue(adapter->netdev);
  1209. adapter->stats.tx_restart_count++;
  1210. pr_debug("Tx wake queue\n");
  1211. }
  1212. spin_lock(&adapter->tx_queue_lock);
  1213. tx_ring->next_to_clean = i;
  1214. spin_unlock(&adapter->tx_queue_lock);
  1215. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1216. return cleaned;
  1217. }
  1218. /**
  1219. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1220. * @adapter: Board private structure
  1221. * @rx_ring: Rx descriptor ring
  1222. * @work_done: Completed count
  1223. * @work_to_do: Request count
  1224. * Returns
  1225. * true: Cleaned the descriptor
  1226. * false: Not cleaned the descriptor
  1227. */
  1228. static bool
  1229. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1230. struct pch_gbe_rx_ring *rx_ring,
  1231. int *work_done, int work_to_do)
  1232. {
  1233. struct net_device *netdev = adapter->netdev;
  1234. struct pci_dev *pdev = adapter->pdev;
  1235. struct pch_gbe_buffer *buffer_info;
  1236. struct pch_gbe_rx_desc *rx_desc;
  1237. u32 length;
  1238. unsigned int i;
  1239. unsigned int cleaned_count = 0;
  1240. bool cleaned = false;
  1241. struct sk_buff *skb, *new_skb;
  1242. u8 dma_status;
  1243. u16 gbec_status;
  1244. u32 tcp_ip_status;
  1245. i = rx_ring->next_to_clean;
  1246. while (*work_done < work_to_do) {
  1247. /* Check Rx descriptor status */
  1248. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1249. if (rx_desc->gbec_status == DSC_INIT16)
  1250. break;
  1251. cleaned = true;
  1252. cleaned_count++;
  1253. dma_status = rx_desc->dma_status;
  1254. gbec_status = rx_desc->gbec_status;
  1255. tcp_ip_status = rx_desc->tcp_ip_status;
  1256. rx_desc->gbec_status = DSC_INIT16;
  1257. buffer_info = &rx_ring->buffer_info[i];
  1258. skb = buffer_info->skb;
  1259. /* unmap dma */
  1260. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1261. buffer_info->length, DMA_FROM_DEVICE);
  1262. buffer_info->mapped = false;
  1263. /* Prefetch the packet */
  1264. prefetch(skb->data);
  1265. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1266. "TCP:0x%08x] BufInf = 0x%p\n",
  1267. i, dma_status, gbec_status, tcp_ip_status,
  1268. buffer_info);
  1269. /* Error check */
  1270. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1271. adapter->stats.rx_frame_errors++;
  1272. pr_err("Receive Not Octal Error\n");
  1273. } else if (unlikely(gbec_status &
  1274. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1275. adapter->stats.rx_frame_errors++;
  1276. pr_err("Receive Nibble Error\n");
  1277. } else if (unlikely(gbec_status &
  1278. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1279. adapter->stats.rx_crc_errors++;
  1280. pr_err("Receive CRC Error\n");
  1281. } else {
  1282. /* get receive length */
  1283. /* length convert[-3] */
  1284. length = (rx_desc->rx_words_eob) - 3;
  1285. /* Decide the data conversion method */
  1286. if (!(netdev->features & NETIF_F_RXCSUM)) {
  1287. /* [Header:14][payload] */
  1288. if (NET_IP_ALIGN) {
  1289. /* Because alignment differs,
  1290. * the new_skb is newly allocated,
  1291. * and data is copied to new_skb.*/
  1292. new_skb = netdev_alloc_skb(netdev,
  1293. length + NET_IP_ALIGN);
  1294. if (!new_skb) {
  1295. /* dorrop error */
  1296. pr_err("New skb allocation "
  1297. "Error\n");
  1298. goto dorrop;
  1299. }
  1300. skb_reserve(new_skb, NET_IP_ALIGN);
  1301. memcpy(new_skb->data, skb->data,
  1302. length);
  1303. skb = new_skb;
  1304. } else {
  1305. /* DMA buffer is used as SKB as it is.*/
  1306. buffer_info->skb = NULL;
  1307. }
  1308. } else {
  1309. /* [Header:14][padding:2][payload] */
  1310. /* The length includes padding length */
  1311. length = length - PCH_GBE_DMA_PADDING;
  1312. if ((length < copybreak) ||
  1313. (NET_IP_ALIGN != PCH_GBE_DMA_PADDING)) {
  1314. /* Because alignment differs,
  1315. * the new_skb is newly allocated,
  1316. * and data is copied to new_skb.
  1317. * Padding data is deleted
  1318. * at the time of a copy.*/
  1319. new_skb = netdev_alloc_skb(netdev,
  1320. length + NET_IP_ALIGN);
  1321. if (!new_skb) {
  1322. /* dorrop error */
  1323. pr_err("New skb allocation "
  1324. "Error\n");
  1325. goto dorrop;
  1326. }
  1327. skb_reserve(new_skb, NET_IP_ALIGN);
  1328. memcpy(new_skb->data, skb->data,
  1329. ETH_HLEN);
  1330. memcpy(&new_skb->data[ETH_HLEN],
  1331. &skb->data[ETH_HLEN +
  1332. PCH_GBE_DMA_PADDING],
  1333. length - ETH_HLEN);
  1334. skb = new_skb;
  1335. } else {
  1336. /* Padding data is deleted
  1337. * by moving header data.*/
  1338. memmove(&skb->data[PCH_GBE_DMA_PADDING],
  1339. &skb->data[0], ETH_HLEN);
  1340. skb_reserve(skb, NET_IP_ALIGN);
  1341. buffer_info->skb = NULL;
  1342. }
  1343. }
  1344. /* The length includes FCS length */
  1345. length = length - ETH_FCS_LEN;
  1346. /* update status of driver */
  1347. adapter->stats.rx_bytes += length;
  1348. adapter->stats.rx_packets++;
  1349. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1350. adapter->stats.multicast++;
  1351. /* Write meta date of skb */
  1352. skb_put(skb, length);
  1353. skb->protocol = eth_type_trans(skb, netdev);
  1354. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1355. skb->ip_summed = CHECKSUM_NONE;
  1356. else
  1357. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1358. napi_gro_receive(&adapter->napi, skb);
  1359. (*work_done)++;
  1360. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1361. skb->ip_summed, length);
  1362. }
  1363. dorrop:
  1364. /* return some buffers to hardware, one at a time is too slow */
  1365. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1366. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1367. cleaned_count);
  1368. cleaned_count = 0;
  1369. }
  1370. if (++i == rx_ring->count)
  1371. i = 0;
  1372. }
  1373. rx_ring->next_to_clean = i;
  1374. if (cleaned_count)
  1375. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1376. return cleaned;
  1377. }
  1378. /**
  1379. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1380. * @adapter: Board private structure
  1381. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1382. * Returns
  1383. * 0: Successfully
  1384. * Negative value: Failed
  1385. */
  1386. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1387. struct pch_gbe_tx_ring *tx_ring)
  1388. {
  1389. struct pci_dev *pdev = adapter->pdev;
  1390. struct pch_gbe_tx_desc *tx_desc;
  1391. int size;
  1392. int desNo;
  1393. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1394. tx_ring->buffer_info = vzalloc(size);
  1395. if (!tx_ring->buffer_info) {
  1396. pr_err("Unable to allocate memory for the buffer information\n");
  1397. return -ENOMEM;
  1398. }
  1399. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1400. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1401. &tx_ring->dma, GFP_KERNEL);
  1402. if (!tx_ring->desc) {
  1403. vfree(tx_ring->buffer_info);
  1404. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1405. return -ENOMEM;
  1406. }
  1407. memset(tx_ring->desc, 0, tx_ring->size);
  1408. tx_ring->next_to_use = 0;
  1409. tx_ring->next_to_clean = 0;
  1410. spin_lock_init(&tx_ring->tx_lock);
  1411. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1412. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1413. tx_desc->gbec_status = DSC_INIT16;
  1414. }
  1415. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1416. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1417. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1418. tx_ring->next_to_clean, tx_ring->next_to_use);
  1419. return 0;
  1420. }
  1421. /**
  1422. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1423. * @adapter: Board private structure
  1424. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1425. * Returns
  1426. * 0: Successfully
  1427. * Negative value: Failed
  1428. */
  1429. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1430. struct pch_gbe_rx_ring *rx_ring)
  1431. {
  1432. struct pci_dev *pdev = adapter->pdev;
  1433. struct pch_gbe_rx_desc *rx_desc;
  1434. int size;
  1435. int desNo;
  1436. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1437. rx_ring->buffer_info = vzalloc(size);
  1438. if (!rx_ring->buffer_info) {
  1439. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1440. return -ENOMEM;
  1441. }
  1442. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1443. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1444. &rx_ring->dma, GFP_KERNEL);
  1445. if (!rx_ring->desc) {
  1446. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1447. vfree(rx_ring->buffer_info);
  1448. return -ENOMEM;
  1449. }
  1450. memset(rx_ring->desc, 0, rx_ring->size);
  1451. rx_ring->next_to_clean = 0;
  1452. rx_ring->next_to_use = 0;
  1453. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1454. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1455. rx_desc->gbec_status = DSC_INIT16;
  1456. }
  1457. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1458. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1459. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1460. rx_ring->next_to_clean, rx_ring->next_to_use);
  1461. return 0;
  1462. }
  1463. /**
  1464. * pch_gbe_free_tx_resources - Free Tx Resources
  1465. * @adapter: Board private structure
  1466. * @tx_ring: Tx descriptor ring for a specific queue
  1467. */
  1468. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1469. struct pch_gbe_tx_ring *tx_ring)
  1470. {
  1471. struct pci_dev *pdev = adapter->pdev;
  1472. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1473. vfree(tx_ring->buffer_info);
  1474. tx_ring->buffer_info = NULL;
  1475. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1476. tx_ring->desc = NULL;
  1477. }
  1478. /**
  1479. * pch_gbe_free_rx_resources - Free Rx Resources
  1480. * @adapter: Board private structure
  1481. * @rx_ring: Ring to clean the resources from
  1482. */
  1483. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1484. struct pch_gbe_rx_ring *rx_ring)
  1485. {
  1486. struct pci_dev *pdev = adapter->pdev;
  1487. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1488. vfree(rx_ring->buffer_info);
  1489. rx_ring->buffer_info = NULL;
  1490. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1491. rx_ring->desc = NULL;
  1492. }
  1493. /**
  1494. * pch_gbe_request_irq - Allocate an interrupt line
  1495. * @adapter: Board private structure
  1496. * Returns
  1497. * 0: Successfully
  1498. * Negative value: Failed
  1499. */
  1500. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1501. {
  1502. struct net_device *netdev = adapter->netdev;
  1503. int err;
  1504. int flags;
  1505. flags = IRQF_SHARED;
  1506. adapter->have_msi = false;
  1507. err = pci_enable_msi(adapter->pdev);
  1508. pr_debug("call pci_enable_msi\n");
  1509. if (err) {
  1510. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1511. } else {
  1512. flags = 0;
  1513. adapter->have_msi = true;
  1514. }
  1515. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1516. flags, netdev->name, netdev);
  1517. if (err)
  1518. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1519. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1520. adapter->have_msi, flags, err);
  1521. return err;
  1522. }
  1523. static void pch_gbe_set_multi(struct net_device *netdev);
  1524. /**
  1525. * pch_gbe_up - Up GbE network device
  1526. * @adapter: Board private structure
  1527. * Returns
  1528. * 0: Successfully
  1529. * Negative value: Failed
  1530. */
  1531. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1532. {
  1533. struct net_device *netdev = adapter->netdev;
  1534. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1535. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1536. int err;
  1537. /* hardware has been reset, we need to reload some things */
  1538. pch_gbe_set_multi(netdev);
  1539. pch_gbe_setup_tctl(adapter);
  1540. pch_gbe_configure_tx(adapter);
  1541. pch_gbe_setup_rctl(adapter);
  1542. pch_gbe_configure_rx(adapter);
  1543. err = pch_gbe_request_irq(adapter);
  1544. if (err) {
  1545. pr_err("Error: can't bring device up\n");
  1546. return err;
  1547. }
  1548. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1549. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1550. adapter->tx_queue_len = netdev->tx_queue_len;
  1551. mod_timer(&adapter->watchdog_timer, jiffies);
  1552. napi_enable(&adapter->napi);
  1553. pch_gbe_irq_enable(adapter);
  1554. netif_start_queue(adapter->netdev);
  1555. return 0;
  1556. }
  1557. /**
  1558. * pch_gbe_down - Down GbE network device
  1559. * @adapter: Board private structure
  1560. */
  1561. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1562. {
  1563. struct net_device *netdev = adapter->netdev;
  1564. /* signal that we're down so the interrupt handler does not
  1565. * reschedule our watchdog timer */
  1566. napi_disable(&adapter->napi);
  1567. atomic_set(&adapter->irq_sem, 0);
  1568. pch_gbe_irq_disable(adapter);
  1569. pch_gbe_free_irq(adapter);
  1570. del_timer_sync(&adapter->watchdog_timer);
  1571. netdev->tx_queue_len = adapter->tx_queue_len;
  1572. netif_carrier_off(netdev);
  1573. netif_stop_queue(netdev);
  1574. pch_gbe_reset(adapter);
  1575. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1576. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1577. }
  1578. /**
  1579. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1580. * @adapter: Board private structure to initialize
  1581. * Returns
  1582. * 0: Successfully
  1583. * Negative value: Failed
  1584. */
  1585. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1586. {
  1587. struct pch_gbe_hw *hw = &adapter->hw;
  1588. struct net_device *netdev = adapter->netdev;
  1589. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1590. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1591. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1592. /* Initialize the hardware-specific values */
  1593. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1594. pr_err("Hardware Initialization Failure\n");
  1595. return -EIO;
  1596. }
  1597. if (pch_gbe_alloc_queues(adapter)) {
  1598. pr_err("Unable to allocate memory for queues\n");
  1599. return -ENOMEM;
  1600. }
  1601. spin_lock_init(&adapter->hw.miim_lock);
  1602. spin_lock_init(&adapter->tx_queue_lock);
  1603. spin_lock_init(&adapter->stats_lock);
  1604. spin_lock_init(&adapter->ethtool_lock);
  1605. atomic_set(&adapter->irq_sem, 0);
  1606. pch_gbe_irq_disable(adapter);
  1607. pch_gbe_init_stats(adapter);
  1608. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1609. (u32) adapter->rx_buffer_len,
  1610. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1611. return 0;
  1612. }
  1613. /**
  1614. * pch_gbe_open - Called when a network interface is made active
  1615. * @netdev: Network interface device structure
  1616. * Returns
  1617. * 0: Successfully
  1618. * Negative value: Failed
  1619. */
  1620. static int pch_gbe_open(struct net_device *netdev)
  1621. {
  1622. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1623. struct pch_gbe_hw *hw = &adapter->hw;
  1624. int err;
  1625. /* allocate transmit descriptors */
  1626. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1627. if (err)
  1628. goto err_setup_tx;
  1629. /* allocate receive descriptors */
  1630. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1631. if (err)
  1632. goto err_setup_rx;
  1633. pch_gbe_hal_power_up_phy(hw);
  1634. err = pch_gbe_up(adapter);
  1635. if (err)
  1636. goto err_up;
  1637. pr_debug("Success End\n");
  1638. return 0;
  1639. err_up:
  1640. if (!adapter->wake_up_evt)
  1641. pch_gbe_hal_power_down_phy(hw);
  1642. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1643. err_setup_rx:
  1644. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1645. err_setup_tx:
  1646. pch_gbe_reset(adapter);
  1647. pr_err("Error End\n");
  1648. return err;
  1649. }
  1650. /**
  1651. * pch_gbe_stop - Disables a network interface
  1652. * @netdev: Network interface device structure
  1653. * Returns
  1654. * 0: Successfully
  1655. */
  1656. static int pch_gbe_stop(struct net_device *netdev)
  1657. {
  1658. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1659. struct pch_gbe_hw *hw = &adapter->hw;
  1660. pch_gbe_down(adapter);
  1661. if (!adapter->wake_up_evt)
  1662. pch_gbe_hal_power_down_phy(hw);
  1663. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1664. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1665. return 0;
  1666. }
  1667. /**
  1668. * pch_gbe_xmit_frame - Packet transmitting start
  1669. * @skb: Socket buffer structure
  1670. * @netdev: Network interface device structure
  1671. * Returns
  1672. * - NETDEV_TX_OK: Normal end
  1673. * - NETDEV_TX_BUSY: Error end
  1674. */
  1675. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1676. {
  1677. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1678. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1679. unsigned long flags;
  1680. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1681. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1682. skb->len, adapter->hw.mac.max_frame_size);
  1683. dev_kfree_skb_any(skb);
  1684. adapter->stats.tx_length_errors++;
  1685. return NETDEV_TX_OK;
  1686. }
  1687. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1688. /* Collision - tell upper layer to requeue */
  1689. return NETDEV_TX_LOCKED;
  1690. }
  1691. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1692. netif_stop_queue(netdev);
  1693. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1694. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1695. tx_ring->next_to_use, tx_ring->next_to_clean);
  1696. return NETDEV_TX_BUSY;
  1697. }
  1698. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1699. /* CRC,ITAG no support */
  1700. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1701. return NETDEV_TX_OK;
  1702. }
  1703. /**
  1704. * pch_gbe_get_stats - Get System Network Statistics
  1705. * @netdev: Network interface device structure
  1706. * Returns: The current stats
  1707. */
  1708. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1709. {
  1710. /* only return the current stats */
  1711. return &netdev->stats;
  1712. }
  1713. /**
  1714. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1715. * @netdev: Network interface device structure
  1716. */
  1717. static void pch_gbe_set_multi(struct net_device *netdev)
  1718. {
  1719. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1720. struct pch_gbe_hw *hw = &adapter->hw;
  1721. struct netdev_hw_addr *ha;
  1722. u8 *mta_list;
  1723. u32 rctl;
  1724. int i;
  1725. int mc_count;
  1726. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1727. /* Check for Promiscuous and All Multicast modes */
  1728. rctl = ioread32(&hw->reg->RX_MODE);
  1729. mc_count = netdev_mc_count(netdev);
  1730. if ((netdev->flags & IFF_PROMISC)) {
  1731. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1732. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1733. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1734. /* all the multicasting receive permissions */
  1735. rctl |= PCH_GBE_ADD_FIL_EN;
  1736. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1737. } else {
  1738. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1739. /* all the multicasting receive permissions */
  1740. rctl |= PCH_GBE_ADD_FIL_EN;
  1741. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1742. } else {
  1743. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1744. }
  1745. }
  1746. iowrite32(rctl, &hw->reg->RX_MODE);
  1747. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1748. return;
  1749. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1750. if (!mta_list)
  1751. return;
  1752. /* The shared function expects a packed array of only addresses. */
  1753. i = 0;
  1754. netdev_for_each_mc_addr(ha, netdev) {
  1755. if (i == mc_count)
  1756. break;
  1757. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1758. }
  1759. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1760. PCH_GBE_MAR_ENTRIES);
  1761. kfree(mta_list);
  1762. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1763. ioread32(&hw->reg->RX_MODE), mc_count);
  1764. }
  1765. /**
  1766. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1767. * @netdev: Network interface device structure
  1768. * @addr: Pointer to an address structure
  1769. * Returns
  1770. * 0: Successfully
  1771. * -EADDRNOTAVAIL: Failed
  1772. */
  1773. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1774. {
  1775. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1776. struct sockaddr *skaddr = addr;
  1777. int ret_val;
  1778. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1779. ret_val = -EADDRNOTAVAIL;
  1780. } else {
  1781. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1782. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1783. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1784. ret_val = 0;
  1785. }
  1786. pr_debug("ret_val : 0x%08x\n", ret_val);
  1787. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1788. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1789. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1790. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1791. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1792. return ret_val;
  1793. }
  1794. /**
  1795. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1796. * @netdev: Network interface device structure
  1797. * @new_mtu: New value for maximum frame size
  1798. * Returns
  1799. * 0: Successfully
  1800. * -EINVAL: Failed
  1801. */
  1802. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  1803. {
  1804. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1805. int max_frame;
  1806. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  1807. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  1808. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  1809. pr_err("Invalid MTU setting\n");
  1810. return -EINVAL;
  1811. }
  1812. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  1813. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1814. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  1815. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  1816. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  1817. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  1818. else
  1819. adapter->rx_buffer_len = PCH_GBE_MAX_JUMBO_FRAME_SIZE;
  1820. netdev->mtu = new_mtu;
  1821. adapter->hw.mac.max_frame_size = max_frame;
  1822. if (netif_running(netdev))
  1823. pch_gbe_reinit_locked(adapter);
  1824. else
  1825. pch_gbe_reset(adapter);
  1826. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  1827. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  1828. adapter->hw.mac.max_frame_size);
  1829. return 0;
  1830. }
  1831. /**
  1832. * pch_gbe_set_features - Reset device after features changed
  1833. * @netdev: Network interface device structure
  1834. * @features: New features
  1835. * Returns
  1836. * 0: HW state updated successfully
  1837. */
  1838. static int pch_gbe_set_features(struct net_device *netdev, u32 features)
  1839. {
  1840. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1841. u32 changed = features ^ netdev->features;
  1842. if (!(changed & NETIF_F_RXCSUM))
  1843. return 0;
  1844. if (netif_running(netdev))
  1845. pch_gbe_reinit_locked(adapter);
  1846. else
  1847. pch_gbe_reset(adapter);
  1848. return 0;
  1849. }
  1850. /**
  1851. * pch_gbe_ioctl - Controls register through a MII interface
  1852. * @netdev: Network interface device structure
  1853. * @ifr: Pointer to ifr structure
  1854. * @cmd: Control command
  1855. * Returns
  1856. * 0: Successfully
  1857. * Negative value: Failed
  1858. */
  1859. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1860. {
  1861. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1862. pr_debug("cmd : 0x%04x\n", cmd);
  1863. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  1864. }
  1865. /**
  1866. * pch_gbe_tx_timeout - Respond to a Tx Hang
  1867. * @netdev: Network interface device structure
  1868. */
  1869. static void pch_gbe_tx_timeout(struct net_device *netdev)
  1870. {
  1871. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1872. /* Do the reset outside of interrupt context */
  1873. adapter->stats.tx_timeout_count++;
  1874. schedule_work(&adapter->reset_task);
  1875. }
  1876. /**
  1877. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  1878. * @napi: Pointer of polling device struct
  1879. * @budget: The maximum number of a packet
  1880. * Returns
  1881. * false: Exit the polling mode
  1882. * true: Continue the polling mode
  1883. */
  1884. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  1885. {
  1886. struct pch_gbe_adapter *adapter =
  1887. container_of(napi, struct pch_gbe_adapter, napi);
  1888. struct net_device *netdev = adapter->netdev;
  1889. int work_done = 0;
  1890. bool poll_end_flag = false;
  1891. bool cleaned = false;
  1892. pr_debug("budget : %d\n", budget);
  1893. /* Keep link state information with original netdev */
  1894. if (!netif_carrier_ok(netdev)) {
  1895. poll_end_flag = true;
  1896. } else {
  1897. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  1898. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  1899. if (cleaned)
  1900. work_done = budget;
  1901. /* If no Tx and not enough Rx work done,
  1902. * exit the polling mode
  1903. */
  1904. if ((work_done < budget) || !netif_running(netdev))
  1905. poll_end_flag = true;
  1906. }
  1907. if (poll_end_flag) {
  1908. napi_complete(napi);
  1909. pch_gbe_irq_enable(adapter);
  1910. }
  1911. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  1912. poll_end_flag, work_done, budget);
  1913. return work_done;
  1914. }
  1915. #ifdef CONFIG_NET_POLL_CONTROLLER
  1916. /**
  1917. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  1918. * @netdev: Network interface device structure
  1919. */
  1920. static void pch_gbe_netpoll(struct net_device *netdev)
  1921. {
  1922. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1923. disable_irq(adapter->pdev->irq);
  1924. pch_gbe_intr(adapter->pdev->irq, netdev);
  1925. enable_irq(adapter->pdev->irq);
  1926. }
  1927. #endif
  1928. static const struct net_device_ops pch_gbe_netdev_ops = {
  1929. .ndo_open = pch_gbe_open,
  1930. .ndo_stop = pch_gbe_stop,
  1931. .ndo_start_xmit = pch_gbe_xmit_frame,
  1932. .ndo_get_stats = pch_gbe_get_stats,
  1933. .ndo_set_mac_address = pch_gbe_set_mac,
  1934. .ndo_tx_timeout = pch_gbe_tx_timeout,
  1935. .ndo_change_mtu = pch_gbe_change_mtu,
  1936. .ndo_set_features = pch_gbe_set_features,
  1937. .ndo_do_ioctl = pch_gbe_ioctl,
  1938. .ndo_set_multicast_list = &pch_gbe_set_multi,
  1939. #ifdef CONFIG_NET_POLL_CONTROLLER
  1940. .ndo_poll_controller = pch_gbe_netpoll,
  1941. #endif
  1942. };
  1943. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  1944. pci_channel_state_t state)
  1945. {
  1946. struct net_device *netdev = pci_get_drvdata(pdev);
  1947. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1948. netif_device_detach(netdev);
  1949. if (netif_running(netdev))
  1950. pch_gbe_down(adapter);
  1951. pci_disable_device(pdev);
  1952. /* Request a slot slot reset. */
  1953. return PCI_ERS_RESULT_NEED_RESET;
  1954. }
  1955. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  1956. {
  1957. struct net_device *netdev = pci_get_drvdata(pdev);
  1958. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1959. struct pch_gbe_hw *hw = &adapter->hw;
  1960. if (pci_enable_device(pdev)) {
  1961. pr_err("Cannot re-enable PCI device after reset\n");
  1962. return PCI_ERS_RESULT_DISCONNECT;
  1963. }
  1964. pci_set_master(pdev);
  1965. pci_enable_wake(pdev, PCI_D0, 0);
  1966. pch_gbe_hal_power_up_phy(hw);
  1967. pch_gbe_reset(adapter);
  1968. /* Clear wake up status */
  1969. pch_gbe_mac_set_wol_event(hw, 0);
  1970. return PCI_ERS_RESULT_RECOVERED;
  1971. }
  1972. static void pch_gbe_io_resume(struct pci_dev *pdev)
  1973. {
  1974. struct net_device *netdev = pci_get_drvdata(pdev);
  1975. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1976. if (netif_running(netdev)) {
  1977. if (pch_gbe_up(adapter)) {
  1978. pr_debug("can't bring device back up after reset\n");
  1979. return;
  1980. }
  1981. }
  1982. netif_device_attach(netdev);
  1983. }
  1984. static int __pch_gbe_suspend(struct pci_dev *pdev)
  1985. {
  1986. struct net_device *netdev = pci_get_drvdata(pdev);
  1987. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1988. struct pch_gbe_hw *hw = &adapter->hw;
  1989. u32 wufc = adapter->wake_up_evt;
  1990. int retval = 0;
  1991. netif_device_detach(netdev);
  1992. if (netif_running(netdev))
  1993. pch_gbe_down(adapter);
  1994. if (wufc) {
  1995. pch_gbe_set_multi(netdev);
  1996. pch_gbe_setup_rctl(adapter);
  1997. pch_gbe_configure_rx(adapter);
  1998. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  1999. hw->mac.link_duplex);
  2000. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2001. hw->mac.link_duplex);
  2002. pch_gbe_mac_set_wol_event(hw, wufc);
  2003. pci_disable_device(pdev);
  2004. } else {
  2005. pch_gbe_hal_power_down_phy(hw);
  2006. pch_gbe_mac_set_wol_event(hw, wufc);
  2007. pci_disable_device(pdev);
  2008. }
  2009. return retval;
  2010. }
  2011. #ifdef CONFIG_PM
  2012. static int pch_gbe_suspend(struct device *device)
  2013. {
  2014. struct pci_dev *pdev = to_pci_dev(device);
  2015. return __pch_gbe_suspend(pdev);
  2016. }
  2017. static int pch_gbe_resume(struct device *device)
  2018. {
  2019. struct pci_dev *pdev = to_pci_dev(device);
  2020. struct net_device *netdev = pci_get_drvdata(pdev);
  2021. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2022. struct pch_gbe_hw *hw = &adapter->hw;
  2023. u32 err;
  2024. err = pci_enable_device(pdev);
  2025. if (err) {
  2026. pr_err("Cannot enable PCI device from suspend\n");
  2027. return err;
  2028. }
  2029. pci_set_master(pdev);
  2030. pch_gbe_hal_power_up_phy(hw);
  2031. pch_gbe_reset(adapter);
  2032. /* Clear wake on lan control and status */
  2033. pch_gbe_mac_set_wol_event(hw, 0);
  2034. if (netif_running(netdev))
  2035. pch_gbe_up(adapter);
  2036. netif_device_attach(netdev);
  2037. return 0;
  2038. }
  2039. #endif /* CONFIG_PM */
  2040. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2041. {
  2042. __pch_gbe_suspend(pdev);
  2043. if (system_state == SYSTEM_POWER_OFF) {
  2044. pci_wake_from_d3(pdev, true);
  2045. pci_set_power_state(pdev, PCI_D3hot);
  2046. }
  2047. }
  2048. static void pch_gbe_remove(struct pci_dev *pdev)
  2049. {
  2050. struct net_device *netdev = pci_get_drvdata(pdev);
  2051. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2052. cancel_work_sync(&adapter->reset_task);
  2053. unregister_netdev(netdev);
  2054. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2055. kfree(adapter->tx_ring);
  2056. kfree(adapter->rx_ring);
  2057. iounmap(adapter->hw.reg);
  2058. pci_release_regions(pdev);
  2059. free_netdev(netdev);
  2060. pci_disable_device(pdev);
  2061. }
  2062. static int pch_gbe_probe(struct pci_dev *pdev,
  2063. const struct pci_device_id *pci_id)
  2064. {
  2065. struct net_device *netdev;
  2066. struct pch_gbe_adapter *adapter;
  2067. int ret;
  2068. ret = pci_enable_device(pdev);
  2069. if (ret)
  2070. return ret;
  2071. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2072. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2073. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2074. if (ret) {
  2075. ret = pci_set_consistent_dma_mask(pdev,
  2076. DMA_BIT_MASK(32));
  2077. if (ret) {
  2078. dev_err(&pdev->dev, "ERR: No usable DMA "
  2079. "configuration, aborting\n");
  2080. goto err_disable_device;
  2081. }
  2082. }
  2083. }
  2084. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2085. if (ret) {
  2086. dev_err(&pdev->dev,
  2087. "ERR: Can't reserve PCI I/O and memory resources\n");
  2088. goto err_disable_device;
  2089. }
  2090. pci_set_master(pdev);
  2091. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2092. if (!netdev) {
  2093. ret = -ENOMEM;
  2094. dev_err(&pdev->dev,
  2095. "ERR: Can't allocate and set up an Ethernet device\n");
  2096. goto err_release_pci;
  2097. }
  2098. SET_NETDEV_DEV(netdev, &pdev->dev);
  2099. pci_set_drvdata(pdev, netdev);
  2100. adapter = netdev_priv(netdev);
  2101. adapter->netdev = netdev;
  2102. adapter->pdev = pdev;
  2103. adapter->hw.back = adapter;
  2104. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2105. if (!adapter->hw.reg) {
  2106. ret = -EIO;
  2107. dev_err(&pdev->dev, "Can't ioremap\n");
  2108. goto err_free_netdev;
  2109. }
  2110. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2111. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2112. netif_napi_add(netdev, &adapter->napi,
  2113. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2114. netdev->hw_features = NETIF_F_RXCSUM |
  2115. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2116. netdev->features = netdev->hw_features;
  2117. pch_gbe_set_ethtool_ops(netdev);
  2118. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2119. pch_gbe_mac_reset_hw(&adapter->hw);
  2120. /* setup the private structure */
  2121. ret = pch_gbe_sw_init(adapter);
  2122. if (ret)
  2123. goto err_iounmap;
  2124. /* Initialize PHY */
  2125. ret = pch_gbe_init_phy(adapter);
  2126. if (ret) {
  2127. dev_err(&pdev->dev, "PHY initialize error\n");
  2128. goto err_free_adapter;
  2129. }
  2130. pch_gbe_hal_get_bus_info(&adapter->hw);
  2131. /* Read the MAC address. and store to the private data */
  2132. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2133. if (ret) {
  2134. dev_err(&pdev->dev, "MAC address Read Error\n");
  2135. goto err_free_adapter;
  2136. }
  2137. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2138. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2139. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2140. ret = -EIO;
  2141. goto err_free_adapter;
  2142. }
  2143. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2144. (unsigned long)adapter);
  2145. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2146. pch_gbe_check_options(adapter);
  2147. /* initialize the wol settings based on the eeprom settings */
  2148. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2149. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2150. /* reset the hardware with the new settings */
  2151. pch_gbe_reset(adapter);
  2152. ret = register_netdev(netdev);
  2153. if (ret)
  2154. goto err_free_adapter;
  2155. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2156. netif_carrier_off(netdev);
  2157. netif_stop_queue(netdev);
  2158. dev_dbg(&pdev->dev, "OKIsemi(R) PCH Network Connection\n");
  2159. device_set_wakeup_enable(&pdev->dev, 1);
  2160. return 0;
  2161. err_free_adapter:
  2162. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2163. kfree(adapter->tx_ring);
  2164. kfree(adapter->rx_ring);
  2165. err_iounmap:
  2166. iounmap(adapter->hw.reg);
  2167. err_free_netdev:
  2168. free_netdev(netdev);
  2169. err_release_pci:
  2170. pci_release_regions(pdev);
  2171. err_disable_device:
  2172. pci_disable_device(pdev);
  2173. return ret;
  2174. }
  2175. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2176. {.vendor = PCI_VENDOR_ID_INTEL,
  2177. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2178. .subvendor = PCI_ANY_ID,
  2179. .subdevice = PCI_ANY_ID,
  2180. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2181. .class_mask = (0xFFFF00)
  2182. },
  2183. {.vendor = PCI_VENDOR_ID_ROHM,
  2184. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2185. .subvendor = PCI_ANY_ID,
  2186. .subdevice = PCI_ANY_ID,
  2187. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2188. .class_mask = (0xFFFF00)
  2189. },
  2190. /* required last entry */
  2191. {0}
  2192. };
  2193. #ifdef CONFIG_PM
  2194. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2195. .suspend = pch_gbe_suspend,
  2196. .resume = pch_gbe_resume,
  2197. .freeze = pch_gbe_suspend,
  2198. .thaw = pch_gbe_resume,
  2199. .poweroff = pch_gbe_suspend,
  2200. .restore = pch_gbe_resume,
  2201. };
  2202. #endif
  2203. static struct pci_error_handlers pch_gbe_err_handler = {
  2204. .error_detected = pch_gbe_io_error_detected,
  2205. .slot_reset = pch_gbe_io_slot_reset,
  2206. .resume = pch_gbe_io_resume
  2207. };
  2208. static struct pci_driver pch_gbe_driver = {
  2209. .name = KBUILD_MODNAME,
  2210. .id_table = pch_gbe_pcidev_id,
  2211. .probe = pch_gbe_probe,
  2212. .remove = pch_gbe_remove,
  2213. #ifdef CONFIG_PM
  2214. .driver.pm = &pch_gbe_pm_ops,
  2215. #endif
  2216. .shutdown = pch_gbe_shutdown,
  2217. .err_handler = &pch_gbe_err_handler
  2218. };
  2219. static int __init pch_gbe_init_module(void)
  2220. {
  2221. int ret;
  2222. ret = pci_register_driver(&pch_gbe_driver);
  2223. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2224. if (copybreak == 0) {
  2225. pr_info("copybreak disabled\n");
  2226. } else {
  2227. pr_info("copybreak enabled for packets <= %u bytes\n",
  2228. copybreak);
  2229. }
  2230. }
  2231. return ret;
  2232. }
  2233. static void __exit pch_gbe_exit_module(void)
  2234. {
  2235. pci_unregister_driver(&pch_gbe_driver);
  2236. }
  2237. module_init(pch_gbe_init_module);
  2238. module_exit(pch_gbe_exit_module);
  2239. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2240. MODULE_AUTHOR("OKI SEMICONDUCTOR, <toshiharu-linux@dsn.okisemi.com>");
  2241. MODULE_LICENSE("GPL");
  2242. MODULE_VERSION(DRV_VERSION);
  2243. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2244. module_param(copybreak, uint, 0644);
  2245. MODULE_PARM_DESC(copybreak,
  2246. "Maximum size of packet that is copied to a new buffer on receive");
  2247. /* pch_gbe_main.c */