emulate.c 102 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
  75. #define Sse (1<<17) /* SSE Vector instruction */
  76. /* Misc flags */
  77. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  78. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  79. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  80. #define Undefined (1<<25) /* No Such Instruction */
  81. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  82. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  83. #define No64 (1<<28)
  84. /* Source 2 operand type */
  85. #define Src2None (0<<29)
  86. #define Src2CL (1<<29)
  87. #define Src2ImmByte (2<<29)
  88. #define Src2One (3<<29)
  89. #define Src2Imm (4<<29)
  90. #define Src2Mask (7<<29)
  91. #define X2(x...) x, x
  92. #define X3(x...) X2(x), x
  93. #define X4(x...) X2(x), X2(x)
  94. #define X5(x...) X4(x), x
  95. #define X6(x...) X4(x), X2(x)
  96. #define X7(x...) X4(x), X3(x)
  97. #define X8(x...) X4(x), X4(x)
  98. #define X16(x...) X8(x), X8(x)
  99. struct opcode {
  100. u32 flags;
  101. u8 intercept;
  102. union {
  103. int (*execute)(struct x86_emulate_ctxt *ctxt);
  104. struct opcode *group;
  105. struct group_dual *gdual;
  106. struct gprefix *gprefix;
  107. } u;
  108. };
  109. struct group_dual {
  110. struct opcode mod012[8];
  111. struct opcode mod3[8];
  112. };
  113. struct gprefix {
  114. struct opcode pfx_no;
  115. struct opcode pfx_66;
  116. struct opcode pfx_f2;
  117. struct opcode pfx_f3;
  118. };
  119. /* EFLAGS bit definitions. */
  120. #define EFLG_ID (1<<21)
  121. #define EFLG_VIP (1<<20)
  122. #define EFLG_VIF (1<<19)
  123. #define EFLG_AC (1<<18)
  124. #define EFLG_VM (1<<17)
  125. #define EFLG_RF (1<<16)
  126. #define EFLG_IOPL (3<<12)
  127. #define EFLG_NT (1<<14)
  128. #define EFLG_OF (1<<11)
  129. #define EFLG_DF (1<<10)
  130. #define EFLG_IF (1<<9)
  131. #define EFLG_TF (1<<8)
  132. #define EFLG_SF (1<<7)
  133. #define EFLG_ZF (1<<6)
  134. #define EFLG_AF (1<<4)
  135. #define EFLG_PF (1<<2)
  136. #define EFLG_CF (1<<0)
  137. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  138. #define EFLG_RESERVED_ONE_MASK 2
  139. /*
  140. * Instruction emulation:
  141. * Most instructions are emulated directly via a fragment of inline assembly
  142. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  143. * any modified flags.
  144. */
  145. #if defined(CONFIG_X86_64)
  146. #define _LO32 "k" /* force 32-bit operand */
  147. #define _STK "%%rsp" /* stack pointer */
  148. #elif defined(__i386__)
  149. #define _LO32 "" /* force 32-bit operand */
  150. #define _STK "%%esp" /* stack pointer */
  151. #endif
  152. /*
  153. * These EFLAGS bits are restored from saved value during emulation, and
  154. * any changes are written back to the saved value after emulation.
  155. */
  156. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  157. /* Before executing instruction: restore necessary bits in EFLAGS. */
  158. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  159. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  160. "movl %"_sav",%"_LO32 _tmp"; " \
  161. "push %"_tmp"; " \
  162. "push %"_tmp"; " \
  163. "movl %"_msk",%"_LO32 _tmp"; " \
  164. "andl %"_LO32 _tmp",("_STK"); " \
  165. "pushf; " \
  166. "notl %"_LO32 _tmp"; " \
  167. "andl %"_LO32 _tmp",("_STK"); " \
  168. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  169. "pop %"_tmp"; " \
  170. "orl %"_LO32 _tmp",("_STK"); " \
  171. "popf; " \
  172. "pop %"_sav"; "
  173. /* After executing instruction: write-back necessary bits in EFLAGS. */
  174. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  175. /* _sav |= EFLAGS & _msk; */ \
  176. "pushf; " \
  177. "pop %"_tmp"; " \
  178. "andl %"_msk",%"_LO32 _tmp"; " \
  179. "orl %"_LO32 _tmp",%"_sav"; "
  180. #ifdef CONFIG_X86_64
  181. #define ON64(x) x
  182. #else
  183. #define ON64(x)
  184. #endif
  185. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  186. do { \
  187. __asm__ __volatile__ ( \
  188. _PRE_EFLAGS("0", "4", "2") \
  189. _op _suffix " %"_x"3,%1; " \
  190. _POST_EFLAGS("0", "4", "2") \
  191. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  192. "=&r" (_tmp) \
  193. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  194. } while (0)
  195. /* Raw emulation: instruction has two explicit operands. */
  196. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  197. do { \
  198. unsigned long _tmp; \
  199. \
  200. switch ((_dst).bytes) { \
  201. case 2: \
  202. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  203. break; \
  204. case 4: \
  205. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  206. break; \
  207. case 8: \
  208. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  209. break; \
  210. } \
  211. } while (0)
  212. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  213. do { \
  214. unsigned long _tmp; \
  215. switch ((_dst).bytes) { \
  216. case 1: \
  217. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  218. break; \
  219. default: \
  220. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  221. _wx, _wy, _lx, _ly, _qx, _qy); \
  222. break; \
  223. } \
  224. } while (0)
  225. /* Source operand is byte-sized and may be restricted to just %cl. */
  226. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  227. __emulate_2op(_op, _src, _dst, _eflags, \
  228. "b", "c", "b", "c", "b", "c", "b", "c")
  229. /* Source operand is byte, word, long or quad sized. */
  230. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  231. __emulate_2op(_op, _src, _dst, _eflags, \
  232. "b", "q", "w", "r", _LO32, "r", "", "r")
  233. /* Source operand is word, long or quad sized. */
  234. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  235. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  236. "w", "r", _LO32, "r", "", "r")
  237. /* Instruction has three operands and one operand is stored in ECX register */
  238. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  239. do { \
  240. unsigned long _tmp; \
  241. _type _clv = (_cl).val; \
  242. _type _srcv = (_src).val; \
  243. _type _dstv = (_dst).val; \
  244. \
  245. __asm__ __volatile__ ( \
  246. _PRE_EFLAGS("0", "5", "2") \
  247. _op _suffix " %4,%1 \n" \
  248. _POST_EFLAGS("0", "5", "2") \
  249. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  250. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  251. ); \
  252. \
  253. (_cl).val = (unsigned long) _clv; \
  254. (_src).val = (unsigned long) _srcv; \
  255. (_dst).val = (unsigned long) _dstv; \
  256. } while (0)
  257. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  258. do { \
  259. switch ((_dst).bytes) { \
  260. case 2: \
  261. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  262. "w", unsigned short); \
  263. break; \
  264. case 4: \
  265. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  266. "l", unsigned int); \
  267. break; \
  268. case 8: \
  269. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  270. "q", unsigned long)); \
  271. break; \
  272. } \
  273. } while (0)
  274. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  275. do { \
  276. unsigned long _tmp; \
  277. \
  278. __asm__ __volatile__ ( \
  279. _PRE_EFLAGS("0", "3", "2") \
  280. _op _suffix " %1; " \
  281. _POST_EFLAGS("0", "3", "2") \
  282. : "=m" (_eflags), "+m" ((_dst).val), \
  283. "=&r" (_tmp) \
  284. : "i" (EFLAGS_MASK)); \
  285. } while (0)
  286. /* Instruction has only one explicit operand (no source operand). */
  287. #define emulate_1op(_op, _dst, _eflags) \
  288. do { \
  289. switch ((_dst).bytes) { \
  290. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  291. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  292. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  293. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  294. } \
  295. } while (0)
  296. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  297. do { \
  298. unsigned long _tmp; \
  299. \
  300. __asm__ __volatile__ ( \
  301. _PRE_EFLAGS("0", "4", "1") \
  302. _op _suffix " %5; " \
  303. _POST_EFLAGS("0", "4", "1") \
  304. : "=m" (_eflags), "=&r" (_tmp), \
  305. "+a" (_rax), "+d" (_rdx) \
  306. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  307. "a" (_rax), "d" (_rdx)); \
  308. } while (0)
  309. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  310. do { \
  311. unsigned long _tmp; \
  312. \
  313. __asm__ __volatile__ ( \
  314. _PRE_EFLAGS("0", "5", "1") \
  315. "1: \n\t" \
  316. _op _suffix " %6; " \
  317. "2: \n\t" \
  318. _POST_EFLAGS("0", "5", "1") \
  319. ".pushsection .fixup,\"ax\" \n\t" \
  320. "3: movb $1, %4 \n\t" \
  321. "jmp 2b \n\t" \
  322. ".popsection \n\t" \
  323. _ASM_EXTABLE(1b, 3b) \
  324. : "=m" (_eflags), "=&r" (_tmp), \
  325. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  326. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  327. "a" (_rax), "d" (_rdx)); \
  328. } while (0)
  329. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  330. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  331. do { \
  332. switch((_src).bytes) { \
  333. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  334. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  335. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  336. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  337. } \
  338. } while (0)
  339. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  340. do { \
  341. switch((_src).bytes) { \
  342. case 1: \
  343. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  344. _eflags, "b", _ex); \
  345. break; \
  346. case 2: \
  347. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  348. _eflags, "w", _ex); \
  349. break; \
  350. case 4: \
  351. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  352. _eflags, "l", _ex); \
  353. break; \
  354. case 8: ON64( \
  355. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  356. _eflags, "q", _ex)); \
  357. break; \
  358. } \
  359. } while (0)
  360. /* Fetch next part of the instruction being emulated. */
  361. #define insn_fetch(_type, _size, _eip) \
  362. ({ unsigned long _x; \
  363. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  364. if (rc != X86EMUL_CONTINUE) \
  365. goto done; \
  366. (_eip) += (_size); \
  367. (_type)_x; \
  368. })
  369. #define insn_fetch_arr(_arr, _size, _eip) \
  370. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  371. if (rc != X86EMUL_CONTINUE) \
  372. goto done; \
  373. (_eip) += (_size); \
  374. })
  375. static inline unsigned long ad_mask(struct decode_cache *c)
  376. {
  377. return (1UL << (c->ad_bytes << 3)) - 1;
  378. }
  379. /* Access/update address held in a register, based on addressing mode. */
  380. static inline unsigned long
  381. address_mask(struct decode_cache *c, unsigned long reg)
  382. {
  383. if (c->ad_bytes == sizeof(unsigned long))
  384. return reg;
  385. else
  386. return reg & ad_mask(c);
  387. }
  388. static inline unsigned long
  389. register_address(struct decode_cache *c, unsigned long reg)
  390. {
  391. return address_mask(c, reg);
  392. }
  393. static inline void
  394. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  395. {
  396. if (c->ad_bytes == sizeof(unsigned long))
  397. *reg += inc;
  398. else
  399. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  400. }
  401. static inline void jmp_rel(struct decode_cache *c, int rel)
  402. {
  403. register_address_increment(c, &c->eip, rel);
  404. }
  405. static void set_seg_override(struct decode_cache *c, int seg)
  406. {
  407. c->has_seg_override = true;
  408. c->seg_override = seg;
  409. }
  410. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  411. struct x86_emulate_ops *ops, int seg)
  412. {
  413. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  414. return 0;
  415. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  416. }
  417. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  418. struct x86_emulate_ops *ops,
  419. struct decode_cache *c)
  420. {
  421. if (!c->has_seg_override)
  422. return 0;
  423. return c->seg_override;
  424. }
  425. static ulong linear(struct x86_emulate_ctxt *ctxt,
  426. struct segmented_address addr)
  427. {
  428. struct decode_cache *c = &ctxt->decode;
  429. ulong la;
  430. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  431. if (c->ad_bytes != 8)
  432. la &= (u32)-1;
  433. return la;
  434. }
  435. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  436. u32 error, bool valid)
  437. {
  438. ctxt->exception.vector = vec;
  439. ctxt->exception.error_code = error;
  440. ctxt->exception.error_code_valid = valid;
  441. return X86EMUL_PROPAGATE_FAULT;
  442. }
  443. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  444. {
  445. return emulate_exception(ctxt, GP_VECTOR, err, true);
  446. }
  447. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  448. {
  449. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  450. }
  451. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  452. {
  453. return emulate_exception(ctxt, TS_VECTOR, err, true);
  454. }
  455. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  456. {
  457. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  458. }
  459. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  460. {
  461. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  462. }
  463. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  464. struct x86_emulate_ops *ops,
  465. unsigned long eip, u8 *dest)
  466. {
  467. struct fetch_cache *fc = &ctxt->decode.fetch;
  468. int rc;
  469. int size, cur_size;
  470. if (eip == fc->end) {
  471. cur_size = fc->end - fc->start;
  472. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  473. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  474. size, ctxt->vcpu, &ctxt->exception);
  475. if (rc != X86EMUL_CONTINUE)
  476. return rc;
  477. fc->end += size;
  478. }
  479. *dest = fc->data[eip - fc->start];
  480. return X86EMUL_CONTINUE;
  481. }
  482. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  483. struct x86_emulate_ops *ops,
  484. unsigned long eip, void *dest, unsigned size)
  485. {
  486. int rc;
  487. /* x86 instructions are limited to 15 bytes. */
  488. if (eip + size - ctxt->eip > 15)
  489. return X86EMUL_UNHANDLEABLE;
  490. while (size--) {
  491. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  492. if (rc != X86EMUL_CONTINUE)
  493. return rc;
  494. }
  495. return X86EMUL_CONTINUE;
  496. }
  497. /*
  498. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  499. * pointer into the block that addresses the relevant register.
  500. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  501. */
  502. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  503. int highbyte_regs)
  504. {
  505. void *p;
  506. p = &regs[modrm_reg];
  507. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  508. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  509. return p;
  510. }
  511. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  512. struct x86_emulate_ops *ops,
  513. struct segmented_address addr,
  514. u16 *size, unsigned long *address, int op_bytes)
  515. {
  516. int rc;
  517. if (op_bytes == 2)
  518. op_bytes = 3;
  519. *address = 0;
  520. rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
  521. ctxt->vcpu, &ctxt->exception);
  522. if (rc != X86EMUL_CONTINUE)
  523. return rc;
  524. addr.ea += 2;
  525. rc = ops->read_std(linear(ctxt, addr), address, op_bytes,
  526. ctxt->vcpu, &ctxt->exception);
  527. return rc;
  528. }
  529. static int test_cc(unsigned int condition, unsigned int flags)
  530. {
  531. int rc = 0;
  532. switch ((condition & 15) >> 1) {
  533. case 0: /* o */
  534. rc |= (flags & EFLG_OF);
  535. break;
  536. case 1: /* b/c/nae */
  537. rc |= (flags & EFLG_CF);
  538. break;
  539. case 2: /* z/e */
  540. rc |= (flags & EFLG_ZF);
  541. break;
  542. case 3: /* be/na */
  543. rc |= (flags & (EFLG_CF|EFLG_ZF));
  544. break;
  545. case 4: /* s */
  546. rc |= (flags & EFLG_SF);
  547. break;
  548. case 5: /* p/pe */
  549. rc |= (flags & EFLG_PF);
  550. break;
  551. case 7: /* le/ng */
  552. rc |= (flags & EFLG_ZF);
  553. /* fall through */
  554. case 6: /* l/nge */
  555. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  556. break;
  557. }
  558. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  559. return (!!rc ^ (condition & 1));
  560. }
  561. static void fetch_register_operand(struct operand *op)
  562. {
  563. switch (op->bytes) {
  564. case 1:
  565. op->val = *(u8 *)op->addr.reg;
  566. break;
  567. case 2:
  568. op->val = *(u16 *)op->addr.reg;
  569. break;
  570. case 4:
  571. op->val = *(u32 *)op->addr.reg;
  572. break;
  573. case 8:
  574. op->val = *(u64 *)op->addr.reg;
  575. break;
  576. }
  577. }
  578. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  579. {
  580. ctxt->ops->get_fpu(ctxt);
  581. switch (reg) {
  582. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  583. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  584. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  585. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  586. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  587. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  588. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  589. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  590. #ifdef CONFIG_X86_64
  591. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  592. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  593. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  594. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  595. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  596. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  597. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  598. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  599. #endif
  600. default: BUG();
  601. }
  602. ctxt->ops->put_fpu(ctxt);
  603. }
  604. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  605. int reg)
  606. {
  607. ctxt->ops->get_fpu(ctxt);
  608. switch (reg) {
  609. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  610. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  611. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  612. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  613. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  614. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  615. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  616. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  617. #ifdef CONFIG_X86_64
  618. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  619. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  620. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  621. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  622. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  623. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  624. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  625. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  626. #endif
  627. default: BUG();
  628. }
  629. ctxt->ops->put_fpu(ctxt);
  630. }
  631. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  632. struct operand *op,
  633. struct decode_cache *c,
  634. int inhibit_bytereg)
  635. {
  636. unsigned reg = c->modrm_reg;
  637. int highbyte_regs = c->rex_prefix == 0;
  638. if (!(c->d & ModRM))
  639. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  640. if (c->d & Sse) {
  641. op->type = OP_XMM;
  642. op->bytes = 16;
  643. op->addr.xmm = reg;
  644. read_sse_reg(ctxt, &op->vec_val, reg);
  645. return;
  646. }
  647. op->type = OP_REG;
  648. if ((c->d & ByteOp) && !inhibit_bytereg) {
  649. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  650. op->bytes = 1;
  651. } else {
  652. op->addr.reg = decode_register(reg, c->regs, 0);
  653. op->bytes = c->op_bytes;
  654. }
  655. fetch_register_operand(op);
  656. op->orig_val = op->val;
  657. }
  658. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  659. struct x86_emulate_ops *ops,
  660. struct operand *op)
  661. {
  662. struct decode_cache *c = &ctxt->decode;
  663. u8 sib;
  664. int index_reg = 0, base_reg = 0, scale;
  665. int rc = X86EMUL_CONTINUE;
  666. ulong modrm_ea = 0;
  667. if (c->rex_prefix) {
  668. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  669. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  670. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  671. }
  672. c->modrm = insn_fetch(u8, 1, c->eip);
  673. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  674. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  675. c->modrm_rm |= (c->modrm & 0x07);
  676. c->modrm_seg = VCPU_SREG_DS;
  677. if (c->modrm_mod == 3) {
  678. op->type = OP_REG;
  679. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  680. op->addr.reg = decode_register(c->modrm_rm,
  681. c->regs, c->d & ByteOp);
  682. if (c->d & Sse) {
  683. op->type = OP_XMM;
  684. op->bytes = 16;
  685. op->addr.xmm = c->modrm_rm;
  686. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  687. return rc;
  688. }
  689. fetch_register_operand(op);
  690. return rc;
  691. }
  692. op->type = OP_MEM;
  693. if (c->ad_bytes == 2) {
  694. unsigned bx = c->regs[VCPU_REGS_RBX];
  695. unsigned bp = c->regs[VCPU_REGS_RBP];
  696. unsigned si = c->regs[VCPU_REGS_RSI];
  697. unsigned di = c->regs[VCPU_REGS_RDI];
  698. /* 16-bit ModR/M decode. */
  699. switch (c->modrm_mod) {
  700. case 0:
  701. if (c->modrm_rm == 6)
  702. modrm_ea += insn_fetch(u16, 2, c->eip);
  703. break;
  704. case 1:
  705. modrm_ea += insn_fetch(s8, 1, c->eip);
  706. break;
  707. case 2:
  708. modrm_ea += insn_fetch(u16, 2, c->eip);
  709. break;
  710. }
  711. switch (c->modrm_rm) {
  712. case 0:
  713. modrm_ea += bx + si;
  714. break;
  715. case 1:
  716. modrm_ea += bx + di;
  717. break;
  718. case 2:
  719. modrm_ea += bp + si;
  720. break;
  721. case 3:
  722. modrm_ea += bp + di;
  723. break;
  724. case 4:
  725. modrm_ea += si;
  726. break;
  727. case 5:
  728. modrm_ea += di;
  729. break;
  730. case 6:
  731. if (c->modrm_mod != 0)
  732. modrm_ea += bp;
  733. break;
  734. case 7:
  735. modrm_ea += bx;
  736. break;
  737. }
  738. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  739. (c->modrm_rm == 6 && c->modrm_mod != 0))
  740. c->modrm_seg = VCPU_SREG_SS;
  741. modrm_ea = (u16)modrm_ea;
  742. } else {
  743. /* 32/64-bit ModR/M decode. */
  744. if ((c->modrm_rm & 7) == 4) {
  745. sib = insn_fetch(u8, 1, c->eip);
  746. index_reg |= (sib >> 3) & 7;
  747. base_reg |= sib & 7;
  748. scale = sib >> 6;
  749. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  750. modrm_ea += insn_fetch(s32, 4, c->eip);
  751. else
  752. modrm_ea += c->regs[base_reg];
  753. if (index_reg != 4)
  754. modrm_ea += c->regs[index_reg] << scale;
  755. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  756. if (ctxt->mode == X86EMUL_MODE_PROT64)
  757. c->rip_relative = 1;
  758. } else
  759. modrm_ea += c->regs[c->modrm_rm];
  760. switch (c->modrm_mod) {
  761. case 0:
  762. if (c->modrm_rm == 5)
  763. modrm_ea += insn_fetch(s32, 4, c->eip);
  764. break;
  765. case 1:
  766. modrm_ea += insn_fetch(s8, 1, c->eip);
  767. break;
  768. case 2:
  769. modrm_ea += insn_fetch(s32, 4, c->eip);
  770. break;
  771. }
  772. }
  773. op->addr.mem.ea = modrm_ea;
  774. done:
  775. return rc;
  776. }
  777. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  778. struct x86_emulate_ops *ops,
  779. struct operand *op)
  780. {
  781. struct decode_cache *c = &ctxt->decode;
  782. int rc = X86EMUL_CONTINUE;
  783. op->type = OP_MEM;
  784. switch (c->ad_bytes) {
  785. case 2:
  786. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  787. break;
  788. case 4:
  789. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  790. break;
  791. case 8:
  792. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  793. break;
  794. }
  795. done:
  796. return rc;
  797. }
  798. static void fetch_bit_operand(struct decode_cache *c)
  799. {
  800. long sv = 0, mask;
  801. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  802. mask = ~(c->dst.bytes * 8 - 1);
  803. if (c->src.bytes == 2)
  804. sv = (s16)c->src.val & (s16)mask;
  805. else if (c->src.bytes == 4)
  806. sv = (s32)c->src.val & (s32)mask;
  807. c->dst.addr.mem.ea += (sv >> 3);
  808. }
  809. /* only subword offset */
  810. c->src.val &= (c->dst.bytes << 3) - 1;
  811. }
  812. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  813. struct x86_emulate_ops *ops,
  814. unsigned long addr, void *dest, unsigned size)
  815. {
  816. int rc;
  817. struct read_cache *mc = &ctxt->decode.mem_read;
  818. while (size) {
  819. int n = min(size, 8u);
  820. size -= n;
  821. if (mc->pos < mc->end)
  822. goto read_cached;
  823. rc = ops->read_emulated(addr, mc->data + mc->end, n,
  824. &ctxt->exception, ctxt->vcpu);
  825. if (rc != X86EMUL_CONTINUE)
  826. return rc;
  827. mc->end += n;
  828. read_cached:
  829. memcpy(dest, mc->data + mc->pos, n);
  830. mc->pos += n;
  831. dest += n;
  832. addr += n;
  833. }
  834. return X86EMUL_CONTINUE;
  835. }
  836. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  837. struct x86_emulate_ops *ops,
  838. unsigned int size, unsigned short port,
  839. void *dest)
  840. {
  841. struct read_cache *rc = &ctxt->decode.io_read;
  842. if (rc->pos == rc->end) { /* refill pio read ahead */
  843. struct decode_cache *c = &ctxt->decode;
  844. unsigned int in_page, n;
  845. unsigned int count = c->rep_prefix ?
  846. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  847. in_page = (ctxt->eflags & EFLG_DF) ?
  848. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  849. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  850. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  851. count);
  852. if (n == 0)
  853. n = 1;
  854. rc->pos = rc->end = 0;
  855. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  856. return 0;
  857. rc->end = n * size;
  858. }
  859. memcpy(dest, rc->data + rc->pos, size);
  860. rc->pos += size;
  861. return 1;
  862. }
  863. static u32 desc_limit_scaled(struct desc_struct *desc)
  864. {
  865. u32 limit = get_desc_limit(desc);
  866. return desc->g ? (limit << 12) | 0xfff : limit;
  867. }
  868. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  869. struct x86_emulate_ops *ops,
  870. u16 selector, struct desc_ptr *dt)
  871. {
  872. if (selector & 1 << 2) {
  873. struct desc_struct desc;
  874. memset (dt, 0, sizeof *dt);
  875. if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
  876. ctxt->vcpu))
  877. return;
  878. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  879. dt->address = get_desc_base(&desc);
  880. } else
  881. ops->get_gdt(dt, ctxt->vcpu);
  882. }
  883. /* allowed just for 8 bytes segments */
  884. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  885. struct x86_emulate_ops *ops,
  886. u16 selector, struct desc_struct *desc)
  887. {
  888. struct desc_ptr dt;
  889. u16 index = selector >> 3;
  890. int ret;
  891. ulong addr;
  892. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  893. if (dt.size < index * 8 + 7)
  894. return emulate_gp(ctxt, selector & 0xfffc);
  895. addr = dt.address + index * 8;
  896. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
  897. &ctxt->exception);
  898. return ret;
  899. }
  900. /* allowed just for 8 bytes segments */
  901. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  902. struct x86_emulate_ops *ops,
  903. u16 selector, struct desc_struct *desc)
  904. {
  905. struct desc_ptr dt;
  906. u16 index = selector >> 3;
  907. ulong addr;
  908. int ret;
  909. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  910. if (dt.size < index * 8 + 7)
  911. return emulate_gp(ctxt, selector & 0xfffc);
  912. addr = dt.address + index * 8;
  913. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
  914. &ctxt->exception);
  915. return ret;
  916. }
  917. /* Does not support long mode */
  918. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  919. struct x86_emulate_ops *ops,
  920. u16 selector, int seg)
  921. {
  922. struct desc_struct seg_desc;
  923. u8 dpl, rpl, cpl;
  924. unsigned err_vec = GP_VECTOR;
  925. u32 err_code = 0;
  926. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  927. int ret;
  928. memset(&seg_desc, 0, sizeof seg_desc);
  929. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  930. || ctxt->mode == X86EMUL_MODE_REAL) {
  931. /* set real mode segment descriptor */
  932. set_desc_base(&seg_desc, selector << 4);
  933. set_desc_limit(&seg_desc, 0xffff);
  934. seg_desc.type = 3;
  935. seg_desc.p = 1;
  936. seg_desc.s = 1;
  937. goto load;
  938. }
  939. /* NULL selector is not valid for TR, CS and SS */
  940. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  941. && null_selector)
  942. goto exception;
  943. /* TR should be in GDT only */
  944. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  945. goto exception;
  946. if (null_selector) /* for NULL selector skip all following checks */
  947. goto load;
  948. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  949. if (ret != X86EMUL_CONTINUE)
  950. return ret;
  951. err_code = selector & 0xfffc;
  952. err_vec = GP_VECTOR;
  953. /* can't load system descriptor into segment selecor */
  954. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  955. goto exception;
  956. if (!seg_desc.p) {
  957. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  958. goto exception;
  959. }
  960. rpl = selector & 3;
  961. dpl = seg_desc.dpl;
  962. cpl = ops->cpl(ctxt->vcpu);
  963. switch (seg) {
  964. case VCPU_SREG_SS:
  965. /*
  966. * segment is not a writable data segment or segment
  967. * selector's RPL != CPL or segment selector's RPL != CPL
  968. */
  969. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  970. goto exception;
  971. break;
  972. case VCPU_SREG_CS:
  973. if (!(seg_desc.type & 8))
  974. goto exception;
  975. if (seg_desc.type & 4) {
  976. /* conforming */
  977. if (dpl > cpl)
  978. goto exception;
  979. } else {
  980. /* nonconforming */
  981. if (rpl > cpl || dpl != cpl)
  982. goto exception;
  983. }
  984. /* CS(RPL) <- CPL */
  985. selector = (selector & 0xfffc) | cpl;
  986. break;
  987. case VCPU_SREG_TR:
  988. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  989. goto exception;
  990. break;
  991. case VCPU_SREG_LDTR:
  992. if (seg_desc.s || seg_desc.type != 2)
  993. goto exception;
  994. break;
  995. default: /* DS, ES, FS, or GS */
  996. /*
  997. * segment is not a data or readable code segment or
  998. * ((segment is a data or nonconforming code segment)
  999. * and (both RPL and CPL > DPL))
  1000. */
  1001. if ((seg_desc.type & 0xa) == 0x8 ||
  1002. (((seg_desc.type & 0xc) != 0xc) &&
  1003. (rpl > dpl && cpl > dpl)))
  1004. goto exception;
  1005. break;
  1006. }
  1007. if (seg_desc.s) {
  1008. /* mark segment as accessed */
  1009. seg_desc.type |= 1;
  1010. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1011. if (ret != X86EMUL_CONTINUE)
  1012. return ret;
  1013. }
  1014. load:
  1015. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1016. ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
  1017. return X86EMUL_CONTINUE;
  1018. exception:
  1019. emulate_exception(ctxt, err_vec, err_code, true);
  1020. return X86EMUL_PROPAGATE_FAULT;
  1021. }
  1022. static void write_register_operand(struct operand *op)
  1023. {
  1024. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1025. switch (op->bytes) {
  1026. case 1:
  1027. *(u8 *)op->addr.reg = (u8)op->val;
  1028. break;
  1029. case 2:
  1030. *(u16 *)op->addr.reg = (u16)op->val;
  1031. break;
  1032. case 4:
  1033. *op->addr.reg = (u32)op->val;
  1034. break; /* 64b: zero-extend */
  1035. case 8:
  1036. *op->addr.reg = op->val;
  1037. break;
  1038. }
  1039. }
  1040. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1041. struct x86_emulate_ops *ops)
  1042. {
  1043. int rc;
  1044. struct decode_cache *c = &ctxt->decode;
  1045. switch (c->dst.type) {
  1046. case OP_REG:
  1047. write_register_operand(&c->dst);
  1048. break;
  1049. case OP_MEM:
  1050. if (c->lock_prefix)
  1051. rc = ops->cmpxchg_emulated(
  1052. linear(ctxt, c->dst.addr.mem),
  1053. &c->dst.orig_val,
  1054. &c->dst.val,
  1055. c->dst.bytes,
  1056. &ctxt->exception,
  1057. ctxt->vcpu);
  1058. else
  1059. rc = ops->write_emulated(
  1060. linear(ctxt, c->dst.addr.mem),
  1061. &c->dst.val,
  1062. c->dst.bytes,
  1063. &ctxt->exception,
  1064. ctxt->vcpu);
  1065. if (rc != X86EMUL_CONTINUE)
  1066. return rc;
  1067. break;
  1068. case OP_XMM:
  1069. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1070. break;
  1071. case OP_NONE:
  1072. /* no writeback */
  1073. break;
  1074. default:
  1075. break;
  1076. }
  1077. return X86EMUL_CONTINUE;
  1078. }
  1079. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1080. struct x86_emulate_ops *ops)
  1081. {
  1082. struct decode_cache *c = &ctxt->decode;
  1083. c->dst.type = OP_MEM;
  1084. c->dst.bytes = c->op_bytes;
  1085. c->dst.val = c->src.val;
  1086. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1087. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1088. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1089. }
  1090. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1091. struct x86_emulate_ops *ops,
  1092. void *dest, int len)
  1093. {
  1094. struct decode_cache *c = &ctxt->decode;
  1095. int rc;
  1096. struct segmented_address addr;
  1097. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1098. addr.seg = VCPU_SREG_SS;
  1099. rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
  1100. if (rc != X86EMUL_CONTINUE)
  1101. return rc;
  1102. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1103. return rc;
  1104. }
  1105. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1106. struct x86_emulate_ops *ops,
  1107. void *dest, int len)
  1108. {
  1109. int rc;
  1110. unsigned long val, change_mask;
  1111. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1112. int cpl = ops->cpl(ctxt->vcpu);
  1113. rc = emulate_pop(ctxt, ops, &val, len);
  1114. if (rc != X86EMUL_CONTINUE)
  1115. return rc;
  1116. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1117. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1118. switch(ctxt->mode) {
  1119. case X86EMUL_MODE_PROT64:
  1120. case X86EMUL_MODE_PROT32:
  1121. case X86EMUL_MODE_PROT16:
  1122. if (cpl == 0)
  1123. change_mask |= EFLG_IOPL;
  1124. if (cpl <= iopl)
  1125. change_mask |= EFLG_IF;
  1126. break;
  1127. case X86EMUL_MODE_VM86:
  1128. if (iopl < 3)
  1129. return emulate_gp(ctxt, 0);
  1130. change_mask |= EFLG_IF;
  1131. break;
  1132. default: /* real mode */
  1133. change_mask |= (EFLG_IOPL | EFLG_IF);
  1134. break;
  1135. }
  1136. *(unsigned long *)dest =
  1137. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1138. return rc;
  1139. }
  1140. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1141. struct x86_emulate_ops *ops, int seg)
  1142. {
  1143. struct decode_cache *c = &ctxt->decode;
  1144. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1145. emulate_push(ctxt, ops);
  1146. }
  1147. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1148. struct x86_emulate_ops *ops, int seg)
  1149. {
  1150. struct decode_cache *c = &ctxt->decode;
  1151. unsigned long selector;
  1152. int rc;
  1153. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1154. if (rc != X86EMUL_CONTINUE)
  1155. return rc;
  1156. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1157. return rc;
  1158. }
  1159. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1160. struct x86_emulate_ops *ops)
  1161. {
  1162. struct decode_cache *c = &ctxt->decode;
  1163. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1164. int rc = X86EMUL_CONTINUE;
  1165. int reg = VCPU_REGS_RAX;
  1166. while (reg <= VCPU_REGS_RDI) {
  1167. (reg == VCPU_REGS_RSP) ?
  1168. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1169. emulate_push(ctxt, ops);
  1170. rc = writeback(ctxt, ops);
  1171. if (rc != X86EMUL_CONTINUE)
  1172. return rc;
  1173. ++reg;
  1174. }
  1175. /* Disable writeback. */
  1176. c->dst.type = OP_NONE;
  1177. return rc;
  1178. }
  1179. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1180. struct x86_emulate_ops *ops)
  1181. {
  1182. struct decode_cache *c = &ctxt->decode;
  1183. int rc = X86EMUL_CONTINUE;
  1184. int reg = VCPU_REGS_RDI;
  1185. while (reg >= VCPU_REGS_RAX) {
  1186. if (reg == VCPU_REGS_RSP) {
  1187. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1188. c->op_bytes);
  1189. --reg;
  1190. }
  1191. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1192. if (rc != X86EMUL_CONTINUE)
  1193. break;
  1194. --reg;
  1195. }
  1196. return rc;
  1197. }
  1198. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1199. struct x86_emulate_ops *ops, int irq)
  1200. {
  1201. struct decode_cache *c = &ctxt->decode;
  1202. int rc;
  1203. struct desc_ptr dt;
  1204. gva_t cs_addr;
  1205. gva_t eip_addr;
  1206. u16 cs, eip;
  1207. /* TODO: Add limit checks */
  1208. c->src.val = ctxt->eflags;
  1209. emulate_push(ctxt, ops);
  1210. rc = writeback(ctxt, ops);
  1211. if (rc != X86EMUL_CONTINUE)
  1212. return rc;
  1213. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1214. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1215. emulate_push(ctxt, ops);
  1216. rc = writeback(ctxt, ops);
  1217. if (rc != X86EMUL_CONTINUE)
  1218. return rc;
  1219. c->src.val = c->eip;
  1220. emulate_push(ctxt, ops);
  1221. rc = writeback(ctxt, ops);
  1222. if (rc != X86EMUL_CONTINUE)
  1223. return rc;
  1224. c->dst.type = OP_NONE;
  1225. ops->get_idt(&dt, ctxt->vcpu);
  1226. eip_addr = dt.address + (irq << 2);
  1227. cs_addr = dt.address + (irq << 2) + 2;
  1228. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
  1229. if (rc != X86EMUL_CONTINUE)
  1230. return rc;
  1231. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
  1232. if (rc != X86EMUL_CONTINUE)
  1233. return rc;
  1234. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1235. if (rc != X86EMUL_CONTINUE)
  1236. return rc;
  1237. c->eip = eip;
  1238. return rc;
  1239. }
  1240. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1241. struct x86_emulate_ops *ops, int irq)
  1242. {
  1243. switch(ctxt->mode) {
  1244. case X86EMUL_MODE_REAL:
  1245. return emulate_int_real(ctxt, ops, irq);
  1246. case X86EMUL_MODE_VM86:
  1247. case X86EMUL_MODE_PROT16:
  1248. case X86EMUL_MODE_PROT32:
  1249. case X86EMUL_MODE_PROT64:
  1250. default:
  1251. /* Protected mode interrupts unimplemented yet */
  1252. return X86EMUL_UNHANDLEABLE;
  1253. }
  1254. }
  1255. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1256. struct x86_emulate_ops *ops)
  1257. {
  1258. struct decode_cache *c = &ctxt->decode;
  1259. int rc = X86EMUL_CONTINUE;
  1260. unsigned long temp_eip = 0;
  1261. unsigned long temp_eflags = 0;
  1262. unsigned long cs = 0;
  1263. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1264. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1265. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1266. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1267. /* TODO: Add stack limit check */
  1268. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1269. if (rc != X86EMUL_CONTINUE)
  1270. return rc;
  1271. if (temp_eip & ~0xffff)
  1272. return emulate_gp(ctxt, 0);
  1273. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1274. if (rc != X86EMUL_CONTINUE)
  1275. return rc;
  1276. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1277. if (rc != X86EMUL_CONTINUE)
  1278. return rc;
  1279. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1280. if (rc != X86EMUL_CONTINUE)
  1281. return rc;
  1282. c->eip = temp_eip;
  1283. if (c->op_bytes == 4)
  1284. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1285. else if (c->op_bytes == 2) {
  1286. ctxt->eflags &= ~0xffff;
  1287. ctxt->eflags |= temp_eflags;
  1288. }
  1289. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1290. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1291. return rc;
  1292. }
  1293. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1294. struct x86_emulate_ops* ops)
  1295. {
  1296. switch(ctxt->mode) {
  1297. case X86EMUL_MODE_REAL:
  1298. return emulate_iret_real(ctxt, ops);
  1299. case X86EMUL_MODE_VM86:
  1300. case X86EMUL_MODE_PROT16:
  1301. case X86EMUL_MODE_PROT32:
  1302. case X86EMUL_MODE_PROT64:
  1303. default:
  1304. /* iret from protected mode unimplemented yet */
  1305. return X86EMUL_UNHANDLEABLE;
  1306. }
  1307. }
  1308. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1309. struct x86_emulate_ops *ops)
  1310. {
  1311. struct decode_cache *c = &ctxt->decode;
  1312. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1313. }
  1314. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1315. {
  1316. struct decode_cache *c = &ctxt->decode;
  1317. switch (c->modrm_reg) {
  1318. case 0: /* rol */
  1319. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1320. break;
  1321. case 1: /* ror */
  1322. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1323. break;
  1324. case 2: /* rcl */
  1325. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1326. break;
  1327. case 3: /* rcr */
  1328. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1329. break;
  1330. case 4: /* sal/shl */
  1331. case 6: /* sal/shl */
  1332. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1333. break;
  1334. case 5: /* shr */
  1335. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1336. break;
  1337. case 7: /* sar */
  1338. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1339. break;
  1340. }
  1341. }
  1342. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1343. struct x86_emulate_ops *ops)
  1344. {
  1345. struct decode_cache *c = &ctxt->decode;
  1346. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1347. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1348. u8 de = 0;
  1349. switch (c->modrm_reg) {
  1350. case 0 ... 1: /* test */
  1351. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1352. break;
  1353. case 2: /* not */
  1354. c->dst.val = ~c->dst.val;
  1355. break;
  1356. case 3: /* neg */
  1357. emulate_1op("neg", c->dst, ctxt->eflags);
  1358. break;
  1359. case 4: /* mul */
  1360. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1361. break;
  1362. case 5: /* imul */
  1363. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1364. break;
  1365. case 6: /* div */
  1366. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1367. ctxt->eflags, de);
  1368. break;
  1369. case 7: /* idiv */
  1370. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1371. ctxt->eflags, de);
  1372. break;
  1373. default:
  1374. return X86EMUL_UNHANDLEABLE;
  1375. }
  1376. if (de)
  1377. return emulate_de(ctxt);
  1378. return X86EMUL_CONTINUE;
  1379. }
  1380. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1381. struct x86_emulate_ops *ops)
  1382. {
  1383. struct decode_cache *c = &ctxt->decode;
  1384. switch (c->modrm_reg) {
  1385. case 0: /* inc */
  1386. emulate_1op("inc", c->dst, ctxt->eflags);
  1387. break;
  1388. case 1: /* dec */
  1389. emulate_1op("dec", c->dst, ctxt->eflags);
  1390. break;
  1391. case 2: /* call near abs */ {
  1392. long int old_eip;
  1393. old_eip = c->eip;
  1394. c->eip = c->src.val;
  1395. c->src.val = old_eip;
  1396. emulate_push(ctxt, ops);
  1397. break;
  1398. }
  1399. case 4: /* jmp abs */
  1400. c->eip = c->src.val;
  1401. break;
  1402. case 6: /* push */
  1403. emulate_push(ctxt, ops);
  1404. break;
  1405. }
  1406. return X86EMUL_CONTINUE;
  1407. }
  1408. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1409. struct x86_emulate_ops *ops)
  1410. {
  1411. struct decode_cache *c = &ctxt->decode;
  1412. u64 old = c->dst.orig_val64;
  1413. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1414. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1415. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1416. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1417. ctxt->eflags &= ~EFLG_ZF;
  1418. } else {
  1419. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1420. (u32) c->regs[VCPU_REGS_RBX];
  1421. ctxt->eflags |= EFLG_ZF;
  1422. }
  1423. return X86EMUL_CONTINUE;
  1424. }
  1425. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1426. struct x86_emulate_ops *ops)
  1427. {
  1428. struct decode_cache *c = &ctxt->decode;
  1429. int rc;
  1430. unsigned long cs;
  1431. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1432. if (rc != X86EMUL_CONTINUE)
  1433. return rc;
  1434. if (c->op_bytes == 4)
  1435. c->eip = (u32)c->eip;
  1436. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1437. if (rc != X86EMUL_CONTINUE)
  1438. return rc;
  1439. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1440. return rc;
  1441. }
  1442. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1443. struct x86_emulate_ops *ops, int seg)
  1444. {
  1445. struct decode_cache *c = &ctxt->decode;
  1446. unsigned short sel;
  1447. int rc;
  1448. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1449. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1450. if (rc != X86EMUL_CONTINUE)
  1451. return rc;
  1452. c->dst.val = c->src.val;
  1453. return rc;
  1454. }
  1455. static inline void
  1456. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1457. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1458. struct desc_struct *ss)
  1459. {
  1460. memset(cs, 0, sizeof(struct desc_struct));
  1461. ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
  1462. memset(ss, 0, sizeof(struct desc_struct));
  1463. cs->l = 0; /* will be adjusted later */
  1464. set_desc_base(cs, 0); /* flat segment */
  1465. cs->g = 1; /* 4kb granularity */
  1466. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1467. cs->type = 0x0b; /* Read, Execute, Accessed */
  1468. cs->s = 1;
  1469. cs->dpl = 0; /* will be adjusted later */
  1470. cs->p = 1;
  1471. cs->d = 1;
  1472. set_desc_base(ss, 0); /* flat segment */
  1473. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1474. ss->g = 1; /* 4kb granularity */
  1475. ss->s = 1;
  1476. ss->type = 0x03; /* Read/Write, Accessed */
  1477. ss->d = 1; /* 32bit stack segment */
  1478. ss->dpl = 0;
  1479. ss->p = 1;
  1480. }
  1481. static int
  1482. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1483. {
  1484. struct decode_cache *c = &ctxt->decode;
  1485. struct desc_struct cs, ss;
  1486. u64 msr_data;
  1487. u16 cs_sel, ss_sel;
  1488. /* syscall is not available in real mode */
  1489. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1490. ctxt->mode == X86EMUL_MODE_VM86)
  1491. return emulate_ud(ctxt);
  1492. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1493. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1494. msr_data >>= 32;
  1495. cs_sel = (u16)(msr_data & 0xfffc);
  1496. ss_sel = (u16)(msr_data + 8);
  1497. if (is_long_mode(ctxt->vcpu)) {
  1498. cs.d = 0;
  1499. cs.l = 1;
  1500. }
  1501. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1502. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1503. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1504. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1505. c->regs[VCPU_REGS_RCX] = c->eip;
  1506. if (is_long_mode(ctxt->vcpu)) {
  1507. #ifdef CONFIG_X86_64
  1508. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1509. ops->get_msr(ctxt->vcpu,
  1510. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1511. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1512. c->eip = msr_data;
  1513. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1514. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1515. #endif
  1516. } else {
  1517. /* legacy mode */
  1518. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1519. c->eip = (u32)msr_data;
  1520. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1521. }
  1522. return X86EMUL_CONTINUE;
  1523. }
  1524. static int
  1525. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1526. {
  1527. struct decode_cache *c = &ctxt->decode;
  1528. struct desc_struct cs, ss;
  1529. u64 msr_data;
  1530. u16 cs_sel, ss_sel;
  1531. /* inject #GP if in real mode */
  1532. if (ctxt->mode == X86EMUL_MODE_REAL)
  1533. return emulate_gp(ctxt, 0);
  1534. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1535. * Therefore, we inject an #UD.
  1536. */
  1537. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1538. return emulate_ud(ctxt);
  1539. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1540. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1541. switch (ctxt->mode) {
  1542. case X86EMUL_MODE_PROT32:
  1543. if ((msr_data & 0xfffc) == 0x0)
  1544. return emulate_gp(ctxt, 0);
  1545. break;
  1546. case X86EMUL_MODE_PROT64:
  1547. if (msr_data == 0x0)
  1548. return emulate_gp(ctxt, 0);
  1549. break;
  1550. }
  1551. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1552. cs_sel = (u16)msr_data;
  1553. cs_sel &= ~SELECTOR_RPL_MASK;
  1554. ss_sel = cs_sel + 8;
  1555. ss_sel &= ~SELECTOR_RPL_MASK;
  1556. if (ctxt->mode == X86EMUL_MODE_PROT64
  1557. || is_long_mode(ctxt->vcpu)) {
  1558. cs.d = 0;
  1559. cs.l = 1;
  1560. }
  1561. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1562. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1563. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1564. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1565. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1566. c->eip = msr_data;
  1567. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1568. c->regs[VCPU_REGS_RSP] = msr_data;
  1569. return X86EMUL_CONTINUE;
  1570. }
  1571. static int
  1572. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1573. {
  1574. struct decode_cache *c = &ctxt->decode;
  1575. struct desc_struct cs, ss;
  1576. u64 msr_data;
  1577. int usermode;
  1578. u16 cs_sel, ss_sel;
  1579. /* inject #GP if in real mode or Virtual 8086 mode */
  1580. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1581. ctxt->mode == X86EMUL_MODE_VM86)
  1582. return emulate_gp(ctxt, 0);
  1583. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1584. if ((c->rex_prefix & 0x8) != 0x0)
  1585. usermode = X86EMUL_MODE_PROT64;
  1586. else
  1587. usermode = X86EMUL_MODE_PROT32;
  1588. cs.dpl = 3;
  1589. ss.dpl = 3;
  1590. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1591. switch (usermode) {
  1592. case X86EMUL_MODE_PROT32:
  1593. cs_sel = (u16)(msr_data + 16);
  1594. if ((msr_data & 0xfffc) == 0x0)
  1595. return emulate_gp(ctxt, 0);
  1596. ss_sel = (u16)(msr_data + 24);
  1597. break;
  1598. case X86EMUL_MODE_PROT64:
  1599. cs_sel = (u16)(msr_data + 32);
  1600. if (msr_data == 0x0)
  1601. return emulate_gp(ctxt, 0);
  1602. ss_sel = cs_sel + 8;
  1603. cs.d = 0;
  1604. cs.l = 1;
  1605. break;
  1606. }
  1607. cs_sel |= SELECTOR_RPL_MASK;
  1608. ss_sel |= SELECTOR_RPL_MASK;
  1609. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1610. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1611. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1612. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1613. c->eip = c->regs[VCPU_REGS_RDX];
  1614. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1615. return X86EMUL_CONTINUE;
  1616. }
  1617. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1618. struct x86_emulate_ops *ops)
  1619. {
  1620. int iopl;
  1621. if (ctxt->mode == X86EMUL_MODE_REAL)
  1622. return false;
  1623. if (ctxt->mode == X86EMUL_MODE_VM86)
  1624. return true;
  1625. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1626. return ops->cpl(ctxt->vcpu) > iopl;
  1627. }
  1628. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1629. struct x86_emulate_ops *ops,
  1630. u16 port, u16 len)
  1631. {
  1632. struct desc_struct tr_seg;
  1633. u32 base3;
  1634. int r;
  1635. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1636. unsigned mask = (1 << len) - 1;
  1637. unsigned long base;
  1638. ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
  1639. if (!tr_seg.p)
  1640. return false;
  1641. if (desc_limit_scaled(&tr_seg) < 103)
  1642. return false;
  1643. base = get_desc_base(&tr_seg);
  1644. #ifdef CONFIG_X86_64
  1645. base |= ((u64)base3) << 32;
  1646. #endif
  1647. r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
  1648. if (r != X86EMUL_CONTINUE)
  1649. return false;
  1650. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1651. return false;
  1652. r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
  1653. NULL);
  1654. if (r != X86EMUL_CONTINUE)
  1655. return false;
  1656. if ((perm >> bit_idx) & mask)
  1657. return false;
  1658. return true;
  1659. }
  1660. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1661. struct x86_emulate_ops *ops,
  1662. u16 port, u16 len)
  1663. {
  1664. if (ctxt->perm_ok)
  1665. return true;
  1666. if (emulator_bad_iopl(ctxt, ops))
  1667. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1668. return false;
  1669. ctxt->perm_ok = true;
  1670. return true;
  1671. }
  1672. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1673. struct x86_emulate_ops *ops,
  1674. struct tss_segment_16 *tss)
  1675. {
  1676. struct decode_cache *c = &ctxt->decode;
  1677. tss->ip = c->eip;
  1678. tss->flag = ctxt->eflags;
  1679. tss->ax = c->regs[VCPU_REGS_RAX];
  1680. tss->cx = c->regs[VCPU_REGS_RCX];
  1681. tss->dx = c->regs[VCPU_REGS_RDX];
  1682. tss->bx = c->regs[VCPU_REGS_RBX];
  1683. tss->sp = c->regs[VCPU_REGS_RSP];
  1684. tss->bp = c->regs[VCPU_REGS_RBP];
  1685. tss->si = c->regs[VCPU_REGS_RSI];
  1686. tss->di = c->regs[VCPU_REGS_RDI];
  1687. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1688. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1689. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1690. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1691. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1692. }
  1693. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1694. struct x86_emulate_ops *ops,
  1695. struct tss_segment_16 *tss)
  1696. {
  1697. struct decode_cache *c = &ctxt->decode;
  1698. int ret;
  1699. c->eip = tss->ip;
  1700. ctxt->eflags = tss->flag | 2;
  1701. c->regs[VCPU_REGS_RAX] = tss->ax;
  1702. c->regs[VCPU_REGS_RCX] = tss->cx;
  1703. c->regs[VCPU_REGS_RDX] = tss->dx;
  1704. c->regs[VCPU_REGS_RBX] = tss->bx;
  1705. c->regs[VCPU_REGS_RSP] = tss->sp;
  1706. c->regs[VCPU_REGS_RBP] = tss->bp;
  1707. c->regs[VCPU_REGS_RSI] = tss->si;
  1708. c->regs[VCPU_REGS_RDI] = tss->di;
  1709. /*
  1710. * SDM says that segment selectors are loaded before segment
  1711. * descriptors
  1712. */
  1713. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1714. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1715. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1716. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1717. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1718. /*
  1719. * Now load segment descriptors. If fault happenes at this stage
  1720. * it is handled in a context of new task
  1721. */
  1722. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1723. if (ret != X86EMUL_CONTINUE)
  1724. return ret;
  1725. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1726. if (ret != X86EMUL_CONTINUE)
  1727. return ret;
  1728. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1729. if (ret != X86EMUL_CONTINUE)
  1730. return ret;
  1731. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1732. if (ret != X86EMUL_CONTINUE)
  1733. return ret;
  1734. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1735. if (ret != X86EMUL_CONTINUE)
  1736. return ret;
  1737. return X86EMUL_CONTINUE;
  1738. }
  1739. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1740. struct x86_emulate_ops *ops,
  1741. u16 tss_selector, u16 old_tss_sel,
  1742. ulong old_tss_base, struct desc_struct *new_desc)
  1743. {
  1744. struct tss_segment_16 tss_seg;
  1745. int ret;
  1746. u32 new_tss_base = get_desc_base(new_desc);
  1747. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1748. &ctxt->exception);
  1749. if (ret != X86EMUL_CONTINUE)
  1750. /* FIXME: need to provide precise fault address */
  1751. return ret;
  1752. save_state_to_tss16(ctxt, ops, &tss_seg);
  1753. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1754. &ctxt->exception);
  1755. if (ret != X86EMUL_CONTINUE)
  1756. /* FIXME: need to provide precise fault address */
  1757. return ret;
  1758. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1759. &ctxt->exception);
  1760. if (ret != X86EMUL_CONTINUE)
  1761. /* FIXME: need to provide precise fault address */
  1762. return ret;
  1763. if (old_tss_sel != 0xffff) {
  1764. tss_seg.prev_task_link = old_tss_sel;
  1765. ret = ops->write_std(new_tss_base,
  1766. &tss_seg.prev_task_link,
  1767. sizeof tss_seg.prev_task_link,
  1768. ctxt->vcpu, &ctxt->exception);
  1769. if (ret != X86EMUL_CONTINUE)
  1770. /* FIXME: need to provide precise fault address */
  1771. return ret;
  1772. }
  1773. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1774. }
  1775. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1776. struct x86_emulate_ops *ops,
  1777. struct tss_segment_32 *tss)
  1778. {
  1779. struct decode_cache *c = &ctxt->decode;
  1780. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1781. tss->eip = c->eip;
  1782. tss->eflags = ctxt->eflags;
  1783. tss->eax = c->regs[VCPU_REGS_RAX];
  1784. tss->ecx = c->regs[VCPU_REGS_RCX];
  1785. tss->edx = c->regs[VCPU_REGS_RDX];
  1786. tss->ebx = c->regs[VCPU_REGS_RBX];
  1787. tss->esp = c->regs[VCPU_REGS_RSP];
  1788. tss->ebp = c->regs[VCPU_REGS_RBP];
  1789. tss->esi = c->regs[VCPU_REGS_RSI];
  1790. tss->edi = c->regs[VCPU_REGS_RDI];
  1791. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1792. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1793. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1794. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1795. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1796. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1797. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1798. }
  1799. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1800. struct x86_emulate_ops *ops,
  1801. struct tss_segment_32 *tss)
  1802. {
  1803. struct decode_cache *c = &ctxt->decode;
  1804. int ret;
  1805. if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
  1806. return emulate_gp(ctxt, 0);
  1807. c->eip = tss->eip;
  1808. ctxt->eflags = tss->eflags | 2;
  1809. c->regs[VCPU_REGS_RAX] = tss->eax;
  1810. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1811. c->regs[VCPU_REGS_RDX] = tss->edx;
  1812. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1813. c->regs[VCPU_REGS_RSP] = tss->esp;
  1814. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1815. c->regs[VCPU_REGS_RSI] = tss->esi;
  1816. c->regs[VCPU_REGS_RDI] = tss->edi;
  1817. /*
  1818. * SDM says that segment selectors are loaded before segment
  1819. * descriptors
  1820. */
  1821. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1822. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1823. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1824. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1825. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1826. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1827. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1828. /*
  1829. * Now load segment descriptors. If fault happenes at this stage
  1830. * it is handled in a context of new task
  1831. */
  1832. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1833. if (ret != X86EMUL_CONTINUE)
  1834. return ret;
  1835. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1836. if (ret != X86EMUL_CONTINUE)
  1837. return ret;
  1838. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1839. if (ret != X86EMUL_CONTINUE)
  1840. return ret;
  1841. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1842. if (ret != X86EMUL_CONTINUE)
  1843. return ret;
  1844. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1845. if (ret != X86EMUL_CONTINUE)
  1846. return ret;
  1847. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1848. if (ret != X86EMUL_CONTINUE)
  1849. return ret;
  1850. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1851. if (ret != X86EMUL_CONTINUE)
  1852. return ret;
  1853. return X86EMUL_CONTINUE;
  1854. }
  1855. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1856. struct x86_emulate_ops *ops,
  1857. u16 tss_selector, u16 old_tss_sel,
  1858. ulong old_tss_base, struct desc_struct *new_desc)
  1859. {
  1860. struct tss_segment_32 tss_seg;
  1861. int ret;
  1862. u32 new_tss_base = get_desc_base(new_desc);
  1863. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1864. &ctxt->exception);
  1865. if (ret != X86EMUL_CONTINUE)
  1866. /* FIXME: need to provide precise fault address */
  1867. return ret;
  1868. save_state_to_tss32(ctxt, ops, &tss_seg);
  1869. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1870. &ctxt->exception);
  1871. if (ret != X86EMUL_CONTINUE)
  1872. /* FIXME: need to provide precise fault address */
  1873. return ret;
  1874. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1875. &ctxt->exception);
  1876. if (ret != X86EMUL_CONTINUE)
  1877. /* FIXME: need to provide precise fault address */
  1878. return ret;
  1879. if (old_tss_sel != 0xffff) {
  1880. tss_seg.prev_task_link = old_tss_sel;
  1881. ret = ops->write_std(new_tss_base,
  1882. &tss_seg.prev_task_link,
  1883. sizeof tss_seg.prev_task_link,
  1884. ctxt->vcpu, &ctxt->exception);
  1885. if (ret != X86EMUL_CONTINUE)
  1886. /* FIXME: need to provide precise fault address */
  1887. return ret;
  1888. }
  1889. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1890. }
  1891. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1892. struct x86_emulate_ops *ops,
  1893. u16 tss_selector, int reason,
  1894. bool has_error_code, u32 error_code)
  1895. {
  1896. struct desc_struct curr_tss_desc, next_tss_desc;
  1897. int ret;
  1898. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1899. ulong old_tss_base =
  1900. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1901. u32 desc_limit;
  1902. /* FIXME: old_tss_base == ~0 ? */
  1903. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1904. if (ret != X86EMUL_CONTINUE)
  1905. return ret;
  1906. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1907. if (ret != X86EMUL_CONTINUE)
  1908. return ret;
  1909. /* FIXME: check that next_tss_desc is tss */
  1910. if (reason != TASK_SWITCH_IRET) {
  1911. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1912. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
  1913. return emulate_gp(ctxt, 0);
  1914. }
  1915. desc_limit = desc_limit_scaled(&next_tss_desc);
  1916. if (!next_tss_desc.p ||
  1917. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1918. desc_limit < 0x2b)) {
  1919. emulate_ts(ctxt, tss_selector & 0xfffc);
  1920. return X86EMUL_PROPAGATE_FAULT;
  1921. }
  1922. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1923. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1924. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1925. &curr_tss_desc);
  1926. }
  1927. if (reason == TASK_SWITCH_IRET)
  1928. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1929. /* set back link to prev task only if NT bit is set in eflags
  1930. note that old_tss_sel is not used afetr this point */
  1931. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1932. old_tss_sel = 0xffff;
  1933. if (next_tss_desc.type & 8)
  1934. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1935. old_tss_base, &next_tss_desc);
  1936. else
  1937. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1938. old_tss_base, &next_tss_desc);
  1939. if (ret != X86EMUL_CONTINUE)
  1940. return ret;
  1941. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1942. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1943. if (reason != TASK_SWITCH_IRET) {
  1944. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1945. write_segment_descriptor(ctxt, ops, tss_selector,
  1946. &next_tss_desc);
  1947. }
  1948. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1949. ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
  1950. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1951. if (has_error_code) {
  1952. struct decode_cache *c = &ctxt->decode;
  1953. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1954. c->lock_prefix = 0;
  1955. c->src.val = (unsigned long) error_code;
  1956. emulate_push(ctxt, ops);
  1957. }
  1958. return ret;
  1959. }
  1960. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1961. u16 tss_selector, int reason,
  1962. bool has_error_code, u32 error_code)
  1963. {
  1964. struct x86_emulate_ops *ops = ctxt->ops;
  1965. struct decode_cache *c = &ctxt->decode;
  1966. int rc;
  1967. c->eip = ctxt->eip;
  1968. c->dst.type = OP_NONE;
  1969. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1970. has_error_code, error_code);
  1971. if (rc == X86EMUL_CONTINUE) {
  1972. rc = writeback(ctxt, ops);
  1973. if (rc == X86EMUL_CONTINUE)
  1974. ctxt->eip = c->eip;
  1975. }
  1976. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1977. }
  1978. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  1979. int reg, struct operand *op)
  1980. {
  1981. struct decode_cache *c = &ctxt->decode;
  1982. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1983. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1984. op->addr.mem.ea = register_address(c, c->regs[reg]);
  1985. op->addr.mem.seg = seg;
  1986. }
  1987. static int em_push(struct x86_emulate_ctxt *ctxt)
  1988. {
  1989. emulate_push(ctxt, ctxt->ops);
  1990. return X86EMUL_CONTINUE;
  1991. }
  1992. static int em_das(struct x86_emulate_ctxt *ctxt)
  1993. {
  1994. struct decode_cache *c = &ctxt->decode;
  1995. u8 al, old_al;
  1996. bool af, cf, old_cf;
  1997. cf = ctxt->eflags & X86_EFLAGS_CF;
  1998. al = c->dst.val;
  1999. old_al = al;
  2000. old_cf = cf;
  2001. cf = false;
  2002. af = ctxt->eflags & X86_EFLAGS_AF;
  2003. if ((al & 0x0f) > 9 || af) {
  2004. al -= 6;
  2005. cf = old_cf | (al >= 250);
  2006. af = true;
  2007. } else {
  2008. af = false;
  2009. }
  2010. if (old_al > 0x99 || old_cf) {
  2011. al -= 0x60;
  2012. cf = true;
  2013. }
  2014. c->dst.val = al;
  2015. /* Set PF, ZF, SF */
  2016. c->src.type = OP_IMM;
  2017. c->src.val = 0;
  2018. c->src.bytes = 1;
  2019. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2020. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2021. if (cf)
  2022. ctxt->eflags |= X86_EFLAGS_CF;
  2023. if (af)
  2024. ctxt->eflags |= X86_EFLAGS_AF;
  2025. return X86EMUL_CONTINUE;
  2026. }
  2027. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2028. {
  2029. struct decode_cache *c = &ctxt->decode;
  2030. u16 sel, old_cs;
  2031. ulong old_eip;
  2032. int rc;
  2033. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2034. old_eip = c->eip;
  2035. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2036. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2037. return X86EMUL_CONTINUE;
  2038. c->eip = 0;
  2039. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2040. c->src.val = old_cs;
  2041. emulate_push(ctxt, ctxt->ops);
  2042. rc = writeback(ctxt, ctxt->ops);
  2043. if (rc != X86EMUL_CONTINUE)
  2044. return rc;
  2045. c->src.val = old_eip;
  2046. emulate_push(ctxt, ctxt->ops);
  2047. rc = writeback(ctxt, ctxt->ops);
  2048. if (rc != X86EMUL_CONTINUE)
  2049. return rc;
  2050. c->dst.type = OP_NONE;
  2051. return X86EMUL_CONTINUE;
  2052. }
  2053. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2054. {
  2055. struct decode_cache *c = &ctxt->decode;
  2056. int rc;
  2057. c->dst.type = OP_REG;
  2058. c->dst.addr.reg = &c->eip;
  2059. c->dst.bytes = c->op_bytes;
  2060. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2061. if (rc != X86EMUL_CONTINUE)
  2062. return rc;
  2063. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2064. return X86EMUL_CONTINUE;
  2065. }
  2066. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2067. {
  2068. struct decode_cache *c = &ctxt->decode;
  2069. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2070. return X86EMUL_CONTINUE;
  2071. }
  2072. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2073. {
  2074. struct decode_cache *c = &ctxt->decode;
  2075. c->dst.val = c->src2.val;
  2076. return em_imul(ctxt);
  2077. }
  2078. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2079. {
  2080. struct decode_cache *c = &ctxt->decode;
  2081. c->dst.type = OP_REG;
  2082. c->dst.bytes = c->src.bytes;
  2083. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2084. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2085. return X86EMUL_CONTINUE;
  2086. }
  2087. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2088. {
  2089. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2090. struct decode_cache *c = &ctxt->decode;
  2091. u64 tsc = 0;
  2092. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD))
  2093. return emulate_gp(ctxt, 0);
  2094. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2095. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2096. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2097. return X86EMUL_CONTINUE;
  2098. }
  2099. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2100. {
  2101. struct decode_cache *c = &ctxt->decode;
  2102. c->dst.val = c->src.val;
  2103. return X86EMUL_CONTINUE;
  2104. }
  2105. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2106. {
  2107. struct decode_cache *c = &ctxt->decode;
  2108. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2109. return X86EMUL_CONTINUE;
  2110. }
  2111. #define D(_y) { .flags = (_y) }
  2112. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2113. #define N D(0)
  2114. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2115. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2116. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2117. #define II(_f, _e, _i) \
  2118. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2119. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2120. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2121. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2122. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2123. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2124. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2125. static struct opcode group1[] = {
  2126. X7(D(Lock)), N
  2127. };
  2128. static struct opcode group1A[] = {
  2129. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2130. };
  2131. static struct opcode group3[] = {
  2132. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2133. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2134. X4(D(SrcMem | ModRM)),
  2135. };
  2136. static struct opcode group4[] = {
  2137. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2138. N, N, N, N, N, N,
  2139. };
  2140. static struct opcode group5[] = {
  2141. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2142. D(SrcMem | ModRM | Stack),
  2143. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2144. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2145. D(SrcMem | ModRM | Stack), N,
  2146. };
  2147. static struct group_dual group7 = { {
  2148. N, N, DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
  2149. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2150. DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
  2151. DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
  2152. }, {
  2153. D(SrcNone | ModRM | Priv | VendorSpecific), N,
  2154. N, D(SrcNone | ModRM | Priv | VendorSpecific),
  2155. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2156. DI(SrcMem16 | ModRM | Mov | Priv, lmsw), N,
  2157. } };
  2158. static struct opcode group8[] = {
  2159. N, N, N, N,
  2160. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2161. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2162. };
  2163. static struct group_dual group9 = { {
  2164. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2165. }, {
  2166. N, N, N, N, N, N, N, N,
  2167. } };
  2168. static struct opcode group11[] = {
  2169. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2170. };
  2171. static struct gprefix pfx_0f_6f_0f_7f = {
  2172. N, N, N, I(Sse, em_movdqu),
  2173. };
  2174. static struct opcode opcode_table[256] = {
  2175. /* 0x00 - 0x07 */
  2176. D6ALU(Lock),
  2177. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2178. /* 0x08 - 0x0F */
  2179. D6ALU(Lock),
  2180. D(ImplicitOps | Stack | No64), N,
  2181. /* 0x10 - 0x17 */
  2182. D6ALU(Lock),
  2183. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2184. /* 0x18 - 0x1F */
  2185. D6ALU(Lock),
  2186. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2187. /* 0x20 - 0x27 */
  2188. D6ALU(Lock), N, N,
  2189. /* 0x28 - 0x2F */
  2190. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2191. /* 0x30 - 0x37 */
  2192. D6ALU(Lock), N, N,
  2193. /* 0x38 - 0x3F */
  2194. D6ALU(0), N, N,
  2195. /* 0x40 - 0x4F */
  2196. X16(D(DstReg)),
  2197. /* 0x50 - 0x57 */
  2198. X8(I(SrcReg | Stack, em_push)),
  2199. /* 0x58 - 0x5F */
  2200. X8(D(DstReg | Stack)),
  2201. /* 0x60 - 0x67 */
  2202. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2203. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2204. N, N, N, N,
  2205. /* 0x68 - 0x6F */
  2206. I(SrcImm | Mov | Stack, em_push),
  2207. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2208. I(SrcImmByte | Mov | Stack, em_push),
  2209. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2210. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2211. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2212. /* 0x70 - 0x7F */
  2213. X16(D(SrcImmByte)),
  2214. /* 0x80 - 0x87 */
  2215. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2216. G(DstMem | SrcImm | ModRM | Group, group1),
  2217. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2218. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2219. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2220. /* 0x88 - 0x8F */
  2221. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2222. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2223. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2224. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2225. /* 0x90 - 0x97 */
  2226. X8(D(SrcAcc | DstReg)),
  2227. /* 0x98 - 0x9F */
  2228. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2229. I(SrcImmFAddr | No64, em_call_far), N,
  2230. DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
  2231. /* 0xA0 - 0xA7 */
  2232. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2233. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2234. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2235. D2bv(SrcSI | DstDI | String),
  2236. /* 0xA8 - 0xAF */
  2237. D2bv(DstAcc | SrcImm),
  2238. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2239. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2240. D2bv(SrcAcc | DstDI | String),
  2241. /* 0xB0 - 0xB7 */
  2242. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2243. /* 0xB8 - 0xBF */
  2244. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2245. /* 0xC0 - 0xC7 */
  2246. D2bv(DstMem | SrcImmByte | ModRM),
  2247. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2248. D(ImplicitOps | Stack),
  2249. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2250. G(ByteOp, group11), G(0, group11),
  2251. /* 0xC8 - 0xCF */
  2252. N, N, N, D(ImplicitOps | Stack),
  2253. D(ImplicitOps), DI(SrcImmByte, intn),
  2254. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2255. /* 0xD0 - 0xD7 */
  2256. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2257. N, N, N, N,
  2258. /* 0xD8 - 0xDF */
  2259. N, N, N, N, N, N, N, N,
  2260. /* 0xE0 - 0xE7 */
  2261. X4(D(SrcImmByte)),
  2262. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2263. /* 0xE8 - 0xEF */
  2264. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2265. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2266. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2267. /* 0xF0 - 0xF7 */
  2268. N, N, N, N,
  2269. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2270. G(ByteOp, group3), G(0, group3),
  2271. /* 0xF8 - 0xFF */
  2272. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2273. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2274. };
  2275. static struct opcode twobyte_table[256] = {
  2276. /* 0x00 - 0x0F */
  2277. N, GD(0, &group7), N, N,
  2278. N, D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv), N,
  2279. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2280. N, D(ImplicitOps | ModRM), N, N,
  2281. /* 0x10 - 0x1F */
  2282. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2283. /* 0x20 - 0x2F */
  2284. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2285. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2286. N, N, N, N,
  2287. N, N, N, N, N, N, N, N,
  2288. /* 0x30 - 0x3F */
  2289. D(ImplicitOps | Priv), II(ImplicitOps, em_rdtsc, rdtsc),
  2290. D(ImplicitOps | Priv), N,
  2291. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2292. N, N,
  2293. N, N, N, N, N, N, N, N,
  2294. /* 0x40 - 0x4F */
  2295. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2296. /* 0x50 - 0x5F */
  2297. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2298. /* 0x60 - 0x6F */
  2299. N, N, N, N,
  2300. N, N, N, N,
  2301. N, N, N, N,
  2302. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2303. /* 0x70 - 0x7F */
  2304. N, N, N, N,
  2305. N, N, N, N,
  2306. N, N, N, N,
  2307. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2308. /* 0x80 - 0x8F */
  2309. X16(D(SrcImm)),
  2310. /* 0x90 - 0x9F */
  2311. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2312. /* 0xA0 - 0xA7 */
  2313. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2314. N, D(DstMem | SrcReg | ModRM | BitOp),
  2315. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2316. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2317. /* 0xA8 - 0xAF */
  2318. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2319. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2320. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2321. D(DstMem | SrcReg | Src2CL | ModRM),
  2322. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2323. /* 0xB0 - 0xB7 */
  2324. D2bv(DstMem | SrcReg | ModRM | Lock),
  2325. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2326. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2327. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2328. /* 0xB8 - 0xBF */
  2329. N, N,
  2330. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2331. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2332. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2333. /* 0xC0 - 0xCF */
  2334. D2bv(DstMem | SrcReg | ModRM | Lock),
  2335. N, D(DstMem | SrcReg | ModRM | Mov),
  2336. N, N, N, GD(0, &group9),
  2337. N, N, N, N, N, N, N, N,
  2338. /* 0xD0 - 0xDF */
  2339. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2340. /* 0xE0 - 0xEF */
  2341. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2342. /* 0xF0 - 0xFF */
  2343. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2344. };
  2345. #undef D
  2346. #undef N
  2347. #undef G
  2348. #undef GD
  2349. #undef I
  2350. #undef GP
  2351. #undef D2bv
  2352. #undef I2bv
  2353. #undef D6ALU
  2354. static unsigned imm_size(struct decode_cache *c)
  2355. {
  2356. unsigned size;
  2357. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2358. if (size == 8)
  2359. size = 4;
  2360. return size;
  2361. }
  2362. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2363. unsigned size, bool sign_extension)
  2364. {
  2365. struct decode_cache *c = &ctxt->decode;
  2366. struct x86_emulate_ops *ops = ctxt->ops;
  2367. int rc = X86EMUL_CONTINUE;
  2368. op->type = OP_IMM;
  2369. op->bytes = size;
  2370. op->addr.mem.ea = c->eip;
  2371. /* NB. Immediates are sign-extended as necessary. */
  2372. switch (op->bytes) {
  2373. case 1:
  2374. op->val = insn_fetch(s8, 1, c->eip);
  2375. break;
  2376. case 2:
  2377. op->val = insn_fetch(s16, 2, c->eip);
  2378. break;
  2379. case 4:
  2380. op->val = insn_fetch(s32, 4, c->eip);
  2381. break;
  2382. }
  2383. if (!sign_extension) {
  2384. switch (op->bytes) {
  2385. case 1:
  2386. op->val &= 0xff;
  2387. break;
  2388. case 2:
  2389. op->val &= 0xffff;
  2390. break;
  2391. case 4:
  2392. op->val &= 0xffffffff;
  2393. break;
  2394. }
  2395. }
  2396. done:
  2397. return rc;
  2398. }
  2399. int
  2400. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2401. {
  2402. struct x86_emulate_ops *ops = ctxt->ops;
  2403. struct decode_cache *c = &ctxt->decode;
  2404. int rc = X86EMUL_CONTINUE;
  2405. int mode = ctxt->mode;
  2406. int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
  2407. bool op_prefix = false;
  2408. struct opcode opcode, *g_mod012, *g_mod3;
  2409. struct operand memop = { .type = OP_NONE };
  2410. c->eip = ctxt->eip;
  2411. c->fetch.start = c->eip;
  2412. c->fetch.end = c->fetch.start + insn_len;
  2413. if (insn_len > 0)
  2414. memcpy(c->fetch.data, insn, insn_len);
  2415. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2416. switch (mode) {
  2417. case X86EMUL_MODE_REAL:
  2418. case X86EMUL_MODE_VM86:
  2419. case X86EMUL_MODE_PROT16:
  2420. def_op_bytes = def_ad_bytes = 2;
  2421. break;
  2422. case X86EMUL_MODE_PROT32:
  2423. def_op_bytes = def_ad_bytes = 4;
  2424. break;
  2425. #ifdef CONFIG_X86_64
  2426. case X86EMUL_MODE_PROT64:
  2427. def_op_bytes = 4;
  2428. def_ad_bytes = 8;
  2429. break;
  2430. #endif
  2431. default:
  2432. return -1;
  2433. }
  2434. c->op_bytes = def_op_bytes;
  2435. c->ad_bytes = def_ad_bytes;
  2436. /* Legacy prefixes. */
  2437. for (;;) {
  2438. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2439. case 0x66: /* operand-size override */
  2440. op_prefix = true;
  2441. /* switch between 2/4 bytes */
  2442. c->op_bytes = def_op_bytes ^ 6;
  2443. break;
  2444. case 0x67: /* address-size override */
  2445. if (mode == X86EMUL_MODE_PROT64)
  2446. /* switch between 4/8 bytes */
  2447. c->ad_bytes = def_ad_bytes ^ 12;
  2448. else
  2449. /* switch between 2/4 bytes */
  2450. c->ad_bytes = def_ad_bytes ^ 6;
  2451. break;
  2452. case 0x26: /* ES override */
  2453. case 0x2e: /* CS override */
  2454. case 0x36: /* SS override */
  2455. case 0x3e: /* DS override */
  2456. set_seg_override(c, (c->b >> 3) & 3);
  2457. break;
  2458. case 0x64: /* FS override */
  2459. case 0x65: /* GS override */
  2460. set_seg_override(c, c->b & 7);
  2461. break;
  2462. case 0x40 ... 0x4f: /* REX */
  2463. if (mode != X86EMUL_MODE_PROT64)
  2464. goto done_prefixes;
  2465. c->rex_prefix = c->b;
  2466. continue;
  2467. case 0xf0: /* LOCK */
  2468. c->lock_prefix = 1;
  2469. break;
  2470. case 0xf2: /* REPNE/REPNZ */
  2471. case 0xf3: /* REP/REPE/REPZ */
  2472. c->rep_prefix = c->b;
  2473. break;
  2474. default:
  2475. goto done_prefixes;
  2476. }
  2477. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2478. c->rex_prefix = 0;
  2479. }
  2480. done_prefixes:
  2481. /* REX prefix. */
  2482. if (c->rex_prefix & 8)
  2483. c->op_bytes = 8; /* REX.W */
  2484. /* Opcode byte(s). */
  2485. opcode = opcode_table[c->b];
  2486. /* Two-byte opcode? */
  2487. if (c->b == 0x0f) {
  2488. c->twobyte = 1;
  2489. c->b = insn_fetch(u8, 1, c->eip);
  2490. opcode = twobyte_table[c->b];
  2491. }
  2492. c->d = opcode.flags;
  2493. if (c->d & Group) {
  2494. dual = c->d & GroupDual;
  2495. c->modrm = insn_fetch(u8, 1, c->eip);
  2496. --c->eip;
  2497. if (c->d & GroupDual) {
  2498. g_mod012 = opcode.u.gdual->mod012;
  2499. g_mod3 = opcode.u.gdual->mod3;
  2500. } else
  2501. g_mod012 = g_mod3 = opcode.u.group;
  2502. c->d &= ~(Group | GroupDual);
  2503. goffset = (c->modrm >> 3) & 7;
  2504. if ((c->modrm >> 6) == 3)
  2505. opcode = g_mod3[goffset];
  2506. else
  2507. opcode = g_mod012[goffset];
  2508. c->d |= opcode.flags;
  2509. }
  2510. if (c->d & Prefix) {
  2511. if (c->rep_prefix && op_prefix)
  2512. return X86EMUL_UNHANDLEABLE;
  2513. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  2514. switch (simd_prefix) {
  2515. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  2516. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  2517. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  2518. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  2519. }
  2520. c->d |= opcode.flags;
  2521. }
  2522. c->execute = opcode.u.execute;
  2523. c->intercept = opcode.intercept;
  2524. /* Unrecognised? */
  2525. if (c->d == 0 || (c->d & Undefined))
  2526. return -1;
  2527. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  2528. return -1;
  2529. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2530. c->op_bytes = 8;
  2531. if (c->d & Op3264) {
  2532. if (mode == X86EMUL_MODE_PROT64)
  2533. c->op_bytes = 8;
  2534. else
  2535. c->op_bytes = 4;
  2536. }
  2537. if (c->d & Sse)
  2538. c->op_bytes = 16;
  2539. /* ModRM and SIB bytes. */
  2540. if (c->d & ModRM) {
  2541. rc = decode_modrm(ctxt, ops, &memop);
  2542. if (!c->has_seg_override)
  2543. set_seg_override(c, c->modrm_seg);
  2544. } else if (c->d & MemAbs)
  2545. rc = decode_abs(ctxt, ops, &memop);
  2546. if (rc != X86EMUL_CONTINUE)
  2547. goto done;
  2548. if (!c->has_seg_override)
  2549. set_seg_override(c, VCPU_SREG_DS);
  2550. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2551. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2552. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2553. if (memop.type == OP_MEM && c->rip_relative)
  2554. memop.addr.mem.ea += c->eip;
  2555. /*
  2556. * Decode and fetch the source operand: register, memory
  2557. * or immediate.
  2558. */
  2559. switch (c->d & SrcMask) {
  2560. case SrcNone:
  2561. break;
  2562. case SrcReg:
  2563. decode_register_operand(ctxt, &c->src, c, 0);
  2564. break;
  2565. case SrcMem16:
  2566. memop.bytes = 2;
  2567. goto srcmem_common;
  2568. case SrcMem32:
  2569. memop.bytes = 4;
  2570. goto srcmem_common;
  2571. case SrcMem:
  2572. memop.bytes = (c->d & ByteOp) ? 1 :
  2573. c->op_bytes;
  2574. srcmem_common:
  2575. c->src = memop;
  2576. break;
  2577. case SrcImmU16:
  2578. rc = decode_imm(ctxt, &c->src, 2, false);
  2579. break;
  2580. case SrcImm:
  2581. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2582. break;
  2583. case SrcImmU:
  2584. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2585. break;
  2586. case SrcImmByte:
  2587. rc = decode_imm(ctxt, &c->src, 1, true);
  2588. break;
  2589. case SrcImmUByte:
  2590. rc = decode_imm(ctxt, &c->src, 1, false);
  2591. break;
  2592. case SrcAcc:
  2593. c->src.type = OP_REG;
  2594. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2595. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2596. fetch_register_operand(&c->src);
  2597. break;
  2598. case SrcOne:
  2599. c->src.bytes = 1;
  2600. c->src.val = 1;
  2601. break;
  2602. case SrcSI:
  2603. c->src.type = OP_MEM;
  2604. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2605. c->src.addr.mem.ea =
  2606. register_address(c, c->regs[VCPU_REGS_RSI]);
  2607. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2608. c->src.val = 0;
  2609. break;
  2610. case SrcImmFAddr:
  2611. c->src.type = OP_IMM;
  2612. c->src.addr.mem.ea = c->eip;
  2613. c->src.bytes = c->op_bytes + 2;
  2614. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2615. break;
  2616. case SrcMemFAddr:
  2617. memop.bytes = c->op_bytes + 2;
  2618. goto srcmem_common;
  2619. break;
  2620. }
  2621. if (rc != X86EMUL_CONTINUE)
  2622. goto done;
  2623. /*
  2624. * Decode and fetch the second source operand: register, memory
  2625. * or immediate.
  2626. */
  2627. switch (c->d & Src2Mask) {
  2628. case Src2None:
  2629. break;
  2630. case Src2CL:
  2631. c->src2.bytes = 1;
  2632. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2633. break;
  2634. case Src2ImmByte:
  2635. rc = decode_imm(ctxt, &c->src2, 1, true);
  2636. break;
  2637. case Src2One:
  2638. c->src2.bytes = 1;
  2639. c->src2.val = 1;
  2640. break;
  2641. case Src2Imm:
  2642. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2643. break;
  2644. }
  2645. if (rc != X86EMUL_CONTINUE)
  2646. goto done;
  2647. /* Decode and fetch the destination operand: register or memory. */
  2648. switch (c->d & DstMask) {
  2649. case DstReg:
  2650. decode_register_operand(ctxt, &c->dst, c,
  2651. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2652. break;
  2653. case DstImmUByte:
  2654. c->dst.type = OP_IMM;
  2655. c->dst.addr.mem.ea = c->eip;
  2656. c->dst.bytes = 1;
  2657. c->dst.val = insn_fetch(u8, 1, c->eip);
  2658. break;
  2659. case DstMem:
  2660. case DstMem64:
  2661. c->dst = memop;
  2662. if ((c->d & DstMask) == DstMem64)
  2663. c->dst.bytes = 8;
  2664. else
  2665. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2666. if (c->d & BitOp)
  2667. fetch_bit_operand(c);
  2668. c->dst.orig_val = c->dst.val;
  2669. break;
  2670. case DstAcc:
  2671. c->dst.type = OP_REG;
  2672. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2673. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2674. fetch_register_operand(&c->dst);
  2675. c->dst.orig_val = c->dst.val;
  2676. break;
  2677. case DstDI:
  2678. c->dst.type = OP_MEM;
  2679. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2680. c->dst.addr.mem.ea =
  2681. register_address(c, c->regs[VCPU_REGS_RDI]);
  2682. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2683. c->dst.val = 0;
  2684. break;
  2685. case ImplicitOps:
  2686. /* Special instructions do their own operand decoding. */
  2687. default:
  2688. c->dst.type = OP_NONE; /* Disable writeback. */
  2689. return 0;
  2690. }
  2691. done:
  2692. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2693. }
  2694. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2695. {
  2696. struct decode_cache *c = &ctxt->decode;
  2697. /* The second termination condition only applies for REPE
  2698. * and REPNE. Test if the repeat string operation prefix is
  2699. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2700. * corresponding termination condition according to:
  2701. * - if REPE/REPZ and ZF = 0 then done
  2702. * - if REPNE/REPNZ and ZF = 1 then done
  2703. */
  2704. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2705. (c->b == 0xae) || (c->b == 0xaf))
  2706. && (((c->rep_prefix == REPE_PREFIX) &&
  2707. ((ctxt->eflags & EFLG_ZF) == 0))
  2708. || ((c->rep_prefix == REPNE_PREFIX) &&
  2709. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2710. return true;
  2711. return false;
  2712. }
  2713. int
  2714. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2715. {
  2716. struct x86_emulate_ops *ops = ctxt->ops;
  2717. u64 msr_data;
  2718. struct decode_cache *c = &ctxt->decode;
  2719. int rc = X86EMUL_CONTINUE;
  2720. int saved_dst_type = c->dst.type;
  2721. int irq; /* Used for int 3, int, and into */
  2722. ctxt->decode.mem_read.pos = 0;
  2723. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2724. rc = emulate_ud(ctxt);
  2725. goto done;
  2726. }
  2727. /* LOCK prefix is allowed only with some instructions */
  2728. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2729. rc = emulate_ud(ctxt);
  2730. goto done;
  2731. }
  2732. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2733. rc = emulate_ud(ctxt);
  2734. goto done;
  2735. }
  2736. if ((c->d & Sse)
  2737. && ((ops->get_cr(0, ctxt->vcpu) & X86_CR0_EM)
  2738. || !(ops->get_cr(4, ctxt->vcpu) & X86_CR4_OSFXSR))) {
  2739. rc = emulate_ud(ctxt);
  2740. goto done;
  2741. }
  2742. if ((c->d & Sse) && (ops->get_cr(0, ctxt->vcpu) & X86_CR0_TS)) {
  2743. rc = emulate_nm(ctxt);
  2744. goto done;
  2745. }
  2746. if (unlikely(ctxt->guest_mode) && c->intercept) {
  2747. rc = ops->intercept(ctxt, c->intercept,
  2748. X86_ICPT_PRE_EXCEPT);
  2749. if (rc != X86EMUL_CONTINUE)
  2750. goto done;
  2751. }
  2752. /* Privileged instruction can be executed only in CPL=0 */
  2753. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2754. rc = emulate_gp(ctxt, 0);
  2755. goto done;
  2756. }
  2757. if (unlikely(ctxt->guest_mode) && c->intercept) {
  2758. rc = ops->intercept(ctxt, c->intercept,
  2759. X86_ICPT_POST_EXCEPT);
  2760. if (rc != X86EMUL_CONTINUE)
  2761. goto done;
  2762. }
  2763. if (c->rep_prefix && (c->d & String)) {
  2764. /* All REP prefixes have the same first termination condition */
  2765. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2766. ctxt->eip = c->eip;
  2767. goto done;
  2768. }
  2769. }
  2770. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2771. rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
  2772. c->src.valptr, c->src.bytes);
  2773. if (rc != X86EMUL_CONTINUE)
  2774. goto done;
  2775. c->src.orig_val64 = c->src.val64;
  2776. }
  2777. if (c->src2.type == OP_MEM) {
  2778. rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
  2779. &c->src2.val, c->src2.bytes);
  2780. if (rc != X86EMUL_CONTINUE)
  2781. goto done;
  2782. }
  2783. if ((c->d & DstMask) == ImplicitOps)
  2784. goto special_insn;
  2785. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2786. /* optimisation - avoid slow emulated read if Mov */
  2787. rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
  2788. &c->dst.val, c->dst.bytes);
  2789. if (rc != X86EMUL_CONTINUE)
  2790. goto done;
  2791. }
  2792. c->dst.orig_val = c->dst.val;
  2793. special_insn:
  2794. if (unlikely(ctxt->guest_mode) && c->intercept) {
  2795. rc = ops->intercept(ctxt, c->intercept,
  2796. X86_ICPT_POST_MEMACCESS);
  2797. if (rc != X86EMUL_CONTINUE)
  2798. goto done;
  2799. }
  2800. if (c->execute) {
  2801. rc = c->execute(ctxt);
  2802. if (rc != X86EMUL_CONTINUE)
  2803. goto done;
  2804. goto writeback;
  2805. }
  2806. if (c->twobyte)
  2807. goto twobyte_insn;
  2808. switch (c->b) {
  2809. case 0x00 ... 0x05:
  2810. add: /* add */
  2811. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2812. break;
  2813. case 0x06: /* push es */
  2814. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2815. break;
  2816. case 0x07: /* pop es */
  2817. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2818. break;
  2819. case 0x08 ... 0x0d:
  2820. or: /* or */
  2821. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2822. break;
  2823. case 0x0e: /* push cs */
  2824. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2825. break;
  2826. case 0x10 ... 0x15:
  2827. adc: /* adc */
  2828. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2829. break;
  2830. case 0x16: /* push ss */
  2831. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2832. break;
  2833. case 0x17: /* pop ss */
  2834. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2835. break;
  2836. case 0x18 ... 0x1d:
  2837. sbb: /* sbb */
  2838. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2839. break;
  2840. case 0x1e: /* push ds */
  2841. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2842. break;
  2843. case 0x1f: /* pop ds */
  2844. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2845. break;
  2846. case 0x20 ... 0x25:
  2847. and: /* and */
  2848. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2849. break;
  2850. case 0x28 ... 0x2d:
  2851. sub: /* sub */
  2852. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2853. break;
  2854. case 0x30 ... 0x35:
  2855. xor: /* xor */
  2856. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2857. break;
  2858. case 0x38 ... 0x3d:
  2859. cmp: /* cmp */
  2860. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2861. break;
  2862. case 0x40 ... 0x47: /* inc r16/r32 */
  2863. emulate_1op("inc", c->dst, ctxt->eflags);
  2864. break;
  2865. case 0x48 ... 0x4f: /* dec r16/r32 */
  2866. emulate_1op("dec", c->dst, ctxt->eflags);
  2867. break;
  2868. case 0x58 ... 0x5f: /* pop reg */
  2869. pop_instruction:
  2870. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2871. break;
  2872. case 0x60: /* pusha */
  2873. rc = emulate_pusha(ctxt, ops);
  2874. break;
  2875. case 0x61: /* popa */
  2876. rc = emulate_popa(ctxt, ops);
  2877. break;
  2878. case 0x63: /* movsxd */
  2879. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2880. goto cannot_emulate;
  2881. c->dst.val = (s32) c->src.val;
  2882. break;
  2883. case 0x6c: /* insb */
  2884. case 0x6d: /* insw/insd */
  2885. c->src.val = c->regs[VCPU_REGS_RDX];
  2886. goto do_io_in;
  2887. case 0x6e: /* outsb */
  2888. case 0x6f: /* outsw/outsd */
  2889. c->dst.val = c->regs[VCPU_REGS_RDX];
  2890. goto do_io_out;
  2891. break;
  2892. case 0x70 ... 0x7f: /* jcc (short) */
  2893. if (test_cc(c->b, ctxt->eflags))
  2894. jmp_rel(c, c->src.val);
  2895. break;
  2896. case 0x80 ... 0x83: /* Grp1 */
  2897. switch (c->modrm_reg) {
  2898. case 0:
  2899. goto add;
  2900. case 1:
  2901. goto or;
  2902. case 2:
  2903. goto adc;
  2904. case 3:
  2905. goto sbb;
  2906. case 4:
  2907. goto and;
  2908. case 5:
  2909. goto sub;
  2910. case 6:
  2911. goto xor;
  2912. case 7:
  2913. goto cmp;
  2914. }
  2915. break;
  2916. case 0x84 ... 0x85:
  2917. test:
  2918. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2919. break;
  2920. case 0x86 ... 0x87: /* xchg */
  2921. xchg:
  2922. /* Write back the register source. */
  2923. c->src.val = c->dst.val;
  2924. write_register_operand(&c->src);
  2925. /*
  2926. * Write back the memory destination with implicit LOCK
  2927. * prefix.
  2928. */
  2929. c->dst.val = c->src.orig_val;
  2930. c->lock_prefix = 1;
  2931. break;
  2932. case 0x8c: /* mov r/m, sreg */
  2933. if (c->modrm_reg > VCPU_SREG_GS) {
  2934. rc = emulate_ud(ctxt);
  2935. goto done;
  2936. }
  2937. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2938. break;
  2939. case 0x8d: /* lea r16/r32, m */
  2940. c->dst.val = c->src.addr.mem.ea;
  2941. break;
  2942. case 0x8e: { /* mov seg, r/m16 */
  2943. uint16_t sel;
  2944. sel = c->src.val;
  2945. if (c->modrm_reg == VCPU_SREG_CS ||
  2946. c->modrm_reg > VCPU_SREG_GS) {
  2947. rc = emulate_ud(ctxt);
  2948. goto done;
  2949. }
  2950. if (c->modrm_reg == VCPU_SREG_SS)
  2951. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2952. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2953. c->dst.type = OP_NONE; /* Disable writeback. */
  2954. break;
  2955. }
  2956. case 0x8f: /* pop (sole member of Grp1a) */
  2957. rc = emulate_grp1a(ctxt, ops);
  2958. break;
  2959. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2960. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2961. break;
  2962. goto xchg;
  2963. case 0x98: /* cbw/cwde/cdqe */
  2964. switch (c->op_bytes) {
  2965. case 2: c->dst.val = (s8)c->dst.val; break;
  2966. case 4: c->dst.val = (s16)c->dst.val; break;
  2967. case 8: c->dst.val = (s32)c->dst.val; break;
  2968. }
  2969. break;
  2970. case 0x9c: /* pushf */
  2971. c->src.val = (unsigned long) ctxt->eflags;
  2972. emulate_push(ctxt, ops);
  2973. break;
  2974. case 0x9d: /* popf */
  2975. c->dst.type = OP_REG;
  2976. c->dst.addr.reg = &ctxt->eflags;
  2977. c->dst.bytes = c->op_bytes;
  2978. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2979. break;
  2980. case 0xa6 ... 0xa7: /* cmps */
  2981. c->dst.type = OP_NONE; /* Disable writeback. */
  2982. goto cmp;
  2983. case 0xa8 ... 0xa9: /* test ax, imm */
  2984. goto test;
  2985. case 0xae ... 0xaf: /* scas */
  2986. goto cmp;
  2987. case 0xc0 ... 0xc1:
  2988. emulate_grp2(ctxt);
  2989. break;
  2990. case 0xc3: /* ret */
  2991. c->dst.type = OP_REG;
  2992. c->dst.addr.reg = &c->eip;
  2993. c->dst.bytes = c->op_bytes;
  2994. goto pop_instruction;
  2995. case 0xc4: /* les */
  2996. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2997. break;
  2998. case 0xc5: /* lds */
  2999. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3000. break;
  3001. case 0xcb: /* ret far */
  3002. rc = emulate_ret_far(ctxt, ops);
  3003. break;
  3004. case 0xcc: /* int3 */
  3005. irq = 3;
  3006. goto do_interrupt;
  3007. case 0xcd: /* int n */
  3008. irq = c->src.val;
  3009. do_interrupt:
  3010. rc = emulate_int(ctxt, ops, irq);
  3011. break;
  3012. case 0xce: /* into */
  3013. if (ctxt->eflags & EFLG_OF) {
  3014. irq = 4;
  3015. goto do_interrupt;
  3016. }
  3017. break;
  3018. case 0xcf: /* iret */
  3019. rc = emulate_iret(ctxt, ops);
  3020. break;
  3021. case 0xd0 ... 0xd1: /* Grp2 */
  3022. emulate_grp2(ctxt);
  3023. break;
  3024. case 0xd2 ... 0xd3: /* Grp2 */
  3025. c->src.val = c->regs[VCPU_REGS_RCX];
  3026. emulate_grp2(ctxt);
  3027. break;
  3028. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3029. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3030. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3031. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3032. jmp_rel(c, c->src.val);
  3033. break;
  3034. case 0xe3: /* jcxz/jecxz/jrcxz */
  3035. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3036. jmp_rel(c, c->src.val);
  3037. break;
  3038. case 0xe4: /* inb */
  3039. case 0xe5: /* in */
  3040. goto do_io_in;
  3041. case 0xe6: /* outb */
  3042. case 0xe7: /* out */
  3043. goto do_io_out;
  3044. case 0xe8: /* call (near) */ {
  3045. long int rel = c->src.val;
  3046. c->src.val = (unsigned long) c->eip;
  3047. jmp_rel(c, rel);
  3048. emulate_push(ctxt, ops);
  3049. break;
  3050. }
  3051. case 0xe9: /* jmp rel */
  3052. goto jmp;
  3053. case 0xea: { /* jmp far */
  3054. unsigned short sel;
  3055. jump_far:
  3056. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  3057. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  3058. goto done;
  3059. c->eip = 0;
  3060. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  3061. break;
  3062. }
  3063. case 0xeb:
  3064. jmp: /* jmp rel short */
  3065. jmp_rel(c, c->src.val);
  3066. c->dst.type = OP_NONE; /* Disable writeback. */
  3067. break;
  3068. case 0xec: /* in al,dx */
  3069. case 0xed: /* in (e/r)ax,dx */
  3070. c->src.val = c->regs[VCPU_REGS_RDX];
  3071. do_io_in:
  3072. c->dst.bytes = min(c->dst.bytes, 4u);
  3073. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  3074. rc = emulate_gp(ctxt, 0);
  3075. goto done;
  3076. }
  3077. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3078. &c->dst.val))
  3079. goto done; /* IO is needed */
  3080. break;
  3081. case 0xee: /* out dx,al */
  3082. case 0xef: /* out dx,(e/r)ax */
  3083. c->dst.val = c->regs[VCPU_REGS_RDX];
  3084. do_io_out:
  3085. c->src.bytes = min(c->src.bytes, 4u);
  3086. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  3087. c->src.bytes)) {
  3088. rc = emulate_gp(ctxt, 0);
  3089. goto done;
  3090. }
  3091. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  3092. &c->src.val, 1, ctxt->vcpu);
  3093. c->dst.type = OP_NONE; /* Disable writeback. */
  3094. break;
  3095. case 0xf4: /* hlt */
  3096. ctxt->vcpu->arch.halt_request = 1;
  3097. break;
  3098. case 0xf5: /* cmc */
  3099. /* complement carry flag from eflags reg */
  3100. ctxt->eflags ^= EFLG_CF;
  3101. break;
  3102. case 0xf6 ... 0xf7: /* Grp3 */
  3103. rc = emulate_grp3(ctxt, ops);
  3104. break;
  3105. case 0xf8: /* clc */
  3106. ctxt->eflags &= ~EFLG_CF;
  3107. break;
  3108. case 0xf9: /* stc */
  3109. ctxt->eflags |= EFLG_CF;
  3110. break;
  3111. case 0xfa: /* cli */
  3112. if (emulator_bad_iopl(ctxt, ops)) {
  3113. rc = emulate_gp(ctxt, 0);
  3114. goto done;
  3115. } else
  3116. ctxt->eflags &= ~X86_EFLAGS_IF;
  3117. break;
  3118. case 0xfb: /* sti */
  3119. if (emulator_bad_iopl(ctxt, ops)) {
  3120. rc = emulate_gp(ctxt, 0);
  3121. goto done;
  3122. } else {
  3123. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3124. ctxt->eflags |= X86_EFLAGS_IF;
  3125. }
  3126. break;
  3127. case 0xfc: /* cld */
  3128. ctxt->eflags &= ~EFLG_DF;
  3129. break;
  3130. case 0xfd: /* std */
  3131. ctxt->eflags |= EFLG_DF;
  3132. break;
  3133. case 0xfe: /* Grp4 */
  3134. grp45:
  3135. rc = emulate_grp45(ctxt, ops);
  3136. break;
  3137. case 0xff: /* Grp5 */
  3138. if (c->modrm_reg == 5)
  3139. goto jump_far;
  3140. goto grp45;
  3141. default:
  3142. goto cannot_emulate;
  3143. }
  3144. if (rc != X86EMUL_CONTINUE)
  3145. goto done;
  3146. writeback:
  3147. rc = writeback(ctxt, ops);
  3148. if (rc != X86EMUL_CONTINUE)
  3149. goto done;
  3150. /*
  3151. * restore dst type in case the decoding will be reused
  3152. * (happens for string instruction )
  3153. */
  3154. c->dst.type = saved_dst_type;
  3155. if ((c->d & SrcMask) == SrcSI)
  3156. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3157. VCPU_REGS_RSI, &c->src);
  3158. if ((c->d & DstMask) == DstDI)
  3159. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3160. &c->dst);
  3161. if (c->rep_prefix && (c->d & String)) {
  3162. struct read_cache *r = &ctxt->decode.io_read;
  3163. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3164. if (!string_insn_completed(ctxt)) {
  3165. /*
  3166. * Re-enter guest when pio read ahead buffer is empty
  3167. * or, if it is not used, after each 1024 iteration.
  3168. */
  3169. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3170. (r->end == 0 || r->end != r->pos)) {
  3171. /*
  3172. * Reset read cache. Usually happens before
  3173. * decode, but since instruction is restarted
  3174. * we have to do it here.
  3175. */
  3176. ctxt->decode.mem_read.end = 0;
  3177. return EMULATION_RESTART;
  3178. }
  3179. goto done; /* skip rip writeback */
  3180. }
  3181. }
  3182. ctxt->eip = c->eip;
  3183. done:
  3184. if (rc == X86EMUL_PROPAGATE_FAULT)
  3185. ctxt->have_exception = true;
  3186. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3187. twobyte_insn:
  3188. switch (c->b) {
  3189. case 0x01: /* lgdt, lidt, lmsw */
  3190. switch (c->modrm_reg) {
  3191. u16 size;
  3192. unsigned long address;
  3193. case 0: /* vmcall */
  3194. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3195. goto cannot_emulate;
  3196. rc = kvm_fix_hypercall(ctxt->vcpu);
  3197. if (rc != X86EMUL_CONTINUE)
  3198. goto done;
  3199. /* Let the processor re-execute the fixed hypercall */
  3200. c->eip = ctxt->eip;
  3201. /* Disable writeback. */
  3202. c->dst.type = OP_NONE;
  3203. break;
  3204. case 2: /* lgdt */
  3205. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3206. &size, &address, c->op_bytes);
  3207. if (rc != X86EMUL_CONTINUE)
  3208. goto done;
  3209. realmode_lgdt(ctxt->vcpu, size, address);
  3210. /* Disable writeback. */
  3211. c->dst.type = OP_NONE;
  3212. break;
  3213. case 3: /* lidt/vmmcall */
  3214. if (c->modrm_mod == 3) {
  3215. switch (c->modrm_rm) {
  3216. case 1:
  3217. rc = kvm_fix_hypercall(ctxt->vcpu);
  3218. break;
  3219. default:
  3220. goto cannot_emulate;
  3221. }
  3222. } else {
  3223. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3224. &size, &address,
  3225. c->op_bytes);
  3226. if (rc != X86EMUL_CONTINUE)
  3227. goto done;
  3228. realmode_lidt(ctxt->vcpu, size, address);
  3229. }
  3230. /* Disable writeback. */
  3231. c->dst.type = OP_NONE;
  3232. break;
  3233. case 4: /* smsw */
  3234. c->dst.bytes = 2;
  3235. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3236. break;
  3237. case 6: /* lmsw */
  3238. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3239. (c->src.val & 0x0f), ctxt->vcpu);
  3240. c->dst.type = OP_NONE;
  3241. break;
  3242. case 5: /* not defined */
  3243. emulate_ud(ctxt);
  3244. rc = X86EMUL_PROPAGATE_FAULT;
  3245. goto done;
  3246. case 7: /* invlpg*/
  3247. emulate_invlpg(ctxt->vcpu,
  3248. linear(ctxt, c->src.addr.mem));
  3249. /* Disable writeback. */
  3250. c->dst.type = OP_NONE;
  3251. break;
  3252. default:
  3253. goto cannot_emulate;
  3254. }
  3255. break;
  3256. case 0x05: /* syscall */
  3257. rc = emulate_syscall(ctxt, ops);
  3258. break;
  3259. case 0x06:
  3260. emulate_clts(ctxt->vcpu);
  3261. break;
  3262. case 0x09: /* wbinvd */
  3263. kvm_emulate_wbinvd(ctxt->vcpu);
  3264. break;
  3265. case 0x08: /* invd */
  3266. case 0x0d: /* GrpP (prefetch) */
  3267. case 0x18: /* Grp16 (prefetch/nop) */
  3268. break;
  3269. case 0x20: /* mov cr, reg */
  3270. switch (c->modrm_reg) {
  3271. case 1:
  3272. case 5 ... 7:
  3273. case 9 ... 15:
  3274. emulate_ud(ctxt);
  3275. rc = X86EMUL_PROPAGATE_FAULT;
  3276. goto done;
  3277. }
  3278. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3279. break;
  3280. case 0x21: /* mov from dr to reg */
  3281. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3282. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3283. emulate_ud(ctxt);
  3284. rc = X86EMUL_PROPAGATE_FAULT;
  3285. goto done;
  3286. }
  3287. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3288. break;
  3289. case 0x22: /* mov reg, cr */
  3290. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3291. emulate_gp(ctxt, 0);
  3292. rc = X86EMUL_PROPAGATE_FAULT;
  3293. goto done;
  3294. }
  3295. c->dst.type = OP_NONE;
  3296. break;
  3297. case 0x23: /* mov from reg to dr */
  3298. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3299. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3300. emulate_ud(ctxt);
  3301. rc = X86EMUL_PROPAGATE_FAULT;
  3302. goto done;
  3303. }
  3304. if (ops->set_dr(c->modrm_reg, c->src.val &
  3305. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3306. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3307. /* #UD condition is already handled by the code above */
  3308. emulate_gp(ctxt, 0);
  3309. rc = X86EMUL_PROPAGATE_FAULT;
  3310. goto done;
  3311. }
  3312. c->dst.type = OP_NONE; /* no writeback */
  3313. break;
  3314. case 0x30:
  3315. /* wrmsr */
  3316. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3317. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3318. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3319. emulate_gp(ctxt, 0);
  3320. rc = X86EMUL_PROPAGATE_FAULT;
  3321. goto done;
  3322. }
  3323. rc = X86EMUL_CONTINUE;
  3324. break;
  3325. case 0x32:
  3326. /* rdmsr */
  3327. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3328. emulate_gp(ctxt, 0);
  3329. rc = X86EMUL_PROPAGATE_FAULT;
  3330. goto done;
  3331. } else {
  3332. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3333. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3334. }
  3335. rc = X86EMUL_CONTINUE;
  3336. break;
  3337. case 0x34: /* sysenter */
  3338. rc = emulate_sysenter(ctxt, ops);
  3339. break;
  3340. case 0x35: /* sysexit */
  3341. rc = emulate_sysexit(ctxt, ops);
  3342. break;
  3343. case 0x40 ... 0x4f: /* cmov */
  3344. c->dst.val = c->dst.orig_val = c->src.val;
  3345. if (!test_cc(c->b, ctxt->eflags))
  3346. c->dst.type = OP_NONE; /* no writeback */
  3347. break;
  3348. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3349. if (test_cc(c->b, ctxt->eflags))
  3350. jmp_rel(c, c->src.val);
  3351. break;
  3352. case 0x90 ... 0x9f: /* setcc r/m8 */
  3353. c->dst.val = test_cc(c->b, ctxt->eflags);
  3354. break;
  3355. case 0xa0: /* push fs */
  3356. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3357. break;
  3358. case 0xa1: /* pop fs */
  3359. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3360. break;
  3361. case 0xa3:
  3362. bt: /* bt */
  3363. c->dst.type = OP_NONE;
  3364. /* only subword offset */
  3365. c->src.val &= (c->dst.bytes << 3) - 1;
  3366. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3367. break;
  3368. case 0xa4: /* shld imm8, r, r/m */
  3369. case 0xa5: /* shld cl, r, r/m */
  3370. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3371. break;
  3372. case 0xa8: /* push gs */
  3373. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3374. break;
  3375. case 0xa9: /* pop gs */
  3376. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3377. break;
  3378. case 0xab:
  3379. bts: /* bts */
  3380. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3381. break;
  3382. case 0xac: /* shrd imm8, r, r/m */
  3383. case 0xad: /* shrd cl, r, r/m */
  3384. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3385. break;
  3386. case 0xae: /* clflush */
  3387. break;
  3388. case 0xb0 ... 0xb1: /* cmpxchg */
  3389. /*
  3390. * Save real source value, then compare EAX against
  3391. * destination.
  3392. */
  3393. c->src.orig_val = c->src.val;
  3394. c->src.val = c->regs[VCPU_REGS_RAX];
  3395. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3396. if (ctxt->eflags & EFLG_ZF) {
  3397. /* Success: write back to memory. */
  3398. c->dst.val = c->src.orig_val;
  3399. } else {
  3400. /* Failure: write the value we saw to EAX. */
  3401. c->dst.type = OP_REG;
  3402. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3403. }
  3404. break;
  3405. case 0xb2: /* lss */
  3406. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3407. break;
  3408. case 0xb3:
  3409. btr: /* btr */
  3410. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3411. break;
  3412. case 0xb4: /* lfs */
  3413. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3414. break;
  3415. case 0xb5: /* lgs */
  3416. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3417. break;
  3418. case 0xb6 ... 0xb7: /* movzx */
  3419. c->dst.bytes = c->op_bytes;
  3420. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3421. : (u16) c->src.val;
  3422. break;
  3423. case 0xba: /* Grp8 */
  3424. switch (c->modrm_reg & 3) {
  3425. case 0:
  3426. goto bt;
  3427. case 1:
  3428. goto bts;
  3429. case 2:
  3430. goto btr;
  3431. case 3:
  3432. goto btc;
  3433. }
  3434. break;
  3435. case 0xbb:
  3436. btc: /* btc */
  3437. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3438. break;
  3439. case 0xbc: { /* bsf */
  3440. u8 zf;
  3441. __asm__ ("bsf %2, %0; setz %1"
  3442. : "=r"(c->dst.val), "=q"(zf)
  3443. : "r"(c->src.val));
  3444. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3445. if (zf) {
  3446. ctxt->eflags |= X86_EFLAGS_ZF;
  3447. c->dst.type = OP_NONE; /* Disable writeback. */
  3448. }
  3449. break;
  3450. }
  3451. case 0xbd: { /* bsr */
  3452. u8 zf;
  3453. __asm__ ("bsr %2, %0; setz %1"
  3454. : "=r"(c->dst.val), "=q"(zf)
  3455. : "r"(c->src.val));
  3456. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3457. if (zf) {
  3458. ctxt->eflags |= X86_EFLAGS_ZF;
  3459. c->dst.type = OP_NONE; /* Disable writeback. */
  3460. }
  3461. break;
  3462. }
  3463. case 0xbe ... 0xbf: /* movsx */
  3464. c->dst.bytes = c->op_bytes;
  3465. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3466. (s16) c->src.val;
  3467. break;
  3468. case 0xc0 ... 0xc1: /* xadd */
  3469. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3470. /* Write back the register source. */
  3471. c->src.val = c->dst.orig_val;
  3472. write_register_operand(&c->src);
  3473. break;
  3474. case 0xc3: /* movnti */
  3475. c->dst.bytes = c->op_bytes;
  3476. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3477. (u64) c->src.val;
  3478. break;
  3479. case 0xc7: /* Grp9 (cmpxchg8b) */
  3480. rc = emulate_grp9(ctxt, ops);
  3481. break;
  3482. default:
  3483. goto cannot_emulate;
  3484. }
  3485. if (rc != X86EMUL_CONTINUE)
  3486. goto done;
  3487. goto writeback;
  3488. cannot_emulate:
  3489. return -1;
  3490. }