apic.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. #ifndef _ASM_X86_APIC_H
  2. #define _ASM_X86_APIC_H
  3. #include <linux/pm.h>
  4. #include <linux/delay.h>
  5. #include <asm/alternative.h>
  6. #include <asm/fixmap.h>
  7. #include <asm/apicdef.h>
  8. #include <asm/processor.h>
  9. #include <asm/system.h>
  10. #include <asm/cpufeature.h>
  11. #include <asm/msr.h>
  12. #define ARCH_APICTIMER_STOPS_ON_C3 1
  13. /*
  14. * Debugging macros
  15. */
  16. #define APIC_QUIET 0
  17. #define APIC_VERBOSE 1
  18. #define APIC_DEBUG 2
  19. /*
  20. * Define the default level of output to be very little
  21. * This can be turned up by using apic=verbose for more
  22. * information and apic=debug for _lots_ of information.
  23. * apic_verbosity is defined in apic.c
  24. */
  25. #define apic_printk(v, s, a...) do { \
  26. if ((v) <= apic_verbosity) \
  27. printk(s, ##a); \
  28. } while (0)
  29. extern void generic_apic_probe(void);
  30. #ifdef CONFIG_X86_LOCAL_APIC
  31. extern unsigned int apic_verbosity;
  32. extern int local_apic_timer_c2_ok;
  33. extern int disable_apic;
  34. #ifdef CONFIG_SMP
  35. extern void __inquire_remote_apic(int apicid);
  36. #else /* CONFIG_SMP */
  37. static inline void __inquire_remote_apic(int apicid)
  38. {
  39. }
  40. #endif /* CONFIG_SMP */
  41. static inline void default_inquire_remote_apic(int apicid)
  42. {
  43. if (apic_verbosity >= APIC_DEBUG)
  44. __inquire_remote_apic(apicid);
  45. }
  46. /*
  47. * Basic functions accessing APICs.
  48. */
  49. #ifdef CONFIG_PARAVIRT
  50. #include <asm/paravirt.h>
  51. #else
  52. #define setup_boot_clock setup_boot_APIC_clock
  53. #define setup_secondary_clock setup_secondary_APIC_clock
  54. #endif
  55. extern int is_vsmp_box(void);
  56. extern void xapic_wait_icr_idle(void);
  57. extern u32 safe_xapic_wait_icr_idle(void);
  58. extern void xapic_icr_write(u32, u32);
  59. extern int setup_profiling_timer(unsigned int);
  60. static inline void native_apic_mem_write(u32 reg, u32 v)
  61. {
  62. volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
  63. alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
  64. ASM_OUTPUT2("=r" (v), "=m" (*addr)),
  65. ASM_OUTPUT2("0" (v), "m" (*addr)));
  66. }
  67. static inline u32 native_apic_mem_read(u32 reg)
  68. {
  69. return *((volatile u32 *)(APIC_BASE + reg));
  70. }
  71. static inline void native_apic_msr_write(u32 reg, u32 v)
  72. {
  73. if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
  74. reg == APIC_LVR)
  75. return;
  76. wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
  77. }
  78. static inline u32 native_apic_msr_read(u32 reg)
  79. {
  80. u32 low, high;
  81. if (reg == APIC_DFR)
  82. return -1;
  83. rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
  84. return low;
  85. }
  86. #ifndef CONFIG_X86_32
  87. extern int x2apic;
  88. extern void check_x2apic(void);
  89. extern void enable_x2apic(void);
  90. extern void enable_IR_x2apic(void);
  91. extern void x2apic_icr_write(u32 low, u32 id);
  92. static inline int x2apic_enabled(void)
  93. {
  94. int msr, msr2;
  95. if (!cpu_has_x2apic)
  96. return 0;
  97. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  98. if (msr & X2APIC_ENABLE)
  99. return 1;
  100. return 0;
  101. }
  102. #else
  103. #define x2apic_enabled() 0
  104. #endif
  105. struct apic_ops {
  106. u32 (*read)(u32 reg);
  107. void (*write)(u32 reg, u32 v);
  108. u64 (*icr_read)(void);
  109. void (*icr_write)(u32 low, u32 high);
  110. void (*wait_icr_idle)(void);
  111. u32 (*safe_wait_icr_idle)(void);
  112. };
  113. extern struct apic_ops *apic_ops;
  114. static inline u32 apic_read(u32 reg)
  115. {
  116. return apic_ops->read(reg);
  117. }
  118. static inline void apic_write(u32 reg, u32 val)
  119. {
  120. apic_ops->write(reg, val);
  121. }
  122. static inline u64 apic_icr_read(void)
  123. {
  124. return apic_ops->icr_read();
  125. }
  126. static inline void apic_icr_write(u32 low, u32 high)
  127. {
  128. apic_ops->icr_write(low, high);
  129. }
  130. static inline void apic_wait_icr_idle(void)
  131. {
  132. apic_ops->wait_icr_idle();
  133. }
  134. static inline u32 safe_apic_wait_icr_idle(void)
  135. {
  136. return apic_ops->safe_wait_icr_idle();
  137. }
  138. extern int get_physical_broadcast(void);
  139. #ifdef CONFIG_X86_64
  140. static inline void ack_x2APIC_irq(void)
  141. {
  142. /* Docs say use 0 for future compatibility */
  143. native_apic_msr_write(APIC_EOI, 0);
  144. }
  145. #endif
  146. static inline void ack_APIC_irq(void)
  147. {
  148. /*
  149. * ack_APIC_irq() actually gets compiled as a single instruction
  150. * ... yummie.
  151. */
  152. /* Docs say use 0 for future compatibility */
  153. apic_write(APIC_EOI, 0);
  154. }
  155. extern int lapic_get_maxlvt(void);
  156. extern void clear_local_APIC(void);
  157. extern void connect_bsp_APIC(void);
  158. extern void disconnect_bsp_APIC(int virt_wire_setup);
  159. extern void disable_local_APIC(void);
  160. extern void lapic_shutdown(void);
  161. extern int verify_local_APIC(void);
  162. extern void cache_APIC_registers(void);
  163. extern void sync_Arb_IDs(void);
  164. extern void init_bsp_APIC(void);
  165. extern void setup_local_APIC(void);
  166. extern void end_local_APIC_setup(void);
  167. extern void init_apic_mappings(void);
  168. extern void setup_boot_APIC_clock(void);
  169. extern void setup_secondary_APIC_clock(void);
  170. extern int APIC_init_uniprocessor(void);
  171. extern void enable_NMI_through_LVT0(void);
  172. /*
  173. * On 32bit this is mach-xxx local
  174. */
  175. #ifdef CONFIG_X86_64
  176. extern void early_init_lapic_mapping(void);
  177. extern int apic_is_clustered_box(void);
  178. #else
  179. static inline int apic_is_clustered_box(void)
  180. {
  181. return 0;
  182. }
  183. #endif
  184. extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
  185. extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
  186. #else /* !CONFIG_X86_LOCAL_APIC */
  187. static inline void lapic_shutdown(void) { }
  188. #define local_apic_timer_c2_ok 1
  189. static inline void init_apic_mappings(void) { }
  190. static inline void disable_local_APIC(void) { }
  191. #endif /* !CONFIG_X86_LOCAL_APIC */
  192. #ifdef CONFIG_X86_64
  193. #define SET_APIC_ID(x) (apic->set_apic_id(x))
  194. #else
  195. #ifdef CONFIG_X86_LOCAL_APIC
  196. static inline unsigned default_get_apic_id(unsigned long x)
  197. {
  198. unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  199. if (APIC_XAPIC(ver))
  200. return (x >> 24) & 0xFF;
  201. else
  202. return (x >> 24) & 0x0F;
  203. }
  204. #endif
  205. #endif
  206. #endif /* _ASM_X86_APIC_H */