radeon_mode.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572
  1. /*
  2. * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
  3. * VA Linux Systems Inc., Fremont, California.
  4. * Copyright 2008 Red Hat Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Original Authors:
  25. * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
  26. *
  27. * Kernel port Author: Dave Airlie
  28. */
  29. #ifndef RADEON_MODE_H
  30. #define RADEON_MODE_H
  31. #include <drm_crtc.h>
  32. #include <drm_mode.h>
  33. #include <drm_edid.h>
  34. #include <drm_dp_helper.h>
  35. #include <linux/i2c.h>
  36. #include <linux/i2c-id.h>
  37. #include <linux/i2c-algo-bit.h>
  38. #include "radeon_fixed.h"
  39. struct radeon_device;
  40. #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
  41. #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
  42. #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
  43. #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
  44. enum radeon_rmx_type {
  45. RMX_OFF,
  46. RMX_FULL,
  47. RMX_CENTER,
  48. RMX_ASPECT
  49. };
  50. enum radeon_tv_std {
  51. TV_STD_NTSC,
  52. TV_STD_PAL,
  53. TV_STD_PAL_M,
  54. TV_STD_PAL_60,
  55. TV_STD_NTSC_J,
  56. TV_STD_SCART_PAL,
  57. TV_STD_SECAM,
  58. TV_STD_PAL_CN,
  59. TV_STD_PAL_N,
  60. };
  61. /* radeon gpio-based i2c
  62. * 1. "mask" reg and bits
  63. * grabs the gpio pins for software use
  64. * 0=not held 1=held
  65. * 2. "a" reg and bits
  66. * output pin value
  67. * 0=low 1=high
  68. * 3. "en" reg and bits
  69. * sets the pin direction
  70. * 0=input 1=output
  71. * 4. "y" reg and bits
  72. * input pin value
  73. * 0=low 1=high
  74. */
  75. struct radeon_i2c_bus_rec {
  76. bool valid;
  77. /* id used by atom */
  78. uint8_t i2c_id;
  79. /* can be used with hw i2c engine */
  80. bool hw_capable;
  81. /* uses multi-media i2c engine */
  82. bool mm_i2c;
  83. /* regs and bits */
  84. uint32_t mask_clk_reg;
  85. uint32_t mask_data_reg;
  86. uint32_t a_clk_reg;
  87. uint32_t a_data_reg;
  88. uint32_t en_clk_reg;
  89. uint32_t en_data_reg;
  90. uint32_t y_clk_reg;
  91. uint32_t y_data_reg;
  92. uint32_t mask_clk_mask;
  93. uint32_t mask_data_mask;
  94. uint32_t a_clk_mask;
  95. uint32_t a_data_mask;
  96. uint32_t en_clk_mask;
  97. uint32_t en_data_mask;
  98. uint32_t y_clk_mask;
  99. uint32_t y_data_mask;
  100. };
  101. struct radeon_tmds_pll {
  102. uint32_t freq;
  103. uint32_t value;
  104. };
  105. #define RADEON_MAX_BIOS_CONNECTOR 16
  106. #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
  107. #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
  108. #define RADEON_PLL_USE_REF_DIV (1 << 2)
  109. #define RADEON_PLL_LEGACY (1 << 3)
  110. #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
  111. #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
  112. #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
  113. #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
  114. #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
  115. #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
  116. #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
  117. #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
  118. #define RADEON_PLL_USE_POST_DIV (1 << 12)
  119. struct radeon_pll {
  120. /* reference frequency */
  121. uint32_t reference_freq;
  122. /* fixed dividers */
  123. uint32_t reference_div;
  124. uint32_t post_div;
  125. /* pll in/out limits */
  126. uint32_t pll_in_min;
  127. uint32_t pll_in_max;
  128. uint32_t pll_out_min;
  129. uint32_t pll_out_max;
  130. uint32_t best_vco;
  131. /* divider limits */
  132. uint32_t min_ref_div;
  133. uint32_t max_ref_div;
  134. uint32_t min_post_div;
  135. uint32_t max_post_div;
  136. uint32_t min_feedback_div;
  137. uint32_t max_feedback_div;
  138. uint32_t min_frac_feedback_div;
  139. uint32_t max_frac_feedback_div;
  140. /* flags for the current clock */
  141. uint32_t flags;
  142. /* pll id */
  143. uint32_t id;
  144. };
  145. struct i2c_algo_radeon_data {
  146. struct i2c_adapter bit_adapter;
  147. struct i2c_algo_bit_data bit_data;
  148. };
  149. struct radeon_i2c_chan {
  150. struct i2c_adapter adapter;
  151. struct drm_device *dev;
  152. union {
  153. struct i2c_algo_dp_aux_data dp;
  154. struct i2c_algo_radeon_data radeon;
  155. } algo;
  156. struct radeon_i2c_bus_rec rec;
  157. };
  158. /* mostly for macs, but really any system without connector tables */
  159. enum radeon_connector_table {
  160. CT_NONE,
  161. CT_GENERIC,
  162. CT_IBOOK,
  163. CT_POWERBOOK_EXTERNAL,
  164. CT_POWERBOOK_INTERNAL,
  165. CT_POWERBOOK_VGA,
  166. CT_MINI_EXTERNAL,
  167. CT_MINI_INTERNAL,
  168. CT_IMAC_G5_ISIGHT,
  169. CT_EMAC,
  170. };
  171. enum radeon_dvo_chip {
  172. DVO_SIL164,
  173. DVO_SIL1178,
  174. };
  175. struct radeon_mode_info {
  176. struct atom_context *atom_context;
  177. struct card_info *atom_card_info;
  178. enum radeon_connector_table connector_table;
  179. bool mode_config_initialized;
  180. struct radeon_crtc *crtcs[2];
  181. /* DVI-I properties */
  182. struct drm_property *coherent_mode_property;
  183. /* DAC enable load detect */
  184. struct drm_property *load_detect_property;
  185. /* TV standard load detect */
  186. struct drm_property *tv_std_property;
  187. /* legacy TMDS PLL detect */
  188. struct drm_property *tmds_pll_property;
  189. /* hardcoded DFP edid from BIOS */
  190. struct edid *bios_hardcoded_edid;
  191. };
  192. #define MAX_H_CODE_TIMING_LEN 32
  193. #define MAX_V_CODE_TIMING_LEN 32
  194. /* need to store these as reading
  195. back code tables is excessive */
  196. struct radeon_tv_regs {
  197. uint32_t tv_uv_adr;
  198. uint32_t timing_cntl;
  199. uint32_t hrestart;
  200. uint32_t vrestart;
  201. uint32_t frestart;
  202. uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
  203. uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
  204. };
  205. struct radeon_crtc {
  206. struct drm_crtc base;
  207. int crtc_id;
  208. u16 lut_r[256], lut_g[256], lut_b[256];
  209. bool enabled;
  210. bool can_tile;
  211. uint32_t crtc_offset;
  212. struct drm_gem_object *cursor_bo;
  213. uint64_t cursor_addr;
  214. int cursor_width;
  215. int cursor_height;
  216. uint32_t legacy_display_base_addr;
  217. uint32_t legacy_cursor_offset;
  218. enum radeon_rmx_type rmx_type;
  219. fixed20_12 vsc;
  220. fixed20_12 hsc;
  221. struct drm_display_mode native_mode;
  222. };
  223. struct radeon_encoder_primary_dac {
  224. /* legacy primary dac */
  225. uint32_t ps2_pdac_adj;
  226. };
  227. struct radeon_encoder_lvds {
  228. /* legacy lvds */
  229. uint16_t panel_vcc_delay;
  230. uint8_t panel_pwr_delay;
  231. uint8_t panel_digon_delay;
  232. uint8_t panel_blon_delay;
  233. uint16_t panel_ref_divider;
  234. uint8_t panel_post_divider;
  235. uint16_t panel_fb_divider;
  236. bool use_bios_dividers;
  237. uint32_t lvds_gen_cntl;
  238. /* panel mode */
  239. struct drm_display_mode native_mode;
  240. };
  241. struct radeon_encoder_tv_dac {
  242. /* legacy tv dac */
  243. uint32_t ps2_tvdac_adj;
  244. uint32_t ntsc_tvdac_adj;
  245. uint32_t pal_tvdac_adj;
  246. int h_pos;
  247. int v_pos;
  248. int h_size;
  249. int supported_tv_stds;
  250. bool tv_on;
  251. enum radeon_tv_std tv_std;
  252. struct radeon_tv_regs tv;
  253. };
  254. struct radeon_encoder_int_tmds {
  255. /* legacy int tmds */
  256. struct radeon_tmds_pll tmds_pll[4];
  257. };
  258. struct radeon_encoder_ext_tmds {
  259. /* tmds over dvo */
  260. struct radeon_i2c_chan *i2c_bus;
  261. uint8_t slave_addr;
  262. enum radeon_dvo_chip dvo_chip;
  263. };
  264. /* spread spectrum */
  265. struct radeon_atom_ss {
  266. uint16_t percentage;
  267. uint8_t type;
  268. uint8_t step;
  269. uint8_t delay;
  270. uint8_t range;
  271. uint8_t refdiv;
  272. };
  273. struct radeon_encoder_atom_dig {
  274. /* atom dig */
  275. bool coherent_mode;
  276. int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB */
  277. /* atom lvds */
  278. uint32_t lvds_misc;
  279. uint16_t panel_pwr_delay;
  280. struct radeon_atom_ss *ss;
  281. /* panel mode */
  282. struct drm_display_mode native_mode;
  283. };
  284. struct radeon_encoder_atom_dac {
  285. enum radeon_tv_std tv_std;
  286. };
  287. struct radeon_encoder {
  288. struct drm_encoder base;
  289. uint32_t encoder_id;
  290. uint32_t devices;
  291. uint32_t active_device;
  292. uint32_t flags;
  293. uint32_t pixel_clock;
  294. enum radeon_rmx_type rmx_type;
  295. struct drm_display_mode native_mode;
  296. void *enc_priv;
  297. int hdmi_offset;
  298. int hdmi_audio_workaround;
  299. int hdmi_buffer_status;
  300. };
  301. struct radeon_connector_atom_dig {
  302. uint32_t igp_lane_info;
  303. bool linkb;
  304. /* displayport */
  305. struct radeon_i2c_chan *dp_i2c_bus;
  306. u8 dpcd[8];
  307. u8 dp_sink_type;
  308. int dp_clock;
  309. int dp_lane_count;
  310. };
  311. struct radeon_gpio_rec {
  312. bool valid;
  313. u8 id;
  314. u32 reg;
  315. u32 mask;
  316. };
  317. enum radeon_hpd_id {
  318. RADEON_HPD_NONE = 0,
  319. RADEON_HPD_1,
  320. RADEON_HPD_2,
  321. RADEON_HPD_3,
  322. RADEON_HPD_4,
  323. RADEON_HPD_5,
  324. RADEON_HPD_6,
  325. };
  326. struct radeon_hpd {
  327. enum radeon_hpd_id hpd;
  328. u8 plugged_state;
  329. struct radeon_gpio_rec gpio;
  330. };
  331. struct radeon_connector {
  332. struct drm_connector base;
  333. uint32_t connector_id;
  334. uint32_t devices;
  335. struct radeon_i2c_chan *ddc_bus;
  336. /* some systems have a an hdmi and vga port with a shared ddc line */
  337. bool shared_ddc;
  338. bool use_digital;
  339. /* we need to mind the EDID between detect
  340. and get modes due to analog/digital/tvencoder */
  341. struct edid *edid;
  342. void *con_priv;
  343. bool dac_load_detect;
  344. uint16_t connector_object_id;
  345. struct radeon_hpd hpd;
  346. };
  347. struct radeon_framebuffer {
  348. struct drm_framebuffer base;
  349. struct drm_gem_object *obj;
  350. };
  351. extern enum radeon_tv_std
  352. radeon_combios_get_tv_info(struct radeon_device *rdev);
  353. extern enum radeon_tv_std
  354. radeon_atombios_get_tv_info(struct radeon_device *rdev);
  355. extern void radeon_connector_hotplug(struct drm_connector *connector);
  356. extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
  357. extern int radeon_dp_mode_valid_helper(struct radeon_connector *radeon_connector,
  358. struct drm_display_mode *mode);
  359. extern void radeon_dp_set_link_config(struct drm_connector *connector,
  360. struct drm_display_mode *mode);
  361. extern void dp_link_train(struct drm_encoder *encoder,
  362. struct drm_connector *connector);
  363. extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
  364. extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
  365. extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
  366. int action, uint8_t lane_num,
  367. uint8_t lane_set);
  368. extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  369. uint8_t write_byte, uint8_t *read_byte);
  370. extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
  371. struct radeon_i2c_bus_rec *rec,
  372. const char *name);
  373. extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  374. struct radeon_i2c_bus_rec *rec,
  375. const char *name);
  376. extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
  377. extern void radeon_i2c_destroy_dp(struct radeon_i2c_chan *i2c);
  378. extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  379. u8 slave_addr,
  380. u8 addr,
  381. u8 *val);
  382. extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
  383. u8 slave_addr,
  384. u8 addr,
  385. u8 val);
  386. extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector);
  387. extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
  388. extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
  389. extern void radeon_compute_pll(struct radeon_pll *pll,
  390. uint64_t freq,
  391. uint32_t *dot_clock_p,
  392. uint32_t *fb_div_p,
  393. uint32_t *frac_fb_div_p,
  394. uint32_t *ref_div_p,
  395. uint32_t *post_div_p);
  396. extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
  397. uint64_t freq,
  398. uint32_t *dot_clock_p,
  399. uint32_t *fb_div_p,
  400. uint32_t *frac_fb_div_p,
  401. uint32_t *ref_div_p,
  402. uint32_t *post_div_p);
  403. extern void radeon_setup_encoder_clones(struct drm_device *dev);
  404. struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
  405. struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  406. struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  407. struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
  408. struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
  409. extern void atombios_external_tmds_setup(struct drm_encoder *encoder, int action);
  410. extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
  411. extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
  412. extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
  413. extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
  414. extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  415. struct drm_framebuffer *old_fb);
  416. extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
  417. struct drm_display_mode *mode,
  418. struct drm_display_mode *adjusted_mode,
  419. int x, int y,
  420. struct drm_framebuffer *old_fb);
  421. extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
  422. extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  423. struct drm_framebuffer *old_fb);
  424. extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
  425. struct drm_file *file_priv,
  426. uint32_t handle,
  427. uint32_t width,
  428. uint32_t height);
  429. extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  430. int x, int y);
  431. extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
  432. extern struct edid *
  433. radeon_combios_get_hardcoded_edid(struct radeon_device *rdev);
  434. extern bool radeon_atom_get_clock_info(struct drm_device *dev);
  435. extern bool radeon_combios_get_clock_info(struct drm_device *dev);
  436. extern struct radeon_encoder_atom_dig *
  437. radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
  438. extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  439. struct radeon_encoder_int_tmds *tmds);
  440. extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
  441. struct radeon_encoder_int_tmds *tmds);
  442. extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
  443. struct radeon_encoder_int_tmds *tmds);
  444. extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
  445. struct radeon_encoder_ext_tmds *tmds);
  446. extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
  447. struct radeon_encoder_ext_tmds *tmds);
  448. extern struct radeon_encoder_primary_dac *
  449. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
  450. extern struct radeon_encoder_tv_dac *
  451. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
  452. extern struct radeon_encoder_lvds *
  453. radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
  454. extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
  455. extern struct radeon_encoder_tv_dac *
  456. radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
  457. extern struct radeon_encoder_primary_dac *
  458. radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
  459. extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
  460. extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
  461. extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
  462. extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
  463. extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
  464. extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
  465. extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
  466. extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
  467. extern void
  468. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  469. extern void
  470. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  471. extern void
  472. radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  473. extern void
  474. radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  475. extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  476. u16 blue, int regno);
  477. extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  478. u16 *blue, int regno);
  479. struct drm_framebuffer *radeon_framebuffer_create(struct drm_device *dev,
  480. struct drm_mode_fb_cmd *mode_cmd,
  481. struct drm_gem_object *obj);
  482. int radeonfb_probe(struct drm_device *dev);
  483. int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
  484. bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
  485. bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
  486. void radeon_atombios_init_crtc(struct drm_device *dev,
  487. struct radeon_crtc *radeon_crtc);
  488. void radeon_legacy_init_crtc(struct drm_device *dev,
  489. struct radeon_crtc *radeon_crtc);
  490. void radeon_get_clock_info(struct drm_device *dev);
  491. extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
  492. extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
  493. void radeon_enc_destroy(struct drm_encoder *encoder);
  494. void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
  495. void radeon_combios_asic_init(struct drm_device *dev);
  496. extern int radeon_static_clocks_init(struct drm_device *dev);
  497. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  498. struct drm_display_mode *mode,
  499. struct drm_display_mode *adjusted_mode);
  500. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
  501. /* legacy tv */
  502. void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
  503. uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
  504. uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
  505. void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
  506. uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
  507. uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
  508. void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
  509. uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
  510. uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
  511. void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
  512. struct drm_display_mode *mode,
  513. struct drm_display_mode *adjusted_mode);
  514. #endif