qp.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/log2.h>
  34. #include <linux/slab.h>
  35. #include <linux/netdevice.h>
  36. #include <rdma/ib_cache.h>
  37. #include <rdma/ib_pack.h>
  38. #include <rdma/ib_addr.h>
  39. #include <linux/mlx4/qp.h>
  40. #include "mlx4_ib.h"
  41. #include "user.h"
  42. enum {
  43. MLX4_IB_ACK_REQ_FREQ = 8,
  44. };
  45. enum {
  46. MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
  47. MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  48. MLX4_IB_LINK_TYPE_IB = 0,
  49. MLX4_IB_LINK_TYPE_ETH = 1
  50. };
  51. enum {
  52. /*
  53. * Largest possible UD header: send with GRH and immediate
  54. * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
  55. * tag. (LRH would only use 8 bytes, so Ethernet is the
  56. * biggest case)
  57. */
  58. MLX4_IB_UD_HEADER_SIZE = 82,
  59. MLX4_IB_LSO_HEADER_SPARE = 128,
  60. };
  61. enum {
  62. MLX4_IB_IBOE_ETHERTYPE = 0x8915
  63. };
  64. struct mlx4_ib_sqp {
  65. struct mlx4_ib_qp qp;
  66. int pkey_index;
  67. u32 qkey;
  68. u32 send_psn;
  69. struct ib_ud_header ud_header;
  70. u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
  71. };
  72. enum {
  73. MLX4_IB_MIN_SQ_STRIDE = 6,
  74. MLX4_IB_CACHE_LINE_SIZE = 64,
  75. };
  76. enum {
  77. MLX4_RAW_QP_MTU = 7,
  78. MLX4_RAW_QP_MSGMAX = 31,
  79. };
  80. static const __be32 mlx4_ib_opcode[] = {
  81. [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
  82. [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
  83. [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
  84. [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
  85. [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
  86. [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
  87. [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
  88. [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
  89. [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
  90. [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
  91. [IB_WR_FAST_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
  92. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
  93. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
  94. };
  95. static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
  96. {
  97. return container_of(mqp, struct mlx4_ib_sqp, qp);
  98. }
  99. static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  100. {
  101. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  102. qp->mqp.qpn <= dev->dev->caps.sqp_start + 3;
  103. }
  104. static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  105. {
  106. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  107. qp->mqp.qpn <= dev->dev->caps.sqp_start + 1;
  108. }
  109. static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
  110. {
  111. return mlx4_buf_offset(&qp->buf, offset);
  112. }
  113. static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
  114. {
  115. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  116. }
  117. static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
  118. {
  119. return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
  120. }
  121. /*
  122. * Stamp a SQ WQE so that it is invalid if prefetched by marking the
  123. * first four bytes of every 64 byte chunk with
  124. * 0x7FFFFFF | (invalid_ownership_value << 31).
  125. *
  126. * When the max work request size is less than or equal to the WQE
  127. * basic block size, as an optimization, we can stamp all WQEs with
  128. * 0xffffffff, and skip the very first chunk of each WQE.
  129. */
  130. static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
  131. {
  132. __be32 *wqe;
  133. int i;
  134. int s;
  135. int ind;
  136. void *buf;
  137. __be32 stamp;
  138. struct mlx4_wqe_ctrl_seg *ctrl;
  139. if (qp->sq_max_wqes_per_wr > 1) {
  140. s = roundup(size, 1U << qp->sq.wqe_shift);
  141. for (i = 0; i < s; i += 64) {
  142. ind = (i >> qp->sq.wqe_shift) + n;
  143. stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
  144. cpu_to_be32(0xffffffff);
  145. buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  146. wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
  147. *wqe = stamp;
  148. }
  149. } else {
  150. ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
  151. s = (ctrl->fence_size & 0x3f) << 4;
  152. for (i = 64; i < s; i += 64) {
  153. wqe = buf + i;
  154. *wqe = cpu_to_be32(0xffffffff);
  155. }
  156. }
  157. }
  158. static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
  159. {
  160. struct mlx4_wqe_ctrl_seg *ctrl;
  161. struct mlx4_wqe_inline_seg *inl;
  162. void *wqe;
  163. int s;
  164. ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
  165. s = sizeof(struct mlx4_wqe_ctrl_seg);
  166. if (qp->ibqp.qp_type == IB_QPT_UD) {
  167. struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
  168. struct mlx4_av *av = (struct mlx4_av *)dgram->av;
  169. memset(dgram, 0, sizeof *dgram);
  170. av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
  171. s += sizeof(struct mlx4_wqe_datagram_seg);
  172. }
  173. /* Pad the remainder of the WQE with an inline data segment. */
  174. if (size > s) {
  175. inl = wqe + s;
  176. inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
  177. }
  178. ctrl->srcrb_flags = 0;
  179. ctrl->fence_size = size / 16;
  180. /*
  181. * Make sure descriptor is fully written before setting ownership bit
  182. * (because HW can start executing as soon as we do).
  183. */
  184. wmb();
  185. ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
  186. (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
  187. stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
  188. }
  189. /* Post NOP WQE to prevent wrap-around in the middle of WR */
  190. static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
  191. {
  192. unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
  193. if (unlikely(s < qp->sq_max_wqes_per_wr)) {
  194. post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
  195. ind += s;
  196. }
  197. return ind;
  198. }
  199. static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
  200. {
  201. struct ib_event event;
  202. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  203. if (type == MLX4_EVENT_TYPE_PATH_MIG)
  204. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  205. if (ibqp->event_handler) {
  206. event.device = ibqp->device;
  207. event.element.qp = ibqp;
  208. switch (type) {
  209. case MLX4_EVENT_TYPE_PATH_MIG:
  210. event.event = IB_EVENT_PATH_MIG;
  211. break;
  212. case MLX4_EVENT_TYPE_COMM_EST:
  213. event.event = IB_EVENT_COMM_EST;
  214. break;
  215. case MLX4_EVENT_TYPE_SQ_DRAINED:
  216. event.event = IB_EVENT_SQ_DRAINED;
  217. break;
  218. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  219. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  220. break;
  221. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  222. event.event = IB_EVENT_QP_FATAL;
  223. break;
  224. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  225. event.event = IB_EVENT_PATH_MIG_ERR;
  226. break;
  227. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  228. event.event = IB_EVENT_QP_REQ_ERR;
  229. break;
  230. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  231. event.event = IB_EVENT_QP_ACCESS_ERR;
  232. break;
  233. default:
  234. pr_warn("Unexpected event type %d "
  235. "on QP %06x\n", type, qp->qpn);
  236. return;
  237. }
  238. ibqp->event_handler(&event, ibqp->qp_context);
  239. }
  240. }
  241. static int send_wqe_overhead(enum ib_qp_type type, u32 flags)
  242. {
  243. /*
  244. * UD WQEs must have a datagram segment.
  245. * RC and UC WQEs might have a remote address segment.
  246. * MLX WQEs need two extra inline data segments (for the UD
  247. * header and space for the ICRC).
  248. */
  249. switch (type) {
  250. case IB_QPT_UD:
  251. return sizeof (struct mlx4_wqe_ctrl_seg) +
  252. sizeof (struct mlx4_wqe_datagram_seg) +
  253. ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
  254. case IB_QPT_UC:
  255. return sizeof (struct mlx4_wqe_ctrl_seg) +
  256. sizeof (struct mlx4_wqe_raddr_seg);
  257. case IB_QPT_RC:
  258. return sizeof (struct mlx4_wqe_ctrl_seg) +
  259. sizeof (struct mlx4_wqe_atomic_seg) +
  260. sizeof (struct mlx4_wqe_raddr_seg);
  261. case IB_QPT_SMI:
  262. case IB_QPT_GSI:
  263. return sizeof (struct mlx4_wqe_ctrl_seg) +
  264. ALIGN(MLX4_IB_UD_HEADER_SIZE +
  265. DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
  266. MLX4_INLINE_ALIGN) *
  267. sizeof (struct mlx4_wqe_inline_seg),
  268. sizeof (struct mlx4_wqe_data_seg)) +
  269. ALIGN(4 +
  270. sizeof (struct mlx4_wqe_inline_seg),
  271. sizeof (struct mlx4_wqe_data_seg));
  272. default:
  273. return sizeof (struct mlx4_wqe_ctrl_seg);
  274. }
  275. }
  276. static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  277. int is_user, int has_rq, struct mlx4_ib_qp *qp)
  278. {
  279. /* Sanity check RQ size before proceeding */
  280. if (cap->max_recv_wr > dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE ||
  281. cap->max_recv_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg))
  282. return -EINVAL;
  283. if (!has_rq) {
  284. if (cap->max_recv_wr)
  285. return -EINVAL;
  286. qp->rq.wqe_cnt = qp->rq.max_gs = 0;
  287. } else {
  288. /* HW requires >= 1 RQ entry with >= 1 gather entry */
  289. if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge))
  290. return -EINVAL;
  291. qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
  292. qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
  293. qp->rq.wqe_shift = ilog2(qp->rq.max_gs * sizeof (struct mlx4_wqe_data_seg));
  294. }
  295. /* leave userspace return values as they were, so as not to break ABI */
  296. if (is_user) {
  297. cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
  298. cap->max_recv_sge = qp->rq.max_gs;
  299. } else {
  300. cap->max_recv_wr = qp->rq.max_post =
  301. min(dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE, qp->rq.wqe_cnt);
  302. cap->max_recv_sge = min(qp->rq.max_gs,
  303. min(dev->dev->caps.max_sq_sg,
  304. dev->dev->caps.max_rq_sg));
  305. }
  306. return 0;
  307. }
  308. static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  309. enum ib_qp_type type, struct mlx4_ib_qp *qp)
  310. {
  311. int s;
  312. /* Sanity check SQ size before proceeding */
  313. if (cap->max_send_wr > (dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE) ||
  314. cap->max_send_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg) ||
  315. cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
  316. sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
  317. return -EINVAL;
  318. /*
  319. * For MLX transport we need 2 extra S/G entries:
  320. * one for the header and one for the checksum at the end
  321. */
  322. if ((type == IB_QPT_SMI || type == IB_QPT_GSI) &&
  323. cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
  324. return -EINVAL;
  325. s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
  326. cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
  327. send_wqe_overhead(type, qp->flags);
  328. if (s > dev->dev->caps.max_sq_desc_sz)
  329. return -EINVAL;
  330. /*
  331. * Hermon supports shrinking WQEs, such that a single work
  332. * request can include multiple units of 1 << wqe_shift. This
  333. * way, work requests can differ in size, and do not have to
  334. * be a power of 2 in size, saving memory and speeding up send
  335. * WR posting. Unfortunately, if we do this then the
  336. * wqe_index field in CQEs can't be used to look up the WR ID
  337. * anymore, so we do this only if selective signaling is off.
  338. *
  339. * Further, on 32-bit platforms, we can't use vmap() to make
  340. * the QP buffer virtually contiguous. Thus we have to use
  341. * constant-sized WRs to make sure a WR is always fully within
  342. * a single page-sized chunk.
  343. *
  344. * Finally, we use NOP work requests to pad the end of the
  345. * work queue, to avoid wrap-around in the middle of WR. We
  346. * set NEC bit to avoid getting completions with error for
  347. * these NOP WRs, but since NEC is only supported starting
  348. * with firmware 2.2.232, we use constant-sized WRs for older
  349. * firmware.
  350. *
  351. * And, since MLX QPs only support SEND, we use constant-sized
  352. * WRs in this case.
  353. *
  354. * We look for the smallest value of wqe_shift such that the
  355. * resulting number of wqes does not exceed device
  356. * capabilities.
  357. *
  358. * We set WQE size to at least 64 bytes, this way stamping
  359. * invalidates each WQE.
  360. */
  361. if (dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
  362. qp->sq_signal_bits && BITS_PER_LONG == 64 &&
  363. type != IB_QPT_SMI && type != IB_QPT_GSI)
  364. qp->sq.wqe_shift = ilog2(64);
  365. else
  366. qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
  367. for (;;) {
  368. qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
  369. /*
  370. * We need to leave 2 KB + 1 WR of headroom in the SQ to
  371. * allow HW to prefetch.
  372. */
  373. qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
  374. qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
  375. qp->sq_max_wqes_per_wr +
  376. qp->sq_spare_wqes);
  377. if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
  378. break;
  379. if (qp->sq_max_wqes_per_wr <= 1)
  380. return -EINVAL;
  381. ++qp->sq.wqe_shift;
  382. }
  383. qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
  384. (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
  385. send_wqe_overhead(type, qp->flags)) /
  386. sizeof (struct mlx4_wqe_data_seg);
  387. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  388. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  389. if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
  390. qp->rq.offset = 0;
  391. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  392. } else {
  393. qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
  394. qp->sq.offset = 0;
  395. }
  396. cap->max_send_wr = qp->sq.max_post =
  397. (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
  398. cap->max_send_sge = min(qp->sq.max_gs,
  399. min(dev->dev->caps.max_sq_sg,
  400. dev->dev->caps.max_rq_sg));
  401. /* We don't support inline sends for kernel QPs (yet) */
  402. cap->max_inline_data = 0;
  403. return 0;
  404. }
  405. static int set_user_sq_size(struct mlx4_ib_dev *dev,
  406. struct mlx4_ib_qp *qp,
  407. struct mlx4_ib_create_qp *ucmd)
  408. {
  409. /* Sanity check SQ size before proceeding */
  410. if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
  411. ucmd->log_sq_stride >
  412. ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
  413. ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
  414. return -EINVAL;
  415. qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
  416. qp->sq.wqe_shift = ucmd->log_sq_stride;
  417. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  418. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  419. return 0;
  420. }
  421. static int qp_has_rq(struct ib_qp_init_attr *attr)
  422. {
  423. if (attr->qp_type == IB_QPT_XRC_INI || attr->qp_type == IB_QPT_XRC_TGT)
  424. return 0;
  425. return !attr->srq;
  426. }
  427. static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
  428. struct ib_qp_init_attr *init_attr,
  429. struct ib_udata *udata, int sqpn, struct mlx4_ib_qp *qp)
  430. {
  431. int qpn;
  432. int err;
  433. mutex_init(&qp->mutex);
  434. spin_lock_init(&qp->sq.lock);
  435. spin_lock_init(&qp->rq.lock);
  436. INIT_LIST_HEAD(&qp->gid_list);
  437. INIT_LIST_HEAD(&qp->steering_rules);
  438. qp->state = IB_QPS_RESET;
  439. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  440. qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  441. err = set_rq_size(dev, &init_attr->cap, !!pd->uobject, qp_has_rq(init_attr), qp);
  442. if (err)
  443. goto err;
  444. if (pd->uobject) {
  445. struct mlx4_ib_create_qp ucmd;
  446. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  447. err = -EFAULT;
  448. goto err;
  449. }
  450. qp->sq_no_prefetch = ucmd.sq_no_prefetch;
  451. err = set_user_sq_size(dev, qp, &ucmd);
  452. if (err)
  453. goto err;
  454. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  455. qp->buf_size, 0, 0);
  456. if (IS_ERR(qp->umem)) {
  457. err = PTR_ERR(qp->umem);
  458. goto err;
  459. }
  460. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
  461. ilog2(qp->umem->page_size), &qp->mtt);
  462. if (err)
  463. goto err_buf;
  464. err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
  465. if (err)
  466. goto err_mtt;
  467. if (qp_has_rq(init_attr)) {
  468. err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
  469. ucmd.db_addr, &qp->db);
  470. if (err)
  471. goto err_mtt;
  472. }
  473. } else {
  474. qp->sq_no_prefetch = 0;
  475. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
  476. qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  477. if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  478. qp->flags |= MLX4_IB_QP_LSO;
  479. err = set_kernel_sq_size(dev, &init_attr->cap, init_attr->qp_type, qp);
  480. if (err)
  481. goto err;
  482. if (qp_has_rq(init_attr)) {
  483. err = mlx4_db_alloc(dev->dev, &qp->db, 0);
  484. if (err)
  485. goto err;
  486. *qp->db.db = 0;
  487. }
  488. if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf)) {
  489. err = -ENOMEM;
  490. goto err_db;
  491. }
  492. err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
  493. &qp->mtt);
  494. if (err)
  495. goto err_buf;
  496. err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
  497. if (err)
  498. goto err_mtt;
  499. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  500. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  501. if (!qp->sq.wrid || !qp->rq.wrid) {
  502. err = -ENOMEM;
  503. goto err_wrid;
  504. }
  505. }
  506. if (sqpn) {
  507. qpn = sqpn;
  508. } else {
  509. /* Raw packet QPNs must be aligned to 8 bits. If not, the WQE
  510. * BlueFlame setup flow wrongly causes VLAN insertion. */
  511. if (init_attr->qp_type == IB_QPT_RAW_PACKET)
  512. err = mlx4_qp_reserve_range(dev->dev, 1, 1 << 8, &qpn);
  513. else
  514. err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn);
  515. if (err)
  516. goto err_wrid;
  517. }
  518. err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
  519. if (err)
  520. goto err_qpn;
  521. if (init_attr->qp_type == IB_QPT_XRC_TGT)
  522. qp->mqp.qpn |= (1 << 23);
  523. /*
  524. * Hardware wants QPN written in big-endian order (after
  525. * shifting) for send doorbell. Precompute this value to save
  526. * a little bit when posting sends.
  527. */
  528. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  529. qp->mqp.event = mlx4_ib_qp_event;
  530. return 0;
  531. err_qpn:
  532. if (!sqpn)
  533. mlx4_qp_release_range(dev->dev, qpn, 1);
  534. err_wrid:
  535. if (pd->uobject) {
  536. if (qp_has_rq(init_attr))
  537. mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
  538. } else {
  539. kfree(qp->sq.wrid);
  540. kfree(qp->rq.wrid);
  541. }
  542. err_mtt:
  543. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  544. err_buf:
  545. if (pd->uobject)
  546. ib_umem_release(qp->umem);
  547. else
  548. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  549. err_db:
  550. if (!pd->uobject && qp_has_rq(init_attr))
  551. mlx4_db_free(dev->dev, &qp->db);
  552. err:
  553. return err;
  554. }
  555. static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
  556. {
  557. switch (state) {
  558. case IB_QPS_RESET: return MLX4_QP_STATE_RST;
  559. case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
  560. case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
  561. case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
  562. case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
  563. case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
  564. case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
  565. default: return -1;
  566. }
  567. }
  568. static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  569. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  570. {
  571. if (send_cq == recv_cq) {
  572. spin_lock_irq(&send_cq->lock);
  573. __acquire(&recv_cq->lock);
  574. } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  575. spin_lock_irq(&send_cq->lock);
  576. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  577. } else {
  578. spin_lock_irq(&recv_cq->lock);
  579. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  580. }
  581. }
  582. static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  583. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  584. {
  585. if (send_cq == recv_cq) {
  586. __release(&recv_cq->lock);
  587. spin_unlock_irq(&send_cq->lock);
  588. } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  589. spin_unlock(&recv_cq->lock);
  590. spin_unlock_irq(&send_cq->lock);
  591. } else {
  592. spin_unlock(&send_cq->lock);
  593. spin_unlock_irq(&recv_cq->lock);
  594. }
  595. }
  596. static void del_gid_entries(struct mlx4_ib_qp *qp)
  597. {
  598. struct mlx4_ib_gid_entry *ge, *tmp;
  599. list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
  600. list_del(&ge->list);
  601. kfree(ge);
  602. }
  603. }
  604. static struct mlx4_ib_pd *get_pd(struct mlx4_ib_qp *qp)
  605. {
  606. if (qp->ibqp.qp_type == IB_QPT_XRC_TGT)
  607. return to_mpd(to_mxrcd(qp->ibqp.xrcd)->pd);
  608. else
  609. return to_mpd(qp->ibqp.pd);
  610. }
  611. static void get_cqs(struct mlx4_ib_qp *qp,
  612. struct mlx4_ib_cq **send_cq, struct mlx4_ib_cq **recv_cq)
  613. {
  614. switch (qp->ibqp.qp_type) {
  615. case IB_QPT_XRC_TGT:
  616. *send_cq = to_mcq(to_mxrcd(qp->ibqp.xrcd)->cq);
  617. *recv_cq = *send_cq;
  618. break;
  619. case IB_QPT_XRC_INI:
  620. *send_cq = to_mcq(qp->ibqp.send_cq);
  621. *recv_cq = *send_cq;
  622. break;
  623. default:
  624. *send_cq = to_mcq(qp->ibqp.send_cq);
  625. *recv_cq = to_mcq(qp->ibqp.recv_cq);
  626. break;
  627. }
  628. }
  629. static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
  630. int is_user)
  631. {
  632. struct mlx4_ib_cq *send_cq, *recv_cq;
  633. if (qp->state != IB_QPS_RESET)
  634. if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
  635. MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
  636. pr_warn("modify QP %06x to RESET failed.\n",
  637. qp->mqp.qpn);
  638. get_cqs(qp, &send_cq, &recv_cq);
  639. mlx4_ib_lock_cqs(send_cq, recv_cq);
  640. if (!is_user) {
  641. __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
  642. qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
  643. if (send_cq != recv_cq)
  644. __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  645. }
  646. mlx4_qp_remove(dev->dev, &qp->mqp);
  647. mlx4_ib_unlock_cqs(send_cq, recv_cq);
  648. mlx4_qp_free(dev->dev, &qp->mqp);
  649. if (!is_sqp(dev, qp))
  650. mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
  651. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  652. if (is_user) {
  653. if (qp->rq.wqe_cnt)
  654. mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
  655. &qp->db);
  656. ib_umem_release(qp->umem);
  657. } else {
  658. kfree(qp->sq.wrid);
  659. kfree(qp->rq.wrid);
  660. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  661. if (qp->rq.wqe_cnt)
  662. mlx4_db_free(dev->dev, &qp->db);
  663. }
  664. del_gid_entries(qp);
  665. }
  666. struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
  667. struct ib_qp_init_attr *init_attr,
  668. struct ib_udata *udata)
  669. {
  670. struct mlx4_ib_sqp *sqp;
  671. struct mlx4_ib_qp *qp;
  672. int err;
  673. u16 xrcdn = 0;
  674. /*
  675. * We only support LSO and multicast loopback blocking, and
  676. * only for kernel UD QPs.
  677. */
  678. if (init_attr->create_flags & ~(IB_QP_CREATE_IPOIB_UD_LSO |
  679. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
  680. return ERR_PTR(-EINVAL);
  681. if (init_attr->create_flags &&
  682. (udata || init_attr->qp_type != IB_QPT_UD))
  683. return ERR_PTR(-EINVAL);
  684. switch (init_attr->qp_type) {
  685. case IB_QPT_XRC_TGT:
  686. pd = to_mxrcd(init_attr->xrcd)->pd;
  687. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  688. init_attr->send_cq = to_mxrcd(init_attr->xrcd)->cq;
  689. /* fall through */
  690. case IB_QPT_XRC_INI:
  691. if (!(to_mdev(pd->device)->dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC))
  692. return ERR_PTR(-ENOSYS);
  693. init_attr->recv_cq = init_attr->send_cq;
  694. /* fall through */
  695. case IB_QPT_RC:
  696. case IB_QPT_UC:
  697. case IB_QPT_UD:
  698. case IB_QPT_RAW_PACKET:
  699. {
  700. qp = kzalloc(sizeof *qp, GFP_KERNEL);
  701. if (!qp)
  702. return ERR_PTR(-ENOMEM);
  703. err = create_qp_common(to_mdev(pd->device), pd, init_attr, udata, 0, qp);
  704. if (err) {
  705. kfree(qp);
  706. return ERR_PTR(err);
  707. }
  708. qp->ibqp.qp_num = qp->mqp.qpn;
  709. qp->xrcdn = xrcdn;
  710. break;
  711. }
  712. case IB_QPT_SMI:
  713. case IB_QPT_GSI:
  714. {
  715. /* Userspace is not allowed to create special QPs: */
  716. if (udata)
  717. return ERR_PTR(-EINVAL);
  718. sqp = kzalloc(sizeof *sqp, GFP_KERNEL);
  719. if (!sqp)
  720. return ERR_PTR(-ENOMEM);
  721. qp = &sqp->qp;
  722. err = create_qp_common(to_mdev(pd->device), pd, init_attr, udata,
  723. to_mdev(pd->device)->dev->caps.sqp_start +
  724. (init_attr->qp_type == IB_QPT_SMI ? 0 : 2) +
  725. init_attr->port_num - 1,
  726. qp);
  727. if (err) {
  728. kfree(sqp);
  729. return ERR_PTR(err);
  730. }
  731. qp->port = init_attr->port_num;
  732. qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
  733. break;
  734. }
  735. default:
  736. /* Don't support raw QPs */
  737. return ERR_PTR(-EINVAL);
  738. }
  739. return &qp->ibqp;
  740. }
  741. int mlx4_ib_destroy_qp(struct ib_qp *qp)
  742. {
  743. struct mlx4_ib_dev *dev = to_mdev(qp->device);
  744. struct mlx4_ib_qp *mqp = to_mqp(qp);
  745. struct mlx4_ib_pd *pd;
  746. if (is_qp0(dev, mqp))
  747. mlx4_CLOSE_PORT(dev->dev, mqp->port);
  748. pd = get_pd(mqp);
  749. destroy_qp_common(dev, mqp, !!pd->ibpd.uobject);
  750. if (is_sqp(dev, mqp))
  751. kfree(to_msqp(mqp));
  752. else
  753. kfree(mqp);
  754. return 0;
  755. }
  756. static int to_mlx4_st(enum ib_qp_type type)
  757. {
  758. switch (type) {
  759. case IB_QPT_RC: return MLX4_QP_ST_RC;
  760. case IB_QPT_UC: return MLX4_QP_ST_UC;
  761. case IB_QPT_UD: return MLX4_QP_ST_UD;
  762. case IB_QPT_XRC_INI:
  763. case IB_QPT_XRC_TGT: return MLX4_QP_ST_XRC;
  764. case IB_QPT_SMI:
  765. case IB_QPT_GSI:
  766. case IB_QPT_RAW_PACKET: return MLX4_QP_ST_MLX;
  767. default: return -1;
  768. }
  769. }
  770. static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
  771. int attr_mask)
  772. {
  773. u8 dest_rd_atomic;
  774. u32 access_flags;
  775. u32 hw_access_flags = 0;
  776. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  777. dest_rd_atomic = attr->max_dest_rd_atomic;
  778. else
  779. dest_rd_atomic = qp->resp_depth;
  780. if (attr_mask & IB_QP_ACCESS_FLAGS)
  781. access_flags = attr->qp_access_flags;
  782. else
  783. access_flags = qp->atomic_rd_en;
  784. if (!dest_rd_atomic)
  785. access_flags &= IB_ACCESS_REMOTE_WRITE;
  786. if (access_flags & IB_ACCESS_REMOTE_READ)
  787. hw_access_flags |= MLX4_QP_BIT_RRE;
  788. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  789. hw_access_flags |= MLX4_QP_BIT_RAE;
  790. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  791. hw_access_flags |= MLX4_QP_BIT_RWE;
  792. return cpu_to_be32(hw_access_flags);
  793. }
  794. static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
  795. int attr_mask)
  796. {
  797. if (attr_mask & IB_QP_PKEY_INDEX)
  798. sqp->pkey_index = attr->pkey_index;
  799. if (attr_mask & IB_QP_QKEY)
  800. sqp->qkey = attr->qkey;
  801. if (attr_mask & IB_QP_SQ_PSN)
  802. sqp->send_psn = attr->sq_psn;
  803. }
  804. static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
  805. {
  806. path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
  807. }
  808. static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
  809. struct mlx4_qp_path *path, u8 port)
  810. {
  811. int err;
  812. int is_eth = rdma_port_get_link_layer(&dev->ib_dev, port) ==
  813. IB_LINK_LAYER_ETHERNET;
  814. u8 mac[6];
  815. int is_mcast;
  816. u16 vlan_tag;
  817. int vidx;
  818. path->grh_mylmc = ah->src_path_bits & 0x7f;
  819. path->rlid = cpu_to_be16(ah->dlid);
  820. if (ah->static_rate) {
  821. path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
  822. while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
  823. !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
  824. --path->static_rate;
  825. } else
  826. path->static_rate = 0;
  827. if (ah->ah_flags & IB_AH_GRH) {
  828. if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len[port]) {
  829. pr_err("sgid_index (%u) too large. max is %d\n",
  830. ah->grh.sgid_index, dev->dev->caps.gid_table_len[port] - 1);
  831. return -1;
  832. }
  833. path->grh_mylmc |= 1 << 7;
  834. path->mgid_index = ah->grh.sgid_index;
  835. path->hop_limit = ah->grh.hop_limit;
  836. path->tclass_flowlabel =
  837. cpu_to_be32((ah->grh.traffic_class << 20) |
  838. (ah->grh.flow_label));
  839. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  840. }
  841. if (is_eth) {
  842. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  843. ((port - 1) << 6) | ((ah->sl & 7) << 3);
  844. if (!(ah->ah_flags & IB_AH_GRH))
  845. return -1;
  846. err = mlx4_ib_resolve_grh(dev, ah, mac, &is_mcast, port);
  847. if (err)
  848. return err;
  849. memcpy(path->dmac, mac, 6);
  850. path->ackto = MLX4_IB_LINK_TYPE_ETH;
  851. /* use index 0 into MAC table for IBoE */
  852. path->grh_mylmc &= 0x80;
  853. vlan_tag = rdma_get_vlan_id(&dev->iboe.gid_table[port - 1][ah->grh.sgid_index]);
  854. if (vlan_tag < 0x1000) {
  855. if (mlx4_find_cached_vlan(dev->dev, port, vlan_tag, &vidx))
  856. return -ENOENT;
  857. path->vlan_index = vidx;
  858. path->fl = 1 << 6;
  859. }
  860. } else
  861. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  862. ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
  863. return 0;
  864. }
  865. static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  866. {
  867. struct mlx4_ib_gid_entry *ge, *tmp;
  868. list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
  869. if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
  870. ge->added = 1;
  871. ge->port = qp->port;
  872. }
  873. }
  874. }
  875. static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
  876. const struct ib_qp_attr *attr, int attr_mask,
  877. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  878. {
  879. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  880. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  881. struct mlx4_ib_pd *pd;
  882. struct mlx4_ib_cq *send_cq, *recv_cq;
  883. struct mlx4_qp_context *context;
  884. enum mlx4_qp_optpar optpar = 0;
  885. int sqd_event;
  886. int err = -EINVAL;
  887. context = kzalloc(sizeof *context, GFP_KERNEL);
  888. if (!context)
  889. return -ENOMEM;
  890. context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
  891. (to_mlx4_st(ibqp->qp_type) << 16));
  892. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  893. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  894. else {
  895. optpar |= MLX4_QP_OPTPAR_PM_STATE;
  896. switch (attr->path_mig_state) {
  897. case IB_MIG_MIGRATED:
  898. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  899. break;
  900. case IB_MIG_REARM:
  901. context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
  902. break;
  903. case IB_MIG_ARMED:
  904. context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
  905. break;
  906. }
  907. }
  908. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
  909. context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
  910. else if (ibqp->qp_type == IB_QPT_RAW_PACKET)
  911. context->mtu_msgmax = (MLX4_RAW_QP_MTU << 5) | MLX4_RAW_QP_MSGMAX;
  912. else if (ibqp->qp_type == IB_QPT_UD) {
  913. if (qp->flags & MLX4_IB_QP_LSO)
  914. context->mtu_msgmax = (IB_MTU_4096 << 5) |
  915. ilog2(dev->dev->caps.max_gso_sz);
  916. else
  917. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  918. } else if (attr_mask & IB_QP_PATH_MTU) {
  919. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
  920. pr_err("path MTU (%u) is invalid\n",
  921. attr->path_mtu);
  922. goto out;
  923. }
  924. context->mtu_msgmax = (attr->path_mtu << 5) |
  925. ilog2(dev->dev->caps.max_msg_sz);
  926. }
  927. if (qp->rq.wqe_cnt)
  928. context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
  929. context->rq_size_stride |= qp->rq.wqe_shift - 4;
  930. if (qp->sq.wqe_cnt)
  931. context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
  932. context->sq_size_stride |= qp->sq.wqe_shift - 4;
  933. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  934. context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
  935. context->xrcd = cpu_to_be32((u32) qp->xrcdn);
  936. }
  937. if (qp->ibqp.uobject)
  938. context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
  939. else
  940. context->usr_page = cpu_to_be32(dev->priv_uar.index);
  941. if (attr_mask & IB_QP_DEST_QPN)
  942. context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  943. if (attr_mask & IB_QP_PORT) {
  944. if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
  945. !(attr_mask & IB_QP_AV)) {
  946. mlx4_set_sched(&context->pri_path, attr->port_num);
  947. optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
  948. }
  949. }
  950. if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  951. if (dev->counters[qp->port - 1] != -1) {
  952. context->pri_path.counter_index =
  953. dev->counters[qp->port - 1];
  954. optpar |= MLX4_QP_OPTPAR_COUNTER_INDEX;
  955. } else
  956. context->pri_path.counter_index = 0xff;
  957. }
  958. if (attr_mask & IB_QP_PKEY_INDEX) {
  959. context->pri_path.pkey_index = attr->pkey_index;
  960. optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
  961. }
  962. if (attr_mask & IB_QP_AV) {
  963. if (mlx4_set_path(dev, &attr->ah_attr, &context->pri_path,
  964. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  965. goto out;
  966. optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
  967. MLX4_QP_OPTPAR_SCHED_QUEUE);
  968. }
  969. if (attr_mask & IB_QP_TIMEOUT) {
  970. context->pri_path.ackto |= attr->timeout << 3;
  971. optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
  972. }
  973. if (attr_mask & IB_QP_ALT_PATH) {
  974. if (attr->alt_port_num == 0 ||
  975. attr->alt_port_num > dev->dev->caps.num_ports)
  976. goto out;
  977. if (attr->alt_pkey_index >=
  978. dev->dev->caps.pkey_table_len[attr->alt_port_num])
  979. goto out;
  980. if (mlx4_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  981. attr->alt_port_num))
  982. goto out;
  983. context->alt_path.pkey_index = attr->alt_pkey_index;
  984. context->alt_path.ackto = attr->alt_timeout << 3;
  985. optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
  986. }
  987. pd = get_pd(qp);
  988. get_cqs(qp, &send_cq, &recv_cq);
  989. context->pd = cpu_to_be32(pd->pdn);
  990. context->cqn_send = cpu_to_be32(send_cq->mcq.cqn);
  991. context->cqn_recv = cpu_to_be32(recv_cq->mcq.cqn);
  992. context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
  993. /* Set "fast registration enabled" for all kernel QPs */
  994. if (!qp->ibqp.uobject)
  995. context->params1 |= cpu_to_be32(1 << 11);
  996. if (attr_mask & IB_QP_RNR_RETRY) {
  997. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  998. optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
  999. }
  1000. if (attr_mask & IB_QP_RETRY_CNT) {
  1001. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  1002. optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
  1003. }
  1004. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1005. if (attr->max_rd_atomic)
  1006. context->params1 |=
  1007. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  1008. optpar |= MLX4_QP_OPTPAR_SRA_MAX;
  1009. }
  1010. if (attr_mask & IB_QP_SQ_PSN)
  1011. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  1012. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1013. if (attr->max_dest_rd_atomic)
  1014. context->params2 |=
  1015. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  1016. optpar |= MLX4_QP_OPTPAR_RRA_MAX;
  1017. }
  1018. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  1019. context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
  1020. optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
  1021. }
  1022. if (ibqp->srq)
  1023. context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
  1024. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  1025. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  1026. optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
  1027. }
  1028. if (attr_mask & IB_QP_RQ_PSN)
  1029. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  1030. if (attr_mask & IB_QP_QKEY) {
  1031. context->qkey = cpu_to_be32(attr->qkey);
  1032. optpar |= MLX4_QP_OPTPAR_Q_KEY;
  1033. }
  1034. if (ibqp->srq)
  1035. context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
  1036. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1037. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  1038. if (cur_state == IB_QPS_INIT &&
  1039. new_state == IB_QPS_RTR &&
  1040. (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  1041. ibqp->qp_type == IB_QPT_UD ||
  1042. ibqp->qp_type == IB_QPT_RAW_PACKET)) {
  1043. context->pri_path.sched_queue = (qp->port - 1) << 6;
  1044. if (is_qp0(dev, qp))
  1045. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
  1046. else
  1047. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
  1048. }
  1049. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  1050. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  1051. sqd_event = 1;
  1052. else
  1053. sqd_event = 0;
  1054. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1055. context->rlkey |= (1 << 4);
  1056. /*
  1057. * Before passing a kernel QP to the HW, make sure that the
  1058. * ownership bits of the send queue are set and the SQ
  1059. * headroom is stamped so that the hardware doesn't start
  1060. * processing stale work requests.
  1061. */
  1062. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  1063. struct mlx4_wqe_ctrl_seg *ctrl;
  1064. int i;
  1065. for (i = 0; i < qp->sq.wqe_cnt; ++i) {
  1066. ctrl = get_send_wqe(qp, i);
  1067. ctrl->owner_opcode = cpu_to_be32(1 << 31);
  1068. if (qp->sq_max_wqes_per_wr == 1)
  1069. ctrl->fence_size = 1 << (qp->sq.wqe_shift - 4);
  1070. stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
  1071. }
  1072. }
  1073. err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
  1074. to_mlx4_state(new_state), context, optpar,
  1075. sqd_event, &qp->mqp);
  1076. if (err)
  1077. goto out;
  1078. qp->state = new_state;
  1079. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1080. qp->atomic_rd_en = attr->qp_access_flags;
  1081. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1082. qp->resp_depth = attr->max_dest_rd_atomic;
  1083. if (attr_mask & IB_QP_PORT) {
  1084. qp->port = attr->port_num;
  1085. update_mcg_macs(dev, qp);
  1086. }
  1087. if (attr_mask & IB_QP_ALT_PATH)
  1088. qp->alt_port = attr->alt_port_num;
  1089. if (is_sqp(dev, qp))
  1090. store_sqp_attrs(to_msqp(qp), attr, attr_mask);
  1091. /*
  1092. * If we moved QP0 to RTR, bring the IB link up; if we moved
  1093. * QP0 to RESET or ERROR, bring the link back down.
  1094. */
  1095. if (is_qp0(dev, qp)) {
  1096. if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
  1097. if (mlx4_INIT_PORT(dev->dev, qp->port))
  1098. pr_warn("INIT_PORT failed for port %d\n",
  1099. qp->port);
  1100. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  1101. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  1102. mlx4_CLOSE_PORT(dev->dev, qp->port);
  1103. }
  1104. /*
  1105. * If we moved a kernel QP to RESET, clean up all old CQ
  1106. * entries and reinitialize the QP.
  1107. */
  1108. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  1109. mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
  1110. ibqp->srq ? to_msrq(ibqp->srq): NULL);
  1111. if (send_cq != recv_cq)
  1112. mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  1113. qp->rq.head = 0;
  1114. qp->rq.tail = 0;
  1115. qp->sq.head = 0;
  1116. qp->sq.tail = 0;
  1117. qp->sq_next_wqe = 0;
  1118. if (qp->rq.wqe_cnt)
  1119. *qp->db.db = 0;
  1120. }
  1121. out:
  1122. kfree(context);
  1123. return err;
  1124. }
  1125. int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1126. int attr_mask, struct ib_udata *udata)
  1127. {
  1128. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  1129. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1130. enum ib_qp_state cur_state, new_state;
  1131. int err = -EINVAL;
  1132. mutex_lock(&qp->mutex);
  1133. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  1134. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  1135. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask))
  1136. goto out;
  1137. if ((attr_mask & IB_QP_PORT) &&
  1138. (attr->port_num == 0 || attr->port_num > dev->dev->caps.num_ports)) {
  1139. goto out;
  1140. }
  1141. if ((attr_mask & IB_QP_PORT) && (ibqp->qp_type == IB_QPT_RAW_PACKET) &&
  1142. (rdma_port_get_link_layer(&dev->ib_dev, attr->port_num) !=
  1143. IB_LINK_LAYER_ETHERNET))
  1144. goto out;
  1145. if (attr_mask & IB_QP_PKEY_INDEX) {
  1146. int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1147. if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p])
  1148. goto out;
  1149. }
  1150. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1151. attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
  1152. goto out;
  1153. }
  1154. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1155. attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
  1156. goto out;
  1157. }
  1158. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1159. err = 0;
  1160. goto out;
  1161. }
  1162. err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1163. out:
  1164. mutex_unlock(&qp->mutex);
  1165. return err;
  1166. }
  1167. static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
  1168. void *wqe, unsigned *mlx_seg_len)
  1169. {
  1170. struct ib_device *ib_dev = sqp->qp.ibqp.device;
  1171. struct mlx4_wqe_mlx_seg *mlx = wqe;
  1172. struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
  1173. struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
  1174. union ib_gid sgid;
  1175. u16 pkey;
  1176. int send_size;
  1177. int header_size;
  1178. int spc;
  1179. int i;
  1180. int is_eth;
  1181. int is_vlan = 0;
  1182. int is_grh;
  1183. u16 vlan;
  1184. send_size = 0;
  1185. for (i = 0; i < wr->num_sge; ++i)
  1186. send_size += wr->sg_list[i].length;
  1187. is_eth = rdma_port_get_link_layer(sqp->qp.ibqp.device, sqp->qp.port) == IB_LINK_LAYER_ETHERNET;
  1188. is_grh = mlx4_ib_ah_grh_present(ah);
  1189. if (is_eth) {
  1190. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.ib.port_pd) >> 24,
  1191. ah->av.ib.gid_index, &sgid);
  1192. vlan = rdma_get_vlan_id(&sgid);
  1193. is_vlan = vlan < 0x1000;
  1194. }
  1195. ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh, 0, &sqp->ud_header);
  1196. if (!is_eth) {
  1197. sqp->ud_header.lrh.service_level =
  1198. be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
  1199. sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
  1200. sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
  1201. }
  1202. if (is_grh) {
  1203. sqp->ud_header.grh.traffic_class =
  1204. (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
  1205. sqp->ud_header.grh.flow_label =
  1206. ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
  1207. sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
  1208. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.ib.port_pd) >> 24,
  1209. ah->av.ib.gid_index, &sqp->ud_header.grh.source_gid);
  1210. memcpy(sqp->ud_header.grh.destination_gid.raw,
  1211. ah->av.ib.dgid, 16);
  1212. }
  1213. mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  1214. if (!is_eth) {
  1215. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
  1216. (sqp->ud_header.lrh.destination_lid ==
  1217. IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
  1218. (sqp->ud_header.lrh.service_level << 8));
  1219. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1220. }
  1221. switch (wr->opcode) {
  1222. case IB_WR_SEND:
  1223. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1224. sqp->ud_header.immediate_present = 0;
  1225. break;
  1226. case IB_WR_SEND_WITH_IMM:
  1227. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1228. sqp->ud_header.immediate_present = 1;
  1229. sqp->ud_header.immediate_data = wr->ex.imm_data;
  1230. break;
  1231. default:
  1232. return -EINVAL;
  1233. }
  1234. if (is_eth) {
  1235. u8 *smac;
  1236. u16 pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 29) << 13;
  1237. mlx->sched_prio = cpu_to_be16(pcp);
  1238. memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
  1239. /* FIXME: cache smac value? */
  1240. smac = to_mdev(sqp->qp.ibqp.device)->iboe.netdevs[sqp->qp.port - 1]->dev_addr;
  1241. memcpy(sqp->ud_header.eth.smac_h, smac, 6);
  1242. if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
  1243. mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
  1244. if (!is_vlan) {
  1245. sqp->ud_header.eth.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
  1246. } else {
  1247. sqp->ud_header.vlan.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
  1248. sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
  1249. }
  1250. } else {
  1251. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1252. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1253. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1254. }
  1255. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1256. if (!sqp->qp.ibqp.qp_num)
  1257. ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
  1258. else
  1259. ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
  1260. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1261. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1262. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1263. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1264. sqp->qkey : wr->wr.ud.remote_qkey);
  1265. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1266. header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
  1267. if (0) {
  1268. pr_err("built UD header of size %d:\n", header_size);
  1269. for (i = 0; i < header_size / 4; ++i) {
  1270. if (i % 8 == 0)
  1271. pr_err(" [%02x] ", i * 4);
  1272. pr_cont(" %08x",
  1273. be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
  1274. if ((i + 1) % 8 == 0)
  1275. pr_cont("\n");
  1276. }
  1277. pr_err("\n");
  1278. }
  1279. /*
  1280. * Inline data segments may not cross a 64 byte boundary. If
  1281. * our UD header is bigger than the space available up to the
  1282. * next 64 byte boundary in the WQE, use two inline data
  1283. * segments to hold the UD header.
  1284. */
  1285. spc = MLX4_INLINE_ALIGN -
  1286. ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
  1287. if (header_size <= spc) {
  1288. inl->byte_count = cpu_to_be32(1 << 31 | header_size);
  1289. memcpy(inl + 1, sqp->header_buf, header_size);
  1290. i = 1;
  1291. } else {
  1292. inl->byte_count = cpu_to_be32(1 << 31 | spc);
  1293. memcpy(inl + 1, sqp->header_buf, spc);
  1294. inl = (void *) (inl + 1) + spc;
  1295. memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
  1296. /*
  1297. * Need a barrier here to make sure all the data is
  1298. * visible before the byte_count field is set.
  1299. * Otherwise the HCA prefetcher could grab the 64-byte
  1300. * chunk with this inline segment and get a valid (!=
  1301. * 0xffffffff) byte count but stale data, and end up
  1302. * generating a packet with bad headers.
  1303. *
  1304. * The first inline segment's byte_count field doesn't
  1305. * need a barrier, because it comes after a
  1306. * control/MLX segment and therefore is at an offset
  1307. * of 16 mod 64.
  1308. */
  1309. wmb();
  1310. inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
  1311. i = 2;
  1312. }
  1313. *mlx_seg_len =
  1314. ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
  1315. return 0;
  1316. }
  1317. static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1318. {
  1319. unsigned cur;
  1320. struct mlx4_ib_cq *cq;
  1321. cur = wq->head - wq->tail;
  1322. if (likely(cur + nreq < wq->max_post))
  1323. return 0;
  1324. cq = to_mcq(ib_cq);
  1325. spin_lock(&cq->lock);
  1326. cur = wq->head - wq->tail;
  1327. spin_unlock(&cq->lock);
  1328. return cur + nreq >= wq->max_post;
  1329. }
  1330. static __be32 convert_access(int acc)
  1331. {
  1332. return (acc & IB_ACCESS_REMOTE_ATOMIC ? cpu_to_be32(MLX4_WQE_FMR_PERM_ATOMIC) : 0) |
  1333. (acc & IB_ACCESS_REMOTE_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_WRITE) : 0) |
  1334. (acc & IB_ACCESS_REMOTE_READ ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_READ) : 0) |
  1335. (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
  1336. cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
  1337. }
  1338. static void set_fmr_seg(struct mlx4_wqe_fmr_seg *fseg, struct ib_send_wr *wr)
  1339. {
  1340. struct mlx4_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1341. int i;
  1342. for (i = 0; i < wr->wr.fast_reg.page_list_len; ++i)
  1343. mfrpl->mapped_page_list[i] =
  1344. cpu_to_be64(wr->wr.fast_reg.page_list->page_list[i] |
  1345. MLX4_MTT_FLAG_PRESENT);
  1346. fseg->flags = convert_access(wr->wr.fast_reg.access_flags);
  1347. fseg->mem_key = cpu_to_be32(wr->wr.fast_reg.rkey);
  1348. fseg->buf_list = cpu_to_be64(mfrpl->map);
  1349. fseg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1350. fseg->reg_len = cpu_to_be64(wr->wr.fast_reg.length);
  1351. fseg->offset = 0; /* XXX -- is this just for ZBVA? */
  1352. fseg->page_size = cpu_to_be32(wr->wr.fast_reg.page_shift);
  1353. fseg->reserved[0] = 0;
  1354. fseg->reserved[1] = 0;
  1355. }
  1356. static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
  1357. {
  1358. iseg->flags = 0;
  1359. iseg->mem_key = cpu_to_be32(rkey);
  1360. iseg->guest_id = 0;
  1361. iseg->pa = 0;
  1362. }
  1363. static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
  1364. u64 remote_addr, u32 rkey)
  1365. {
  1366. rseg->raddr = cpu_to_be64(remote_addr);
  1367. rseg->rkey = cpu_to_be32(rkey);
  1368. rseg->reserved = 0;
  1369. }
  1370. static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg, struct ib_send_wr *wr)
  1371. {
  1372. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1373. aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
  1374. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
  1375. } else if (wr->opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
  1376. aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
  1377. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add_mask);
  1378. } else {
  1379. aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
  1380. aseg->compare = 0;
  1381. }
  1382. }
  1383. static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
  1384. struct ib_send_wr *wr)
  1385. {
  1386. aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
  1387. aseg->swap_add_mask = cpu_to_be64(wr->wr.atomic.swap_mask);
  1388. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
  1389. aseg->compare_mask = cpu_to_be64(wr->wr.atomic.compare_add_mask);
  1390. }
  1391. static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
  1392. struct ib_send_wr *wr)
  1393. {
  1394. memcpy(dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
  1395. dseg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1396. dseg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1397. dseg->vlan = to_mah(wr->wr.ud.ah)->av.eth.vlan;
  1398. memcpy(dseg->mac, to_mah(wr->wr.ud.ah)->av.eth.mac, 6);
  1399. }
  1400. static void set_mlx_icrc_seg(void *dseg)
  1401. {
  1402. u32 *t = dseg;
  1403. struct mlx4_wqe_inline_seg *iseg = dseg;
  1404. t[1] = 0;
  1405. /*
  1406. * Need a barrier here before writing the byte_count field to
  1407. * make sure that all the data is visible before the
  1408. * byte_count field is set. Otherwise, if the segment begins
  1409. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1410. * chunk and get a valid (!= * 0xffffffff) byte count but
  1411. * stale data, and end up sending the wrong data.
  1412. */
  1413. wmb();
  1414. iseg->byte_count = cpu_to_be32((1 << 31) | 4);
  1415. }
  1416. static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1417. {
  1418. dseg->lkey = cpu_to_be32(sg->lkey);
  1419. dseg->addr = cpu_to_be64(sg->addr);
  1420. /*
  1421. * Need a barrier here before writing the byte_count field to
  1422. * make sure that all the data is visible before the
  1423. * byte_count field is set. Otherwise, if the segment begins
  1424. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1425. * chunk and get a valid (!= * 0xffffffff) byte count but
  1426. * stale data, and end up sending the wrong data.
  1427. */
  1428. wmb();
  1429. dseg->byte_count = cpu_to_be32(sg->length);
  1430. }
  1431. static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1432. {
  1433. dseg->byte_count = cpu_to_be32(sg->length);
  1434. dseg->lkey = cpu_to_be32(sg->lkey);
  1435. dseg->addr = cpu_to_be64(sg->addr);
  1436. }
  1437. static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_send_wr *wr,
  1438. struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
  1439. __be32 *lso_hdr_sz, __be32 *blh)
  1440. {
  1441. unsigned halign = ALIGN(sizeof *wqe + wr->wr.ud.hlen, 16);
  1442. if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
  1443. *blh = cpu_to_be32(1 << 6);
  1444. if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
  1445. wr->num_sge > qp->sq.max_gs - (halign >> 4)))
  1446. return -EINVAL;
  1447. memcpy(wqe->header, wr->wr.ud.header, wr->wr.ud.hlen);
  1448. *lso_hdr_sz = cpu_to_be32((wr->wr.ud.mss - wr->wr.ud.hlen) << 16 |
  1449. wr->wr.ud.hlen);
  1450. *lso_seg_len = halign;
  1451. return 0;
  1452. }
  1453. static __be32 send_ieth(struct ib_send_wr *wr)
  1454. {
  1455. switch (wr->opcode) {
  1456. case IB_WR_SEND_WITH_IMM:
  1457. case IB_WR_RDMA_WRITE_WITH_IMM:
  1458. return wr->ex.imm_data;
  1459. case IB_WR_SEND_WITH_INV:
  1460. return cpu_to_be32(wr->ex.invalidate_rkey);
  1461. default:
  1462. return 0;
  1463. }
  1464. }
  1465. int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1466. struct ib_send_wr **bad_wr)
  1467. {
  1468. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1469. void *wqe;
  1470. struct mlx4_wqe_ctrl_seg *ctrl;
  1471. struct mlx4_wqe_data_seg *dseg;
  1472. unsigned long flags;
  1473. int nreq;
  1474. int err = 0;
  1475. unsigned ind;
  1476. int uninitialized_var(stamp);
  1477. int uninitialized_var(size);
  1478. unsigned uninitialized_var(seglen);
  1479. __be32 dummy;
  1480. __be32 *lso_wqe;
  1481. __be32 uninitialized_var(lso_hdr_sz);
  1482. __be32 blh;
  1483. int i;
  1484. spin_lock_irqsave(&qp->sq.lock, flags);
  1485. ind = qp->sq_next_wqe;
  1486. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1487. lso_wqe = &dummy;
  1488. blh = 0;
  1489. if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1490. err = -ENOMEM;
  1491. *bad_wr = wr;
  1492. goto out;
  1493. }
  1494. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  1495. err = -EINVAL;
  1496. *bad_wr = wr;
  1497. goto out;
  1498. }
  1499. ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  1500. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
  1501. ctrl->srcrb_flags =
  1502. (wr->send_flags & IB_SEND_SIGNALED ?
  1503. cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
  1504. (wr->send_flags & IB_SEND_SOLICITED ?
  1505. cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
  1506. ((wr->send_flags & IB_SEND_IP_CSUM) ?
  1507. cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
  1508. MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
  1509. qp->sq_signal_bits;
  1510. ctrl->imm = send_ieth(wr);
  1511. wqe += sizeof *ctrl;
  1512. size = sizeof *ctrl / 16;
  1513. switch (ibqp->qp_type) {
  1514. case IB_QPT_RC:
  1515. case IB_QPT_UC:
  1516. switch (wr->opcode) {
  1517. case IB_WR_ATOMIC_CMP_AND_SWP:
  1518. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1519. case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
  1520. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1521. wr->wr.atomic.rkey);
  1522. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1523. set_atomic_seg(wqe, wr);
  1524. wqe += sizeof (struct mlx4_wqe_atomic_seg);
  1525. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  1526. sizeof (struct mlx4_wqe_atomic_seg)) / 16;
  1527. break;
  1528. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  1529. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1530. wr->wr.atomic.rkey);
  1531. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1532. set_masked_atomic_seg(wqe, wr);
  1533. wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
  1534. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  1535. sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
  1536. break;
  1537. case IB_WR_RDMA_READ:
  1538. case IB_WR_RDMA_WRITE:
  1539. case IB_WR_RDMA_WRITE_WITH_IMM:
  1540. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1541. wr->wr.rdma.rkey);
  1542. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1543. size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
  1544. break;
  1545. case IB_WR_LOCAL_INV:
  1546. ctrl->srcrb_flags |=
  1547. cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
  1548. set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
  1549. wqe += sizeof (struct mlx4_wqe_local_inval_seg);
  1550. size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
  1551. break;
  1552. case IB_WR_FAST_REG_MR:
  1553. ctrl->srcrb_flags |=
  1554. cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
  1555. set_fmr_seg(wqe, wr);
  1556. wqe += sizeof (struct mlx4_wqe_fmr_seg);
  1557. size += sizeof (struct mlx4_wqe_fmr_seg) / 16;
  1558. break;
  1559. default:
  1560. /* No extra segments required for sends */
  1561. break;
  1562. }
  1563. break;
  1564. case IB_QPT_UD:
  1565. set_datagram_seg(wqe, wr);
  1566. wqe += sizeof (struct mlx4_wqe_datagram_seg);
  1567. size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
  1568. if (wr->opcode == IB_WR_LSO) {
  1569. err = build_lso_seg(wqe, wr, qp, &seglen, &lso_hdr_sz, &blh);
  1570. if (unlikely(err)) {
  1571. *bad_wr = wr;
  1572. goto out;
  1573. }
  1574. lso_wqe = (__be32 *) wqe;
  1575. wqe += seglen;
  1576. size += seglen / 16;
  1577. }
  1578. break;
  1579. case IB_QPT_SMI:
  1580. case IB_QPT_GSI:
  1581. err = build_mlx_header(to_msqp(qp), wr, ctrl, &seglen);
  1582. if (unlikely(err)) {
  1583. *bad_wr = wr;
  1584. goto out;
  1585. }
  1586. wqe += seglen;
  1587. size += seglen / 16;
  1588. break;
  1589. default:
  1590. break;
  1591. }
  1592. /*
  1593. * Write data segments in reverse order, so as to
  1594. * overwrite cacheline stamp last within each
  1595. * cacheline. This avoids issues with WQE
  1596. * prefetching.
  1597. */
  1598. dseg = wqe;
  1599. dseg += wr->num_sge - 1;
  1600. size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
  1601. /* Add one more inline data segment for ICRC for MLX sends */
  1602. if (unlikely(qp->ibqp.qp_type == IB_QPT_SMI ||
  1603. qp->ibqp.qp_type == IB_QPT_GSI)) {
  1604. set_mlx_icrc_seg(dseg + 1);
  1605. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  1606. }
  1607. for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
  1608. set_data_seg(dseg, wr->sg_list + i);
  1609. /*
  1610. * Possibly overwrite stamping in cacheline with LSO
  1611. * segment only after making sure all data segments
  1612. * are written.
  1613. */
  1614. wmb();
  1615. *lso_wqe = lso_hdr_sz;
  1616. ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
  1617. MLX4_WQE_CTRL_FENCE : 0) | size;
  1618. /*
  1619. * Make sure descriptor is fully written before
  1620. * setting ownership bit (because HW can start
  1621. * executing as soon as we do).
  1622. */
  1623. wmb();
  1624. if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
  1625. *bad_wr = wr;
  1626. err = -EINVAL;
  1627. goto out;
  1628. }
  1629. ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
  1630. (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
  1631. stamp = ind + qp->sq_spare_wqes;
  1632. ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
  1633. /*
  1634. * We can improve latency by not stamping the last
  1635. * send queue WQE until after ringing the doorbell, so
  1636. * only stamp here if there are still more WQEs to post.
  1637. *
  1638. * Same optimization applies to padding with NOP wqe
  1639. * in case of WQE shrinking (used to prevent wrap-around
  1640. * in the middle of WR).
  1641. */
  1642. if (wr->next) {
  1643. stamp_send_wqe(qp, stamp, size * 16);
  1644. ind = pad_wraparound(qp, ind);
  1645. }
  1646. }
  1647. out:
  1648. if (likely(nreq)) {
  1649. qp->sq.head += nreq;
  1650. /*
  1651. * Make sure that descriptors are written before
  1652. * doorbell record.
  1653. */
  1654. wmb();
  1655. writel(qp->doorbell_qpn,
  1656. to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
  1657. /*
  1658. * Make sure doorbells don't leak out of SQ spinlock
  1659. * and reach the HCA out of order.
  1660. */
  1661. mmiowb();
  1662. stamp_send_wqe(qp, stamp, size * 16);
  1663. ind = pad_wraparound(qp, ind);
  1664. qp->sq_next_wqe = ind;
  1665. }
  1666. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1667. return err;
  1668. }
  1669. int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1670. struct ib_recv_wr **bad_wr)
  1671. {
  1672. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1673. struct mlx4_wqe_data_seg *scat;
  1674. unsigned long flags;
  1675. int err = 0;
  1676. int nreq;
  1677. int ind;
  1678. int i;
  1679. spin_lock_irqsave(&qp->rq.lock, flags);
  1680. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  1681. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1682. if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1683. err = -ENOMEM;
  1684. *bad_wr = wr;
  1685. goto out;
  1686. }
  1687. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1688. err = -EINVAL;
  1689. *bad_wr = wr;
  1690. goto out;
  1691. }
  1692. scat = get_recv_wqe(qp, ind);
  1693. for (i = 0; i < wr->num_sge; ++i)
  1694. __set_data_seg(scat + i, wr->sg_list + i);
  1695. if (i < qp->rq.max_gs) {
  1696. scat[i].byte_count = 0;
  1697. scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
  1698. scat[i].addr = 0;
  1699. }
  1700. qp->rq.wrid[ind] = wr->wr_id;
  1701. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  1702. }
  1703. out:
  1704. if (likely(nreq)) {
  1705. qp->rq.head += nreq;
  1706. /*
  1707. * Make sure that descriptors are written before
  1708. * doorbell record.
  1709. */
  1710. wmb();
  1711. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  1712. }
  1713. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1714. return err;
  1715. }
  1716. static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
  1717. {
  1718. switch (mlx4_state) {
  1719. case MLX4_QP_STATE_RST: return IB_QPS_RESET;
  1720. case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
  1721. case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
  1722. case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
  1723. case MLX4_QP_STATE_SQ_DRAINING:
  1724. case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
  1725. case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
  1726. case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
  1727. default: return -1;
  1728. }
  1729. }
  1730. static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
  1731. {
  1732. switch (mlx4_mig_state) {
  1733. case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
  1734. case MLX4_QP_PM_REARM: return IB_MIG_REARM;
  1735. case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  1736. default: return -1;
  1737. }
  1738. }
  1739. static int to_ib_qp_access_flags(int mlx4_flags)
  1740. {
  1741. int ib_flags = 0;
  1742. if (mlx4_flags & MLX4_QP_BIT_RRE)
  1743. ib_flags |= IB_ACCESS_REMOTE_READ;
  1744. if (mlx4_flags & MLX4_QP_BIT_RWE)
  1745. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  1746. if (mlx4_flags & MLX4_QP_BIT_RAE)
  1747. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  1748. return ib_flags;
  1749. }
  1750. static void to_ib_ah_attr(struct mlx4_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  1751. struct mlx4_qp_path *path)
  1752. {
  1753. struct mlx4_dev *dev = ibdev->dev;
  1754. int is_eth;
  1755. memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
  1756. ib_ah_attr->port_num = path->sched_queue & 0x40 ? 2 : 1;
  1757. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
  1758. return;
  1759. is_eth = rdma_port_get_link_layer(&ibdev->ib_dev, ib_ah_attr->port_num) ==
  1760. IB_LINK_LAYER_ETHERNET;
  1761. if (is_eth)
  1762. ib_ah_attr->sl = ((path->sched_queue >> 3) & 0x7) |
  1763. ((path->sched_queue & 4) << 1);
  1764. else
  1765. ib_ah_attr->sl = (path->sched_queue >> 2) & 0xf;
  1766. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  1767. ib_ah_attr->src_path_bits = path->grh_mylmc & 0x7f;
  1768. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  1769. ib_ah_attr->ah_flags = (path->grh_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  1770. if (ib_ah_attr->ah_flags) {
  1771. ib_ah_attr->grh.sgid_index = path->mgid_index;
  1772. ib_ah_attr->grh.hop_limit = path->hop_limit;
  1773. ib_ah_attr->grh.traffic_class =
  1774. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  1775. ib_ah_attr->grh.flow_label =
  1776. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  1777. memcpy(ib_ah_attr->grh.dgid.raw,
  1778. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  1779. }
  1780. }
  1781. int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  1782. struct ib_qp_init_attr *qp_init_attr)
  1783. {
  1784. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  1785. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1786. struct mlx4_qp_context context;
  1787. int mlx4_state;
  1788. int err = 0;
  1789. mutex_lock(&qp->mutex);
  1790. if (qp->state == IB_QPS_RESET) {
  1791. qp_attr->qp_state = IB_QPS_RESET;
  1792. goto done;
  1793. }
  1794. err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
  1795. if (err) {
  1796. err = -EINVAL;
  1797. goto out;
  1798. }
  1799. mlx4_state = be32_to_cpu(context.flags) >> 28;
  1800. qp->state = to_ib_qp_state(mlx4_state);
  1801. qp_attr->qp_state = qp->state;
  1802. qp_attr->path_mtu = context.mtu_msgmax >> 5;
  1803. qp_attr->path_mig_state =
  1804. to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
  1805. qp_attr->qkey = be32_to_cpu(context.qkey);
  1806. qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
  1807. qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
  1808. qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
  1809. qp_attr->qp_access_flags =
  1810. to_ib_qp_access_flags(be32_to_cpu(context.params2));
  1811. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  1812. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
  1813. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
  1814. qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
  1815. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  1816. }
  1817. qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
  1818. if (qp_attr->qp_state == IB_QPS_INIT)
  1819. qp_attr->port_num = qp->port;
  1820. else
  1821. qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
  1822. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  1823. qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
  1824. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
  1825. qp_attr->max_dest_rd_atomic =
  1826. 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
  1827. qp_attr->min_rnr_timer =
  1828. (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
  1829. qp_attr->timeout = context.pri_path.ackto >> 3;
  1830. qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
  1831. qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
  1832. qp_attr->alt_timeout = context.alt_path.ackto >> 3;
  1833. done:
  1834. qp_attr->cur_qp_state = qp_attr->qp_state;
  1835. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  1836. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  1837. if (!ibqp->uobject) {
  1838. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  1839. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  1840. } else {
  1841. qp_attr->cap.max_send_wr = 0;
  1842. qp_attr->cap.max_send_sge = 0;
  1843. }
  1844. /*
  1845. * We don't support inline sends for kernel QPs (yet), and we
  1846. * don't know what userspace's value should be.
  1847. */
  1848. qp_attr->cap.max_inline_data = 0;
  1849. qp_init_attr->cap = qp_attr->cap;
  1850. qp_init_attr->create_flags = 0;
  1851. if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1852. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  1853. if (qp->flags & MLX4_IB_QP_LSO)
  1854. qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
  1855. out:
  1856. mutex_unlock(&qp->mutex);
  1857. return err;
  1858. }