pciehp_hpc.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012
  1. /*
  2. * PCI Express PCI Hot Plug Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM Corp.
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/types.h>
  32. #include <linux/signal.h>
  33. #include <linux/jiffies.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/time.h>
  38. #include "../pci.h"
  39. #include "pciehp.h"
  40. static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
  41. static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
  42. {
  43. struct pci_dev *dev = ctrl->pcie->port;
  44. return pci_read_config_word(dev, ctrl->cap_base + reg, value);
  45. }
  46. static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
  47. {
  48. struct pci_dev *dev = ctrl->pcie->port;
  49. return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
  50. }
  51. static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
  52. {
  53. struct pci_dev *dev = ctrl->pcie->port;
  54. return pci_write_config_word(dev, ctrl->cap_base + reg, value);
  55. }
  56. static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
  57. {
  58. struct pci_dev *dev = ctrl->pcie->port;
  59. return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
  60. }
  61. /* Power Control Command */
  62. #define POWER_ON 0
  63. #define POWER_OFF PCI_EXP_SLTCTL_PCC
  64. static irqreturn_t pcie_isr(int irq, void *dev_id);
  65. static void start_int_poll_timer(struct controller *ctrl, int sec);
  66. /* This is the interrupt polling timeout function. */
  67. static void int_poll_timeout(unsigned long data)
  68. {
  69. struct controller *ctrl = (struct controller *)data;
  70. /* Poll for interrupt events. regs == NULL => polling */
  71. pcie_isr(0, ctrl);
  72. init_timer(&ctrl->poll_timer);
  73. if (!pciehp_poll_time)
  74. pciehp_poll_time = 2; /* default polling interval is 2 sec */
  75. start_int_poll_timer(ctrl, pciehp_poll_time);
  76. }
  77. /* This function starts the interrupt polling timer. */
  78. static void start_int_poll_timer(struct controller *ctrl, int sec)
  79. {
  80. /* Clamp to sane value */
  81. if ((sec <= 0) || (sec > 60))
  82. sec = 2;
  83. ctrl->poll_timer.function = &int_poll_timeout;
  84. ctrl->poll_timer.data = (unsigned long)ctrl;
  85. ctrl->poll_timer.expires = jiffies + sec * HZ;
  86. add_timer(&ctrl->poll_timer);
  87. }
  88. static inline int pciehp_request_irq(struct controller *ctrl)
  89. {
  90. int retval, irq = ctrl->pcie->irq;
  91. /* Install interrupt polling timer. Start with 10 sec delay */
  92. if (pciehp_poll_mode) {
  93. init_timer(&ctrl->poll_timer);
  94. start_int_poll_timer(ctrl, 10);
  95. return 0;
  96. }
  97. /* Installs the interrupt handler */
  98. retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
  99. if (retval)
  100. ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
  101. irq);
  102. return retval;
  103. }
  104. static inline void pciehp_free_irq(struct controller *ctrl)
  105. {
  106. if (pciehp_poll_mode)
  107. del_timer_sync(&ctrl->poll_timer);
  108. else
  109. free_irq(ctrl->pcie->irq, ctrl);
  110. }
  111. static int pcie_poll_cmd(struct controller *ctrl)
  112. {
  113. u16 slot_status;
  114. int err, timeout = 1000;
  115. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  116. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  117. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  118. return 1;
  119. }
  120. while (timeout > 0) {
  121. msleep(10);
  122. timeout -= 10;
  123. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  124. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  125. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  126. return 1;
  127. }
  128. }
  129. return 0; /* timeout */
  130. }
  131. static void pcie_wait_cmd(struct controller *ctrl, int poll)
  132. {
  133. unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
  134. unsigned long timeout = msecs_to_jiffies(msecs);
  135. int rc;
  136. if (poll)
  137. rc = pcie_poll_cmd(ctrl);
  138. else
  139. rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
  140. if (!rc)
  141. ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
  142. }
  143. /**
  144. * pcie_write_cmd - Issue controller command
  145. * @ctrl: controller to which the command is issued
  146. * @cmd: command value written to slot control register
  147. * @mask: bitmask of slot control register to be modified
  148. */
  149. static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
  150. {
  151. int retval = 0;
  152. u16 slot_status;
  153. u16 slot_ctrl;
  154. mutex_lock(&ctrl->ctrl_lock);
  155. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  156. if (retval) {
  157. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  158. __func__);
  159. goto out;
  160. }
  161. if (slot_status & PCI_EXP_SLTSTA_CC) {
  162. if (!ctrl->no_cmd_complete) {
  163. /*
  164. * After 1 sec and CMD_COMPLETED still not set, just
  165. * proceed forward to issue the next command according
  166. * to spec. Just print out the error message.
  167. */
  168. ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
  169. } else if (!NO_CMD_CMPL(ctrl)) {
  170. /*
  171. * This controller semms to notify of command completed
  172. * event even though it supports none of power
  173. * controller, attention led, power led and EMI.
  174. */
  175. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
  176. "wait for command completed event.\n");
  177. ctrl->no_cmd_complete = 0;
  178. } else {
  179. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
  180. "the controller is broken.\n");
  181. }
  182. }
  183. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  184. if (retval) {
  185. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  186. goto out;
  187. }
  188. slot_ctrl &= ~mask;
  189. slot_ctrl |= (cmd & mask);
  190. ctrl->cmd_busy = 1;
  191. smp_mb();
  192. retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
  193. if (retval)
  194. ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
  195. /*
  196. * Wait for command completion.
  197. */
  198. if (!retval && !ctrl->no_cmd_complete) {
  199. int poll = 0;
  200. /*
  201. * if hotplug interrupt is not enabled or command
  202. * completed interrupt is not enabled, we need to poll
  203. * command completed event.
  204. */
  205. if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
  206. !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
  207. poll = 1;
  208. pcie_wait_cmd(ctrl, poll);
  209. }
  210. out:
  211. mutex_unlock(&ctrl->ctrl_lock);
  212. return retval;
  213. }
  214. static inline int check_link_active(struct controller *ctrl)
  215. {
  216. u16 link_status;
  217. if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
  218. return 0;
  219. return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
  220. }
  221. static void pcie_wait_link_active(struct controller *ctrl)
  222. {
  223. int timeout = 1000;
  224. if (check_link_active(ctrl))
  225. return;
  226. while (timeout > 0) {
  227. msleep(10);
  228. timeout -= 10;
  229. if (check_link_active(ctrl))
  230. return;
  231. }
  232. ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
  233. }
  234. int pciehp_check_link_status(struct controller *ctrl)
  235. {
  236. u16 lnk_status;
  237. int retval = 0;
  238. /*
  239. * Data Link Layer Link Active Reporting must be capable for
  240. * hot-plug capable downstream port. But old controller might
  241. * not implement it. In this case, we wait for 1000 ms.
  242. */
  243. if (ctrl->link_active_reporting){
  244. /* Wait for Data Link Layer Link Active bit to be set */
  245. pcie_wait_link_active(ctrl);
  246. /*
  247. * We must wait for 100 ms after the Data Link Layer
  248. * Link Active bit reads 1b before initiating a
  249. * configuration access to the hot added device.
  250. */
  251. msleep(100);
  252. } else
  253. msleep(1000);
  254. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  255. if (retval) {
  256. ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
  257. return retval;
  258. }
  259. ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
  260. if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
  261. !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
  262. ctrl_err(ctrl, "Link Training Error occurs \n");
  263. retval = -1;
  264. return retval;
  265. }
  266. return retval;
  267. }
  268. int pciehp_get_attention_status(struct slot *slot, u8 *status)
  269. {
  270. struct controller *ctrl = slot->ctrl;
  271. u16 slot_ctrl;
  272. u8 atten_led_state;
  273. int retval = 0;
  274. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  275. if (retval) {
  276. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  277. return retval;
  278. }
  279. ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n",
  280. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_ctrl);
  281. atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
  282. switch (atten_led_state) {
  283. case 0:
  284. *status = 0xFF; /* Reserved */
  285. break;
  286. case 1:
  287. *status = 1; /* On */
  288. break;
  289. case 2:
  290. *status = 2; /* Blink */
  291. break;
  292. case 3:
  293. *status = 0; /* Off */
  294. break;
  295. default:
  296. *status = 0xFF;
  297. break;
  298. }
  299. return 0;
  300. }
  301. int pciehp_get_power_status(struct slot *slot, u8 *status)
  302. {
  303. struct controller *ctrl = slot->ctrl;
  304. u16 slot_ctrl;
  305. u8 pwr_state;
  306. int retval = 0;
  307. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  308. if (retval) {
  309. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  310. return retval;
  311. }
  312. ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n",
  313. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_ctrl);
  314. pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
  315. switch (pwr_state) {
  316. case 0:
  317. *status = 1;
  318. break;
  319. case 1:
  320. *status = 0;
  321. break;
  322. default:
  323. *status = 0xFF;
  324. break;
  325. }
  326. return retval;
  327. }
  328. int pciehp_get_latch_status(struct slot *slot, u8 *status)
  329. {
  330. struct controller *ctrl = slot->ctrl;
  331. u16 slot_status;
  332. int retval;
  333. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  334. if (retval) {
  335. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  336. __func__);
  337. return retval;
  338. }
  339. *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
  340. return 0;
  341. }
  342. int pciehp_get_adapter_status(struct slot *slot, u8 *status)
  343. {
  344. struct controller *ctrl = slot->ctrl;
  345. u16 slot_status;
  346. int retval;
  347. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  348. if (retval) {
  349. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  350. __func__);
  351. return retval;
  352. }
  353. *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
  354. return 0;
  355. }
  356. int pciehp_query_power_fault(struct slot *slot)
  357. {
  358. struct controller *ctrl = slot->ctrl;
  359. u16 slot_status;
  360. int retval;
  361. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  362. if (retval) {
  363. ctrl_err(ctrl, "Cannot check for power fault\n");
  364. return retval;
  365. }
  366. return !!(slot_status & PCI_EXP_SLTSTA_PFD);
  367. }
  368. int pciehp_set_attention_status(struct slot *slot, u8 value)
  369. {
  370. struct controller *ctrl = slot->ctrl;
  371. u16 slot_cmd;
  372. u16 cmd_mask;
  373. int rc;
  374. cmd_mask = PCI_EXP_SLTCTL_AIC;
  375. switch (value) {
  376. case 0 : /* turn off */
  377. slot_cmd = 0x00C0;
  378. break;
  379. case 1: /* turn on */
  380. slot_cmd = 0x0040;
  381. break;
  382. case 2: /* turn blink */
  383. slot_cmd = 0x0080;
  384. break;
  385. default:
  386. return -1;
  387. }
  388. rc = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  389. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  390. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  391. return rc;
  392. }
  393. void pciehp_green_led_on(struct slot *slot)
  394. {
  395. struct controller *ctrl = slot->ctrl;
  396. u16 slot_cmd;
  397. u16 cmd_mask;
  398. slot_cmd = 0x0100;
  399. cmd_mask = PCI_EXP_SLTCTL_PIC;
  400. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  401. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  402. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  403. }
  404. void pciehp_green_led_off(struct slot *slot)
  405. {
  406. struct controller *ctrl = slot->ctrl;
  407. u16 slot_cmd;
  408. u16 cmd_mask;
  409. slot_cmd = 0x0300;
  410. cmd_mask = PCI_EXP_SLTCTL_PIC;
  411. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  412. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  413. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  414. }
  415. void pciehp_green_led_blink(struct slot *slot)
  416. {
  417. struct controller *ctrl = slot->ctrl;
  418. u16 slot_cmd;
  419. u16 cmd_mask;
  420. slot_cmd = 0x0200;
  421. cmd_mask = PCI_EXP_SLTCTL_PIC;
  422. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  423. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  424. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  425. }
  426. int pciehp_power_on_slot(struct slot * slot)
  427. {
  428. struct controller *ctrl = slot->ctrl;
  429. u16 slot_cmd;
  430. u16 cmd_mask;
  431. u16 slot_status;
  432. int retval = 0;
  433. /* Clear sticky power-fault bit from previous power failures */
  434. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  435. if (retval) {
  436. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  437. __func__);
  438. return retval;
  439. }
  440. slot_status &= PCI_EXP_SLTSTA_PFD;
  441. if (slot_status) {
  442. retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
  443. if (retval) {
  444. ctrl_err(ctrl,
  445. "%s: Cannot write to SLOTSTATUS register\n",
  446. __func__);
  447. return retval;
  448. }
  449. }
  450. slot_cmd = POWER_ON;
  451. cmd_mask = PCI_EXP_SLTCTL_PCC;
  452. if (!pciehp_poll_mode) {
  453. /* Enable power fault detection turned off at power off time */
  454. slot_cmd |= PCI_EXP_SLTCTL_PFDE;
  455. cmd_mask |= PCI_EXP_SLTCTL_PFDE;
  456. }
  457. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  458. if (retval) {
  459. ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
  460. return retval;
  461. }
  462. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  463. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  464. ctrl->power_fault_detected = 0;
  465. return retval;
  466. }
  467. int pciehp_power_off_slot(struct slot * slot)
  468. {
  469. struct controller *ctrl = slot->ctrl;
  470. u16 slot_cmd;
  471. u16 cmd_mask;
  472. int retval;
  473. slot_cmd = POWER_OFF;
  474. cmd_mask = PCI_EXP_SLTCTL_PCC;
  475. if (!pciehp_poll_mode) {
  476. /* Disable power fault detection */
  477. slot_cmd &= ~PCI_EXP_SLTCTL_PFDE;
  478. cmd_mask |= PCI_EXP_SLTCTL_PFDE;
  479. }
  480. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  481. if (retval) {
  482. ctrl_err(ctrl, "Write command failed!\n");
  483. return retval;
  484. }
  485. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  486. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  487. return 0;
  488. }
  489. static irqreturn_t pcie_isr(int irq, void *dev_id)
  490. {
  491. struct controller *ctrl = (struct controller *)dev_id;
  492. struct slot *slot = ctrl->slot;
  493. u16 detected, intr_loc;
  494. /*
  495. * In order to guarantee that all interrupt events are
  496. * serviced, we need to re-inspect Slot Status register after
  497. * clearing what is presumed to be the last pending interrupt.
  498. */
  499. intr_loc = 0;
  500. do {
  501. if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
  502. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
  503. __func__);
  504. return IRQ_NONE;
  505. }
  506. detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
  507. PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
  508. PCI_EXP_SLTSTA_CC);
  509. detected &= ~intr_loc;
  510. intr_loc |= detected;
  511. if (!intr_loc)
  512. return IRQ_NONE;
  513. if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
  514. ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
  515. __func__);
  516. return IRQ_NONE;
  517. }
  518. } while (detected);
  519. ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
  520. /* Check Command Complete Interrupt Pending */
  521. if (intr_loc & PCI_EXP_SLTSTA_CC) {
  522. ctrl->cmd_busy = 0;
  523. smp_mb();
  524. wake_up(&ctrl->queue);
  525. }
  526. if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
  527. return IRQ_HANDLED;
  528. /* Check MRL Sensor Changed */
  529. if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
  530. pciehp_handle_switch_change(slot);
  531. /* Check Attention Button Pressed */
  532. if (intr_loc & PCI_EXP_SLTSTA_ABP)
  533. pciehp_handle_attention_button(slot);
  534. /* Check Presence Detect Changed */
  535. if (intr_loc & PCI_EXP_SLTSTA_PDC)
  536. pciehp_handle_presence_change(slot);
  537. /* Check Power Fault Detected */
  538. if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
  539. ctrl->power_fault_detected = 1;
  540. pciehp_handle_power_fault(slot);
  541. }
  542. return IRQ_HANDLED;
  543. }
  544. int pciehp_get_max_link_speed(struct slot *slot, enum pci_bus_speed *value)
  545. {
  546. struct controller *ctrl = slot->ctrl;
  547. enum pcie_link_speed lnk_speed;
  548. u32 lnk_cap;
  549. int retval = 0;
  550. retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
  551. if (retval) {
  552. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  553. return retval;
  554. }
  555. switch (lnk_cap & 0x000F) {
  556. case 1:
  557. lnk_speed = PCIE_2_5GB;
  558. break;
  559. case 2:
  560. lnk_speed = PCIE_5_0GB;
  561. break;
  562. default:
  563. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  564. break;
  565. }
  566. *value = lnk_speed;
  567. ctrl_dbg(ctrl, "Max link speed = %d\n", lnk_speed);
  568. return retval;
  569. }
  570. int pciehp_get_max_lnk_width(struct slot *slot,
  571. enum pcie_link_width *value)
  572. {
  573. struct controller *ctrl = slot->ctrl;
  574. enum pcie_link_width lnk_wdth;
  575. u32 lnk_cap;
  576. int retval = 0;
  577. retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
  578. if (retval) {
  579. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  580. return retval;
  581. }
  582. switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
  583. case 0:
  584. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  585. break;
  586. case 1:
  587. lnk_wdth = PCIE_LNK_X1;
  588. break;
  589. case 2:
  590. lnk_wdth = PCIE_LNK_X2;
  591. break;
  592. case 4:
  593. lnk_wdth = PCIE_LNK_X4;
  594. break;
  595. case 8:
  596. lnk_wdth = PCIE_LNK_X8;
  597. break;
  598. case 12:
  599. lnk_wdth = PCIE_LNK_X12;
  600. break;
  601. case 16:
  602. lnk_wdth = PCIE_LNK_X16;
  603. break;
  604. case 32:
  605. lnk_wdth = PCIE_LNK_X32;
  606. break;
  607. default:
  608. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  609. break;
  610. }
  611. *value = lnk_wdth;
  612. ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
  613. return retval;
  614. }
  615. int pciehp_get_cur_link_speed(struct slot *slot, enum pci_bus_speed *value)
  616. {
  617. struct controller *ctrl = slot->ctrl;
  618. enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
  619. int retval = 0;
  620. u16 lnk_status;
  621. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  622. if (retval) {
  623. ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
  624. __func__);
  625. return retval;
  626. }
  627. switch (lnk_status & PCI_EXP_LNKSTA_CLS) {
  628. case 1:
  629. lnk_speed = PCIE_2_5GB;
  630. break;
  631. case 2:
  632. lnk_speed = PCIE_5_0GB;
  633. break;
  634. default:
  635. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  636. break;
  637. }
  638. *value = lnk_speed;
  639. ctrl_dbg(ctrl, "Current link speed = %d\n", lnk_speed);
  640. return retval;
  641. }
  642. int pciehp_get_cur_lnk_width(struct slot *slot,
  643. enum pcie_link_width *value)
  644. {
  645. struct controller *ctrl = slot->ctrl;
  646. enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  647. int retval = 0;
  648. u16 lnk_status;
  649. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  650. if (retval) {
  651. ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
  652. __func__);
  653. return retval;
  654. }
  655. switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
  656. case 0:
  657. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  658. break;
  659. case 1:
  660. lnk_wdth = PCIE_LNK_X1;
  661. break;
  662. case 2:
  663. lnk_wdth = PCIE_LNK_X2;
  664. break;
  665. case 4:
  666. lnk_wdth = PCIE_LNK_X4;
  667. break;
  668. case 8:
  669. lnk_wdth = PCIE_LNK_X8;
  670. break;
  671. case 12:
  672. lnk_wdth = PCIE_LNK_X12;
  673. break;
  674. case 16:
  675. lnk_wdth = PCIE_LNK_X16;
  676. break;
  677. case 32:
  678. lnk_wdth = PCIE_LNK_X32;
  679. break;
  680. default:
  681. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  682. break;
  683. }
  684. *value = lnk_wdth;
  685. ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
  686. return retval;
  687. }
  688. int pcie_enable_notification(struct controller *ctrl)
  689. {
  690. u16 cmd, mask;
  691. cmd = PCI_EXP_SLTCTL_PDCE;
  692. if (ATTN_BUTTN(ctrl))
  693. cmd |= PCI_EXP_SLTCTL_ABPE;
  694. if (POWER_CTRL(ctrl))
  695. cmd |= PCI_EXP_SLTCTL_PFDE;
  696. if (MRL_SENS(ctrl))
  697. cmd |= PCI_EXP_SLTCTL_MRLSCE;
  698. if (!pciehp_poll_mode)
  699. cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
  700. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  701. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  702. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
  703. if (pcie_write_cmd(ctrl, cmd, mask)) {
  704. ctrl_err(ctrl, "Cannot enable software notification\n");
  705. return -1;
  706. }
  707. return 0;
  708. }
  709. static void pcie_disable_notification(struct controller *ctrl)
  710. {
  711. u16 mask;
  712. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  713. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  714. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
  715. PCI_EXP_SLTCTL_DLLSCE);
  716. if (pcie_write_cmd(ctrl, 0, mask))
  717. ctrl_warn(ctrl, "Cannot disable software notification\n");
  718. }
  719. int pcie_init_notification(struct controller *ctrl)
  720. {
  721. if (pciehp_request_irq(ctrl))
  722. return -1;
  723. if (pcie_enable_notification(ctrl)) {
  724. pciehp_free_irq(ctrl);
  725. return -1;
  726. }
  727. ctrl->notification_enabled = 1;
  728. return 0;
  729. }
  730. static void pcie_shutdown_notification(struct controller *ctrl)
  731. {
  732. if (ctrl->notification_enabled) {
  733. pcie_disable_notification(ctrl);
  734. pciehp_free_irq(ctrl);
  735. ctrl->notification_enabled = 0;
  736. }
  737. }
  738. static int pcie_init_slot(struct controller *ctrl)
  739. {
  740. struct slot *slot;
  741. slot = kzalloc(sizeof(*slot), GFP_KERNEL);
  742. if (!slot)
  743. return -ENOMEM;
  744. slot->ctrl = ctrl;
  745. mutex_init(&slot->lock);
  746. INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
  747. ctrl->slot = slot;
  748. return 0;
  749. }
  750. static void pcie_cleanup_slot(struct controller *ctrl)
  751. {
  752. struct slot *slot = ctrl->slot;
  753. cancel_delayed_work(&slot->work);
  754. flush_scheduled_work();
  755. flush_workqueue(pciehp_wq);
  756. kfree(slot);
  757. }
  758. static inline void dbg_ctrl(struct controller *ctrl)
  759. {
  760. int i;
  761. u16 reg16;
  762. struct pci_dev *pdev = ctrl->pcie->port;
  763. if (!pciehp_debug)
  764. return;
  765. ctrl_info(ctrl, "Hotplug Controller:\n");
  766. ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
  767. pci_name(pdev), pdev->irq);
  768. ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
  769. ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
  770. ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
  771. pdev->subsystem_device);
  772. ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
  773. pdev->subsystem_vendor);
  774. ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n", ctrl->cap_base);
  775. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  776. if (!pci_resource_len(pdev, i))
  777. continue;
  778. ctrl_info(ctrl, " PCI resource [%d] : 0x%llx@0x%llx\n",
  779. i, (unsigned long long)pci_resource_len(pdev, i),
  780. (unsigned long long)pci_resource_start(pdev, i));
  781. }
  782. ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
  783. ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
  784. ctrl_info(ctrl, " Attention Button : %3s\n",
  785. ATTN_BUTTN(ctrl) ? "yes" : "no");
  786. ctrl_info(ctrl, " Power Controller : %3s\n",
  787. POWER_CTRL(ctrl) ? "yes" : "no");
  788. ctrl_info(ctrl, " MRL Sensor : %3s\n",
  789. MRL_SENS(ctrl) ? "yes" : "no");
  790. ctrl_info(ctrl, " Attention Indicator : %3s\n",
  791. ATTN_LED(ctrl) ? "yes" : "no");
  792. ctrl_info(ctrl, " Power Indicator : %3s\n",
  793. PWR_LED(ctrl) ? "yes" : "no");
  794. ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
  795. HP_SUPR_RM(ctrl) ? "yes" : "no");
  796. ctrl_info(ctrl, " EMI Present : %3s\n",
  797. EMI(ctrl) ? "yes" : "no");
  798. ctrl_info(ctrl, " Command Completed : %3s\n",
  799. NO_CMD_CMPL(ctrl) ? "no" : "yes");
  800. pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
  801. ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
  802. pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
  803. ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
  804. }
  805. struct controller *pcie_init(struct pcie_device *dev)
  806. {
  807. struct controller *ctrl;
  808. u32 slot_cap, link_cap;
  809. struct pci_dev *pdev = dev->port;
  810. ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
  811. if (!ctrl) {
  812. dev_err(&dev->device, "%s: Out of memory\n", __func__);
  813. goto abort;
  814. }
  815. ctrl->pcie = dev;
  816. ctrl->cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  817. if (!ctrl->cap_base) {
  818. ctrl_err(ctrl, "Cannot find PCI Express capability\n");
  819. goto abort_ctrl;
  820. }
  821. if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
  822. ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
  823. goto abort_ctrl;
  824. }
  825. ctrl->slot_cap = slot_cap;
  826. mutex_init(&ctrl->ctrl_lock);
  827. init_waitqueue_head(&ctrl->queue);
  828. dbg_ctrl(ctrl);
  829. /*
  830. * Controller doesn't notify of command completion if the "No
  831. * Command Completed Support" bit is set in Slot Capability
  832. * register or the controller supports none of power
  833. * controller, attention led, power led and EMI.
  834. */
  835. if (NO_CMD_CMPL(ctrl) ||
  836. !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
  837. ctrl->no_cmd_complete = 1;
  838. /* Check if Data Link Layer Link Active Reporting is implemented */
  839. if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
  840. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  841. goto abort_ctrl;
  842. }
  843. if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
  844. ctrl_dbg(ctrl, "Link Active Reporting supported\n");
  845. ctrl->link_active_reporting = 1;
  846. }
  847. /* Clear all remaining event bits in Slot Status register */
  848. if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
  849. goto abort_ctrl;
  850. /* Disable sotfware notification */
  851. pcie_disable_notification(ctrl);
  852. /*
  853. * If this is the first controller to be initialized,
  854. * initialize the pciehp work queue
  855. */
  856. if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
  857. pciehp_wq = create_singlethread_workqueue("pciehpd");
  858. if (!pciehp_wq)
  859. goto abort_ctrl;
  860. }
  861. ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
  862. pdev->vendor, pdev->device, pdev->subsystem_vendor,
  863. pdev->subsystem_device);
  864. if (pcie_init_slot(ctrl))
  865. goto abort_ctrl;
  866. return ctrl;
  867. abort_ctrl:
  868. kfree(ctrl);
  869. abort:
  870. return NULL;
  871. }
  872. void pciehp_release_ctrl(struct controller *ctrl)
  873. {
  874. pcie_shutdown_notification(ctrl);
  875. pcie_cleanup_slot(ctrl);
  876. /*
  877. * If this is the last controller to be released, destroy the
  878. * pciehp work queue
  879. */
  880. if (atomic_dec_and_test(&pciehp_num_controllers))
  881. destroy_workqueue(pciehp_wq);
  882. kfree(ctrl);
  883. }