voyager_smp.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940
  1. /* -*- mode: c; c-basic-offset: 8 -*- */
  2. /* Copyright (C) 1999,2001
  3. *
  4. * Author: J.E.J.Bottomley@HansenPartnership.com
  5. *
  6. * linux/arch/i386/kernel/voyager_smp.c
  7. *
  8. * This file provides all the same external entries as smp.c but uses
  9. * the voyager hal to provide the functionality
  10. */
  11. #include <linux/config.h>
  12. #include <linux/module.h>
  13. #include <linux/mm.h>
  14. #include <linux/kernel_stat.h>
  15. #include <linux/delay.h>
  16. #include <linux/mc146818rtc.h>
  17. #include <linux/cache.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/smp_lock.h>
  20. #include <linux/init.h>
  21. #include <linux/kernel.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/completion.h>
  24. #include <asm/desc.h>
  25. #include <asm/voyager.h>
  26. #include <asm/vic.h>
  27. #include <asm/mtrr.h>
  28. #include <asm/pgalloc.h>
  29. #include <asm/tlbflush.h>
  30. #include <asm/arch_hooks.h>
  31. /* TLB state -- visible externally, indexed physically */
  32. DEFINE_PER_CPU(struct tlb_state, cpu_tlbstate) ____cacheline_aligned = { &init_mm, 0 };
  33. /* CPU IRQ affinity -- set to all ones initially */
  34. static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned = { [0 ... NR_CPUS-1] = ~0UL };
  35. /* per CPU data structure (for /proc/cpuinfo et al), visible externally
  36. * indexed physically */
  37. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  38. EXPORT_SYMBOL(cpu_data);
  39. /* physical ID of the CPU used to boot the system */
  40. unsigned char boot_cpu_id;
  41. /* The memory line addresses for the Quad CPIs */
  42. struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
  43. /* The masks for the Extended VIC processors, filled in by cat_init */
  44. __u32 voyager_extended_vic_processors = 0;
  45. /* Masks for the extended Quad processors which cannot be VIC booted */
  46. __u32 voyager_allowed_boot_processors = 0;
  47. /* The mask for the Quad Processors (both extended and non-extended) */
  48. __u32 voyager_quad_processors = 0;
  49. /* Total count of live CPUs, used in process.c to display
  50. * the CPU information and in irq.c for the per CPU irq
  51. * activity count. Finally exported by i386_ksyms.c */
  52. static int voyager_extended_cpus = 1;
  53. /* Have we found an SMP box - used by time.c to do the profiling
  54. interrupt for timeslicing; do not set to 1 until the per CPU timer
  55. interrupt is active */
  56. int smp_found_config = 0;
  57. /* Used for the invalidate map that's also checked in the spinlock */
  58. static volatile unsigned long smp_invalidate_needed;
  59. /* Bitmask of currently online CPUs - used by setup.c for
  60. /proc/cpuinfo, visible externally but still physical */
  61. cpumask_t cpu_online_map = CPU_MASK_NONE;
  62. EXPORT_SYMBOL(cpu_online_map);
  63. /* Bitmask of CPUs present in the system - exported by i386_syms.c, used
  64. * by scheduler but indexed physically */
  65. cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
  66. /* The internal functions */
  67. static void send_CPI(__u32 cpuset, __u8 cpi);
  68. static void ack_CPI(__u8 cpi);
  69. static int ack_QIC_CPI(__u8 cpi);
  70. static void ack_special_QIC_CPI(__u8 cpi);
  71. static void ack_VIC_CPI(__u8 cpi);
  72. static void send_CPI_allbutself(__u8 cpi);
  73. static void enable_vic_irq(unsigned int irq);
  74. static void disable_vic_irq(unsigned int irq);
  75. static unsigned int startup_vic_irq(unsigned int irq);
  76. static void enable_local_vic_irq(unsigned int irq);
  77. static void disable_local_vic_irq(unsigned int irq);
  78. static void before_handle_vic_irq(unsigned int irq);
  79. static void after_handle_vic_irq(unsigned int irq);
  80. static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
  81. static void ack_vic_irq(unsigned int irq);
  82. static void vic_enable_cpi(void);
  83. static void do_boot_cpu(__u8 cpuid);
  84. static void do_quad_bootstrap(void);
  85. int hard_smp_processor_id(void);
  86. /* Inline functions */
  87. static inline void
  88. send_one_QIC_CPI(__u8 cpu, __u8 cpi)
  89. {
  90. voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
  91. (smp_processor_id() << 16) + cpi;
  92. }
  93. static inline void
  94. send_QIC_CPI(__u32 cpuset, __u8 cpi)
  95. {
  96. int cpu;
  97. for_each_online_cpu(cpu) {
  98. if(cpuset & (1<<cpu)) {
  99. #ifdef VOYAGER_DEBUG
  100. if(!cpu_isset(cpu, cpu_online_map))
  101. VDEBUG(("CPU%d sending cpi %d to CPU%d not in cpu_online_map\n", hard_smp_processor_id(), cpi, cpu));
  102. #endif
  103. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  104. }
  105. }
  106. }
  107. static inline void
  108. wrapper_smp_local_timer_interrupt(struct pt_regs *regs)
  109. {
  110. irq_enter();
  111. smp_local_timer_interrupt(regs);
  112. irq_exit();
  113. }
  114. static inline void
  115. send_one_CPI(__u8 cpu, __u8 cpi)
  116. {
  117. if(voyager_quad_processors & (1<<cpu))
  118. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  119. else
  120. send_CPI(1<<cpu, cpi);
  121. }
  122. static inline void
  123. send_CPI_allbutself(__u8 cpi)
  124. {
  125. __u8 cpu = smp_processor_id();
  126. __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
  127. send_CPI(mask, cpi);
  128. }
  129. static inline int
  130. is_cpu_quad(void)
  131. {
  132. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  133. return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
  134. }
  135. static inline int
  136. is_cpu_extended(void)
  137. {
  138. __u8 cpu = hard_smp_processor_id();
  139. return(voyager_extended_vic_processors & (1<<cpu));
  140. }
  141. static inline int
  142. is_cpu_vic_boot(void)
  143. {
  144. __u8 cpu = hard_smp_processor_id();
  145. return(voyager_extended_vic_processors
  146. & voyager_allowed_boot_processors & (1<<cpu));
  147. }
  148. static inline void
  149. ack_CPI(__u8 cpi)
  150. {
  151. switch(cpi) {
  152. case VIC_CPU_BOOT_CPI:
  153. if(is_cpu_quad() && !is_cpu_vic_boot())
  154. ack_QIC_CPI(cpi);
  155. else
  156. ack_VIC_CPI(cpi);
  157. break;
  158. case VIC_SYS_INT:
  159. case VIC_CMN_INT:
  160. /* These are slightly strange. Even on the Quad card,
  161. * They are vectored as VIC CPIs */
  162. if(is_cpu_quad())
  163. ack_special_QIC_CPI(cpi);
  164. else
  165. ack_VIC_CPI(cpi);
  166. break;
  167. default:
  168. printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
  169. break;
  170. }
  171. }
  172. /* local variables */
  173. /* The VIC IRQ descriptors -- these look almost identical to the
  174. * 8259 IRQs except that masks and things must be kept per processor
  175. */
  176. static struct hw_interrupt_type vic_irq_type = {
  177. .typename = "VIC-level",
  178. .startup = startup_vic_irq,
  179. .shutdown = disable_vic_irq,
  180. .enable = enable_vic_irq,
  181. .disable = disable_vic_irq,
  182. .ack = before_handle_vic_irq,
  183. .end = after_handle_vic_irq,
  184. .set_affinity = set_vic_irq_affinity,
  185. };
  186. /* used to count up as CPUs are brought on line (starts at 0) */
  187. static int cpucount = 0;
  188. /* steal a page from the bottom of memory for the trampoline and
  189. * squirrel its address away here. This will be in kernel virtual
  190. * space */
  191. static __u32 trampoline_base;
  192. /* The per cpu profile stuff - used in smp_local_timer_interrupt */
  193. static DEFINE_PER_CPU(int, prof_multiplier) = 1;
  194. static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
  195. static DEFINE_PER_CPU(int, prof_counter) = 1;
  196. /* the map used to check if a CPU has booted */
  197. static __u32 cpu_booted_map;
  198. /* the synchronize flag used to hold all secondary CPUs spinning in
  199. * a tight loop until the boot sequence is ready for them */
  200. static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
  201. /* This is for the new dynamic CPU boot code */
  202. cpumask_t cpu_callin_map = CPU_MASK_NONE;
  203. cpumask_t cpu_callout_map = CPU_MASK_NONE;
  204. EXPORT_SYMBOL(cpu_callout_map);
  205. cpumask_t cpu_possible_map = CPU_MASK_NONE;
  206. EXPORT_SYMBOL(cpu_possible_map);
  207. /* The per processor IRQ masks (these are usually kept in sync) */
  208. static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
  209. /* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
  210. static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
  211. /* Lock for enable/disable of VIC interrupts */
  212. static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
  213. /* The boot processor is correctly set up in PC mode when it
  214. * comes up, but the secondaries need their master/slave 8259
  215. * pairs initializing correctly */
  216. /* Interrupt counters (per cpu) and total - used to try to
  217. * even up the interrupt handling routines */
  218. static long vic_intr_total = 0;
  219. static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
  220. static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
  221. /* Since we can only use CPI0, we fake all the other CPIs */
  222. static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
  223. /* debugging routine to read the isr of the cpu's pic */
  224. static inline __u16
  225. vic_read_isr(void)
  226. {
  227. __u16 isr;
  228. outb(0x0b, 0xa0);
  229. isr = inb(0xa0) << 8;
  230. outb(0x0b, 0x20);
  231. isr |= inb(0x20);
  232. return isr;
  233. }
  234. static __init void
  235. qic_setup(void)
  236. {
  237. if(!is_cpu_quad()) {
  238. /* not a quad, no setup */
  239. return;
  240. }
  241. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  242. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  243. if(is_cpu_extended()) {
  244. /* the QIC duplicate of the VIC base register */
  245. outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
  246. outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
  247. /* FIXME: should set up the QIC timer and memory parity
  248. * error vectors here */
  249. }
  250. }
  251. static __init void
  252. vic_setup_pic(void)
  253. {
  254. outb(1, VIC_REDIRECT_REGISTER_1);
  255. /* clear the claim registers for dynamic routing */
  256. outb(0, VIC_CLAIM_REGISTER_0);
  257. outb(0, VIC_CLAIM_REGISTER_1);
  258. outb(0, VIC_PRIORITY_REGISTER);
  259. /* Set the Primary and Secondary Microchannel vector
  260. * bases to be the same as the ordinary interrupts
  261. *
  262. * FIXME: This would be more efficient using separate
  263. * vectors. */
  264. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  265. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  266. /* Now initiallise the master PIC belonging to this CPU by
  267. * sending the four ICWs */
  268. /* ICW1: level triggered, ICW4 needed */
  269. outb(0x19, 0x20);
  270. /* ICW2: vector base */
  271. outb(FIRST_EXTERNAL_VECTOR, 0x21);
  272. /* ICW3: slave at line 2 */
  273. outb(0x04, 0x21);
  274. /* ICW4: 8086 mode */
  275. outb(0x01, 0x21);
  276. /* now the same for the slave PIC */
  277. /* ICW1: level trigger, ICW4 needed */
  278. outb(0x19, 0xA0);
  279. /* ICW2: slave vector base */
  280. outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
  281. /* ICW3: slave ID */
  282. outb(0x02, 0xA1);
  283. /* ICW4: 8086 mode */
  284. outb(0x01, 0xA1);
  285. }
  286. static void
  287. do_quad_bootstrap(void)
  288. {
  289. if(is_cpu_quad() && is_cpu_vic_boot()) {
  290. int i;
  291. unsigned long flags;
  292. __u8 cpuid = hard_smp_processor_id();
  293. local_irq_save(flags);
  294. for(i = 0; i<4; i++) {
  295. /* FIXME: this would be >>3 &0x7 on the 32 way */
  296. if(((cpuid >> 2) & 0x03) == i)
  297. /* don't lower our own mask! */
  298. continue;
  299. /* masquerade as local Quad CPU */
  300. outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
  301. /* enable the startup CPI */
  302. outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
  303. /* restore cpu id */
  304. outb(0, QIC_PROCESSOR_ID);
  305. }
  306. local_irq_restore(flags);
  307. }
  308. }
  309. /* Set up all the basic stuff: read the SMP config and make all the
  310. * SMP information reflect only the boot cpu. All others will be
  311. * brought on-line later. */
  312. void __init
  313. find_smp_config(void)
  314. {
  315. int i;
  316. boot_cpu_id = hard_smp_processor_id();
  317. printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
  318. /* initialize the CPU structures (moved from smp_boot_cpus) */
  319. for(i=0; i<NR_CPUS; i++) {
  320. cpu_irq_affinity[i] = ~0;
  321. }
  322. cpu_online_map = cpumask_of_cpu(boot_cpu_id);
  323. /* The boot CPU must be extended */
  324. voyager_extended_vic_processors = 1<<boot_cpu_id;
  325. /* initially, all of the first 8 cpu's can boot */
  326. voyager_allowed_boot_processors = 0xff;
  327. /* set up everything for just this CPU, we can alter
  328. * this as we start the other CPUs later */
  329. /* now get the CPU disposition from the extended CMOS */
  330. cpus_addr(phys_cpu_present_map)[0] = voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
  331. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
  332. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 2) << 16;
  333. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 3) << 24;
  334. cpu_possible_map = phys_cpu_present_map;
  335. printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n", cpus_addr(phys_cpu_present_map)[0]);
  336. /* Here we set up the VIC to enable SMP */
  337. /* enable the CPIs by writing the base vector to their register */
  338. outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
  339. outb(1, VIC_REDIRECT_REGISTER_1);
  340. /* set the claim registers for static routing --- Boot CPU gets
  341. * all interrupts untill all other CPUs started */
  342. outb(0xff, VIC_CLAIM_REGISTER_0);
  343. outb(0xff, VIC_CLAIM_REGISTER_1);
  344. /* Set the Primary and Secondary Microchannel vector
  345. * bases to be the same as the ordinary interrupts
  346. *
  347. * FIXME: This would be more efficient using separate
  348. * vectors. */
  349. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  350. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  351. /* Finally tell the firmware that we're driving */
  352. outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
  353. VOYAGER_SUS_IN_CONTROL_PORT);
  354. current_thread_info()->cpu = boot_cpu_id;
  355. }
  356. /*
  357. * The bootstrap kernel entry code has set these up. Save them
  358. * for a given CPU, id is physical */
  359. void __init
  360. smp_store_cpu_info(int id)
  361. {
  362. struct cpuinfo_x86 *c=&cpu_data[id];
  363. *c = boot_cpu_data;
  364. identify_cpu(c);
  365. }
  366. /* set up the trampoline and return the physical address of the code */
  367. static __u32 __init
  368. setup_trampoline(void)
  369. {
  370. /* these two are global symbols in trampoline.S */
  371. extern __u8 trampoline_end[];
  372. extern __u8 trampoline_data[];
  373. memcpy((__u8 *)trampoline_base, trampoline_data,
  374. trampoline_end - trampoline_data);
  375. return virt_to_phys((__u8 *)trampoline_base);
  376. }
  377. /* Routine initially called when a non-boot CPU is brought online */
  378. static void __init
  379. start_secondary(void *unused)
  380. {
  381. __u8 cpuid = hard_smp_processor_id();
  382. /* external functions not defined in the headers */
  383. extern void calibrate_delay(void);
  384. cpu_init();
  385. /* OK, we're in the routine */
  386. ack_CPI(VIC_CPU_BOOT_CPI);
  387. /* setup the 8259 master slave pair belonging to this CPU ---
  388. * we won't actually receive any until the boot CPU
  389. * relinquishes it's static routing mask */
  390. vic_setup_pic();
  391. qic_setup();
  392. if(is_cpu_quad() && !is_cpu_vic_boot()) {
  393. /* clear the boot CPI */
  394. __u8 dummy;
  395. dummy = voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
  396. printk("read dummy %d\n", dummy);
  397. }
  398. /* lower the mask to receive CPIs */
  399. vic_enable_cpi();
  400. VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
  401. /* enable interrupts */
  402. local_irq_enable();
  403. /* get our bogomips */
  404. calibrate_delay();
  405. /* save our processor parameters */
  406. smp_store_cpu_info(cpuid);
  407. /* if we're a quad, we may need to bootstrap other CPUs */
  408. do_quad_bootstrap();
  409. /* FIXME: this is rather a poor hack to prevent the CPU
  410. * activating softirqs while it's supposed to be waiting for
  411. * permission to proceed. Without this, the new per CPU stuff
  412. * in the softirqs will fail */
  413. local_irq_disable();
  414. cpu_set(cpuid, cpu_callin_map);
  415. /* signal that we're done */
  416. cpu_booted_map = 1;
  417. while (!cpu_isset(cpuid, smp_commenced_mask))
  418. rep_nop();
  419. local_irq_enable();
  420. local_flush_tlb();
  421. cpu_set(cpuid, cpu_online_map);
  422. wmb();
  423. cpu_idle();
  424. }
  425. /* Routine to kick start the given CPU and wait for it to report ready
  426. * (or timeout in startup). When this routine returns, the requested
  427. * CPU is either fully running and configured or known to be dead.
  428. *
  429. * We call this routine sequentially 1 CPU at a time, so no need for
  430. * locking */
  431. static void __init
  432. do_boot_cpu(__u8 cpu)
  433. {
  434. struct task_struct *idle;
  435. int timeout;
  436. unsigned long flags;
  437. int quad_boot = (1<<cpu) & voyager_quad_processors
  438. & ~( voyager_extended_vic_processors
  439. & voyager_allowed_boot_processors);
  440. /* For the 486, we can't use the 4Mb page table trick, so
  441. * must map a region of memory */
  442. #ifdef CONFIG_M486
  443. int i;
  444. unsigned long *page_table_copies = (unsigned long *)
  445. __get_free_page(GFP_KERNEL);
  446. #endif
  447. pgd_t orig_swapper_pg_dir0;
  448. /* This is an area in head.S which was used to set up the
  449. * initial kernel stack. We need to alter this to give the
  450. * booting CPU a new stack (taken from its idle process) */
  451. extern struct {
  452. __u8 *esp;
  453. unsigned short ss;
  454. } stack_start;
  455. /* This is the format of the CPI IDT gate (in real mode) which
  456. * we're hijacking to boot the CPU */
  457. union IDTFormat {
  458. struct seg {
  459. __u16 Offset;
  460. __u16 Segment;
  461. } idt;
  462. __u32 val;
  463. } hijack_source;
  464. __u32 *hijack_vector;
  465. __u32 start_phys_address = setup_trampoline();
  466. /* There's a clever trick to this: The linux trampoline is
  467. * compiled to begin at absolute location zero, so make the
  468. * address zero but have the data segment selector compensate
  469. * for the actual address */
  470. hijack_source.idt.Offset = start_phys_address & 0x000F;
  471. hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
  472. cpucount++;
  473. idle = fork_idle(cpu);
  474. if(IS_ERR(idle))
  475. panic("failed fork for CPU%d", cpu);
  476. idle->thread.eip = (unsigned long) start_secondary;
  477. /* init_tasks (in sched.c) is indexed logically */
  478. stack_start.esp = (void *) idle->thread.esp;
  479. irq_ctx_init(cpu);
  480. /* Note: Don't modify initial ss override */
  481. VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
  482. (unsigned long)hijack_source.val, hijack_source.idt.Segment,
  483. hijack_source.idt.Offset, stack_start.esp));
  484. /* set the original swapper_pg_dir[0] to map 0 to 4Mb transparently
  485. * (so that the booting CPU can find start_32 */
  486. orig_swapper_pg_dir0 = swapper_pg_dir[0];
  487. #ifdef CONFIG_M486
  488. if(page_table_copies == NULL)
  489. panic("No free memory for 486 page tables\n");
  490. for(i = 0; i < PAGE_SIZE/sizeof(unsigned long); i++)
  491. page_table_copies[i] = (i * PAGE_SIZE)
  492. | _PAGE_RW | _PAGE_USER | _PAGE_PRESENT;
  493. ((unsigned long *)swapper_pg_dir)[0] =
  494. ((virt_to_phys(page_table_copies)) & PAGE_MASK)
  495. | _PAGE_RW | _PAGE_USER | _PAGE_PRESENT;
  496. #else
  497. ((unsigned long *)swapper_pg_dir)[0] =
  498. (virt_to_phys(pg0) & PAGE_MASK)
  499. | _PAGE_RW | _PAGE_USER | _PAGE_PRESENT;
  500. #endif
  501. if(quad_boot) {
  502. printk("CPU %d: non extended Quad boot\n", cpu);
  503. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE)*4);
  504. *hijack_vector = hijack_source.val;
  505. } else {
  506. printk("CPU%d: extended VIC boot\n", cpu);
  507. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE)*4);
  508. *hijack_vector = hijack_source.val;
  509. /* VIC errata, may also receive interrupt at this address */
  510. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI + VIC_DEFAULT_CPI_BASE)*4);
  511. *hijack_vector = hijack_source.val;
  512. }
  513. /* All non-boot CPUs start with interrupts fully masked. Need
  514. * to lower the mask of the CPI we're about to send. We do
  515. * this in the VIC by masquerading as the processor we're
  516. * about to boot and lowering its interrupt mask */
  517. local_irq_save(flags);
  518. if(quad_boot) {
  519. send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
  520. } else {
  521. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  522. /* here we're altering registers belonging to `cpu' */
  523. outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
  524. /* now go back to our original identity */
  525. outb(boot_cpu_id, VIC_PROCESSOR_ID);
  526. /* and boot the CPU */
  527. send_CPI((1<<cpu), VIC_CPU_BOOT_CPI);
  528. }
  529. cpu_booted_map = 0;
  530. local_irq_restore(flags);
  531. /* now wait for it to become ready (or timeout) */
  532. for(timeout = 0; timeout < 50000; timeout++) {
  533. if(cpu_booted_map)
  534. break;
  535. udelay(100);
  536. }
  537. /* reset the page table */
  538. swapper_pg_dir[0] = orig_swapper_pg_dir0;
  539. local_flush_tlb();
  540. #ifdef CONFIG_M486
  541. free_page((unsigned long)page_table_copies);
  542. #endif
  543. if (cpu_booted_map) {
  544. VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
  545. cpu, smp_processor_id()));
  546. printk("CPU%d: ", cpu);
  547. print_cpu_info(&cpu_data[cpu]);
  548. wmb();
  549. cpu_set(cpu, cpu_callout_map);
  550. cpu_set(cpu, cpu_present_map);
  551. }
  552. else {
  553. printk("CPU%d FAILED TO BOOT: ", cpu);
  554. if (*((volatile unsigned char *)phys_to_virt(start_phys_address))==0xA5)
  555. printk("Stuck.\n");
  556. else
  557. printk("Not responding.\n");
  558. cpucount--;
  559. }
  560. }
  561. void __init
  562. smp_boot_cpus(void)
  563. {
  564. int i;
  565. /* CAT BUS initialisation must be done after the memory */
  566. /* FIXME: The L4 has a catbus too, it just needs to be
  567. * accessed in a totally different way */
  568. if(voyager_level == 5) {
  569. voyager_cat_init();
  570. /* now that the cat has probed the Voyager System Bus, sanity
  571. * check the cpu map */
  572. if( ((voyager_quad_processors | voyager_extended_vic_processors)
  573. & cpus_addr(phys_cpu_present_map)[0]) != cpus_addr(phys_cpu_present_map)[0]) {
  574. /* should panic */
  575. printk("\n\n***WARNING*** Sanity check of CPU present map FAILED\n");
  576. }
  577. } else if(voyager_level == 4)
  578. voyager_extended_vic_processors = cpus_addr(phys_cpu_present_map)[0];
  579. /* this sets up the idle task to run on the current cpu */
  580. voyager_extended_cpus = 1;
  581. /* Remove the global_irq_holder setting, it triggers a BUG() on
  582. * schedule at the moment */
  583. //global_irq_holder = boot_cpu_id;
  584. /* FIXME: Need to do something about this but currently only works
  585. * on CPUs with a tsc which none of mine have.
  586. smp_tune_scheduling();
  587. */
  588. smp_store_cpu_info(boot_cpu_id);
  589. printk("CPU%d: ", boot_cpu_id);
  590. print_cpu_info(&cpu_data[boot_cpu_id]);
  591. if(is_cpu_quad()) {
  592. /* booting on a Quad CPU */
  593. printk("VOYAGER SMP: Boot CPU is Quad\n");
  594. qic_setup();
  595. do_quad_bootstrap();
  596. }
  597. /* enable our own CPIs */
  598. vic_enable_cpi();
  599. cpu_set(boot_cpu_id, cpu_online_map);
  600. cpu_set(boot_cpu_id, cpu_callout_map);
  601. /* loop over all the extended VIC CPUs and boot them. The
  602. * Quad CPUs must be bootstrapped by their extended VIC cpu */
  603. for(i = 0; i < NR_CPUS; i++) {
  604. if(i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
  605. continue;
  606. do_boot_cpu(i);
  607. /* This udelay seems to be needed for the Quad boots
  608. * don't remove unless you know what you're doing */
  609. udelay(1000);
  610. }
  611. /* we could compute the total bogomips here, but why bother?,
  612. * Code added from smpboot.c */
  613. {
  614. unsigned long bogosum = 0;
  615. for (i = 0; i < NR_CPUS; i++)
  616. if (cpu_isset(i, cpu_online_map))
  617. bogosum += cpu_data[i].loops_per_jiffy;
  618. printk(KERN_INFO "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  619. cpucount+1,
  620. bogosum/(500000/HZ),
  621. (bogosum/(5000/HZ))%100);
  622. }
  623. voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
  624. printk("VOYAGER: Extended (interrupt handling CPUs): %d, non-extended: %d\n", voyager_extended_cpus, num_booting_cpus() - voyager_extended_cpus);
  625. /* that's it, switch to symmetric mode */
  626. outb(0, VIC_PRIORITY_REGISTER);
  627. outb(0, VIC_CLAIM_REGISTER_0);
  628. outb(0, VIC_CLAIM_REGISTER_1);
  629. VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
  630. }
  631. /* Reload the secondary CPUs task structure (this function does not
  632. * return ) */
  633. void __init
  634. initialize_secondary(void)
  635. {
  636. #if 0
  637. // AC kernels only
  638. set_current(hard_get_current());
  639. #endif
  640. /*
  641. * We don't actually need to load the full TSS,
  642. * basically just the stack pointer and the eip.
  643. */
  644. asm volatile(
  645. "movl %0,%%esp\n\t"
  646. "jmp *%1"
  647. :
  648. :"r" (current->thread.esp),"r" (current->thread.eip));
  649. }
  650. /* handle a Voyager SYS_INT -- If we don't, the base board will
  651. * panic the system.
  652. *
  653. * System interrupts occur because some problem was detected on the
  654. * various busses. To find out what you have to probe all the
  655. * hardware via the CAT bus. FIXME: At the moment we do nothing. */
  656. fastcall void
  657. smp_vic_sys_interrupt(struct pt_regs *regs)
  658. {
  659. ack_CPI(VIC_SYS_INT);
  660. printk("Voyager SYSTEM INTERRUPT\n");
  661. }
  662. /* Handle a voyager CMN_INT; These interrupts occur either because of
  663. * a system status change or because a single bit memory error
  664. * occurred. FIXME: At the moment, ignore all this. */
  665. fastcall void
  666. smp_vic_cmn_interrupt(struct pt_regs *regs)
  667. {
  668. static __u8 in_cmn_int = 0;
  669. static DEFINE_SPINLOCK(cmn_int_lock);
  670. /* common ints are broadcast, so make sure we only do this once */
  671. _raw_spin_lock(&cmn_int_lock);
  672. if(in_cmn_int)
  673. goto unlock_end;
  674. in_cmn_int++;
  675. _raw_spin_unlock(&cmn_int_lock);
  676. VDEBUG(("Voyager COMMON INTERRUPT\n"));
  677. if(voyager_level == 5)
  678. voyager_cat_do_common_interrupt();
  679. _raw_spin_lock(&cmn_int_lock);
  680. in_cmn_int = 0;
  681. unlock_end:
  682. _raw_spin_unlock(&cmn_int_lock);
  683. ack_CPI(VIC_CMN_INT);
  684. }
  685. /*
  686. * Reschedule call back. Nothing to do, all the work is done
  687. * automatically when we return from the interrupt. */
  688. static void
  689. smp_reschedule_interrupt(void)
  690. {
  691. /* do nothing */
  692. }
  693. static struct mm_struct * flush_mm;
  694. static unsigned long flush_va;
  695. static DEFINE_SPINLOCK(tlbstate_lock);
  696. #define FLUSH_ALL 0xffffffff
  697. /*
  698. * We cannot call mmdrop() because we are in interrupt context,
  699. * instead update mm->cpu_vm_mask.
  700. *
  701. * We need to reload %cr3 since the page tables may be going
  702. * away from under us..
  703. */
  704. static inline void
  705. leave_mm (unsigned long cpu)
  706. {
  707. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
  708. BUG();
  709. cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
  710. load_cr3(swapper_pg_dir);
  711. }
  712. /*
  713. * Invalidate call-back
  714. */
  715. static void
  716. smp_invalidate_interrupt(void)
  717. {
  718. __u8 cpu = smp_processor_id();
  719. if (!test_bit(cpu, &smp_invalidate_needed))
  720. return;
  721. /* This will flood messages. Don't uncomment unless you see
  722. * Problems with cross cpu invalidation
  723. VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
  724. smp_processor_id()));
  725. */
  726. if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
  727. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
  728. if (flush_va == FLUSH_ALL)
  729. local_flush_tlb();
  730. else
  731. __flush_tlb_one(flush_va);
  732. } else
  733. leave_mm(cpu);
  734. }
  735. smp_mb__before_clear_bit();
  736. clear_bit(cpu, &smp_invalidate_needed);
  737. smp_mb__after_clear_bit();
  738. }
  739. /* All the new flush operations for 2.4 */
  740. /* This routine is called with a physical cpu mask */
  741. static void
  742. flush_tlb_others (unsigned long cpumask, struct mm_struct *mm,
  743. unsigned long va)
  744. {
  745. int stuck = 50000;
  746. if (!cpumask)
  747. BUG();
  748. if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
  749. BUG();
  750. if (cpumask & (1 << smp_processor_id()))
  751. BUG();
  752. if (!mm)
  753. BUG();
  754. spin_lock(&tlbstate_lock);
  755. flush_mm = mm;
  756. flush_va = va;
  757. atomic_set_mask(cpumask, &smp_invalidate_needed);
  758. /*
  759. * We have to send the CPI only to
  760. * CPUs affected.
  761. */
  762. send_CPI(cpumask, VIC_INVALIDATE_CPI);
  763. while (smp_invalidate_needed) {
  764. mb();
  765. if(--stuck == 0) {
  766. printk("***WARNING*** Stuck doing invalidate CPI (CPU%d)\n", smp_processor_id());
  767. break;
  768. }
  769. }
  770. /* Uncomment only to debug invalidation problems
  771. VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
  772. */
  773. flush_mm = NULL;
  774. flush_va = 0;
  775. spin_unlock(&tlbstate_lock);
  776. }
  777. void
  778. flush_tlb_current_task(void)
  779. {
  780. struct mm_struct *mm = current->mm;
  781. unsigned long cpu_mask;
  782. preempt_disable();
  783. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  784. local_flush_tlb();
  785. if (cpu_mask)
  786. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  787. preempt_enable();
  788. }
  789. void
  790. flush_tlb_mm (struct mm_struct * mm)
  791. {
  792. unsigned long cpu_mask;
  793. preempt_disable();
  794. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  795. if (current->active_mm == mm) {
  796. if (current->mm)
  797. local_flush_tlb();
  798. else
  799. leave_mm(smp_processor_id());
  800. }
  801. if (cpu_mask)
  802. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  803. preempt_enable();
  804. }
  805. void flush_tlb_page(struct vm_area_struct * vma, unsigned long va)
  806. {
  807. struct mm_struct *mm = vma->vm_mm;
  808. unsigned long cpu_mask;
  809. preempt_disable();
  810. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  811. if (current->active_mm == mm) {
  812. if(current->mm)
  813. __flush_tlb_one(va);
  814. else
  815. leave_mm(smp_processor_id());
  816. }
  817. if (cpu_mask)
  818. flush_tlb_others(cpu_mask, mm, va);
  819. preempt_enable();
  820. }
  821. EXPORT_SYMBOL(flush_tlb_page);
  822. /* enable the requested IRQs */
  823. static void
  824. smp_enable_irq_interrupt(void)
  825. {
  826. __u8 irq;
  827. __u8 cpu = get_cpu();
  828. VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
  829. vic_irq_enable_mask[cpu]));
  830. spin_lock(&vic_irq_lock);
  831. for(irq = 0; irq < 16; irq++) {
  832. if(vic_irq_enable_mask[cpu] & (1<<irq))
  833. enable_local_vic_irq(irq);
  834. }
  835. vic_irq_enable_mask[cpu] = 0;
  836. spin_unlock(&vic_irq_lock);
  837. put_cpu_no_resched();
  838. }
  839. /*
  840. * CPU halt call-back
  841. */
  842. static void
  843. smp_stop_cpu_function(void *dummy)
  844. {
  845. VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
  846. cpu_clear(smp_processor_id(), cpu_online_map);
  847. local_irq_disable();
  848. for(;;)
  849. halt();
  850. }
  851. static DEFINE_SPINLOCK(call_lock);
  852. struct call_data_struct {
  853. void (*func) (void *info);
  854. void *info;
  855. volatile unsigned long started;
  856. volatile unsigned long finished;
  857. int wait;
  858. };
  859. static struct call_data_struct * call_data;
  860. /* execute a thread on a new CPU. The function to be called must be
  861. * previously set up. This is used to schedule a function for
  862. * execution on all CPU's - set up the function then broadcast a
  863. * function_interrupt CPI to come here on each CPU */
  864. static void
  865. smp_call_function_interrupt(void)
  866. {
  867. void (*func) (void *info) = call_data->func;
  868. void *info = call_data->info;
  869. /* must take copy of wait because call_data may be replaced
  870. * unless the function is waiting for us to finish */
  871. int wait = call_data->wait;
  872. __u8 cpu = smp_processor_id();
  873. /*
  874. * Notify initiating CPU that I've grabbed the data and am
  875. * about to execute the function
  876. */
  877. mb();
  878. if(!test_and_clear_bit(cpu, &call_data->started)) {
  879. /* If the bit wasn't set, this could be a replay */
  880. printk(KERN_WARNING "VOYAGER SMP: CPU %d received call funtion with no call pending\n", cpu);
  881. return;
  882. }
  883. /*
  884. * At this point the info structure may be out of scope unless wait==1
  885. */
  886. irq_enter();
  887. (*func)(info);
  888. irq_exit();
  889. if (wait) {
  890. mb();
  891. clear_bit(cpu, &call_data->finished);
  892. }
  893. }
  894. /* Call this function on all CPUs using the function_interrupt above
  895. <func> The function to run. This must be fast and non-blocking.
  896. <info> An arbitrary pointer to pass to the function.
  897. <retry> If true, keep retrying until ready.
  898. <wait> If true, wait until function has completed on other CPUs.
  899. [RETURNS] 0 on success, else a negative status code. Does not return until
  900. remote CPUs are nearly ready to execute <<func>> or are or have executed.
  901. */
  902. int
  903. smp_call_function (void (*func) (void *info), void *info, int retry,
  904. int wait)
  905. {
  906. struct call_data_struct data;
  907. __u32 mask = cpus_addr(cpu_online_map)[0];
  908. mask &= ~(1<<smp_processor_id());
  909. if (!mask)
  910. return 0;
  911. /* Can deadlock when called with interrupts disabled */
  912. WARN_ON(irqs_disabled());
  913. data.func = func;
  914. data.info = info;
  915. data.started = mask;
  916. data.wait = wait;
  917. if (wait)
  918. data.finished = mask;
  919. spin_lock(&call_lock);
  920. call_data = &data;
  921. wmb();
  922. /* Send a message to all other CPUs and wait for them to respond */
  923. send_CPI_allbutself(VIC_CALL_FUNCTION_CPI);
  924. /* Wait for response */
  925. while (data.started)
  926. barrier();
  927. if (wait)
  928. while (data.finished)
  929. barrier();
  930. spin_unlock(&call_lock);
  931. return 0;
  932. }
  933. EXPORT_SYMBOL(smp_call_function);
  934. /* Sorry about the name. In an APIC based system, the APICs
  935. * themselves are programmed to send a timer interrupt. This is used
  936. * by linux to reschedule the processor. Voyager doesn't have this,
  937. * so we use the system clock to interrupt one processor, which in
  938. * turn, broadcasts a timer CPI to all the others --- we receive that
  939. * CPI here. We don't use this actually for counting so losing
  940. * ticks doesn't matter
  941. *
  942. * FIXME: For those CPU's which actually have a local APIC, we could
  943. * try to use it to trigger this interrupt instead of having to
  944. * broadcast the timer tick. Unfortunately, all my pentium DYADs have
  945. * no local APIC, so I can't do this
  946. *
  947. * This function is currently a placeholder and is unused in the code */
  948. fastcall void
  949. smp_apic_timer_interrupt(struct pt_regs *regs)
  950. {
  951. wrapper_smp_local_timer_interrupt(regs);
  952. }
  953. /* All of the QUAD interrupt GATES */
  954. fastcall void
  955. smp_qic_timer_interrupt(struct pt_regs *regs)
  956. {
  957. ack_QIC_CPI(QIC_TIMER_CPI);
  958. wrapper_smp_local_timer_interrupt(regs);
  959. }
  960. fastcall void
  961. smp_qic_invalidate_interrupt(struct pt_regs *regs)
  962. {
  963. ack_QIC_CPI(QIC_INVALIDATE_CPI);
  964. smp_invalidate_interrupt();
  965. }
  966. fastcall void
  967. smp_qic_reschedule_interrupt(struct pt_regs *regs)
  968. {
  969. ack_QIC_CPI(QIC_RESCHEDULE_CPI);
  970. smp_reschedule_interrupt();
  971. }
  972. fastcall void
  973. smp_qic_enable_irq_interrupt(struct pt_regs *regs)
  974. {
  975. ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
  976. smp_enable_irq_interrupt();
  977. }
  978. fastcall void
  979. smp_qic_call_function_interrupt(struct pt_regs *regs)
  980. {
  981. ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
  982. smp_call_function_interrupt();
  983. }
  984. fastcall void
  985. smp_vic_cpi_interrupt(struct pt_regs *regs)
  986. {
  987. __u8 cpu = smp_processor_id();
  988. if(is_cpu_quad())
  989. ack_QIC_CPI(VIC_CPI_LEVEL0);
  990. else
  991. ack_VIC_CPI(VIC_CPI_LEVEL0);
  992. if(test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
  993. wrapper_smp_local_timer_interrupt(regs);
  994. if(test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
  995. smp_invalidate_interrupt();
  996. if(test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
  997. smp_reschedule_interrupt();
  998. if(test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
  999. smp_enable_irq_interrupt();
  1000. if(test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
  1001. smp_call_function_interrupt();
  1002. }
  1003. static void
  1004. do_flush_tlb_all(void* info)
  1005. {
  1006. unsigned long cpu = smp_processor_id();
  1007. __flush_tlb_all();
  1008. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
  1009. leave_mm(cpu);
  1010. }
  1011. /* flush the TLB of every active CPU in the system */
  1012. void
  1013. flush_tlb_all(void)
  1014. {
  1015. on_each_cpu(do_flush_tlb_all, 0, 1, 1);
  1016. }
  1017. /* used to set up the trampoline for other CPUs when the memory manager
  1018. * is sorted out */
  1019. void __init
  1020. smp_alloc_memory(void)
  1021. {
  1022. trampoline_base = (__u32)alloc_bootmem_low_pages(PAGE_SIZE);
  1023. if(__pa(trampoline_base) >= 0x93000)
  1024. BUG();
  1025. }
  1026. /* send a reschedule CPI to one CPU by physical CPU number*/
  1027. void
  1028. smp_send_reschedule(int cpu)
  1029. {
  1030. send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
  1031. }
  1032. int
  1033. hard_smp_processor_id(void)
  1034. {
  1035. __u8 i;
  1036. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  1037. if((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
  1038. return cpumask & 0x1F;
  1039. for(i = 0; i < 8; i++) {
  1040. if(cpumask & (1<<i))
  1041. return i;
  1042. }
  1043. printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
  1044. return 0;
  1045. }
  1046. /* broadcast a halt to all other CPUs */
  1047. void
  1048. smp_send_stop(void)
  1049. {
  1050. smp_call_function(smp_stop_cpu_function, NULL, 1, 1);
  1051. }
  1052. /* this function is triggered in time.c when a clock tick fires
  1053. * we need to re-broadcast the tick to all CPUs */
  1054. void
  1055. smp_vic_timer_interrupt(struct pt_regs *regs)
  1056. {
  1057. send_CPI_allbutself(VIC_TIMER_CPI);
  1058. smp_local_timer_interrupt(regs);
  1059. }
  1060. /* local (per CPU) timer interrupt. It does both profiling and
  1061. * process statistics/rescheduling.
  1062. *
  1063. * We do profiling in every local tick, statistics/rescheduling
  1064. * happen only every 'profiling multiplier' ticks. The default
  1065. * multiplier is 1 and it can be changed by writing the new multiplier
  1066. * value into /proc/profile.
  1067. */
  1068. void
  1069. smp_local_timer_interrupt(struct pt_regs * regs)
  1070. {
  1071. int cpu = smp_processor_id();
  1072. long weight;
  1073. profile_tick(CPU_PROFILING, regs);
  1074. if (--per_cpu(prof_counter, cpu) <= 0) {
  1075. /*
  1076. * The multiplier may have changed since the last time we got
  1077. * to this point as a result of the user writing to
  1078. * /proc/profile. In this case we need to adjust the APIC
  1079. * timer accordingly.
  1080. *
  1081. * Interrupts are already masked off at this point.
  1082. */
  1083. per_cpu(prof_counter,cpu) = per_cpu(prof_multiplier, cpu);
  1084. if (per_cpu(prof_counter, cpu) !=
  1085. per_cpu(prof_old_multiplier, cpu)) {
  1086. /* FIXME: need to update the vic timer tick here */
  1087. per_cpu(prof_old_multiplier, cpu) =
  1088. per_cpu(prof_counter, cpu);
  1089. }
  1090. update_process_times(user_mode_vm(regs));
  1091. }
  1092. if( ((1<<cpu) & voyager_extended_vic_processors) == 0)
  1093. /* only extended VIC processors participate in
  1094. * interrupt distribution */
  1095. return;
  1096. /*
  1097. * We take the 'long' return path, and there every subsystem
  1098. * grabs the apropriate locks (kernel lock/ irq lock).
  1099. *
  1100. * we might want to decouple profiling from the 'long path',
  1101. * and do the profiling totally in assembly.
  1102. *
  1103. * Currently this isn't too much of an issue (performance wise),
  1104. * we can take more than 100K local irqs per second on a 100 MHz P5.
  1105. */
  1106. if((++vic_tick[cpu] & 0x7) != 0)
  1107. return;
  1108. /* get here every 16 ticks (about every 1/6 of a second) */
  1109. /* Change our priority to give someone else a chance at getting
  1110. * the IRQ. The algorithm goes like this:
  1111. *
  1112. * In the VIC, the dynamically routed interrupt is always
  1113. * handled by the lowest priority eligible (i.e. receiving
  1114. * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
  1115. * lowest processor number gets it.
  1116. *
  1117. * The priority of a CPU is controlled by a special per-CPU
  1118. * VIC priority register which is 3 bits wide 0 being lowest
  1119. * and 7 highest priority..
  1120. *
  1121. * Therefore we subtract the average number of interrupts from
  1122. * the number we've fielded. If this number is negative, we
  1123. * lower the activity count and if it is positive, we raise
  1124. * it.
  1125. *
  1126. * I'm afraid this still leads to odd looking interrupt counts:
  1127. * the totals are all roughly equal, but the individual ones
  1128. * look rather skewed.
  1129. *
  1130. * FIXME: This algorithm is total crap when mixed with SMP
  1131. * affinity code since we now try to even up the interrupt
  1132. * counts when an affinity binding is keeping them on a
  1133. * particular CPU*/
  1134. weight = (vic_intr_count[cpu]*voyager_extended_cpus
  1135. - vic_intr_total) >> 4;
  1136. weight += 4;
  1137. if(weight > 7)
  1138. weight = 7;
  1139. if(weight < 0)
  1140. weight = 0;
  1141. outb((__u8)weight, VIC_PRIORITY_REGISTER);
  1142. #ifdef VOYAGER_DEBUG
  1143. if((vic_tick[cpu] & 0xFFF) == 0) {
  1144. /* print this message roughly every 25 secs */
  1145. printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
  1146. cpu, vic_tick[cpu], weight);
  1147. }
  1148. #endif
  1149. }
  1150. /* setup the profiling timer */
  1151. int
  1152. setup_profiling_timer(unsigned int multiplier)
  1153. {
  1154. int i;
  1155. if ( (!multiplier))
  1156. return -EINVAL;
  1157. /*
  1158. * Set the new multiplier for each CPU. CPUs don't start using the
  1159. * new values until the next timer interrupt in which they do process
  1160. * accounting.
  1161. */
  1162. for (i = 0; i < NR_CPUS; ++i)
  1163. per_cpu(prof_multiplier, i) = multiplier;
  1164. return 0;
  1165. }
  1166. /* The CPIs are handled in the per cpu 8259s, so they must be
  1167. * enabled to be received: FIX: enabling the CPIs in the early
  1168. * boot sequence interferes with bug checking; enable them later
  1169. * on in smp_init */
  1170. #define VIC_SET_GATE(cpi, vector) \
  1171. set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
  1172. #define QIC_SET_GATE(cpi, vector) \
  1173. set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
  1174. void __init
  1175. smp_intr_init(void)
  1176. {
  1177. int i;
  1178. /* initialize the per cpu irq mask to all disabled */
  1179. for(i = 0; i < NR_CPUS; i++)
  1180. vic_irq_mask[i] = 0xFFFF;
  1181. VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
  1182. VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
  1183. VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
  1184. QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
  1185. QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
  1186. QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
  1187. QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
  1188. QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
  1189. /* now put the VIC descriptor into the first 48 IRQs
  1190. *
  1191. * This is for later: first 16 correspond to PC IRQs; next 16
  1192. * are Primary MC IRQs and final 16 are Secondary MC IRQs */
  1193. for(i = 0; i < 48; i++)
  1194. irq_desc[i].handler = &vic_irq_type;
  1195. }
  1196. /* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
  1197. * processor to receive CPI */
  1198. static void
  1199. send_CPI(__u32 cpuset, __u8 cpi)
  1200. {
  1201. int cpu;
  1202. __u32 quad_cpuset = (cpuset & voyager_quad_processors);
  1203. if(cpi < VIC_START_FAKE_CPI) {
  1204. /* fake CPI are only used for booting, so send to the
  1205. * extended quads as well---Quads must be VIC booted */
  1206. outb((__u8)(cpuset), VIC_CPI_Registers[cpi]);
  1207. return;
  1208. }
  1209. if(quad_cpuset)
  1210. send_QIC_CPI(quad_cpuset, cpi);
  1211. cpuset &= ~quad_cpuset;
  1212. cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
  1213. if(cpuset == 0)
  1214. return;
  1215. for_each_online_cpu(cpu) {
  1216. if(cpuset & (1<<cpu))
  1217. set_bit(cpi, &vic_cpi_mailbox[cpu]);
  1218. }
  1219. if(cpuset)
  1220. outb((__u8)cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
  1221. }
  1222. /* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
  1223. * set the cache line to shared by reading it.
  1224. *
  1225. * DON'T make this inline otherwise the cache line read will be
  1226. * optimised away
  1227. * */
  1228. static int
  1229. ack_QIC_CPI(__u8 cpi) {
  1230. __u8 cpu = hard_smp_processor_id();
  1231. cpi &= 7;
  1232. outb(1<<cpi, QIC_INTERRUPT_CLEAR1);
  1233. return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
  1234. }
  1235. static void
  1236. ack_special_QIC_CPI(__u8 cpi)
  1237. {
  1238. switch(cpi) {
  1239. case VIC_CMN_INT:
  1240. outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
  1241. break;
  1242. case VIC_SYS_INT:
  1243. outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
  1244. break;
  1245. }
  1246. /* also clear at the VIC, just in case (nop for non-extended proc) */
  1247. ack_VIC_CPI(cpi);
  1248. }
  1249. /* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
  1250. static void
  1251. ack_VIC_CPI(__u8 cpi)
  1252. {
  1253. #ifdef VOYAGER_DEBUG
  1254. unsigned long flags;
  1255. __u16 isr;
  1256. __u8 cpu = smp_processor_id();
  1257. local_irq_save(flags);
  1258. isr = vic_read_isr();
  1259. if((isr & (1<<(cpi &7))) == 0) {
  1260. printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
  1261. }
  1262. #endif
  1263. /* send specific EOI; the two system interrupts have
  1264. * bit 4 set for a separate vector but behave as the
  1265. * corresponding 3 bit intr */
  1266. outb_p(0x60|(cpi & 7),0x20);
  1267. #ifdef VOYAGER_DEBUG
  1268. if((vic_read_isr() & (1<<(cpi &7))) != 0) {
  1269. printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
  1270. }
  1271. local_irq_restore(flags);
  1272. #endif
  1273. }
  1274. /* cribbed with thanks from irq.c */
  1275. #define __byte(x,y) (((unsigned char *)&(y))[x])
  1276. #define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
  1277. #define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
  1278. static unsigned int
  1279. startup_vic_irq(unsigned int irq)
  1280. {
  1281. enable_vic_irq(irq);
  1282. return 0;
  1283. }
  1284. /* The enable and disable routines. This is where we run into
  1285. * conflicting architectural philosophy. Fundamentally, the voyager
  1286. * architecture does not expect to have to disable interrupts globally
  1287. * (the IRQ controllers belong to each CPU). The processor masquerade
  1288. * which is used to start the system shouldn't be used in a running OS
  1289. * since it will cause great confusion if two separate CPUs drive to
  1290. * the same IRQ controller (I know, I've tried it).
  1291. *
  1292. * The solution is a variant on the NCR lazy SPL design:
  1293. *
  1294. * 1) To disable an interrupt, do nothing (other than set the
  1295. * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
  1296. *
  1297. * 2) If the interrupt dares to come in, raise the local mask against
  1298. * it (this will result in all the CPU masks being raised
  1299. * eventually).
  1300. *
  1301. * 3) To enable the interrupt, lower the mask on the local CPU and
  1302. * broadcast an Interrupt enable CPI which causes all other CPUs to
  1303. * adjust their masks accordingly. */
  1304. static void
  1305. enable_vic_irq(unsigned int irq)
  1306. {
  1307. /* linux doesn't to processor-irq affinity, so enable on
  1308. * all CPUs we know about */
  1309. int cpu = smp_processor_id(), real_cpu;
  1310. __u16 mask = (1<<irq);
  1311. __u32 processorList = 0;
  1312. unsigned long flags;
  1313. VDEBUG(("VOYAGER: enable_vic_irq(%d) CPU%d affinity 0x%lx\n",
  1314. irq, cpu, cpu_irq_affinity[cpu]));
  1315. spin_lock_irqsave(&vic_irq_lock, flags);
  1316. for_each_online_cpu(real_cpu) {
  1317. if(!(voyager_extended_vic_processors & (1<<real_cpu)))
  1318. continue;
  1319. if(!(cpu_irq_affinity[real_cpu] & mask)) {
  1320. /* irq has no affinity for this CPU, ignore */
  1321. continue;
  1322. }
  1323. if(real_cpu == cpu) {
  1324. enable_local_vic_irq(irq);
  1325. }
  1326. else if(vic_irq_mask[real_cpu] & mask) {
  1327. vic_irq_enable_mask[real_cpu] |= mask;
  1328. processorList |= (1<<real_cpu);
  1329. }
  1330. }
  1331. spin_unlock_irqrestore(&vic_irq_lock, flags);
  1332. if(processorList)
  1333. send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
  1334. }
  1335. static void
  1336. disable_vic_irq(unsigned int irq)
  1337. {
  1338. /* lazy disable, do nothing */
  1339. }
  1340. static void
  1341. enable_local_vic_irq(unsigned int irq)
  1342. {
  1343. __u8 cpu = smp_processor_id();
  1344. __u16 mask = ~(1 << irq);
  1345. __u16 old_mask = vic_irq_mask[cpu];
  1346. vic_irq_mask[cpu] &= mask;
  1347. if(vic_irq_mask[cpu] == old_mask)
  1348. return;
  1349. VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
  1350. irq, cpu));
  1351. if (irq & 8) {
  1352. outb_p(cached_A1(cpu),0xA1);
  1353. (void)inb_p(0xA1);
  1354. }
  1355. else {
  1356. outb_p(cached_21(cpu),0x21);
  1357. (void)inb_p(0x21);
  1358. }
  1359. }
  1360. static void
  1361. disable_local_vic_irq(unsigned int irq)
  1362. {
  1363. __u8 cpu = smp_processor_id();
  1364. __u16 mask = (1 << irq);
  1365. __u16 old_mask = vic_irq_mask[cpu];
  1366. if(irq == 7)
  1367. return;
  1368. vic_irq_mask[cpu] |= mask;
  1369. if(old_mask == vic_irq_mask[cpu])
  1370. return;
  1371. VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
  1372. irq, cpu));
  1373. if (irq & 8) {
  1374. outb_p(cached_A1(cpu),0xA1);
  1375. (void)inb_p(0xA1);
  1376. }
  1377. else {
  1378. outb_p(cached_21(cpu),0x21);
  1379. (void)inb_p(0x21);
  1380. }
  1381. }
  1382. /* The VIC is level triggered, so the ack can only be issued after the
  1383. * interrupt completes. However, we do Voyager lazy interrupt
  1384. * handling here: It is an extremely expensive operation to mask an
  1385. * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
  1386. * this interrupt actually comes in, then we mask and ack here to push
  1387. * the interrupt off to another CPU */
  1388. static void
  1389. before_handle_vic_irq(unsigned int irq)
  1390. {
  1391. irq_desc_t *desc = irq_desc + irq;
  1392. __u8 cpu = smp_processor_id();
  1393. _raw_spin_lock(&vic_irq_lock);
  1394. vic_intr_total++;
  1395. vic_intr_count[cpu]++;
  1396. if(!(cpu_irq_affinity[cpu] & (1<<irq))) {
  1397. /* The irq is not in our affinity mask, push it off
  1398. * onto another CPU */
  1399. VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d on cpu %d\n",
  1400. irq, cpu));
  1401. disable_local_vic_irq(irq);
  1402. /* set IRQ_INPROGRESS to prevent the handler in irq.c from
  1403. * actually calling the interrupt routine */
  1404. desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
  1405. } else if(desc->status & IRQ_DISABLED) {
  1406. /* Damn, the interrupt actually arrived, do the lazy
  1407. * disable thing. The interrupt routine in irq.c will
  1408. * not handle a IRQ_DISABLED interrupt, so nothing more
  1409. * need be done here */
  1410. VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
  1411. irq, cpu));
  1412. disable_local_vic_irq(irq);
  1413. desc->status |= IRQ_REPLAY;
  1414. } else {
  1415. desc->status &= ~IRQ_REPLAY;
  1416. }
  1417. _raw_spin_unlock(&vic_irq_lock);
  1418. }
  1419. /* Finish the VIC interrupt: basically mask */
  1420. static void
  1421. after_handle_vic_irq(unsigned int irq)
  1422. {
  1423. irq_desc_t *desc = irq_desc + irq;
  1424. _raw_spin_lock(&vic_irq_lock);
  1425. {
  1426. unsigned int status = desc->status & ~IRQ_INPROGRESS;
  1427. #ifdef VOYAGER_DEBUG
  1428. __u16 isr;
  1429. #endif
  1430. desc->status = status;
  1431. if ((status & IRQ_DISABLED))
  1432. disable_local_vic_irq(irq);
  1433. #ifdef VOYAGER_DEBUG
  1434. /* DEBUG: before we ack, check what's in progress */
  1435. isr = vic_read_isr();
  1436. if((isr & (1<<irq) && !(status & IRQ_REPLAY)) == 0) {
  1437. int i;
  1438. __u8 cpu = smp_processor_id();
  1439. __u8 real_cpu;
  1440. int mask; /* Um... initialize me??? --RR */
  1441. printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
  1442. cpu, irq);
  1443. for_each_possible_cpu(real_cpu, mask) {
  1444. outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
  1445. VIC_PROCESSOR_ID);
  1446. isr = vic_read_isr();
  1447. if(isr & (1<<irq)) {
  1448. printk("VOYAGER SMP: CPU%d ack irq %d\n",
  1449. real_cpu, irq);
  1450. ack_vic_irq(irq);
  1451. }
  1452. outb(cpu, VIC_PROCESSOR_ID);
  1453. }
  1454. }
  1455. #endif /* VOYAGER_DEBUG */
  1456. /* as soon as we ack, the interrupt is eligible for
  1457. * receipt by another CPU so everything must be in
  1458. * order here */
  1459. ack_vic_irq(irq);
  1460. if(status & IRQ_REPLAY) {
  1461. /* replay is set if we disable the interrupt
  1462. * in the before_handle_vic_irq() routine, so
  1463. * clear the in progress bit here to allow the
  1464. * next CPU to handle this correctly */
  1465. desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
  1466. }
  1467. #ifdef VOYAGER_DEBUG
  1468. isr = vic_read_isr();
  1469. if((isr & (1<<irq)) != 0)
  1470. printk("VOYAGER SMP: after_handle_vic_irq() after ack irq=%d, isr=0x%x\n",
  1471. irq, isr);
  1472. #endif /* VOYAGER_DEBUG */
  1473. }
  1474. _raw_spin_unlock(&vic_irq_lock);
  1475. /* All code after this point is out of the main path - the IRQ
  1476. * may be intercepted by another CPU if reasserted */
  1477. }
  1478. /* Linux processor - interrupt affinity manipulations.
  1479. *
  1480. * For each processor, we maintain a 32 bit irq affinity mask.
  1481. * Initially it is set to all 1's so every processor accepts every
  1482. * interrupt. In this call, we change the processor's affinity mask:
  1483. *
  1484. * Change from enable to disable:
  1485. *
  1486. * If the interrupt ever comes in to the processor, we will disable it
  1487. * and ack it to push it off to another CPU, so just accept the mask here.
  1488. *
  1489. * Change from disable to enable:
  1490. *
  1491. * change the mask and then do an interrupt enable CPI to re-enable on
  1492. * the selected processors */
  1493. void
  1494. set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
  1495. {
  1496. /* Only extended processors handle interrupts */
  1497. unsigned long real_mask;
  1498. unsigned long irq_mask = 1 << irq;
  1499. int cpu;
  1500. real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
  1501. if(cpus_addr(mask)[0] == 0)
  1502. /* can't have no cpu's to accept the interrupt -- extremely
  1503. * bad things will happen */
  1504. return;
  1505. if(irq == 0)
  1506. /* can't change the affinity of the timer IRQ. This
  1507. * is due to the constraint in the voyager
  1508. * architecture that the CPI also comes in on and IRQ
  1509. * line and we have chosen IRQ0 for this. If you
  1510. * raise the mask on this interrupt, the processor
  1511. * will no-longer be able to accept VIC CPIs */
  1512. return;
  1513. if(irq >= 32)
  1514. /* You can only have 32 interrupts in a voyager system
  1515. * (and 32 only if you have a secondary microchannel
  1516. * bus) */
  1517. return;
  1518. for_each_online_cpu(cpu) {
  1519. unsigned long cpu_mask = 1 << cpu;
  1520. if(cpu_mask & real_mask) {
  1521. /* enable the interrupt for this cpu */
  1522. cpu_irq_affinity[cpu] |= irq_mask;
  1523. } else {
  1524. /* disable the interrupt for this cpu */
  1525. cpu_irq_affinity[cpu] &= ~irq_mask;
  1526. }
  1527. }
  1528. /* this is magic, we now have the correct affinity maps, so
  1529. * enable the interrupt. This will send an enable CPI to
  1530. * those cpu's who need to enable it in their local masks,
  1531. * causing them to correct for the new affinity . If the
  1532. * interrupt is currently globally disabled, it will simply be
  1533. * disabled again as it comes in (voyager lazy disable). If
  1534. * the affinity map is tightened to disable the interrupt on a
  1535. * cpu, it will be pushed off when it comes in */
  1536. enable_vic_irq(irq);
  1537. }
  1538. static void
  1539. ack_vic_irq(unsigned int irq)
  1540. {
  1541. if (irq & 8) {
  1542. outb(0x62,0x20); /* Specific EOI to cascade */
  1543. outb(0x60|(irq & 7),0xA0);
  1544. } else {
  1545. outb(0x60 | (irq & 7),0x20);
  1546. }
  1547. }
  1548. /* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
  1549. * but are not vectored by it. This means that the 8259 mask must be
  1550. * lowered to receive them */
  1551. static __init void
  1552. vic_enable_cpi(void)
  1553. {
  1554. __u8 cpu = smp_processor_id();
  1555. /* just take a copy of the current mask (nop for boot cpu) */
  1556. vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
  1557. enable_local_vic_irq(VIC_CPI_LEVEL0);
  1558. enable_local_vic_irq(VIC_CPI_LEVEL1);
  1559. /* for sys int and cmn int */
  1560. enable_local_vic_irq(7);
  1561. if(is_cpu_quad()) {
  1562. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  1563. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  1564. VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
  1565. cpu, QIC_CPI_ENABLE));
  1566. }
  1567. VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
  1568. cpu, vic_irq_mask[cpu]));
  1569. }
  1570. void
  1571. voyager_smp_dump()
  1572. {
  1573. int old_cpu = smp_processor_id(), cpu;
  1574. /* dump the interrupt masks of each processor */
  1575. for_each_online_cpu(cpu) {
  1576. __u16 imr, isr, irr;
  1577. unsigned long flags;
  1578. local_irq_save(flags);
  1579. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  1580. imr = (inb(0xa1) << 8) | inb(0x21);
  1581. outb(0x0a, 0xa0);
  1582. irr = inb(0xa0) << 8;
  1583. outb(0x0a, 0x20);
  1584. irr |= inb(0x20);
  1585. outb(0x0b, 0xa0);
  1586. isr = inb(0xa0) << 8;
  1587. outb(0x0b, 0x20);
  1588. isr |= inb(0x20);
  1589. outb(old_cpu, VIC_PROCESSOR_ID);
  1590. local_irq_restore(flags);
  1591. printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
  1592. cpu, vic_irq_mask[cpu], imr, irr, isr);
  1593. #if 0
  1594. /* These lines are put in to try to unstick an un ack'd irq */
  1595. if(isr != 0) {
  1596. int irq;
  1597. for(irq=0; irq<16; irq++) {
  1598. if(isr & (1<<irq)) {
  1599. printk("\tCPU%d: ack irq %d\n",
  1600. cpu, irq);
  1601. local_irq_save(flags);
  1602. outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
  1603. VIC_PROCESSOR_ID);
  1604. ack_vic_irq(irq);
  1605. outb(old_cpu, VIC_PROCESSOR_ID);
  1606. local_irq_restore(flags);
  1607. }
  1608. }
  1609. }
  1610. #endif
  1611. }
  1612. }
  1613. void
  1614. smp_voyager_power_off(void *dummy)
  1615. {
  1616. if(smp_processor_id() == boot_cpu_id)
  1617. voyager_power_off();
  1618. else
  1619. smp_stop_cpu_function(NULL);
  1620. }
  1621. void __init
  1622. smp_prepare_cpus(unsigned int max_cpus)
  1623. {
  1624. /* FIXME: ignore max_cpus for now */
  1625. smp_boot_cpus();
  1626. }
  1627. void __devinit smp_prepare_boot_cpu(void)
  1628. {
  1629. cpu_set(smp_processor_id(), cpu_online_map);
  1630. cpu_set(smp_processor_id(), cpu_callout_map);
  1631. cpu_set(smp_processor_id(), cpu_possible_map);
  1632. cpu_set(smp_processor_id(), cpu_present_map);
  1633. }
  1634. int __devinit
  1635. __cpu_up(unsigned int cpu)
  1636. {
  1637. /* This only works at boot for x86. See "rewrite" above. */
  1638. if (cpu_isset(cpu, smp_commenced_mask))
  1639. return -ENOSYS;
  1640. /* In case one didn't come up */
  1641. if (!cpu_isset(cpu, cpu_callin_map))
  1642. return -EIO;
  1643. /* Unleash the CPU! */
  1644. cpu_set(cpu, smp_commenced_mask);
  1645. while (!cpu_isset(cpu, cpu_online_map))
  1646. mb();
  1647. return 0;
  1648. }
  1649. void __init
  1650. smp_cpus_done(unsigned int max_cpus)
  1651. {
  1652. zap_low_mappings();
  1653. }