mpc834x_sys.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * arch/ppc/platforms/83xx/mpc834x_sys.c
  3. *
  4. * MPC834x SYS board specific routines
  5. *
  6. * Maintainer: Kumar Gala <galak@kernel.crashing.org>
  7. *
  8. * Copyright 2005 Freescale Semiconductor Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/config.h>
  16. #include <linux/stddef.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/errno.h>
  20. #include <linux/reboot.h>
  21. #include <linux/pci.h>
  22. #include <linux/kdev_t.h>
  23. #include <linux/major.h>
  24. #include <linux/console.h>
  25. #include <linux/delay.h>
  26. #include <linux/seq_file.h>
  27. #include <linux/root_dev.h>
  28. #include <linux/serial.h>
  29. #include <linux/tty.h> /* for linux/serial_core.h */
  30. #include <linux/serial_core.h>
  31. #include <linux/initrd.h>
  32. #include <linux/module.h>
  33. #include <linux/fsl_devices.h>
  34. #include <asm/system.h>
  35. #include <asm/pgtable.h>
  36. #include <asm/page.h>
  37. #include <asm/atomic.h>
  38. #include <asm/time.h>
  39. #include <asm/io.h>
  40. #include <asm/machdep.h>
  41. #include <asm/ipic.h>
  42. #include <asm/bootinfo.h>
  43. #include <asm/pci-bridge.h>
  44. #include <asm/mpc83xx.h>
  45. #include <asm/irq.h>
  46. #include <asm/kgdb.h>
  47. #include <asm/ppc_sys.h>
  48. #include <mm/mmu_decl.h>
  49. #include <syslib/ppc83xx_setup.h>
  50. static const char *GFAR_PHY_0 = "phy0:0";
  51. static const char *GFAR_PHY_1 = "phy0:1";
  52. #ifndef CONFIG_PCI
  53. unsigned long isa_io_base = 0;
  54. unsigned long isa_mem_base = 0;
  55. #endif
  56. extern unsigned long total_memory; /* in mm/init */
  57. unsigned char __res[sizeof (bd_t)];
  58. #ifdef CONFIG_PCI
  59. int
  60. mpc83xx_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
  61. {
  62. static char pci_irq_table[][4] =
  63. /*
  64. * PCI IDSEL/INTPIN->INTLINE
  65. * A B C D
  66. */
  67. {
  68. {PIRQA, PIRQB, PIRQC, PIRQD}, /* idsel 0x11 */
  69. {PIRQC, PIRQD, PIRQA, PIRQB}, /* idsel 0x12 */
  70. {PIRQD, PIRQA, PIRQB, PIRQC}, /* idsel 0x13 */
  71. {0, 0, 0, 0},
  72. {PIRQA, PIRQB, PIRQC, PIRQD}, /* idsel 0x15 */
  73. {PIRQD, PIRQA, PIRQB, PIRQC}, /* idsel 0x16 */
  74. {PIRQC, PIRQD, PIRQA, PIRQB}, /* idsel 0x17 */
  75. {PIRQB, PIRQC, PIRQD, PIRQA}, /* idsel 0x18 */
  76. {0, 0, 0, 0}, /* idsel 0x19 */
  77. {0, 0, 0, 0}, /* idsel 0x20 */
  78. };
  79. const long min_idsel = 0x11, max_idsel = 0x20, irqs_per_slot = 4;
  80. return PCI_IRQ_TABLE_LOOKUP;
  81. }
  82. int
  83. mpc83xx_exclude_device(u_char bus, u_char devfn)
  84. {
  85. return PCIBIOS_SUCCESSFUL;
  86. }
  87. #endif /* CONFIG_PCI */
  88. /* ************************************************************************
  89. *
  90. * Setup the architecture
  91. *
  92. */
  93. static void __init
  94. mpc834x_sys_setup_arch(void)
  95. {
  96. bd_t *binfo = (bd_t *) __res;
  97. unsigned int freq;
  98. struct gianfar_platform_data *pdata;
  99. struct gianfar_mdio_data *mdata;
  100. /* get the core frequency */
  101. freq = binfo->bi_intfreq;
  102. /* Set loops_per_jiffy to a half-way reasonable value,
  103. for use until calibrate_delay gets called. */
  104. loops_per_jiffy = freq / HZ;
  105. #ifdef CONFIG_PCI
  106. /* setup PCI host bridges */
  107. mpc83xx_setup_hose();
  108. #endif
  109. mpc83xx_early_serial_map();
  110. /* setup the board related info for the MDIO bus */
  111. mdata = (struct gianfar_mdio_data *) ppc_sys_get_pdata(MPC83xx_MDIO);
  112. mdata->irq[0] = MPC83xx_IRQ_EXT1;
  113. mdata->irq[1] = MPC83xx_IRQ_EXT2;
  114. mdata->irq[2] = -1;
  115. mdata->irq[31] = -1;
  116. mdata->paddr += binfo->bi_immr_base;
  117. /* setup the board related information for the enet controllers */
  118. pdata = (struct gianfar_platform_data *) ppc_sys_get_pdata(MPC83xx_TSEC1);
  119. if (pdata) {
  120. pdata->board_flags = FSL_GIANFAR_BRD_HAS_PHY_INTR;
  121. pdata->bus_id = GFAR_PHY_0;
  122. memcpy(pdata->mac_addr, binfo->bi_enetaddr, 6);
  123. }
  124. pdata = (struct gianfar_platform_data *) ppc_sys_get_pdata(MPC83xx_TSEC2);
  125. if (pdata) {
  126. pdata->board_flags = FSL_GIANFAR_BRD_HAS_PHY_INTR;
  127. pdata->bus_id = GFAR_PHY_1;
  128. memcpy(pdata->mac_addr, binfo->bi_enet1addr, 6);
  129. }
  130. #ifdef CONFIG_BLK_DEV_INITRD
  131. if (initrd_start)
  132. ROOT_DEV = Root_RAM0;
  133. else
  134. #endif
  135. #ifdef CONFIG_ROOT_NFS
  136. ROOT_DEV = Root_NFS;
  137. #else
  138. ROOT_DEV = Root_HDA1;
  139. #endif
  140. }
  141. static void __init
  142. mpc834x_sys_map_io(void)
  143. {
  144. /* we steal the lowest ioremap addr for virt space */
  145. io_block_mapping(VIRT_IMMRBAR, immrbar, 1024*1024, _PAGE_IO);
  146. }
  147. int
  148. mpc834x_sys_show_cpuinfo(struct seq_file *m)
  149. {
  150. uint pvid, svid, phid1;
  151. bd_t *binfo = (bd_t *) __res;
  152. unsigned int freq;
  153. /* get the core frequency */
  154. freq = binfo->bi_intfreq;
  155. pvid = mfspr(SPRN_PVR);
  156. svid = mfspr(SPRN_SVR);
  157. seq_printf(m, "Vendor\t\t: Freescale Inc.\n");
  158. seq_printf(m, "Machine\t\t: mpc%s sys\n", cur_ppc_sys_spec->ppc_sys_name);
  159. seq_printf(m, "core clock\t: %d MHz\n"
  160. "bus clock\t: %d MHz\n",
  161. (int)(binfo->bi_intfreq / 1000000),
  162. (int)(binfo->bi_busfreq / 1000000));
  163. seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
  164. seq_printf(m, "SVR\t\t: 0x%x\n", svid);
  165. /* Display cpu Pll setting */
  166. phid1 = mfspr(SPRN_HID1);
  167. seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
  168. /* Display the amount of memory */
  169. seq_printf(m, "Memory\t\t: %d MB\n", (int)(binfo->bi_memsize / (1024 * 1024)));
  170. return 0;
  171. }
  172. void __init
  173. mpc834x_sys_init_IRQ(void)
  174. {
  175. bd_t *binfo = (bd_t *) __res;
  176. u8 senses[8] = {
  177. 0, /* EXT 0 */
  178. IRQ_SENSE_LEVEL, /* EXT 1 */
  179. IRQ_SENSE_LEVEL, /* EXT 2 */
  180. 0, /* EXT 3 */
  181. #ifdef CONFIG_PCI
  182. IRQ_SENSE_LEVEL, /* EXT 4 */
  183. IRQ_SENSE_LEVEL, /* EXT 5 */
  184. IRQ_SENSE_LEVEL, /* EXT 6 */
  185. IRQ_SENSE_LEVEL, /* EXT 7 */
  186. #else
  187. 0, /* EXT 4 */
  188. 0, /* EXT 5 */
  189. 0, /* EXT 6 */
  190. 0, /* EXT 7 */
  191. #endif
  192. };
  193. ipic_init(binfo->bi_immr_base + 0x00700, 0, MPC83xx_IPIC_IRQ_OFFSET, senses, 8);
  194. /* Initialize the default interrupt mapping priorities,
  195. * in case the boot rom changed something on us.
  196. */
  197. ipic_set_default_priority();
  198. }
  199. #if defined(CONFIG_I2C_MPC) && defined(CONFIG_SENSORS_DS1374)
  200. extern ulong ds1374_get_rtc_time(void);
  201. extern int ds1374_set_rtc_time(ulong);
  202. static int __init
  203. mpc834x_rtc_hookup(void)
  204. {
  205. struct timespec tv;
  206. ppc_md.get_rtc_time = ds1374_get_rtc_time;
  207. ppc_md.set_rtc_time = ds1374_set_rtc_time;
  208. tv.tv_nsec = 0;
  209. tv.tv_sec = (ppc_md.get_rtc_time)();
  210. do_settimeofday(&tv);
  211. return 0;
  212. }
  213. late_initcall(mpc834x_rtc_hookup);
  214. #endif
  215. static __inline__ void
  216. mpc834x_sys_set_bat(void)
  217. {
  218. /* we steal the lowest ioremap addr for virt space */
  219. mb();
  220. mtspr(SPRN_DBAT1U, VIRT_IMMRBAR | 0x1e);
  221. mtspr(SPRN_DBAT1L, immrbar | 0x2a);
  222. mb();
  223. }
  224. void __init
  225. platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
  226. unsigned long r6, unsigned long r7)
  227. {
  228. bd_t *binfo = (bd_t *) __res;
  229. /* parse_bootinfo must always be called first */
  230. parse_bootinfo(find_bootinfo());
  231. /*
  232. * If we were passed in a board information, copy it into the
  233. * residual data area.
  234. */
  235. if (r3) {
  236. memcpy((void *) __res, (void *) (r3 + KERNELBASE),
  237. sizeof (bd_t));
  238. }
  239. #if defined(CONFIG_BLK_DEV_INITRD)
  240. /*
  241. * If the init RAM disk has been configured in, and there's a valid
  242. * starting address for it, set it up.
  243. */
  244. if (r4) {
  245. initrd_start = r4 + KERNELBASE;
  246. initrd_end = r5 + KERNELBASE;
  247. }
  248. #endif /* CONFIG_BLK_DEV_INITRD */
  249. /* Copy the kernel command line arguments to a safe place. */
  250. if (r6) {
  251. *(char *) (r7 + KERNELBASE) = 0;
  252. strcpy(cmd_line, (char *) (r6 + KERNELBASE));
  253. }
  254. immrbar = binfo->bi_immr_base;
  255. mpc834x_sys_set_bat();
  256. #if defined(CONFIG_SERIAL_8250) && defined(CONFIG_SERIAL_TEXT_DEBUG)
  257. {
  258. struct uart_port p;
  259. memset(&p, 0, sizeof (p));
  260. p.iotype = SERIAL_IO_MEM;
  261. p.membase = (unsigned char __iomem *)(VIRT_IMMRBAR + 0x4500);
  262. p.uartclk = binfo->bi_busfreq;
  263. gen550_init(0, &p);
  264. memset(&p, 0, sizeof (p));
  265. p.iotype = SERIAL_IO_MEM;
  266. p.membase = (unsigned char __iomem *)(VIRT_IMMRBAR + 0x4600);
  267. p.uartclk = binfo->bi_busfreq;
  268. gen550_init(1, &p);
  269. }
  270. #endif
  271. identify_ppc_sys_by_id(mfspr(SPRN_SVR));
  272. /* setup the PowerPC module struct */
  273. ppc_md.setup_arch = mpc834x_sys_setup_arch;
  274. ppc_md.show_cpuinfo = mpc834x_sys_show_cpuinfo;
  275. ppc_md.init_IRQ = mpc834x_sys_init_IRQ;
  276. ppc_md.get_irq = ipic_get_irq;
  277. ppc_md.restart = mpc83xx_restart;
  278. ppc_md.power_off = mpc83xx_power_off;
  279. ppc_md.halt = mpc83xx_halt;
  280. ppc_md.find_end_of_memory = mpc83xx_find_end_of_memory;
  281. ppc_md.setup_io_mappings = mpc834x_sys_map_io;
  282. ppc_md.time_init = mpc83xx_time_init;
  283. ppc_md.set_rtc_time = NULL;
  284. ppc_md.get_rtc_time = NULL;
  285. ppc_md.calibrate_decr = mpc83xx_calibrate_decr;
  286. ppc_md.early_serial_map = mpc83xx_early_serial_map;
  287. #if defined(CONFIG_SERIAL_8250) && defined(CONFIG_SERIAL_TEXT_DEBUG)
  288. ppc_md.progress = gen550_progress;
  289. #endif /* CONFIG_SERIAL_8250 && CONFIG_SERIAL_TEXT_DEBUG */
  290. if (ppc_md.progress)
  291. ppc_md.progress("mpc834x_sys_init(): exit", 0);
  292. return;
  293. }