ixgbe_main.c 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972
  1. /*******************************************************************************
  2. Intel 10 Gigabit PCI Express Linux driver
  3. Copyright(c) 1999 - 2007 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. Linux NICS <linux.nics@intel.com>
  18. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  19. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  20. *******************************************************************************/
  21. #include <linux/types.h>
  22. #include <linux/module.h>
  23. #include <linux/pci.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/string.h>
  27. #include <linux/in.h>
  28. #include <linux/ip.h>
  29. #include <linux/tcp.h>
  30. #include <linux/ipv6.h>
  31. #include <net/checksum.h>
  32. #include <net/ip6_checksum.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/if_vlan.h>
  35. #include "ixgbe.h"
  36. #include "ixgbe_common.h"
  37. char ixgbe_driver_name[] = "ixgbe";
  38. static const char ixgbe_driver_string[] =
  39. "Intel(R) 10 Gigabit PCI Express Network Driver";
  40. #define DRV_VERSION "1.3.18-k4"
  41. const char ixgbe_driver_version[] = DRV_VERSION;
  42. static const char ixgbe_copyright[] =
  43. "Copyright (c) 1999-2007 Intel Corporation.";
  44. static const struct ixgbe_info *ixgbe_info_tbl[] = {
  45. [board_82598] = &ixgbe_82598_info,
  46. };
  47. /* ixgbe_pci_tbl - PCI Device ID Table
  48. *
  49. * Wildcard entries (PCI_ANY_ID) should come last
  50. * Last entry must be all 0s
  51. *
  52. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  53. * Class, Class Mask, private data (not used) }
  54. */
  55. static struct pci_device_id ixgbe_pci_tbl[] = {
  56. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
  57. board_82598 },
  58. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
  59. board_82598 },
  60. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
  61. board_82598 },
  62. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
  63. board_82598 },
  64. /* required last entry */
  65. {0, }
  66. };
  67. MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
  68. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  69. static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
  70. void *p);
  71. static struct notifier_block dca_notifier = {
  72. .notifier_call = ixgbe_notify_dca,
  73. .next = NULL,
  74. .priority = 0
  75. };
  76. #endif
  77. MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
  78. MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
  79. MODULE_LICENSE("GPL");
  80. MODULE_VERSION(DRV_VERSION);
  81. #define DEFAULT_DEBUG_LEVEL_SHIFT 3
  82. static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
  83. {
  84. u32 ctrl_ext;
  85. /* Let firmware take over control of h/w */
  86. ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
  87. IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
  88. ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
  89. }
  90. static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
  91. {
  92. u32 ctrl_ext;
  93. /* Let firmware know the driver has taken over */
  94. ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
  95. IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
  96. ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
  97. }
  98. #ifdef DEBUG
  99. /**
  100. * ixgbe_get_hw_dev_name - return device name string
  101. * used by hardware layer to print debugging information
  102. **/
  103. char *ixgbe_get_hw_dev_name(struct ixgbe_hw *hw)
  104. {
  105. struct ixgbe_adapter *adapter = hw->back;
  106. struct net_device *netdev = adapter->netdev;
  107. return netdev->name;
  108. }
  109. #endif
  110. static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, u16 int_alloc_entry,
  111. u8 msix_vector)
  112. {
  113. u32 ivar, index;
  114. msix_vector |= IXGBE_IVAR_ALLOC_VAL;
  115. index = (int_alloc_entry >> 2) & 0x1F;
  116. ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR(index));
  117. ivar &= ~(0xFF << (8 * (int_alloc_entry & 0x3)));
  118. ivar |= (msix_vector << (8 * (int_alloc_entry & 0x3)));
  119. IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR(index), ivar);
  120. }
  121. static void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *adapter,
  122. struct ixgbe_tx_buffer
  123. *tx_buffer_info)
  124. {
  125. if (tx_buffer_info->dma) {
  126. pci_unmap_page(adapter->pdev, tx_buffer_info->dma,
  127. tx_buffer_info->length, PCI_DMA_TODEVICE);
  128. tx_buffer_info->dma = 0;
  129. }
  130. if (tx_buffer_info->skb) {
  131. dev_kfree_skb_any(tx_buffer_info->skb);
  132. tx_buffer_info->skb = NULL;
  133. }
  134. /* tx_buffer_info must be completely set up in the transmit path */
  135. }
  136. static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
  137. struct ixgbe_ring *tx_ring,
  138. unsigned int eop)
  139. {
  140. struct ixgbe_hw *hw = &adapter->hw;
  141. u32 head, tail;
  142. /* Detect a transmit hang in hardware, this serializes the
  143. * check with the clearing of time_stamp and movement of eop */
  144. head = IXGBE_READ_REG(hw, tx_ring->head);
  145. tail = IXGBE_READ_REG(hw, tx_ring->tail);
  146. adapter->detect_tx_hung = false;
  147. if ((head != tail) &&
  148. tx_ring->tx_buffer_info[eop].time_stamp &&
  149. time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
  150. !(IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & IXGBE_TFCS_TXOFF)) {
  151. /* detected Tx unit hang */
  152. union ixgbe_adv_tx_desc *tx_desc;
  153. tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
  154. DPRINTK(DRV, ERR, "Detected Tx Unit Hang\n"
  155. " Tx Queue <%d>\n"
  156. " TDH, TDT <%x>, <%x>\n"
  157. " next_to_use <%x>\n"
  158. " next_to_clean <%x>\n"
  159. "tx_buffer_info[next_to_clean]\n"
  160. " time_stamp <%lx>\n"
  161. " jiffies <%lx>\n",
  162. tx_ring->queue_index,
  163. head, tail,
  164. tx_ring->next_to_use, eop,
  165. tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
  166. return true;
  167. }
  168. return false;
  169. }
  170. #define IXGBE_MAX_TXD_PWR 14
  171. #define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
  172. /* Tx Descriptors needed, worst case */
  173. #define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
  174. (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
  175. #define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
  176. MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
  177. #define GET_TX_HEAD_FROM_RING(ring) (\
  178. *(volatile u32 *) \
  179. ((union ixgbe_adv_tx_desc *)(ring)->desc + (ring)->count))
  180. static void ixgbe_tx_timeout(struct net_device *netdev);
  181. /**
  182. * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
  183. * @adapter: board private structure
  184. * @tx_ring: tx ring to clean
  185. **/
  186. static bool ixgbe_clean_tx_irq(struct ixgbe_adapter *adapter,
  187. struct ixgbe_ring *tx_ring)
  188. {
  189. union ixgbe_adv_tx_desc *tx_desc;
  190. struct ixgbe_tx_buffer *tx_buffer_info;
  191. struct net_device *netdev = adapter->netdev;
  192. struct sk_buff *skb;
  193. unsigned int i;
  194. u32 head, oldhead;
  195. unsigned int count = 0;
  196. unsigned int total_bytes = 0, total_packets = 0;
  197. rmb();
  198. head = GET_TX_HEAD_FROM_RING(tx_ring);
  199. head = le32_to_cpu(head);
  200. i = tx_ring->next_to_clean;
  201. while (1) {
  202. while (i != head) {
  203. tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
  204. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  205. skb = tx_buffer_info->skb;
  206. if (skb) {
  207. unsigned int segs, bytecount;
  208. /* gso_segs is currently only valid for tcp */
  209. segs = skb_shinfo(skb)->gso_segs ?: 1;
  210. /* multiply data chunks by size of headers */
  211. bytecount = ((segs - 1) * skb_headlen(skb)) +
  212. skb->len;
  213. total_packets += segs;
  214. total_bytes += bytecount;
  215. }
  216. ixgbe_unmap_and_free_tx_resource(adapter,
  217. tx_buffer_info);
  218. i++;
  219. if (i == tx_ring->count)
  220. i = 0;
  221. count++;
  222. if (count == tx_ring->count)
  223. goto done_cleaning;
  224. }
  225. oldhead = head;
  226. rmb();
  227. head = GET_TX_HEAD_FROM_RING(tx_ring);
  228. head = le32_to_cpu(head);
  229. if (head == oldhead)
  230. goto done_cleaning;
  231. } /* while (1) */
  232. done_cleaning:
  233. tx_ring->next_to_clean = i;
  234. #define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
  235. if (unlikely(count && netif_carrier_ok(netdev) &&
  236. (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
  237. /* Make sure that anybody stopping the queue after this
  238. * sees the new next_to_clean.
  239. */
  240. smp_mb();
  241. if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
  242. !test_bit(__IXGBE_DOWN, &adapter->state)) {
  243. netif_wake_subqueue(netdev, tx_ring->queue_index);
  244. ++adapter->restart_queue;
  245. }
  246. }
  247. if (adapter->detect_tx_hung) {
  248. if (ixgbe_check_tx_hang(adapter, tx_ring, i)) {
  249. /* schedule immediate reset if we believe we hung */
  250. DPRINTK(PROBE, INFO,
  251. "tx hang %d detected, resetting adapter\n",
  252. adapter->tx_timeout_count + 1);
  253. ixgbe_tx_timeout(adapter->netdev);
  254. }
  255. }
  256. /* re-arm the interrupt */
  257. if ((total_packets >= tx_ring->work_limit) ||
  258. (count == tx_ring->count))
  259. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, tx_ring->v_idx);
  260. tx_ring->total_bytes += total_bytes;
  261. tx_ring->total_packets += total_packets;
  262. tx_ring->stats.bytes += total_bytes;
  263. tx_ring->stats.packets += total_packets;
  264. adapter->net_stats.tx_bytes += total_bytes;
  265. adapter->net_stats.tx_packets += total_packets;
  266. return (total_packets ? true : false);
  267. }
  268. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  269. static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
  270. struct ixgbe_ring *rx_ring)
  271. {
  272. u32 rxctrl;
  273. int cpu = get_cpu();
  274. int q = rx_ring - adapter->rx_ring;
  275. if (rx_ring->cpu != cpu) {
  276. rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q));
  277. rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
  278. rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
  279. rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
  280. rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
  281. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q), rxctrl);
  282. rx_ring->cpu = cpu;
  283. }
  284. put_cpu();
  285. }
  286. static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
  287. struct ixgbe_ring *tx_ring)
  288. {
  289. u32 txctrl;
  290. int cpu = get_cpu();
  291. int q = tx_ring - adapter->tx_ring;
  292. if (tx_ring->cpu != cpu) {
  293. txctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_TXCTRL(q));
  294. txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
  295. txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
  296. txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
  297. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_TXCTRL(q), txctrl);
  298. tx_ring->cpu = cpu;
  299. }
  300. put_cpu();
  301. }
  302. static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
  303. {
  304. int i;
  305. if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
  306. return;
  307. for (i = 0; i < adapter->num_tx_queues; i++) {
  308. adapter->tx_ring[i].cpu = -1;
  309. ixgbe_update_tx_dca(adapter, &adapter->tx_ring[i]);
  310. }
  311. for (i = 0; i < adapter->num_rx_queues; i++) {
  312. adapter->rx_ring[i].cpu = -1;
  313. ixgbe_update_rx_dca(adapter, &adapter->rx_ring[i]);
  314. }
  315. }
  316. static int __ixgbe_notify_dca(struct device *dev, void *data)
  317. {
  318. struct net_device *netdev = dev_get_drvdata(dev);
  319. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  320. unsigned long event = *(unsigned long *)data;
  321. switch (event) {
  322. case DCA_PROVIDER_ADD:
  323. /* if we're already enabled, don't do it again */
  324. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
  325. break;
  326. /* Always use CB2 mode, difference is masked
  327. * in the CB driver. */
  328. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
  329. if (dca_add_requester(dev) == 0) {
  330. adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
  331. ixgbe_setup_dca(adapter);
  332. break;
  333. }
  334. /* Fall Through since DCA is disabled. */
  335. case DCA_PROVIDER_REMOVE:
  336. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  337. dca_remove_requester(dev);
  338. adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
  339. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
  340. }
  341. break;
  342. }
  343. return 0;
  344. }
  345. #endif /* CONFIG_DCA or CONFIG_DCA_MODULE */
  346. /**
  347. * ixgbe_receive_skb - Send a completed packet up the stack
  348. * @adapter: board private structure
  349. * @skb: packet to send up
  350. * @status: hardware indication of status of receive
  351. * @rx_ring: rx descriptor ring (for a specific queue) to setup
  352. * @rx_desc: rx descriptor
  353. **/
  354. static void ixgbe_receive_skb(struct ixgbe_adapter *adapter,
  355. struct sk_buff *skb, u8 status,
  356. struct ixgbe_ring *ring,
  357. union ixgbe_adv_rx_desc *rx_desc)
  358. {
  359. bool is_vlan = (status & IXGBE_RXD_STAT_VP);
  360. u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
  361. if (adapter->netdev->features & NETIF_F_LRO &&
  362. skb->ip_summed == CHECKSUM_UNNECESSARY) {
  363. if (adapter->vlgrp && is_vlan)
  364. lro_vlan_hwaccel_receive_skb(&ring->lro_mgr, skb,
  365. adapter->vlgrp, tag,
  366. rx_desc);
  367. else
  368. lro_receive_skb(&ring->lro_mgr, skb, rx_desc);
  369. ring->lro_used = true;
  370. } else {
  371. if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL)) {
  372. if (adapter->vlgrp && is_vlan)
  373. vlan_hwaccel_receive_skb(skb, adapter->vlgrp, tag);
  374. else
  375. netif_receive_skb(skb);
  376. } else {
  377. if (adapter->vlgrp && is_vlan)
  378. vlan_hwaccel_rx(skb, adapter->vlgrp, tag);
  379. else
  380. netif_rx(skb);
  381. }
  382. }
  383. }
  384. /**
  385. * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
  386. * @adapter: address of board private structure
  387. * @status_err: hardware indication of status of receive
  388. * @skb: skb currently being received and modified
  389. **/
  390. static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
  391. u32 status_err, struct sk_buff *skb)
  392. {
  393. skb->ip_summed = CHECKSUM_NONE;
  394. /* Rx csum disabled */
  395. if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
  396. return;
  397. /* if IP and error */
  398. if ((status_err & IXGBE_RXD_STAT_IPCS) &&
  399. (status_err & IXGBE_RXDADV_ERR_IPE)) {
  400. adapter->hw_csum_rx_error++;
  401. return;
  402. }
  403. if (!(status_err & IXGBE_RXD_STAT_L4CS))
  404. return;
  405. if (status_err & IXGBE_RXDADV_ERR_TCPE) {
  406. adapter->hw_csum_rx_error++;
  407. return;
  408. }
  409. /* It must be a TCP or UDP packet with a valid checksum */
  410. skb->ip_summed = CHECKSUM_UNNECESSARY;
  411. adapter->hw_csum_rx_good++;
  412. }
  413. /**
  414. * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
  415. * @adapter: address of board private structure
  416. **/
  417. static void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
  418. struct ixgbe_ring *rx_ring,
  419. int cleaned_count)
  420. {
  421. struct net_device *netdev = adapter->netdev;
  422. struct pci_dev *pdev = adapter->pdev;
  423. union ixgbe_adv_rx_desc *rx_desc;
  424. struct ixgbe_rx_buffer *bi;
  425. unsigned int i;
  426. unsigned int bufsz = rx_ring->rx_buf_len + NET_IP_ALIGN;
  427. i = rx_ring->next_to_use;
  428. bi = &rx_ring->rx_buffer_info[i];
  429. while (cleaned_count--) {
  430. rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
  431. if (!bi->page &&
  432. (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)) {
  433. bi->page = alloc_page(GFP_ATOMIC);
  434. if (!bi->page) {
  435. adapter->alloc_rx_page_failed++;
  436. goto no_buffers;
  437. }
  438. bi->page_dma = pci_map_page(pdev, bi->page, 0,
  439. PAGE_SIZE,
  440. PCI_DMA_FROMDEVICE);
  441. }
  442. if (!bi->skb) {
  443. struct sk_buff *skb = netdev_alloc_skb(netdev, bufsz);
  444. if (!skb) {
  445. adapter->alloc_rx_buff_failed++;
  446. goto no_buffers;
  447. }
  448. /*
  449. * Make buffer alignment 2 beyond a 16 byte boundary
  450. * this will result in a 16 byte aligned IP header after
  451. * the 14 byte MAC header is removed
  452. */
  453. skb_reserve(skb, NET_IP_ALIGN);
  454. bi->skb = skb;
  455. bi->dma = pci_map_single(pdev, skb->data, bufsz,
  456. PCI_DMA_FROMDEVICE);
  457. }
  458. /* Refresh the desc even if buffer_addrs didn't change because
  459. * each write-back erases this info. */
  460. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  461. rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
  462. rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
  463. } else {
  464. rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
  465. }
  466. i++;
  467. if (i == rx_ring->count)
  468. i = 0;
  469. bi = &rx_ring->rx_buffer_info[i];
  470. }
  471. no_buffers:
  472. if (rx_ring->next_to_use != i) {
  473. rx_ring->next_to_use = i;
  474. if (i-- == 0)
  475. i = (rx_ring->count - 1);
  476. /*
  477. * Force memory writes to complete before letting h/w
  478. * know there are new descriptors to fetch. (Only
  479. * applicable for weak-ordered memory model archs,
  480. * such as IA-64).
  481. */
  482. wmb();
  483. writel(i, adapter->hw.hw_addr + rx_ring->tail);
  484. }
  485. }
  486. static inline u16 ixgbe_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
  487. {
  488. return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
  489. }
  490. static inline u16 ixgbe_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
  491. {
  492. return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
  493. }
  494. static bool ixgbe_clean_rx_irq(struct ixgbe_adapter *adapter,
  495. struct ixgbe_ring *rx_ring,
  496. int *work_done, int work_to_do)
  497. {
  498. struct net_device *netdev = adapter->netdev;
  499. struct pci_dev *pdev = adapter->pdev;
  500. union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
  501. struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
  502. struct sk_buff *skb;
  503. unsigned int i;
  504. u32 len, staterr;
  505. u16 hdr_info;
  506. bool cleaned = false;
  507. int cleaned_count = 0;
  508. unsigned int total_rx_bytes = 0, total_rx_packets = 0;
  509. i = rx_ring->next_to_clean;
  510. rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
  511. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  512. rx_buffer_info = &rx_ring->rx_buffer_info[i];
  513. while (staterr & IXGBE_RXD_STAT_DD) {
  514. u32 upper_len = 0;
  515. if (*work_done >= work_to_do)
  516. break;
  517. (*work_done)++;
  518. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  519. hdr_info = le16_to_cpu(ixgbe_get_hdr_info(rx_desc));
  520. len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
  521. IXGBE_RXDADV_HDRBUFLEN_SHIFT;
  522. if (hdr_info & IXGBE_RXDADV_SPH)
  523. adapter->rx_hdr_split++;
  524. if (len > IXGBE_RX_HDR_SIZE)
  525. len = IXGBE_RX_HDR_SIZE;
  526. upper_len = le16_to_cpu(rx_desc->wb.upper.length);
  527. } else {
  528. len = le16_to_cpu(rx_desc->wb.upper.length);
  529. }
  530. cleaned = true;
  531. skb = rx_buffer_info->skb;
  532. prefetch(skb->data - NET_IP_ALIGN);
  533. rx_buffer_info->skb = NULL;
  534. if (len && !skb_shinfo(skb)->nr_frags) {
  535. pci_unmap_single(pdev, rx_buffer_info->dma,
  536. rx_ring->rx_buf_len + NET_IP_ALIGN,
  537. PCI_DMA_FROMDEVICE);
  538. skb_put(skb, len);
  539. }
  540. if (upper_len) {
  541. pci_unmap_page(pdev, rx_buffer_info->page_dma,
  542. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  543. rx_buffer_info->page_dma = 0;
  544. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
  545. rx_buffer_info->page, 0, upper_len);
  546. rx_buffer_info->page = NULL;
  547. skb->len += upper_len;
  548. skb->data_len += upper_len;
  549. skb->truesize += upper_len;
  550. }
  551. i++;
  552. if (i == rx_ring->count)
  553. i = 0;
  554. next_buffer = &rx_ring->rx_buffer_info[i];
  555. next_rxd = IXGBE_RX_DESC_ADV(*rx_ring, i);
  556. prefetch(next_rxd);
  557. cleaned_count++;
  558. if (staterr & IXGBE_RXD_STAT_EOP) {
  559. rx_ring->stats.packets++;
  560. rx_ring->stats.bytes += skb->len;
  561. } else {
  562. rx_buffer_info->skb = next_buffer->skb;
  563. rx_buffer_info->dma = next_buffer->dma;
  564. next_buffer->skb = skb;
  565. adapter->non_eop_descs++;
  566. goto next_desc;
  567. }
  568. if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
  569. dev_kfree_skb_irq(skb);
  570. goto next_desc;
  571. }
  572. ixgbe_rx_checksum(adapter, staterr, skb);
  573. /* probably a little skewed due to removing CRC */
  574. total_rx_bytes += skb->len;
  575. total_rx_packets++;
  576. skb->protocol = eth_type_trans(skb, netdev);
  577. ixgbe_receive_skb(adapter, skb, staterr, rx_ring, rx_desc);
  578. netdev->last_rx = jiffies;
  579. next_desc:
  580. rx_desc->wb.upper.status_error = 0;
  581. /* return some buffers to hardware, one at a time is too slow */
  582. if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
  583. ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  584. cleaned_count = 0;
  585. }
  586. /* use prefetched values */
  587. rx_desc = next_rxd;
  588. rx_buffer_info = next_buffer;
  589. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  590. }
  591. if (rx_ring->lro_used) {
  592. lro_flush_all(&rx_ring->lro_mgr);
  593. rx_ring->lro_used = false;
  594. }
  595. rx_ring->next_to_clean = i;
  596. cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
  597. if (cleaned_count)
  598. ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  599. rx_ring->total_packets += total_rx_packets;
  600. rx_ring->total_bytes += total_rx_bytes;
  601. adapter->net_stats.rx_bytes += total_rx_bytes;
  602. adapter->net_stats.rx_packets += total_rx_packets;
  603. return cleaned;
  604. }
  605. static int ixgbe_clean_rxonly(struct napi_struct *, int);
  606. /**
  607. * ixgbe_configure_msix - Configure MSI-X hardware
  608. * @adapter: board private structure
  609. *
  610. * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
  611. * interrupts.
  612. **/
  613. static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
  614. {
  615. struct ixgbe_q_vector *q_vector;
  616. int i, j, q_vectors, v_idx, r_idx;
  617. u32 mask;
  618. q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  619. /* Populate the IVAR table and set the ITR values to the
  620. * corresponding register.
  621. */
  622. for (v_idx = 0; v_idx < q_vectors; v_idx++) {
  623. q_vector = &adapter->q_vector[v_idx];
  624. /* XXX for_each_bit(...) */
  625. r_idx = find_first_bit(q_vector->rxr_idx,
  626. adapter->num_rx_queues);
  627. for (i = 0; i < q_vector->rxr_count; i++) {
  628. j = adapter->rx_ring[r_idx].reg_idx;
  629. ixgbe_set_ivar(adapter, IXGBE_IVAR_RX_QUEUE(j), v_idx);
  630. r_idx = find_next_bit(q_vector->rxr_idx,
  631. adapter->num_rx_queues,
  632. r_idx + 1);
  633. }
  634. r_idx = find_first_bit(q_vector->txr_idx,
  635. adapter->num_tx_queues);
  636. for (i = 0; i < q_vector->txr_count; i++) {
  637. j = adapter->tx_ring[r_idx].reg_idx;
  638. ixgbe_set_ivar(adapter, IXGBE_IVAR_TX_QUEUE(j), v_idx);
  639. r_idx = find_next_bit(q_vector->txr_idx,
  640. adapter->num_tx_queues,
  641. r_idx + 1);
  642. }
  643. /* if this is a tx only vector use half the irq (tx) rate */
  644. if (q_vector->txr_count && !q_vector->rxr_count)
  645. q_vector->eitr = adapter->tx_eitr;
  646. else
  647. /* rx only or mixed */
  648. q_vector->eitr = adapter->rx_eitr;
  649. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx),
  650. EITR_INTS_PER_SEC_TO_REG(q_vector->eitr));
  651. }
  652. ixgbe_set_ivar(adapter, IXGBE_IVAR_OTHER_CAUSES_INDEX, v_idx);
  653. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
  654. /* set up to autoclear timer, lsc, and the vectors */
  655. mask = IXGBE_EIMS_ENABLE_MASK;
  656. mask &= ~IXGBE_EIMS_OTHER;
  657. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
  658. }
  659. enum latency_range {
  660. lowest_latency = 0,
  661. low_latency = 1,
  662. bulk_latency = 2,
  663. latency_invalid = 255
  664. };
  665. /**
  666. * ixgbe_update_itr - update the dynamic ITR value based on statistics
  667. * @adapter: pointer to adapter
  668. * @eitr: eitr setting (ints per sec) to give last timeslice
  669. * @itr_setting: current throttle rate in ints/second
  670. * @packets: the number of packets during this measurement interval
  671. * @bytes: the number of bytes during this measurement interval
  672. *
  673. * Stores a new ITR value based on packets and byte
  674. * counts during the last interrupt. The advantage of per interrupt
  675. * computation is faster updates and more accurate ITR for the current
  676. * traffic pattern. Constants in this function were computed
  677. * based on theoretical maximum wire speed and thresholds were set based
  678. * on testing data as well as attempting to minimize response time
  679. * while increasing bulk throughput.
  680. * this functionality is controlled by the InterruptThrottleRate module
  681. * parameter (see ixgbe_param.c)
  682. **/
  683. static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
  684. u32 eitr, u8 itr_setting,
  685. int packets, int bytes)
  686. {
  687. unsigned int retval = itr_setting;
  688. u32 timepassed_us;
  689. u64 bytes_perint;
  690. if (packets == 0)
  691. goto update_itr_done;
  692. /* simple throttlerate management
  693. * 0-20MB/s lowest (100000 ints/s)
  694. * 20-100MB/s low (20000 ints/s)
  695. * 100-1249MB/s bulk (8000 ints/s)
  696. */
  697. /* what was last interrupt timeslice? */
  698. timepassed_us = 1000000/eitr;
  699. bytes_perint = bytes / timepassed_us; /* bytes/usec */
  700. switch (itr_setting) {
  701. case lowest_latency:
  702. if (bytes_perint > adapter->eitr_low)
  703. retval = low_latency;
  704. break;
  705. case low_latency:
  706. if (bytes_perint > adapter->eitr_high)
  707. retval = bulk_latency;
  708. else if (bytes_perint <= adapter->eitr_low)
  709. retval = lowest_latency;
  710. break;
  711. case bulk_latency:
  712. if (bytes_perint <= adapter->eitr_high)
  713. retval = low_latency;
  714. break;
  715. }
  716. update_itr_done:
  717. return retval;
  718. }
  719. static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
  720. {
  721. struct ixgbe_adapter *adapter = q_vector->adapter;
  722. struct ixgbe_hw *hw = &adapter->hw;
  723. u32 new_itr;
  724. u8 current_itr, ret_itr;
  725. int i, r_idx, v_idx = ((void *)q_vector - (void *)(adapter->q_vector)) /
  726. sizeof(struct ixgbe_q_vector);
  727. struct ixgbe_ring *rx_ring, *tx_ring;
  728. r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
  729. for (i = 0; i < q_vector->txr_count; i++) {
  730. tx_ring = &(adapter->tx_ring[r_idx]);
  731. ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
  732. q_vector->tx_eitr,
  733. tx_ring->total_packets,
  734. tx_ring->total_bytes);
  735. /* if the result for this queue would decrease interrupt
  736. * rate for this vector then use that result */
  737. q_vector->tx_eitr = ((q_vector->tx_eitr > ret_itr) ?
  738. q_vector->tx_eitr - 1 : ret_itr);
  739. r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
  740. r_idx + 1);
  741. }
  742. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  743. for (i = 0; i < q_vector->rxr_count; i++) {
  744. rx_ring = &(adapter->rx_ring[r_idx]);
  745. ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
  746. q_vector->rx_eitr,
  747. rx_ring->total_packets,
  748. rx_ring->total_bytes);
  749. /* if the result for this queue would decrease interrupt
  750. * rate for this vector then use that result */
  751. q_vector->rx_eitr = ((q_vector->rx_eitr > ret_itr) ?
  752. q_vector->rx_eitr - 1 : ret_itr);
  753. r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
  754. r_idx + 1);
  755. }
  756. current_itr = max(q_vector->rx_eitr, q_vector->tx_eitr);
  757. switch (current_itr) {
  758. /* counts and packets in update_itr are dependent on these numbers */
  759. case lowest_latency:
  760. new_itr = 100000;
  761. break;
  762. case low_latency:
  763. new_itr = 20000; /* aka hwitr = ~200 */
  764. break;
  765. case bulk_latency:
  766. default:
  767. new_itr = 8000;
  768. break;
  769. }
  770. if (new_itr != q_vector->eitr) {
  771. u32 itr_reg;
  772. /* do an exponential smoothing */
  773. new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
  774. q_vector->eitr = new_itr;
  775. itr_reg = EITR_INTS_PER_SEC_TO_REG(new_itr);
  776. /* must write high and low 16 bits to reset counter */
  777. DPRINTK(TX_ERR, DEBUG, "writing eitr(%d): %08X\n", v_idx,
  778. itr_reg);
  779. IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg | (itr_reg)<<16);
  780. }
  781. return;
  782. }
  783. static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
  784. {
  785. struct net_device *netdev = data;
  786. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  787. struct ixgbe_hw *hw = &adapter->hw;
  788. u32 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
  789. if (eicr & IXGBE_EICR_LSC) {
  790. adapter->lsc_int++;
  791. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  792. mod_timer(&adapter->watchdog_timer, jiffies);
  793. }
  794. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  795. IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
  796. return IRQ_HANDLED;
  797. }
  798. static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
  799. {
  800. struct ixgbe_q_vector *q_vector = data;
  801. struct ixgbe_adapter *adapter = q_vector->adapter;
  802. struct ixgbe_ring *tx_ring;
  803. int i, r_idx;
  804. if (!q_vector->txr_count)
  805. return IRQ_HANDLED;
  806. r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
  807. for (i = 0; i < q_vector->txr_count; i++) {
  808. tx_ring = &(adapter->tx_ring[r_idx]);
  809. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  810. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
  811. ixgbe_update_tx_dca(adapter, tx_ring);
  812. #endif
  813. tx_ring->total_bytes = 0;
  814. tx_ring->total_packets = 0;
  815. ixgbe_clean_tx_irq(adapter, tx_ring);
  816. r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
  817. r_idx + 1);
  818. }
  819. return IRQ_HANDLED;
  820. }
  821. /**
  822. * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
  823. * @irq: unused
  824. * @data: pointer to our q_vector struct for this interrupt vector
  825. **/
  826. static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
  827. {
  828. struct ixgbe_q_vector *q_vector = data;
  829. struct ixgbe_adapter *adapter = q_vector->adapter;
  830. struct ixgbe_ring *rx_ring;
  831. int r_idx;
  832. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  833. if (!q_vector->rxr_count)
  834. return IRQ_HANDLED;
  835. rx_ring = &(adapter->rx_ring[r_idx]);
  836. /* disable interrupts on this vector only */
  837. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, rx_ring->v_idx);
  838. rx_ring->total_bytes = 0;
  839. rx_ring->total_packets = 0;
  840. netif_rx_schedule(adapter->netdev, &q_vector->napi);
  841. return IRQ_HANDLED;
  842. }
  843. static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
  844. {
  845. ixgbe_msix_clean_rx(irq, data);
  846. ixgbe_msix_clean_tx(irq, data);
  847. return IRQ_HANDLED;
  848. }
  849. /**
  850. * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
  851. * @napi: napi struct with our devices info in it
  852. * @budget: amount of work driver is allowed to do this pass, in packets
  853. *
  854. **/
  855. static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
  856. {
  857. struct ixgbe_q_vector *q_vector =
  858. container_of(napi, struct ixgbe_q_vector, napi);
  859. struct ixgbe_adapter *adapter = q_vector->adapter;
  860. struct ixgbe_ring *rx_ring;
  861. int work_done = 0;
  862. long r_idx;
  863. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  864. rx_ring = &(adapter->rx_ring[r_idx]);
  865. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  866. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
  867. ixgbe_update_rx_dca(adapter, rx_ring);
  868. #endif
  869. ixgbe_clean_rx_irq(adapter, rx_ring, &work_done, budget);
  870. /* If all Rx work done, exit the polling mode */
  871. if (work_done < budget) {
  872. netif_rx_complete(adapter->netdev, napi);
  873. if (adapter->rx_eitr < IXGBE_MIN_ITR_USECS)
  874. ixgbe_set_itr_msix(q_vector);
  875. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  876. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, rx_ring->v_idx);
  877. }
  878. return work_done;
  879. }
  880. static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
  881. int r_idx)
  882. {
  883. a->q_vector[v_idx].adapter = a;
  884. set_bit(r_idx, a->q_vector[v_idx].rxr_idx);
  885. a->q_vector[v_idx].rxr_count++;
  886. a->rx_ring[r_idx].v_idx = 1 << v_idx;
  887. }
  888. static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
  889. int r_idx)
  890. {
  891. a->q_vector[v_idx].adapter = a;
  892. set_bit(r_idx, a->q_vector[v_idx].txr_idx);
  893. a->q_vector[v_idx].txr_count++;
  894. a->tx_ring[r_idx].v_idx = 1 << v_idx;
  895. }
  896. /**
  897. * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
  898. * @adapter: board private structure to initialize
  899. * @vectors: allotted vector count for descriptor rings
  900. *
  901. * This function maps descriptor rings to the queue-specific vectors
  902. * we were allotted through the MSI-X enabling code. Ideally, we'd have
  903. * one vector per ring/queue, but on a constrained vector budget, we
  904. * group the rings as "efficiently" as possible. You would add new
  905. * mapping configurations in here.
  906. **/
  907. static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter,
  908. int vectors)
  909. {
  910. int v_start = 0;
  911. int rxr_idx = 0, txr_idx = 0;
  912. int rxr_remaining = adapter->num_rx_queues;
  913. int txr_remaining = adapter->num_tx_queues;
  914. int i, j;
  915. int rqpv, tqpv;
  916. int err = 0;
  917. /* No mapping required if MSI-X is disabled. */
  918. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
  919. goto out;
  920. /*
  921. * The ideal configuration...
  922. * We have enough vectors to map one per queue.
  923. */
  924. if (vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
  925. for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
  926. map_vector_to_rxq(adapter, v_start, rxr_idx);
  927. for (; txr_idx < txr_remaining; v_start++, txr_idx++)
  928. map_vector_to_txq(adapter, v_start, txr_idx);
  929. goto out;
  930. }
  931. /*
  932. * If we don't have enough vectors for a 1-to-1
  933. * mapping, we'll have to group them so there are
  934. * multiple queues per vector.
  935. */
  936. /* Re-adjusting *qpv takes care of the remainder. */
  937. for (i = v_start; i < vectors; i++) {
  938. rqpv = DIV_ROUND_UP(rxr_remaining, vectors - i);
  939. for (j = 0; j < rqpv; j++) {
  940. map_vector_to_rxq(adapter, i, rxr_idx);
  941. rxr_idx++;
  942. rxr_remaining--;
  943. }
  944. }
  945. for (i = v_start; i < vectors; i++) {
  946. tqpv = DIV_ROUND_UP(txr_remaining, vectors - i);
  947. for (j = 0; j < tqpv; j++) {
  948. map_vector_to_txq(adapter, i, txr_idx);
  949. txr_idx++;
  950. txr_remaining--;
  951. }
  952. }
  953. out:
  954. return err;
  955. }
  956. /**
  957. * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
  958. * @adapter: board private structure
  959. *
  960. * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
  961. * interrupts from the kernel.
  962. **/
  963. static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
  964. {
  965. struct net_device *netdev = adapter->netdev;
  966. irqreturn_t (*handler)(int, void *);
  967. int i, vector, q_vectors, err;
  968. /* Decrement for Other and TCP Timer vectors */
  969. q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  970. /* Map the Tx/Rx rings to the vectors we were allotted. */
  971. err = ixgbe_map_rings_to_vectors(adapter, q_vectors);
  972. if (err)
  973. goto out;
  974. #define SET_HANDLER(_v) ((!(_v)->rxr_count) ? &ixgbe_msix_clean_tx : \
  975. (!(_v)->txr_count) ? &ixgbe_msix_clean_rx : \
  976. &ixgbe_msix_clean_many)
  977. for (vector = 0; vector < q_vectors; vector++) {
  978. handler = SET_HANDLER(&adapter->q_vector[vector]);
  979. sprintf(adapter->name[vector], "%s:v%d-%s",
  980. netdev->name, vector,
  981. (handler == &ixgbe_msix_clean_rx) ? "Rx" :
  982. ((handler == &ixgbe_msix_clean_tx) ? "Tx" : "TxRx"));
  983. err = request_irq(adapter->msix_entries[vector].vector,
  984. handler, 0, adapter->name[vector],
  985. &(adapter->q_vector[vector]));
  986. if (err) {
  987. DPRINTK(PROBE, ERR,
  988. "request_irq failed for MSIX interrupt "
  989. "Error: %d\n", err);
  990. goto free_queue_irqs;
  991. }
  992. }
  993. sprintf(adapter->name[vector], "%s:lsc", netdev->name);
  994. err = request_irq(adapter->msix_entries[vector].vector,
  995. &ixgbe_msix_lsc, 0, adapter->name[vector], netdev);
  996. if (err) {
  997. DPRINTK(PROBE, ERR,
  998. "request_irq for msix_lsc failed: %d\n", err);
  999. goto free_queue_irqs;
  1000. }
  1001. return 0;
  1002. free_queue_irqs:
  1003. for (i = vector - 1; i >= 0; i--)
  1004. free_irq(adapter->msix_entries[--vector].vector,
  1005. &(adapter->q_vector[i]));
  1006. adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
  1007. pci_disable_msix(adapter->pdev);
  1008. kfree(adapter->msix_entries);
  1009. adapter->msix_entries = NULL;
  1010. out:
  1011. return err;
  1012. }
  1013. static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
  1014. {
  1015. struct ixgbe_hw *hw = &adapter->hw;
  1016. struct ixgbe_q_vector *q_vector = adapter->q_vector;
  1017. u8 current_itr;
  1018. u32 new_itr = q_vector->eitr;
  1019. struct ixgbe_ring *rx_ring = &adapter->rx_ring[0];
  1020. struct ixgbe_ring *tx_ring = &adapter->tx_ring[0];
  1021. q_vector->tx_eitr = ixgbe_update_itr(adapter, new_itr,
  1022. q_vector->tx_eitr,
  1023. tx_ring->total_packets,
  1024. tx_ring->total_bytes);
  1025. q_vector->rx_eitr = ixgbe_update_itr(adapter, new_itr,
  1026. q_vector->rx_eitr,
  1027. rx_ring->total_packets,
  1028. rx_ring->total_bytes);
  1029. current_itr = max(q_vector->rx_eitr, q_vector->tx_eitr);
  1030. switch (current_itr) {
  1031. /* counts and packets in update_itr are dependent on these numbers */
  1032. case lowest_latency:
  1033. new_itr = 100000;
  1034. break;
  1035. case low_latency:
  1036. new_itr = 20000; /* aka hwitr = ~200 */
  1037. break;
  1038. case bulk_latency:
  1039. new_itr = 8000;
  1040. break;
  1041. default:
  1042. break;
  1043. }
  1044. if (new_itr != q_vector->eitr) {
  1045. u32 itr_reg;
  1046. /* do an exponential smoothing */
  1047. new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
  1048. q_vector->eitr = new_itr;
  1049. itr_reg = EITR_INTS_PER_SEC_TO_REG(new_itr);
  1050. /* must write high and low 16 bits to reset counter */
  1051. IXGBE_WRITE_REG(hw, IXGBE_EITR(0), itr_reg | (itr_reg)<<16);
  1052. }
  1053. return;
  1054. }
  1055. static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter);
  1056. /**
  1057. * ixgbe_intr - legacy mode Interrupt Handler
  1058. * @irq: interrupt number
  1059. * @data: pointer to a network interface device structure
  1060. * @pt_regs: CPU registers structure
  1061. **/
  1062. static irqreturn_t ixgbe_intr(int irq, void *data)
  1063. {
  1064. struct net_device *netdev = data;
  1065. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1066. struct ixgbe_hw *hw = &adapter->hw;
  1067. u32 eicr;
  1068. /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
  1069. * therefore no explict interrupt disable is necessary */
  1070. eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
  1071. if (!eicr)
  1072. return IRQ_NONE; /* Not our interrupt */
  1073. if (eicr & IXGBE_EICR_LSC) {
  1074. adapter->lsc_int++;
  1075. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1076. mod_timer(&adapter->watchdog_timer, jiffies);
  1077. }
  1078. if (netif_rx_schedule_prep(netdev, &adapter->q_vector[0].napi)) {
  1079. adapter->tx_ring[0].total_packets = 0;
  1080. adapter->tx_ring[0].total_bytes = 0;
  1081. adapter->rx_ring[0].total_packets = 0;
  1082. adapter->rx_ring[0].total_bytes = 0;
  1083. /* would disable interrupts here but EIAM disabled it */
  1084. __netif_rx_schedule(netdev, &adapter->q_vector[0].napi);
  1085. }
  1086. return IRQ_HANDLED;
  1087. }
  1088. static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
  1089. {
  1090. int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1091. for (i = 0; i < q_vectors; i++) {
  1092. struct ixgbe_q_vector *q_vector = &adapter->q_vector[i];
  1093. bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
  1094. bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
  1095. q_vector->rxr_count = 0;
  1096. q_vector->txr_count = 0;
  1097. }
  1098. }
  1099. /**
  1100. * ixgbe_request_irq - initialize interrupts
  1101. * @adapter: board private structure
  1102. *
  1103. * Attempts to configure interrupts using the best available
  1104. * capabilities of the hardware and kernel.
  1105. **/
  1106. static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
  1107. {
  1108. struct net_device *netdev = adapter->netdev;
  1109. int err;
  1110. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1111. err = ixgbe_request_msix_irqs(adapter);
  1112. } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
  1113. err = request_irq(adapter->pdev->irq, &ixgbe_intr, 0,
  1114. netdev->name, netdev);
  1115. } else {
  1116. err = request_irq(adapter->pdev->irq, &ixgbe_intr, IRQF_SHARED,
  1117. netdev->name, netdev);
  1118. }
  1119. if (err)
  1120. DPRINTK(PROBE, ERR, "request_irq failed, Error %d\n", err);
  1121. return err;
  1122. }
  1123. static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
  1124. {
  1125. struct net_device *netdev = adapter->netdev;
  1126. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1127. int i, q_vectors;
  1128. q_vectors = adapter->num_msix_vectors;
  1129. i = q_vectors - 1;
  1130. free_irq(adapter->msix_entries[i].vector, netdev);
  1131. i--;
  1132. for (; i >= 0; i--) {
  1133. free_irq(adapter->msix_entries[i].vector,
  1134. &(adapter->q_vector[i]));
  1135. }
  1136. ixgbe_reset_q_vectors(adapter);
  1137. } else {
  1138. free_irq(adapter->pdev->irq, netdev);
  1139. }
  1140. }
  1141. /**
  1142. * ixgbe_irq_disable - Mask off interrupt generation on the NIC
  1143. * @adapter: board private structure
  1144. **/
  1145. static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
  1146. {
  1147. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
  1148. IXGBE_WRITE_FLUSH(&adapter->hw);
  1149. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1150. int i;
  1151. for (i = 0; i < adapter->num_msix_vectors; i++)
  1152. synchronize_irq(adapter->msix_entries[i].vector);
  1153. } else {
  1154. synchronize_irq(adapter->pdev->irq);
  1155. }
  1156. }
  1157. /**
  1158. * ixgbe_irq_enable - Enable default interrupt generation settings
  1159. * @adapter: board private structure
  1160. **/
  1161. static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter)
  1162. {
  1163. u32 mask;
  1164. mask = IXGBE_EIMS_ENABLE_MASK;
  1165. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
  1166. IXGBE_WRITE_FLUSH(&adapter->hw);
  1167. }
  1168. /**
  1169. * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
  1170. *
  1171. **/
  1172. static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
  1173. {
  1174. struct ixgbe_hw *hw = &adapter->hw;
  1175. IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
  1176. EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr));
  1177. ixgbe_set_ivar(adapter, IXGBE_IVAR_RX_QUEUE(0), 0);
  1178. ixgbe_set_ivar(adapter, IXGBE_IVAR_TX_QUEUE(0), 0);
  1179. map_vector_to_rxq(adapter, 0, 0);
  1180. map_vector_to_txq(adapter, 0, 0);
  1181. DPRINTK(HW, INFO, "Legacy interrupt IVAR setup done\n");
  1182. }
  1183. /**
  1184. * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
  1185. * @adapter: board private structure
  1186. *
  1187. * Configure the Tx unit of the MAC after a reset.
  1188. **/
  1189. static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
  1190. {
  1191. u64 tdba, tdwba;
  1192. struct ixgbe_hw *hw = &adapter->hw;
  1193. u32 i, j, tdlen, txctrl;
  1194. /* Setup the HW Tx Head and Tail descriptor pointers */
  1195. for (i = 0; i < adapter->num_tx_queues; i++) {
  1196. struct ixgbe_ring *ring = &adapter->tx_ring[i];
  1197. j = ring->reg_idx;
  1198. tdba = ring->dma;
  1199. tdlen = ring->count * sizeof(union ixgbe_adv_tx_desc);
  1200. IXGBE_WRITE_REG(hw, IXGBE_TDBAL(j),
  1201. (tdba & DMA_32BIT_MASK));
  1202. IXGBE_WRITE_REG(hw, IXGBE_TDBAH(j), (tdba >> 32));
  1203. tdwba = ring->dma +
  1204. (ring->count * sizeof(union ixgbe_adv_tx_desc));
  1205. tdwba |= IXGBE_TDWBAL_HEAD_WB_ENABLE;
  1206. IXGBE_WRITE_REG(hw, IXGBE_TDWBAL(j), tdwba & DMA_32BIT_MASK);
  1207. IXGBE_WRITE_REG(hw, IXGBE_TDWBAH(j), (tdwba >> 32));
  1208. IXGBE_WRITE_REG(hw, IXGBE_TDLEN(j), tdlen);
  1209. IXGBE_WRITE_REG(hw, IXGBE_TDH(j), 0);
  1210. IXGBE_WRITE_REG(hw, IXGBE_TDT(j), 0);
  1211. adapter->tx_ring[i].head = IXGBE_TDH(j);
  1212. adapter->tx_ring[i].tail = IXGBE_TDT(j);
  1213. /* Disable Tx Head Writeback RO bit, since this hoses
  1214. * bookkeeping if things aren't delivered in order.
  1215. */
  1216. txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(j));
  1217. txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
  1218. IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(j), txctrl);
  1219. }
  1220. }
  1221. #define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
  1222. static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter, int index)
  1223. {
  1224. struct ixgbe_ring *rx_ring;
  1225. u32 srrctl;
  1226. int queue0;
  1227. unsigned long mask;
  1228. /* program one srrctl register per VMDq index */
  1229. if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) {
  1230. long shift, len;
  1231. mask = (unsigned long) adapter->ring_feature[RING_F_RSS].mask;
  1232. len = sizeof(adapter->ring_feature[RING_F_VMDQ].mask) * 8;
  1233. shift = find_first_bit(&mask, len);
  1234. queue0 = index & mask;
  1235. index = (index & mask) >> shift;
  1236. /* program one srrctl per RSS queue since RDRXCTL.MVMEN is enabled */
  1237. } else {
  1238. mask = (unsigned long) adapter->ring_feature[RING_F_RSS].mask;
  1239. queue0 = index & mask;
  1240. index = index & mask;
  1241. }
  1242. rx_ring = &adapter->rx_ring[queue0];
  1243. srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(index));
  1244. srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
  1245. srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
  1246. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  1247. srrctl |= IXGBE_RXBUFFER_2048 >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  1248. srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
  1249. srrctl |= ((IXGBE_RX_HDR_SIZE <<
  1250. IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
  1251. IXGBE_SRRCTL_BSIZEHDR_MASK);
  1252. } else {
  1253. srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
  1254. if (rx_ring->rx_buf_len == MAXIMUM_ETHERNET_VLAN_SIZE)
  1255. srrctl |= IXGBE_RXBUFFER_2048 >>
  1256. IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  1257. else
  1258. srrctl |= rx_ring->rx_buf_len >>
  1259. IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  1260. }
  1261. IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(index), srrctl);
  1262. }
  1263. /**
  1264. * ixgbe_get_skb_hdr - helper function for LRO header processing
  1265. * @skb: pointer to sk_buff to be added to LRO packet
  1266. * @iphdr: pointer to tcp header structure
  1267. * @tcph: pointer to tcp header structure
  1268. * @hdr_flags: pointer to header flags
  1269. * @priv: private data
  1270. **/
  1271. static int ixgbe_get_skb_hdr(struct sk_buff *skb, void **iphdr, void **tcph,
  1272. u64 *hdr_flags, void *priv)
  1273. {
  1274. union ixgbe_adv_rx_desc *rx_desc = priv;
  1275. /* Verify that this is a valid IPv4 TCP packet */
  1276. if (!((ixgbe_get_pkt_info(rx_desc) & IXGBE_RXDADV_PKTTYPE_IPV4) &&
  1277. (ixgbe_get_pkt_info(rx_desc) & IXGBE_RXDADV_PKTTYPE_TCP)))
  1278. return -1;
  1279. /* Set network headers */
  1280. skb_reset_network_header(skb);
  1281. skb_set_transport_header(skb, ip_hdrlen(skb));
  1282. *iphdr = ip_hdr(skb);
  1283. *tcph = tcp_hdr(skb);
  1284. *hdr_flags = LRO_IPV4 | LRO_TCP;
  1285. return 0;
  1286. }
  1287. #define PAGE_USE_COUNT(S) (((S) >> PAGE_SHIFT) + \
  1288. (((S) & (PAGE_SIZE - 1)) ? 1 : 0))
  1289. /**
  1290. * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
  1291. * @adapter: board private structure
  1292. *
  1293. * Configure the Rx unit of the MAC after a reset.
  1294. **/
  1295. static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
  1296. {
  1297. u64 rdba;
  1298. struct ixgbe_hw *hw = &adapter->hw;
  1299. struct net_device *netdev = adapter->netdev;
  1300. int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1301. int i, j;
  1302. u32 rdlen, rxctrl, rxcsum;
  1303. static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
  1304. 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
  1305. 0x6A3E67EA, 0x14364D17, 0x3BED200D};
  1306. u32 fctrl, hlreg0;
  1307. u32 pages;
  1308. u32 reta = 0, mrqc;
  1309. u32 rdrxctl;
  1310. int rx_buf_len;
  1311. /* Decide whether to use packet split mode or not */
  1312. if (netdev->mtu > ETH_DATA_LEN)
  1313. adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
  1314. else
  1315. adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
  1316. /* Set the RX buffer length according to the mode */
  1317. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  1318. rx_buf_len = IXGBE_RX_HDR_SIZE;
  1319. } else {
  1320. if (netdev->mtu <= ETH_DATA_LEN)
  1321. rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
  1322. else
  1323. rx_buf_len = ALIGN(max_frame, 1024);
  1324. }
  1325. fctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
  1326. fctrl |= IXGBE_FCTRL_BAM;
  1327. fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
  1328. IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, fctrl);
  1329. hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
  1330. if (adapter->netdev->mtu <= ETH_DATA_LEN)
  1331. hlreg0 &= ~IXGBE_HLREG0_JUMBOEN;
  1332. else
  1333. hlreg0 |= IXGBE_HLREG0_JUMBOEN;
  1334. IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
  1335. pages = PAGE_USE_COUNT(adapter->netdev->mtu);
  1336. rdlen = adapter->rx_ring[0].count * sizeof(union ixgbe_adv_rx_desc);
  1337. /* disable receives while setting up the descriptors */
  1338. rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  1339. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
  1340. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  1341. * the Base and Length of the Rx Descriptor Ring */
  1342. for (i = 0; i < adapter->num_rx_queues; i++) {
  1343. rdba = adapter->rx_ring[i].dma;
  1344. j = adapter->rx_ring[i].reg_idx;
  1345. IXGBE_WRITE_REG(hw, IXGBE_RDBAL(j), (rdba & DMA_32BIT_MASK));
  1346. IXGBE_WRITE_REG(hw, IXGBE_RDBAH(j), (rdba >> 32));
  1347. IXGBE_WRITE_REG(hw, IXGBE_RDLEN(j), rdlen);
  1348. IXGBE_WRITE_REG(hw, IXGBE_RDH(j), 0);
  1349. IXGBE_WRITE_REG(hw, IXGBE_RDT(j), 0);
  1350. adapter->rx_ring[i].head = IXGBE_RDH(j);
  1351. adapter->rx_ring[i].tail = IXGBE_RDT(j);
  1352. adapter->rx_ring[i].rx_buf_len = rx_buf_len;
  1353. /* Intitial LRO Settings */
  1354. adapter->rx_ring[i].lro_mgr.max_aggr = IXGBE_MAX_LRO_AGGREGATE;
  1355. adapter->rx_ring[i].lro_mgr.max_desc = IXGBE_MAX_LRO_DESCRIPTORS;
  1356. adapter->rx_ring[i].lro_mgr.get_skb_header = ixgbe_get_skb_hdr;
  1357. adapter->rx_ring[i].lro_mgr.features = LRO_F_EXTRACT_VLAN_ID;
  1358. if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
  1359. adapter->rx_ring[i].lro_mgr.features |= LRO_F_NAPI;
  1360. adapter->rx_ring[i].lro_mgr.dev = adapter->netdev;
  1361. adapter->rx_ring[i].lro_mgr.ip_summed = CHECKSUM_UNNECESSARY;
  1362. adapter->rx_ring[i].lro_mgr.ip_summed_aggr = CHECKSUM_UNNECESSARY;
  1363. ixgbe_configure_srrctl(adapter, j);
  1364. }
  1365. /*
  1366. * For VMDq support of different descriptor types or
  1367. * buffer sizes through the use of multiple SRRCTL
  1368. * registers, RDRXCTL.MVMEN must be set to 1
  1369. *
  1370. * also, the manual doesn't mention it clearly but DCA hints
  1371. * will only use queue 0's tags unless this bit is set. Side
  1372. * effects of setting this bit are only that SRRCTL must be
  1373. * fully programmed [0..15]
  1374. */
  1375. rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
  1376. rdrxctl |= IXGBE_RDRXCTL_MVMEN;
  1377. IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
  1378. if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
  1379. /* Fill out redirection table */
  1380. for (i = 0, j = 0; i < 128; i++, j++) {
  1381. if (j == adapter->ring_feature[RING_F_RSS].indices)
  1382. j = 0;
  1383. /* reta = 4-byte sliding window of
  1384. * 0x00..(indices-1)(indices-1)00..etc. */
  1385. reta = (reta << 8) | (j * 0x11);
  1386. if ((i & 3) == 3)
  1387. IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
  1388. }
  1389. /* Fill out hash function seeds */
  1390. for (i = 0; i < 10; i++)
  1391. IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
  1392. mrqc = IXGBE_MRQC_RSSEN
  1393. /* Perform hash on these packet types */
  1394. | IXGBE_MRQC_RSS_FIELD_IPV4
  1395. | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
  1396. | IXGBE_MRQC_RSS_FIELD_IPV4_UDP
  1397. | IXGBE_MRQC_RSS_FIELD_IPV6_EX_TCP
  1398. | IXGBE_MRQC_RSS_FIELD_IPV6_EX
  1399. | IXGBE_MRQC_RSS_FIELD_IPV6
  1400. | IXGBE_MRQC_RSS_FIELD_IPV6_TCP
  1401. | IXGBE_MRQC_RSS_FIELD_IPV6_UDP
  1402. | IXGBE_MRQC_RSS_FIELD_IPV6_EX_UDP;
  1403. IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
  1404. }
  1405. rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
  1406. if (adapter->flags & IXGBE_FLAG_RSS_ENABLED ||
  1407. adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED) {
  1408. /* Disable indicating checksum in descriptor, enables
  1409. * RSS hash */
  1410. rxcsum |= IXGBE_RXCSUM_PCSD;
  1411. }
  1412. if (!(rxcsum & IXGBE_RXCSUM_PCSD)) {
  1413. /* Enable IPv4 payload checksum for UDP fragments
  1414. * if PCSD is not set */
  1415. rxcsum |= IXGBE_RXCSUM_IPPCSE;
  1416. }
  1417. IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
  1418. }
  1419. static void ixgbe_vlan_rx_register(struct net_device *netdev,
  1420. struct vlan_group *grp)
  1421. {
  1422. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1423. u32 ctrl;
  1424. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1425. ixgbe_irq_disable(adapter);
  1426. adapter->vlgrp = grp;
  1427. if (grp) {
  1428. /* enable VLAN tag insert/strip */
  1429. ctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_VLNCTRL);
  1430. ctrl |= IXGBE_VLNCTRL_VME;
  1431. ctrl &= ~IXGBE_VLNCTRL_CFIEN;
  1432. IXGBE_WRITE_REG(&adapter->hw, IXGBE_VLNCTRL, ctrl);
  1433. }
  1434. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1435. ixgbe_irq_enable(adapter);
  1436. }
  1437. static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1438. {
  1439. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1440. /* add VID to filter table */
  1441. ixgbe_set_vfta(&adapter->hw, vid, 0, true);
  1442. }
  1443. static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1444. {
  1445. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1446. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1447. ixgbe_irq_disable(adapter);
  1448. vlan_group_set_device(adapter->vlgrp, vid, NULL);
  1449. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1450. ixgbe_irq_enable(adapter);
  1451. /* remove VID from filter table */
  1452. ixgbe_set_vfta(&adapter->hw, vid, 0, false);
  1453. }
  1454. static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
  1455. {
  1456. ixgbe_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  1457. if (adapter->vlgrp) {
  1458. u16 vid;
  1459. for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
  1460. if (!vlan_group_get_device(adapter->vlgrp, vid))
  1461. continue;
  1462. ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
  1463. }
  1464. }
  1465. }
  1466. static u8 *ixgbe_addr_list_itr(struct ixgbe_hw *hw, u8 **mc_addr_ptr, u32 *vmdq)
  1467. {
  1468. struct dev_mc_list *mc_ptr;
  1469. u8 *addr = *mc_addr_ptr;
  1470. *vmdq = 0;
  1471. mc_ptr = container_of(addr, struct dev_mc_list, dmi_addr[0]);
  1472. if (mc_ptr->next)
  1473. *mc_addr_ptr = mc_ptr->next->dmi_addr;
  1474. else
  1475. *mc_addr_ptr = NULL;
  1476. return addr;
  1477. }
  1478. /**
  1479. * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
  1480. * @netdev: network interface device structure
  1481. *
  1482. * The set_rx_method entry point is called whenever the unicast/multicast
  1483. * address list or the network interface flags are updated. This routine is
  1484. * responsible for configuring the hardware for proper unicast, multicast and
  1485. * promiscuous mode.
  1486. **/
  1487. static void ixgbe_set_rx_mode(struct net_device *netdev)
  1488. {
  1489. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1490. struct ixgbe_hw *hw = &adapter->hw;
  1491. u32 fctrl, vlnctrl;
  1492. u8 *addr_list = NULL;
  1493. int addr_count = 0;
  1494. /* Check for Promiscuous and All Multicast modes */
  1495. fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
  1496. vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
  1497. if (netdev->flags & IFF_PROMISC) {
  1498. hw->addr_ctrl.user_set_promisc = 1;
  1499. fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
  1500. vlnctrl &= ~IXGBE_VLNCTRL_VFE;
  1501. } else {
  1502. if (netdev->flags & IFF_ALLMULTI) {
  1503. fctrl |= IXGBE_FCTRL_MPE;
  1504. fctrl &= ~IXGBE_FCTRL_UPE;
  1505. } else {
  1506. fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
  1507. }
  1508. vlnctrl |= IXGBE_VLNCTRL_VFE;
  1509. hw->addr_ctrl.user_set_promisc = 0;
  1510. }
  1511. IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
  1512. IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
  1513. /* reprogram secondary unicast list */
  1514. addr_count = netdev->uc_count;
  1515. if (addr_count)
  1516. addr_list = netdev->uc_list->dmi_addr;
  1517. ixgbe_update_uc_addr_list(hw, addr_list, addr_count,
  1518. ixgbe_addr_list_itr);
  1519. /* reprogram multicast list */
  1520. addr_count = netdev->mc_count;
  1521. if (addr_count)
  1522. addr_list = netdev->mc_list->dmi_addr;
  1523. ixgbe_update_mc_addr_list(hw, addr_list, addr_count,
  1524. ixgbe_addr_list_itr);
  1525. }
  1526. static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
  1527. {
  1528. int q_idx;
  1529. struct ixgbe_q_vector *q_vector;
  1530. int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1531. /* legacy and MSI only use one vector */
  1532. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
  1533. q_vectors = 1;
  1534. for (q_idx = 0; q_idx < q_vectors; q_idx++) {
  1535. q_vector = &adapter->q_vector[q_idx];
  1536. if (!q_vector->rxr_count)
  1537. continue;
  1538. napi_enable(&q_vector->napi);
  1539. }
  1540. }
  1541. static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
  1542. {
  1543. int q_idx;
  1544. struct ixgbe_q_vector *q_vector;
  1545. int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1546. /* legacy and MSI only use one vector */
  1547. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
  1548. q_vectors = 1;
  1549. for (q_idx = 0; q_idx < q_vectors; q_idx++) {
  1550. q_vector = &adapter->q_vector[q_idx];
  1551. if (!q_vector->rxr_count)
  1552. continue;
  1553. napi_disable(&q_vector->napi);
  1554. }
  1555. }
  1556. static void ixgbe_configure(struct ixgbe_adapter *adapter)
  1557. {
  1558. struct net_device *netdev = adapter->netdev;
  1559. int i;
  1560. ixgbe_set_rx_mode(netdev);
  1561. ixgbe_restore_vlan(adapter);
  1562. ixgbe_configure_tx(adapter);
  1563. ixgbe_configure_rx(adapter);
  1564. for (i = 0; i < adapter->num_rx_queues; i++)
  1565. ixgbe_alloc_rx_buffers(adapter, &adapter->rx_ring[i],
  1566. (adapter->rx_ring[i].count - 1));
  1567. }
  1568. static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
  1569. {
  1570. struct net_device *netdev = adapter->netdev;
  1571. struct ixgbe_hw *hw = &adapter->hw;
  1572. int i, j = 0;
  1573. int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1574. u32 txdctl, rxdctl, mhadd;
  1575. u32 gpie;
  1576. ixgbe_get_hw_control(adapter);
  1577. if ((adapter->flags & IXGBE_FLAG_MSIX_ENABLED) ||
  1578. (adapter->flags & IXGBE_FLAG_MSI_ENABLED)) {
  1579. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1580. gpie = (IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_EIAME |
  1581. IXGBE_GPIE_PBA_SUPPORT | IXGBE_GPIE_OCD);
  1582. } else {
  1583. /* MSI only */
  1584. gpie = 0;
  1585. }
  1586. /* XXX: to interrupt immediately for EICS writes, enable this */
  1587. /* gpie |= IXGBE_GPIE_EIMEN; */
  1588. IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
  1589. }
  1590. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
  1591. /* legacy interrupts, use EIAM to auto-mask when reading EICR,
  1592. * specifically only auto mask tx and rx interrupts */
  1593. IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
  1594. }
  1595. mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
  1596. if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
  1597. mhadd &= ~IXGBE_MHADD_MFS_MASK;
  1598. mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
  1599. IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
  1600. }
  1601. for (i = 0; i < adapter->num_tx_queues; i++) {
  1602. j = adapter->tx_ring[i].reg_idx;
  1603. txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
  1604. /* enable WTHRESH=8 descriptors, to encourage burst writeback */
  1605. txdctl |= (8 << 16);
  1606. txdctl |= IXGBE_TXDCTL_ENABLE;
  1607. IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
  1608. }
  1609. for (i = 0; i < adapter->num_rx_queues; i++) {
  1610. j = adapter->rx_ring[i].reg_idx;
  1611. rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
  1612. /* enable PTHRESH=32 descriptors (half the internal cache)
  1613. * and HTHRESH=0 descriptors (to minimize latency on fetch),
  1614. * this also removes a pesky rx_no_buffer_count increment */
  1615. rxdctl |= 0x0020;
  1616. rxdctl |= IXGBE_RXDCTL_ENABLE;
  1617. IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), rxdctl);
  1618. }
  1619. /* enable all receives */
  1620. rxdctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  1621. rxdctl |= (IXGBE_RXCTRL_DMBYPS | IXGBE_RXCTRL_RXEN);
  1622. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxdctl);
  1623. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
  1624. ixgbe_configure_msix(adapter);
  1625. else
  1626. ixgbe_configure_msi_and_legacy(adapter);
  1627. clear_bit(__IXGBE_DOWN, &adapter->state);
  1628. ixgbe_napi_enable_all(adapter);
  1629. /* clear any pending interrupts, may auto mask */
  1630. IXGBE_READ_REG(hw, IXGBE_EICR);
  1631. ixgbe_irq_enable(adapter);
  1632. /* bring the link up in the watchdog, this could race with our first
  1633. * link up interrupt but shouldn't be a problem */
  1634. mod_timer(&adapter->watchdog_timer, jiffies);
  1635. return 0;
  1636. }
  1637. void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
  1638. {
  1639. WARN_ON(in_interrupt());
  1640. while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
  1641. msleep(1);
  1642. ixgbe_down(adapter);
  1643. ixgbe_up(adapter);
  1644. clear_bit(__IXGBE_RESETTING, &adapter->state);
  1645. }
  1646. int ixgbe_up(struct ixgbe_adapter *adapter)
  1647. {
  1648. /* hardware has been reset, we need to reload some things */
  1649. ixgbe_configure(adapter);
  1650. return ixgbe_up_complete(adapter);
  1651. }
  1652. void ixgbe_reset(struct ixgbe_adapter *adapter)
  1653. {
  1654. if (ixgbe_init_hw(&adapter->hw))
  1655. DPRINTK(PROBE, ERR, "Hardware Error\n");
  1656. /* reprogram the RAR[0] in case user changed it. */
  1657. ixgbe_set_rar(&adapter->hw, 0, adapter->hw.mac.addr, 0, IXGBE_RAH_AV);
  1658. }
  1659. #ifdef CONFIG_PM
  1660. static int ixgbe_resume(struct pci_dev *pdev)
  1661. {
  1662. struct net_device *netdev = pci_get_drvdata(pdev);
  1663. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1664. u32 err;
  1665. pci_set_power_state(pdev, PCI_D0);
  1666. pci_restore_state(pdev);
  1667. err = pci_enable_device(pdev);
  1668. if (err) {
  1669. printk(KERN_ERR "ixgbe: Cannot enable PCI device from " \
  1670. "suspend\n");
  1671. return err;
  1672. }
  1673. pci_set_master(pdev);
  1674. pci_enable_wake(pdev, PCI_D3hot, 0);
  1675. pci_enable_wake(pdev, PCI_D3cold, 0);
  1676. if (netif_running(netdev)) {
  1677. err = ixgbe_request_irq(adapter);
  1678. if (err)
  1679. return err;
  1680. }
  1681. ixgbe_reset(adapter);
  1682. if (netif_running(netdev))
  1683. ixgbe_up(adapter);
  1684. netif_device_attach(netdev);
  1685. return 0;
  1686. }
  1687. #endif
  1688. /**
  1689. * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
  1690. * @adapter: board private structure
  1691. * @rx_ring: ring to free buffers from
  1692. **/
  1693. static void ixgbe_clean_rx_ring(struct ixgbe_adapter *adapter,
  1694. struct ixgbe_ring *rx_ring)
  1695. {
  1696. struct pci_dev *pdev = adapter->pdev;
  1697. unsigned long size;
  1698. unsigned int i;
  1699. /* Free all the Rx ring sk_buffs */
  1700. for (i = 0; i < rx_ring->count; i++) {
  1701. struct ixgbe_rx_buffer *rx_buffer_info;
  1702. rx_buffer_info = &rx_ring->rx_buffer_info[i];
  1703. if (rx_buffer_info->dma) {
  1704. pci_unmap_single(pdev, rx_buffer_info->dma,
  1705. rx_ring->rx_buf_len,
  1706. PCI_DMA_FROMDEVICE);
  1707. rx_buffer_info->dma = 0;
  1708. }
  1709. if (rx_buffer_info->skb) {
  1710. dev_kfree_skb(rx_buffer_info->skb);
  1711. rx_buffer_info->skb = NULL;
  1712. }
  1713. if (!rx_buffer_info->page)
  1714. continue;
  1715. pci_unmap_page(pdev, rx_buffer_info->page_dma, PAGE_SIZE,
  1716. PCI_DMA_FROMDEVICE);
  1717. rx_buffer_info->page_dma = 0;
  1718. put_page(rx_buffer_info->page);
  1719. rx_buffer_info->page = NULL;
  1720. }
  1721. size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
  1722. memset(rx_ring->rx_buffer_info, 0, size);
  1723. /* Zero out the descriptor ring */
  1724. memset(rx_ring->desc, 0, rx_ring->size);
  1725. rx_ring->next_to_clean = 0;
  1726. rx_ring->next_to_use = 0;
  1727. writel(0, adapter->hw.hw_addr + rx_ring->head);
  1728. writel(0, adapter->hw.hw_addr + rx_ring->tail);
  1729. }
  1730. /**
  1731. * ixgbe_clean_tx_ring - Free Tx Buffers
  1732. * @adapter: board private structure
  1733. * @tx_ring: ring to be cleaned
  1734. **/
  1735. static void ixgbe_clean_tx_ring(struct ixgbe_adapter *adapter,
  1736. struct ixgbe_ring *tx_ring)
  1737. {
  1738. struct ixgbe_tx_buffer *tx_buffer_info;
  1739. unsigned long size;
  1740. unsigned int i;
  1741. /* Free all the Tx ring sk_buffs */
  1742. for (i = 0; i < tx_ring->count; i++) {
  1743. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  1744. ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
  1745. }
  1746. size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
  1747. memset(tx_ring->tx_buffer_info, 0, size);
  1748. /* Zero out the descriptor ring */
  1749. memset(tx_ring->desc, 0, tx_ring->size);
  1750. tx_ring->next_to_use = 0;
  1751. tx_ring->next_to_clean = 0;
  1752. writel(0, adapter->hw.hw_addr + tx_ring->head);
  1753. writel(0, adapter->hw.hw_addr + tx_ring->tail);
  1754. }
  1755. /**
  1756. * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
  1757. * @adapter: board private structure
  1758. **/
  1759. static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
  1760. {
  1761. int i;
  1762. for (i = 0; i < adapter->num_rx_queues; i++)
  1763. ixgbe_clean_rx_ring(adapter, &adapter->rx_ring[i]);
  1764. }
  1765. /**
  1766. * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
  1767. * @adapter: board private structure
  1768. **/
  1769. static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
  1770. {
  1771. int i;
  1772. for (i = 0; i < adapter->num_tx_queues; i++)
  1773. ixgbe_clean_tx_ring(adapter, &adapter->tx_ring[i]);
  1774. }
  1775. void ixgbe_down(struct ixgbe_adapter *adapter)
  1776. {
  1777. struct net_device *netdev = adapter->netdev;
  1778. u32 rxctrl;
  1779. /* signal that we are down to the interrupt handler */
  1780. set_bit(__IXGBE_DOWN, &adapter->state);
  1781. /* disable receives */
  1782. rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
  1783. IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL,
  1784. rxctrl & ~IXGBE_RXCTRL_RXEN);
  1785. netif_tx_disable(netdev);
  1786. /* disable transmits in the hardware */
  1787. /* flush both disables */
  1788. IXGBE_WRITE_FLUSH(&adapter->hw);
  1789. msleep(10);
  1790. ixgbe_irq_disable(adapter);
  1791. ixgbe_napi_disable_all(adapter);
  1792. del_timer_sync(&adapter->watchdog_timer);
  1793. netif_carrier_off(netdev);
  1794. netif_tx_stop_all_queues(netdev);
  1795. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  1796. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  1797. adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
  1798. dca_remove_requester(&adapter->pdev->dev);
  1799. }
  1800. #endif
  1801. if (!pci_channel_offline(adapter->pdev))
  1802. ixgbe_reset(adapter);
  1803. ixgbe_clean_all_tx_rings(adapter);
  1804. ixgbe_clean_all_rx_rings(adapter);
  1805. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  1806. /* since we reset the hardware DCA settings were cleared */
  1807. if (dca_add_requester(&adapter->pdev->dev) == 0) {
  1808. adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
  1809. /* always use CB2 mode, difference is masked
  1810. * in the CB driver */
  1811. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
  1812. ixgbe_setup_dca(adapter);
  1813. }
  1814. #endif
  1815. }
  1816. static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
  1817. {
  1818. struct net_device *netdev = pci_get_drvdata(pdev);
  1819. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1820. #ifdef CONFIG_PM
  1821. int retval = 0;
  1822. #endif
  1823. netif_device_detach(netdev);
  1824. if (netif_running(netdev)) {
  1825. ixgbe_down(adapter);
  1826. ixgbe_free_irq(adapter);
  1827. }
  1828. #ifdef CONFIG_PM
  1829. retval = pci_save_state(pdev);
  1830. if (retval)
  1831. return retval;
  1832. #endif
  1833. pci_enable_wake(pdev, PCI_D3hot, 0);
  1834. pci_enable_wake(pdev, PCI_D3cold, 0);
  1835. ixgbe_release_hw_control(adapter);
  1836. pci_disable_device(pdev);
  1837. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1838. return 0;
  1839. }
  1840. static void ixgbe_shutdown(struct pci_dev *pdev)
  1841. {
  1842. ixgbe_suspend(pdev, PMSG_SUSPEND);
  1843. }
  1844. /**
  1845. * ixgbe_poll - NAPI Rx polling callback
  1846. * @napi: structure for representing this polling device
  1847. * @budget: how many packets driver is allowed to clean
  1848. *
  1849. * This function is used for legacy and MSI, NAPI mode
  1850. **/
  1851. static int ixgbe_poll(struct napi_struct *napi, int budget)
  1852. {
  1853. struct ixgbe_q_vector *q_vector = container_of(napi,
  1854. struct ixgbe_q_vector, napi);
  1855. struct ixgbe_adapter *adapter = q_vector->adapter;
  1856. int tx_cleaned = 0, work_done = 0;
  1857. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  1858. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  1859. ixgbe_update_tx_dca(adapter, adapter->tx_ring);
  1860. ixgbe_update_rx_dca(adapter, adapter->rx_ring);
  1861. }
  1862. #endif
  1863. tx_cleaned = ixgbe_clean_tx_irq(adapter, adapter->tx_ring);
  1864. ixgbe_clean_rx_irq(adapter, adapter->rx_ring, &work_done, budget);
  1865. if (tx_cleaned)
  1866. work_done = budget;
  1867. /* If budget not fully consumed, exit the polling mode */
  1868. if (work_done < budget) {
  1869. netif_rx_complete(adapter->netdev, napi);
  1870. if (adapter->rx_eitr < IXGBE_MIN_ITR_USECS)
  1871. ixgbe_set_itr(adapter);
  1872. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1873. ixgbe_irq_enable(adapter);
  1874. }
  1875. return work_done;
  1876. }
  1877. /**
  1878. * ixgbe_tx_timeout - Respond to a Tx Hang
  1879. * @netdev: network interface device structure
  1880. **/
  1881. static void ixgbe_tx_timeout(struct net_device *netdev)
  1882. {
  1883. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1884. /* Do the reset outside of interrupt context */
  1885. schedule_work(&adapter->reset_task);
  1886. }
  1887. static void ixgbe_reset_task(struct work_struct *work)
  1888. {
  1889. struct ixgbe_adapter *adapter;
  1890. adapter = container_of(work, struct ixgbe_adapter, reset_task);
  1891. adapter->tx_timeout_count++;
  1892. ixgbe_reinit_locked(adapter);
  1893. }
  1894. static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
  1895. int vectors)
  1896. {
  1897. int err, vector_threshold;
  1898. /* We'll want at least 3 (vector_threshold):
  1899. * 1) TxQ[0] Cleanup
  1900. * 2) RxQ[0] Cleanup
  1901. * 3) Other (Link Status Change, etc.)
  1902. * 4) TCP Timer (optional)
  1903. */
  1904. vector_threshold = MIN_MSIX_COUNT;
  1905. /* The more we get, the more we will assign to Tx/Rx Cleanup
  1906. * for the separate queues...where Rx Cleanup >= Tx Cleanup.
  1907. * Right now, we simply care about how many we'll get; we'll
  1908. * set them up later while requesting irq's.
  1909. */
  1910. while (vectors >= vector_threshold) {
  1911. err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
  1912. vectors);
  1913. if (!err) /* Success in acquiring all requested vectors. */
  1914. break;
  1915. else if (err < 0)
  1916. vectors = 0; /* Nasty failure, quit now */
  1917. else /* err == number of vectors we should try again with */
  1918. vectors = err;
  1919. }
  1920. if (vectors < vector_threshold) {
  1921. /* Can't allocate enough MSI-X interrupts? Oh well.
  1922. * This just means we'll go with either a single MSI
  1923. * vector or fall back to legacy interrupts.
  1924. */
  1925. DPRINTK(HW, DEBUG, "Unable to allocate MSI-X interrupts\n");
  1926. adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
  1927. kfree(adapter->msix_entries);
  1928. adapter->msix_entries = NULL;
  1929. adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
  1930. adapter->num_tx_queues = 1;
  1931. adapter->num_rx_queues = 1;
  1932. } else {
  1933. adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
  1934. adapter->num_msix_vectors = vectors;
  1935. }
  1936. }
  1937. static void __devinit ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
  1938. {
  1939. int nrq, ntq;
  1940. int feature_mask = 0, rss_i, rss_m;
  1941. /* Number of supported queues */
  1942. switch (adapter->hw.mac.type) {
  1943. case ixgbe_mac_82598EB:
  1944. rss_i = adapter->ring_feature[RING_F_RSS].indices;
  1945. rss_m = 0;
  1946. feature_mask |= IXGBE_FLAG_RSS_ENABLED;
  1947. switch (adapter->flags & feature_mask) {
  1948. case (IXGBE_FLAG_RSS_ENABLED):
  1949. rss_m = 0xF;
  1950. nrq = rss_i;
  1951. ntq = rss_i;
  1952. break;
  1953. case 0:
  1954. default:
  1955. rss_i = 0;
  1956. rss_m = 0;
  1957. nrq = 1;
  1958. ntq = 1;
  1959. break;
  1960. }
  1961. adapter->ring_feature[RING_F_RSS].indices = rss_i;
  1962. adapter->ring_feature[RING_F_RSS].mask = rss_m;
  1963. break;
  1964. default:
  1965. nrq = 1;
  1966. ntq = 1;
  1967. break;
  1968. }
  1969. adapter->num_rx_queues = nrq;
  1970. adapter->num_tx_queues = ntq;
  1971. }
  1972. /**
  1973. * ixgbe_cache_ring_register - Descriptor ring to register mapping
  1974. * @adapter: board private structure to initialize
  1975. *
  1976. * Once we know the feature-set enabled for the device, we'll cache
  1977. * the register offset the descriptor ring is assigned to.
  1978. **/
  1979. static void __devinit ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
  1980. {
  1981. /* TODO: Remove all uses of the indices in the cases where multiple
  1982. * features are OR'd together, if the feature set makes sense.
  1983. */
  1984. int feature_mask = 0, rss_i;
  1985. int i, txr_idx, rxr_idx;
  1986. /* Number of supported queues */
  1987. switch (adapter->hw.mac.type) {
  1988. case ixgbe_mac_82598EB:
  1989. rss_i = adapter->ring_feature[RING_F_RSS].indices;
  1990. txr_idx = 0;
  1991. rxr_idx = 0;
  1992. feature_mask |= IXGBE_FLAG_RSS_ENABLED;
  1993. switch (adapter->flags & feature_mask) {
  1994. case (IXGBE_FLAG_RSS_ENABLED):
  1995. for (i = 0; i < adapter->num_rx_queues; i++)
  1996. adapter->rx_ring[i].reg_idx = i;
  1997. for (i = 0; i < adapter->num_tx_queues; i++)
  1998. adapter->tx_ring[i].reg_idx = i;
  1999. break;
  2000. case 0:
  2001. default:
  2002. break;
  2003. }
  2004. break;
  2005. default:
  2006. break;
  2007. }
  2008. }
  2009. /**
  2010. * ixgbe_alloc_queues - Allocate memory for all rings
  2011. * @adapter: board private structure to initialize
  2012. *
  2013. * We allocate one ring per queue at run-time since we don't know the
  2014. * number of queues at compile-time. The polling_netdev array is
  2015. * intended for Multiqueue, but should work fine with a single queue.
  2016. **/
  2017. static int __devinit ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
  2018. {
  2019. int i;
  2020. adapter->tx_ring = kcalloc(adapter->num_tx_queues,
  2021. sizeof(struct ixgbe_ring), GFP_KERNEL);
  2022. if (!adapter->tx_ring)
  2023. goto err_tx_ring_allocation;
  2024. adapter->rx_ring = kcalloc(adapter->num_rx_queues,
  2025. sizeof(struct ixgbe_ring), GFP_KERNEL);
  2026. if (!adapter->rx_ring)
  2027. goto err_rx_ring_allocation;
  2028. for (i = 0; i < adapter->num_tx_queues; i++) {
  2029. adapter->tx_ring[i].count = IXGBE_DEFAULT_TXD;
  2030. adapter->tx_ring[i].queue_index = i;
  2031. }
  2032. for (i = 0; i < adapter->num_rx_queues; i++) {
  2033. adapter->rx_ring[i].count = IXGBE_DEFAULT_RXD;
  2034. adapter->rx_ring[i].queue_index = i;
  2035. }
  2036. ixgbe_cache_ring_register(adapter);
  2037. return 0;
  2038. err_rx_ring_allocation:
  2039. kfree(adapter->tx_ring);
  2040. err_tx_ring_allocation:
  2041. return -ENOMEM;
  2042. }
  2043. /**
  2044. * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
  2045. * @adapter: board private structure to initialize
  2046. *
  2047. * Attempt to configure the interrupts using the best available
  2048. * capabilities of the hardware and the kernel.
  2049. **/
  2050. static int __devinit ixgbe_set_interrupt_capability(struct ixgbe_adapter
  2051. *adapter)
  2052. {
  2053. int err = 0;
  2054. int vector, v_budget;
  2055. /*
  2056. * It's easy to be greedy for MSI-X vectors, but it really
  2057. * doesn't do us much good if we have a lot more vectors
  2058. * than CPU's. So let's be conservative and only ask for
  2059. * (roughly) twice the number of vectors as there are CPU's.
  2060. */
  2061. v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
  2062. (int)(num_online_cpus() * 2)) + NON_Q_VECTORS;
  2063. /*
  2064. * At the same time, hardware can only support a maximum of
  2065. * MAX_MSIX_COUNT vectors. With features such as RSS and VMDq,
  2066. * we can easily reach upwards of 64 Rx descriptor queues and
  2067. * 32 Tx queues. Thus, we cap it off in those rare cases where
  2068. * the cpu count also exceeds our vector limit.
  2069. */
  2070. v_budget = min(v_budget, MAX_MSIX_COUNT);
  2071. /* A failure in MSI-X entry allocation isn't fatal, but it does
  2072. * mean we disable MSI-X capabilities of the adapter. */
  2073. adapter->msix_entries = kcalloc(v_budget,
  2074. sizeof(struct msix_entry), GFP_KERNEL);
  2075. if (!adapter->msix_entries) {
  2076. adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
  2077. ixgbe_set_num_queues(adapter);
  2078. kfree(adapter->tx_ring);
  2079. kfree(adapter->rx_ring);
  2080. err = ixgbe_alloc_queues(adapter);
  2081. if (err) {
  2082. DPRINTK(PROBE, ERR, "Unable to allocate memory "
  2083. "for queues\n");
  2084. goto out;
  2085. }
  2086. goto try_msi;
  2087. }
  2088. for (vector = 0; vector < v_budget; vector++)
  2089. adapter->msix_entries[vector].entry = vector;
  2090. ixgbe_acquire_msix_vectors(adapter, v_budget);
  2091. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
  2092. goto out;
  2093. try_msi:
  2094. err = pci_enable_msi(adapter->pdev);
  2095. if (!err) {
  2096. adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
  2097. } else {
  2098. DPRINTK(HW, DEBUG, "Unable to allocate MSI interrupt, "
  2099. "falling back to legacy. Error: %d\n", err);
  2100. /* reset err */
  2101. err = 0;
  2102. }
  2103. out:
  2104. /* Notify the stack of the (possibly) reduced Tx Queue count. */
  2105. adapter->netdev->real_num_tx_queues = adapter->num_tx_queues;
  2106. return err;
  2107. }
  2108. static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
  2109. {
  2110. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  2111. adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
  2112. pci_disable_msix(adapter->pdev);
  2113. kfree(adapter->msix_entries);
  2114. adapter->msix_entries = NULL;
  2115. } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
  2116. adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
  2117. pci_disable_msi(adapter->pdev);
  2118. }
  2119. return;
  2120. }
  2121. /**
  2122. * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
  2123. * @adapter: board private structure to initialize
  2124. *
  2125. * We determine which interrupt scheme to use based on...
  2126. * - Kernel support (MSI, MSI-X)
  2127. * - which can be user-defined (via MODULE_PARAM)
  2128. * - Hardware queue count (num_*_queues)
  2129. * - defined by miscellaneous hardware support/features (RSS, etc.)
  2130. **/
  2131. static int __devinit ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
  2132. {
  2133. int err;
  2134. /* Number of supported queues */
  2135. ixgbe_set_num_queues(adapter);
  2136. err = ixgbe_alloc_queues(adapter);
  2137. if (err) {
  2138. DPRINTK(PROBE, ERR, "Unable to allocate memory for queues\n");
  2139. goto err_alloc_queues;
  2140. }
  2141. err = ixgbe_set_interrupt_capability(adapter);
  2142. if (err) {
  2143. DPRINTK(PROBE, ERR, "Unable to setup interrupt capabilities\n");
  2144. goto err_set_interrupt;
  2145. }
  2146. DPRINTK(DRV, INFO, "Multiqueue %s: Rx Queue count = %u, "
  2147. "Tx Queue count = %u\n",
  2148. (adapter->num_rx_queues > 1) ? "Enabled" :
  2149. "Disabled", adapter->num_rx_queues, adapter->num_tx_queues);
  2150. set_bit(__IXGBE_DOWN, &adapter->state);
  2151. return 0;
  2152. err_set_interrupt:
  2153. kfree(adapter->tx_ring);
  2154. kfree(adapter->rx_ring);
  2155. err_alloc_queues:
  2156. return err;
  2157. }
  2158. /**
  2159. * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
  2160. * @adapter: board private structure to initialize
  2161. *
  2162. * ixgbe_sw_init initializes the Adapter private data structure.
  2163. * Fields are initialized based on PCI device information and
  2164. * OS network device settings (MTU size).
  2165. **/
  2166. static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
  2167. {
  2168. struct ixgbe_hw *hw = &adapter->hw;
  2169. struct pci_dev *pdev = adapter->pdev;
  2170. unsigned int rss;
  2171. /* Set capability flags */
  2172. rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
  2173. adapter->ring_feature[RING_F_RSS].indices = rss;
  2174. adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
  2175. /* Enable Dynamic interrupt throttling by default */
  2176. adapter->rx_eitr = 1;
  2177. adapter->tx_eitr = 1;
  2178. /* default flow control settings */
  2179. hw->fc.original_type = ixgbe_fc_none;
  2180. hw->fc.type = ixgbe_fc_none;
  2181. hw->fc.high_water = IXGBE_DEFAULT_FCRTH;
  2182. hw->fc.low_water = IXGBE_DEFAULT_FCRTL;
  2183. hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
  2184. hw->fc.send_xon = true;
  2185. /* select 10G link by default */
  2186. hw->mac.link_mode_select = IXGBE_AUTOC_LMS_10G_LINK_NO_AN;
  2187. if (hw->mac.ops.reset(hw)) {
  2188. dev_err(&pdev->dev, "HW Init failed\n");
  2189. return -EIO;
  2190. }
  2191. if (hw->mac.ops.setup_link_speed(hw, IXGBE_LINK_SPEED_10GB_FULL, true,
  2192. false)) {
  2193. dev_err(&pdev->dev, "Link Speed setup failed\n");
  2194. return -EIO;
  2195. }
  2196. /* initialize eeprom parameters */
  2197. if (ixgbe_init_eeprom(hw)) {
  2198. dev_err(&pdev->dev, "EEPROM initialization failed\n");
  2199. return -EIO;
  2200. }
  2201. /* enable rx csum by default */
  2202. adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
  2203. set_bit(__IXGBE_DOWN, &adapter->state);
  2204. return 0;
  2205. }
  2206. /**
  2207. * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
  2208. * @adapter: board private structure
  2209. * @tx_ring: tx descriptor ring (for a specific queue) to setup
  2210. *
  2211. * Return 0 on success, negative on failure
  2212. **/
  2213. int ixgbe_setup_tx_resources(struct ixgbe_adapter *adapter,
  2214. struct ixgbe_ring *tx_ring)
  2215. {
  2216. struct pci_dev *pdev = adapter->pdev;
  2217. int size;
  2218. size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
  2219. tx_ring->tx_buffer_info = vmalloc(size);
  2220. if (!tx_ring->tx_buffer_info)
  2221. goto err;
  2222. memset(tx_ring->tx_buffer_info, 0, size);
  2223. /* round up to nearest 4K */
  2224. tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc) +
  2225. sizeof(u32);
  2226. tx_ring->size = ALIGN(tx_ring->size, 4096);
  2227. tx_ring->desc = pci_alloc_consistent(pdev, tx_ring->size,
  2228. &tx_ring->dma);
  2229. if (!tx_ring->desc)
  2230. goto err;
  2231. tx_ring->next_to_use = 0;
  2232. tx_ring->next_to_clean = 0;
  2233. tx_ring->work_limit = tx_ring->count;
  2234. return 0;
  2235. err:
  2236. vfree(tx_ring->tx_buffer_info);
  2237. tx_ring->tx_buffer_info = NULL;
  2238. DPRINTK(PROBE, ERR, "Unable to allocate memory for the transmit "
  2239. "descriptor ring\n");
  2240. return -ENOMEM;
  2241. }
  2242. /**
  2243. * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
  2244. * @adapter: board private structure
  2245. * @rx_ring: rx descriptor ring (for a specific queue) to setup
  2246. *
  2247. * Returns 0 on success, negative on failure
  2248. **/
  2249. int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
  2250. struct ixgbe_ring *rx_ring)
  2251. {
  2252. struct pci_dev *pdev = adapter->pdev;
  2253. int size;
  2254. size = sizeof(struct net_lro_desc) * IXGBE_MAX_LRO_DESCRIPTORS;
  2255. rx_ring->lro_mgr.lro_arr = vmalloc(size);
  2256. if (!rx_ring->lro_mgr.lro_arr)
  2257. return -ENOMEM;
  2258. memset(rx_ring->lro_mgr.lro_arr, 0, size);
  2259. size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
  2260. rx_ring->rx_buffer_info = vmalloc(size);
  2261. if (!rx_ring->rx_buffer_info) {
  2262. DPRINTK(PROBE, ERR,
  2263. "vmalloc allocation failed for the rx desc ring\n");
  2264. goto alloc_failed;
  2265. }
  2266. memset(rx_ring->rx_buffer_info, 0, size);
  2267. /* Round up to nearest 4K */
  2268. rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
  2269. rx_ring->size = ALIGN(rx_ring->size, 4096);
  2270. rx_ring->desc = pci_alloc_consistent(pdev, rx_ring->size, &rx_ring->dma);
  2271. if (!rx_ring->desc) {
  2272. DPRINTK(PROBE, ERR,
  2273. "Memory allocation failed for the rx desc ring\n");
  2274. vfree(rx_ring->rx_buffer_info);
  2275. goto alloc_failed;
  2276. }
  2277. rx_ring->next_to_clean = 0;
  2278. rx_ring->next_to_use = 0;
  2279. return 0;
  2280. alloc_failed:
  2281. vfree(rx_ring->lro_mgr.lro_arr);
  2282. rx_ring->lro_mgr.lro_arr = NULL;
  2283. return -ENOMEM;
  2284. }
  2285. /**
  2286. * ixgbe_free_tx_resources - Free Tx Resources per Queue
  2287. * @adapter: board private structure
  2288. * @tx_ring: Tx descriptor ring for a specific queue
  2289. *
  2290. * Free all transmit software resources
  2291. **/
  2292. static void ixgbe_free_tx_resources(struct ixgbe_adapter *adapter,
  2293. struct ixgbe_ring *tx_ring)
  2294. {
  2295. struct pci_dev *pdev = adapter->pdev;
  2296. ixgbe_clean_tx_ring(adapter, tx_ring);
  2297. vfree(tx_ring->tx_buffer_info);
  2298. tx_ring->tx_buffer_info = NULL;
  2299. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  2300. tx_ring->desc = NULL;
  2301. }
  2302. /**
  2303. * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
  2304. * @adapter: board private structure
  2305. *
  2306. * Free all transmit software resources
  2307. **/
  2308. static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
  2309. {
  2310. int i;
  2311. for (i = 0; i < adapter->num_tx_queues; i++)
  2312. ixgbe_free_tx_resources(adapter, &adapter->tx_ring[i]);
  2313. }
  2314. /**
  2315. * ixgbe_free_rx_resources - Free Rx Resources
  2316. * @adapter: board private structure
  2317. * @rx_ring: ring to clean the resources from
  2318. *
  2319. * Free all receive software resources
  2320. **/
  2321. static void ixgbe_free_rx_resources(struct ixgbe_adapter *adapter,
  2322. struct ixgbe_ring *rx_ring)
  2323. {
  2324. struct pci_dev *pdev = adapter->pdev;
  2325. vfree(rx_ring->lro_mgr.lro_arr);
  2326. rx_ring->lro_mgr.lro_arr = NULL;
  2327. ixgbe_clean_rx_ring(adapter, rx_ring);
  2328. vfree(rx_ring->rx_buffer_info);
  2329. rx_ring->rx_buffer_info = NULL;
  2330. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  2331. rx_ring->desc = NULL;
  2332. }
  2333. /**
  2334. * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
  2335. * @adapter: board private structure
  2336. *
  2337. * Free all receive software resources
  2338. **/
  2339. static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
  2340. {
  2341. int i;
  2342. for (i = 0; i < adapter->num_rx_queues; i++)
  2343. ixgbe_free_rx_resources(adapter, &adapter->rx_ring[i]);
  2344. }
  2345. /**
  2346. * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
  2347. * @adapter: board private structure
  2348. *
  2349. * If this function returns with an error, then it's possible one or
  2350. * more of the rings is populated (while the rest are not). It is the
  2351. * callers duty to clean those orphaned rings.
  2352. *
  2353. * Return 0 on success, negative on failure
  2354. **/
  2355. static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
  2356. {
  2357. int i, err = 0;
  2358. for (i = 0; i < adapter->num_tx_queues; i++) {
  2359. err = ixgbe_setup_tx_resources(adapter, &adapter->tx_ring[i]);
  2360. if (err) {
  2361. DPRINTK(PROBE, ERR,
  2362. "Allocation for Tx Queue %u failed\n", i);
  2363. break;
  2364. }
  2365. }
  2366. return err;
  2367. }
  2368. /**
  2369. * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
  2370. * @adapter: board private structure
  2371. *
  2372. * If this function returns with an error, then it's possible one or
  2373. * more of the rings is populated (while the rest are not). It is the
  2374. * callers duty to clean those orphaned rings.
  2375. *
  2376. * Return 0 on success, negative on failure
  2377. **/
  2378. static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
  2379. {
  2380. int i, err = 0;
  2381. for (i = 0; i < adapter->num_rx_queues; i++) {
  2382. err = ixgbe_setup_rx_resources(adapter, &adapter->rx_ring[i]);
  2383. if (err) {
  2384. DPRINTK(PROBE, ERR,
  2385. "Allocation for Rx Queue %u failed\n", i);
  2386. break;
  2387. }
  2388. }
  2389. return err;
  2390. }
  2391. /**
  2392. * ixgbe_change_mtu - Change the Maximum Transfer Unit
  2393. * @netdev: network interface device structure
  2394. * @new_mtu: new value for maximum frame size
  2395. *
  2396. * Returns 0 on success, negative on failure
  2397. **/
  2398. static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
  2399. {
  2400. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2401. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2402. if ((max_frame < (ETH_ZLEN + ETH_FCS_LEN)) ||
  2403. (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
  2404. return -EINVAL;
  2405. DPRINTK(PROBE, INFO, "changing MTU from %d to %d\n",
  2406. netdev->mtu, new_mtu);
  2407. /* must set new MTU before calling down or up */
  2408. netdev->mtu = new_mtu;
  2409. if (netif_running(netdev))
  2410. ixgbe_reinit_locked(adapter);
  2411. return 0;
  2412. }
  2413. /**
  2414. * ixgbe_open - Called when a network interface is made active
  2415. * @netdev: network interface device structure
  2416. *
  2417. * Returns 0 on success, negative value on failure
  2418. *
  2419. * The open entry point is called when a network interface is made
  2420. * active by the system (IFF_UP). At this point all resources needed
  2421. * for transmit and receive operations are allocated, the interrupt
  2422. * handler is registered with the OS, the watchdog timer is started,
  2423. * and the stack is notified that the interface is ready.
  2424. **/
  2425. static int ixgbe_open(struct net_device *netdev)
  2426. {
  2427. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2428. int err;
  2429. /* disallow open during test */
  2430. if (test_bit(__IXGBE_TESTING, &adapter->state))
  2431. return -EBUSY;
  2432. /* allocate transmit descriptors */
  2433. err = ixgbe_setup_all_tx_resources(adapter);
  2434. if (err)
  2435. goto err_setup_tx;
  2436. /* allocate receive descriptors */
  2437. err = ixgbe_setup_all_rx_resources(adapter);
  2438. if (err)
  2439. goto err_setup_rx;
  2440. ixgbe_configure(adapter);
  2441. err = ixgbe_request_irq(adapter);
  2442. if (err)
  2443. goto err_req_irq;
  2444. err = ixgbe_up_complete(adapter);
  2445. if (err)
  2446. goto err_up;
  2447. netif_tx_start_all_queues(netdev);
  2448. return 0;
  2449. err_up:
  2450. ixgbe_release_hw_control(adapter);
  2451. ixgbe_free_irq(adapter);
  2452. err_req_irq:
  2453. ixgbe_free_all_rx_resources(adapter);
  2454. err_setup_rx:
  2455. ixgbe_free_all_tx_resources(adapter);
  2456. err_setup_tx:
  2457. ixgbe_reset(adapter);
  2458. return err;
  2459. }
  2460. /**
  2461. * ixgbe_close - Disables a network interface
  2462. * @netdev: network interface device structure
  2463. *
  2464. * Returns 0, this is not allowed to fail
  2465. *
  2466. * The close entry point is called when an interface is de-activated
  2467. * by the OS. The hardware is still under the drivers control, but
  2468. * needs to be disabled. A global MAC reset is issued to stop the
  2469. * hardware, and all transmit and receive resources are freed.
  2470. **/
  2471. static int ixgbe_close(struct net_device *netdev)
  2472. {
  2473. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2474. ixgbe_down(adapter);
  2475. ixgbe_free_irq(adapter);
  2476. ixgbe_free_all_tx_resources(adapter);
  2477. ixgbe_free_all_rx_resources(adapter);
  2478. ixgbe_release_hw_control(adapter);
  2479. return 0;
  2480. }
  2481. /**
  2482. * ixgbe_update_stats - Update the board statistics counters.
  2483. * @adapter: board private structure
  2484. **/
  2485. void ixgbe_update_stats(struct ixgbe_adapter *adapter)
  2486. {
  2487. struct ixgbe_hw *hw = &adapter->hw;
  2488. u64 total_mpc = 0;
  2489. u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
  2490. adapter->stats.crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
  2491. for (i = 0; i < 8; i++) {
  2492. /* for packet buffers not used, the register should read 0 */
  2493. mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
  2494. missed_rx += mpc;
  2495. adapter->stats.mpc[i] += mpc;
  2496. total_mpc += adapter->stats.mpc[i];
  2497. adapter->stats.rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
  2498. }
  2499. adapter->stats.gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
  2500. /* work around hardware counting issue */
  2501. adapter->stats.gprc -= missed_rx;
  2502. /* 82598 hardware only has a 32 bit counter in the high register */
  2503. adapter->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
  2504. adapter->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
  2505. adapter->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORH);
  2506. bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
  2507. adapter->stats.bprc += bprc;
  2508. adapter->stats.mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
  2509. adapter->stats.mprc -= bprc;
  2510. adapter->stats.roc += IXGBE_READ_REG(hw, IXGBE_ROC);
  2511. adapter->stats.prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
  2512. adapter->stats.prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
  2513. adapter->stats.prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
  2514. adapter->stats.prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
  2515. adapter->stats.prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
  2516. adapter->stats.prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
  2517. adapter->stats.rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
  2518. adapter->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
  2519. adapter->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
  2520. lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
  2521. adapter->stats.lxontxc += lxon;
  2522. lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
  2523. adapter->stats.lxofftxc += lxoff;
  2524. adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
  2525. adapter->stats.gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
  2526. adapter->stats.mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
  2527. /*
  2528. * 82598 errata - tx of flow control packets is included in tx counters
  2529. */
  2530. xon_off_tot = lxon + lxoff;
  2531. adapter->stats.gptc -= xon_off_tot;
  2532. adapter->stats.mptc -= xon_off_tot;
  2533. adapter->stats.gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
  2534. adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
  2535. adapter->stats.rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
  2536. adapter->stats.rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
  2537. adapter->stats.tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
  2538. adapter->stats.ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
  2539. adapter->stats.ptc64 -= xon_off_tot;
  2540. adapter->stats.ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
  2541. adapter->stats.ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
  2542. adapter->stats.ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
  2543. adapter->stats.ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
  2544. adapter->stats.ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
  2545. adapter->stats.bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
  2546. /* Fill out the OS statistics structure */
  2547. adapter->net_stats.multicast = adapter->stats.mprc;
  2548. /* Rx Errors */
  2549. adapter->net_stats.rx_errors = adapter->stats.crcerrs +
  2550. adapter->stats.rlec;
  2551. adapter->net_stats.rx_dropped = 0;
  2552. adapter->net_stats.rx_length_errors = adapter->stats.rlec;
  2553. adapter->net_stats.rx_crc_errors = adapter->stats.crcerrs;
  2554. adapter->net_stats.rx_missed_errors = total_mpc;
  2555. }
  2556. /**
  2557. * ixgbe_watchdog - Timer Call-back
  2558. * @data: pointer to adapter cast into an unsigned long
  2559. **/
  2560. static void ixgbe_watchdog(unsigned long data)
  2561. {
  2562. struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
  2563. struct net_device *netdev = adapter->netdev;
  2564. bool link_up;
  2565. u32 link_speed = 0;
  2566. adapter->hw.mac.ops.check_link(&adapter->hw, &(link_speed), &link_up);
  2567. if (link_up) {
  2568. if (!netif_carrier_ok(netdev)) {
  2569. u32 frctl = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
  2570. u32 rmcs = IXGBE_READ_REG(&adapter->hw, IXGBE_RMCS);
  2571. #define FLOW_RX (frctl & IXGBE_FCTRL_RFCE)
  2572. #define FLOW_TX (rmcs & IXGBE_RMCS_TFCE_802_3X)
  2573. DPRINTK(LINK, INFO, "NIC Link is Up %s, "
  2574. "Flow Control: %s\n",
  2575. (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
  2576. "10 Gbps" :
  2577. (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
  2578. "1 Gbps" : "unknown speed")),
  2579. ((FLOW_RX && FLOW_TX) ? "RX/TX" :
  2580. (FLOW_RX ? "RX" :
  2581. (FLOW_TX ? "TX" : "None"))));
  2582. netif_carrier_on(netdev);
  2583. netif_tx_wake_all_queues(netdev);
  2584. } else {
  2585. /* Force detection of hung controller */
  2586. adapter->detect_tx_hung = true;
  2587. }
  2588. } else {
  2589. if (netif_carrier_ok(netdev)) {
  2590. DPRINTK(LINK, INFO, "NIC Link is Down\n");
  2591. netif_carrier_off(netdev);
  2592. netif_tx_stop_all_queues(netdev);
  2593. }
  2594. }
  2595. ixgbe_update_stats(adapter);
  2596. if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
  2597. /* Cause software interrupt to ensure rx rings are cleaned */
  2598. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  2599. u32 eics =
  2600. (1 << (adapter->num_msix_vectors - NON_Q_VECTORS)) - 1;
  2601. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, eics);
  2602. } else {
  2603. /* for legacy and MSI interrupts don't set any bits that
  2604. * are enabled for EIAM, because this operation would
  2605. * set *both* EIMS and EICS for any bit in EIAM */
  2606. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
  2607. (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
  2608. }
  2609. /* Reset the timer */
  2610. mod_timer(&adapter->watchdog_timer,
  2611. round_jiffies(jiffies + 2 * HZ));
  2612. }
  2613. }
  2614. static int ixgbe_tso(struct ixgbe_adapter *adapter,
  2615. struct ixgbe_ring *tx_ring, struct sk_buff *skb,
  2616. u32 tx_flags, u8 *hdr_len)
  2617. {
  2618. struct ixgbe_adv_tx_context_desc *context_desc;
  2619. unsigned int i;
  2620. int err;
  2621. struct ixgbe_tx_buffer *tx_buffer_info;
  2622. u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
  2623. u32 mss_l4len_idx = 0, l4len;
  2624. if (skb_is_gso(skb)) {
  2625. if (skb_header_cloned(skb)) {
  2626. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  2627. if (err)
  2628. return err;
  2629. }
  2630. l4len = tcp_hdrlen(skb);
  2631. *hdr_len += l4len;
  2632. if (skb->protocol == htons(ETH_P_IP)) {
  2633. struct iphdr *iph = ip_hdr(skb);
  2634. iph->tot_len = 0;
  2635. iph->check = 0;
  2636. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  2637. iph->daddr, 0,
  2638. IPPROTO_TCP,
  2639. 0);
  2640. adapter->hw_tso_ctxt++;
  2641. } else if (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6) {
  2642. ipv6_hdr(skb)->payload_len = 0;
  2643. tcp_hdr(skb)->check =
  2644. ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  2645. &ipv6_hdr(skb)->daddr,
  2646. 0, IPPROTO_TCP, 0);
  2647. adapter->hw_tso6_ctxt++;
  2648. }
  2649. i = tx_ring->next_to_use;
  2650. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  2651. context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
  2652. /* VLAN MACLEN IPLEN */
  2653. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  2654. vlan_macip_lens |=
  2655. (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
  2656. vlan_macip_lens |= ((skb_network_offset(skb)) <<
  2657. IXGBE_ADVTXD_MACLEN_SHIFT);
  2658. *hdr_len += skb_network_offset(skb);
  2659. vlan_macip_lens |=
  2660. (skb_transport_header(skb) - skb_network_header(skb));
  2661. *hdr_len +=
  2662. (skb_transport_header(skb) - skb_network_header(skb));
  2663. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  2664. context_desc->seqnum_seed = 0;
  2665. /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
  2666. type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
  2667. IXGBE_ADVTXD_DTYP_CTXT);
  2668. if (skb->protocol == htons(ETH_P_IP))
  2669. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
  2670. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
  2671. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
  2672. /* MSS L4LEN IDX */
  2673. mss_l4len_idx |=
  2674. (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
  2675. mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
  2676. /* use index 1 for TSO */
  2677. mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
  2678. context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
  2679. tx_buffer_info->time_stamp = jiffies;
  2680. tx_buffer_info->next_to_watch = i;
  2681. i++;
  2682. if (i == tx_ring->count)
  2683. i = 0;
  2684. tx_ring->next_to_use = i;
  2685. return true;
  2686. }
  2687. return false;
  2688. }
  2689. static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
  2690. struct ixgbe_ring *tx_ring,
  2691. struct sk_buff *skb, u32 tx_flags)
  2692. {
  2693. struct ixgbe_adv_tx_context_desc *context_desc;
  2694. unsigned int i;
  2695. struct ixgbe_tx_buffer *tx_buffer_info;
  2696. u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
  2697. if (skb->ip_summed == CHECKSUM_PARTIAL ||
  2698. (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
  2699. i = tx_ring->next_to_use;
  2700. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  2701. context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
  2702. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  2703. vlan_macip_lens |=
  2704. (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
  2705. vlan_macip_lens |= (skb_network_offset(skb) <<
  2706. IXGBE_ADVTXD_MACLEN_SHIFT);
  2707. if (skb->ip_summed == CHECKSUM_PARTIAL)
  2708. vlan_macip_lens |= (skb_transport_header(skb) -
  2709. skb_network_header(skb));
  2710. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  2711. context_desc->seqnum_seed = 0;
  2712. type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
  2713. IXGBE_ADVTXD_DTYP_CTXT);
  2714. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2715. switch (skb->protocol) {
  2716. case __constant_htons(ETH_P_IP):
  2717. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
  2718. if (ip_hdr(skb)->protocol == IPPROTO_TCP)
  2719. type_tucmd_mlhl |=
  2720. IXGBE_ADVTXD_TUCMD_L4T_TCP;
  2721. break;
  2722. case __constant_htons(ETH_P_IPV6):
  2723. /* XXX what about other V6 headers?? */
  2724. if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
  2725. type_tucmd_mlhl |=
  2726. IXGBE_ADVTXD_TUCMD_L4T_TCP;
  2727. break;
  2728. default:
  2729. if (unlikely(net_ratelimit())) {
  2730. DPRINTK(PROBE, WARNING,
  2731. "partial checksum but proto=%x!\n",
  2732. skb->protocol);
  2733. }
  2734. break;
  2735. }
  2736. }
  2737. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
  2738. /* use index zero for tx checksum offload */
  2739. context_desc->mss_l4len_idx = 0;
  2740. tx_buffer_info->time_stamp = jiffies;
  2741. tx_buffer_info->next_to_watch = i;
  2742. adapter->hw_csum_tx_good++;
  2743. i++;
  2744. if (i == tx_ring->count)
  2745. i = 0;
  2746. tx_ring->next_to_use = i;
  2747. return true;
  2748. }
  2749. return false;
  2750. }
  2751. static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
  2752. struct ixgbe_ring *tx_ring,
  2753. struct sk_buff *skb, unsigned int first)
  2754. {
  2755. struct ixgbe_tx_buffer *tx_buffer_info;
  2756. unsigned int len = skb->len;
  2757. unsigned int offset = 0, size, count = 0, i;
  2758. unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
  2759. unsigned int f;
  2760. len -= skb->data_len;
  2761. i = tx_ring->next_to_use;
  2762. while (len) {
  2763. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  2764. size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
  2765. tx_buffer_info->length = size;
  2766. tx_buffer_info->dma = pci_map_single(adapter->pdev,
  2767. skb->data + offset,
  2768. size, PCI_DMA_TODEVICE);
  2769. tx_buffer_info->time_stamp = jiffies;
  2770. tx_buffer_info->next_to_watch = i;
  2771. len -= size;
  2772. offset += size;
  2773. count++;
  2774. i++;
  2775. if (i == tx_ring->count)
  2776. i = 0;
  2777. }
  2778. for (f = 0; f < nr_frags; f++) {
  2779. struct skb_frag_struct *frag;
  2780. frag = &skb_shinfo(skb)->frags[f];
  2781. len = frag->size;
  2782. offset = frag->page_offset;
  2783. while (len) {
  2784. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  2785. size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
  2786. tx_buffer_info->length = size;
  2787. tx_buffer_info->dma = pci_map_page(adapter->pdev,
  2788. frag->page,
  2789. offset,
  2790. size, PCI_DMA_TODEVICE);
  2791. tx_buffer_info->time_stamp = jiffies;
  2792. tx_buffer_info->next_to_watch = i;
  2793. len -= size;
  2794. offset += size;
  2795. count++;
  2796. i++;
  2797. if (i == tx_ring->count)
  2798. i = 0;
  2799. }
  2800. }
  2801. if (i == 0)
  2802. i = tx_ring->count - 1;
  2803. else
  2804. i = i - 1;
  2805. tx_ring->tx_buffer_info[i].skb = skb;
  2806. tx_ring->tx_buffer_info[first].next_to_watch = i;
  2807. return count;
  2808. }
  2809. static void ixgbe_tx_queue(struct ixgbe_adapter *adapter,
  2810. struct ixgbe_ring *tx_ring,
  2811. int tx_flags, int count, u32 paylen, u8 hdr_len)
  2812. {
  2813. union ixgbe_adv_tx_desc *tx_desc = NULL;
  2814. struct ixgbe_tx_buffer *tx_buffer_info;
  2815. u32 olinfo_status = 0, cmd_type_len = 0;
  2816. unsigned int i;
  2817. u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
  2818. cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
  2819. cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
  2820. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  2821. cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
  2822. if (tx_flags & IXGBE_TX_FLAGS_TSO) {
  2823. cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
  2824. olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
  2825. IXGBE_ADVTXD_POPTS_SHIFT;
  2826. /* use index 1 context for tso */
  2827. olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
  2828. if (tx_flags & IXGBE_TX_FLAGS_IPV4)
  2829. olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
  2830. IXGBE_ADVTXD_POPTS_SHIFT;
  2831. } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
  2832. olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
  2833. IXGBE_ADVTXD_POPTS_SHIFT;
  2834. olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
  2835. i = tx_ring->next_to_use;
  2836. while (count--) {
  2837. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  2838. tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
  2839. tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
  2840. tx_desc->read.cmd_type_len =
  2841. cpu_to_le32(cmd_type_len | tx_buffer_info->length);
  2842. tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
  2843. i++;
  2844. if (i == tx_ring->count)
  2845. i = 0;
  2846. }
  2847. tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
  2848. /*
  2849. * Force memory writes to complete before letting h/w
  2850. * know there are new descriptors to fetch. (Only
  2851. * applicable for weak-ordered memory model archs,
  2852. * such as IA-64).
  2853. */
  2854. wmb();
  2855. tx_ring->next_to_use = i;
  2856. writel(i, adapter->hw.hw_addr + tx_ring->tail);
  2857. }
  2858. static int __ixgbe_maybe_stop_tx(struct net_device *netdev,
  2859. struct ixgbe_ring *tx_ring, int size)
  2860. {
  2861. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2862. netif_stop_subqueue(netdev, tx_ring->queue_index);
  2863. /* Herbert's original patch had:
  2864. * smp_mb__after_netif_stop_queue();
  2865. * but since that doesn't exist yet, just open code it. */
  2866. smp_mb();
  2867. /* We need to check again in a case another CPU has just
  2868. * made room available. */
  2869. if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
  2870. return -EBUSY;
  2871. /* A reprieve! - use start_queue because it doesn't call schedule */
  2872. netif_wake_subqueue(netdev, tx_ring->queue_index);
  2873. ++adapter->restart_queue;
  2874. return 0;
  2875. }
  2876. static int ixgbe_maybe_stop_tx(struct net_device *netdev,
  2877. struct ixgbe_ring *tx_ring, int size)
  2878. {
  2879. if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
  2880. return 0;
  2881. return __ixgbe_maybe_stop_tx(netdev, tx_ring, size);
  2882. }
  2883. static int ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  2884. {
  2885. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2886. struct ixgbe_ring *tx_ring;
  2887. unsigned int len = skb->len;
  2888. unsigned int first;
  2889. unsigned int tx_flags = 0;
  2890. u8 hdr_len = 0;
  2891. int r_idx = 0, tso;
  2892. unsigned int mss = 0;
  2893. int count = 0;
  2894. unsigned int f;
  2895. unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
  2896. len -= skb->data_len;
  2897. r_idx = (adapter->num_tx_queues - 1) & skb->queue_mapping;
  2898. tx_ring = &adapter->tx_ring[r_idx];
  2899. if (skb->len <= 0) {
  2900. dev_kfree_skb(skb);
  2901. return NETDEV_TX_OK;
  2902. }
  2903. mss = skb_shinfo(skb)->gso_size;
  2904. if (mss)
  2905. count++;
  2906. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  2907. count++;
  2908. count += TXD_USE_COUNT(len);
  2909. for (f = 0; f < nr_frags; f++)
  2910. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
  2911. if (ixgbe_maybe_stop_tx(netdev, tx_ring, count)) {
  2912. adapter->tx_busy++;
  2913. return NETDEV_TX_BUSY;
  2914. }
  2915. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  2916. tx_flags |= IXGBE_TX_FLAGS_VLAN;
  2917. tx_flags |= (vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT);
  2918. }
  2919. if (skb->protocol == htons(ETH_P_IP))
  2920. tx_flags |= IXGBE_TX_FLAGS_IPV4;
  2921. first = tx_ring->next_to_use;
  2922. tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len);
  2923. if (tso < 0) {
  2924. dev_kfree_skb_any(skb);
  2925. return NETDEV_TX_OK;
  2926. }
  2927. if (tso)
  2928. tx_flags |= IXGBE_TX_FLAGS_TSO;
  2929. else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags) &&
  2930. (skb->ip_summed == CHECKSUM_PARTIAL))
  2931. tx_flags |= IXGBE_TX_FLAGS_CSUM;
  2932. ixgbe_tx_queue(adapter, tx_ring, tx_flags,
  2933. ixgbe_tx_map(adapter, tx_ring, skb, first),
  2934. skb->len, hdr_len);
  2935. netdev->trans_start = jiffies;
  2936. ixgbe_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
  2937. return NETDEV_TX_OK;
  2938. }
  2939. /**
  2940. * ixgbe_get_stats - Get System Network Statistics
  2941. * @netdev: network interface device structure
  2942. *
  2943. * Returns the address of the device statistics structure.
  2944. * The statistics are actually updated from the timer callback.
  2945. **/
  2946. static struct net_device_stats *ixgbe_get_stats(struct net_device *netdev)
  2947. {
  2948. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2949. /* only return the current stats */
  2950. return &adapter->net_stats;
  2951. }
  2952. /**
  2953. * ixgbe_set_mac - Change the Ethernet Address of the NIC
  2954. * @netdev: network interface device structure
  2955. * @p: pointer to an address structure
  2956. *
  2957. * Returns 0 on success, negative on failure
  2958. **/
  2959. static int ixgbe_set_mac(struct net_device *netdev, void *p)
  2960. {
  2961. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2962. struct sockaddr *addr = p;
  2963. if (!is_valid_ether_addr(addr->sa_data))
  2964. return -EADDRNOTAVAIL;
  2965. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  2966. memcpy(adapter->hw.mac.addr, addr->sa_data, netdev->addr_len);
  2967. ixgbe_set_rar(&adapter->hw, 0, adapter->hw.mac.addr, 0, IXGBE_RAH_AV);
  2968. return 0;
  2969. }
  2970. #ifdef CONFIG_NET_POLL_CONTROLLER
  2971. /*
  2972. * Polling 'interrupt' - used by things like netconsole to send skbs
  2973. * without having to re-enable interrupts. It's not called while
  2974. * the interrupt routine is executing.
  2975. */
  2976. static void ixgbe_netpoll(struct net_device *netdev)
  2977. {
  2978. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2979. disable_irq(adapter->pdev->irq);
  2980. adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
  2981. ixgbe_intr(adapter->pdev->irq, netdev);
  2982. adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
  2983. enable_irq(adapter->pdev->irq);
  2984. }
  2985. #endif
  2986. /**
  2987. * ixgbe_napi_add_all - prep napi structs for use
  2988. * @adapter: private struct
  2989. * helper function to napi_add each possible q_vector->napi
  2990. */
  2991. static void ixgbe_napi_add_all(struct ixgbe_adapter *adapter)
  2992. {
  2993. int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  2994. int (*poll)(struct napi_struct *, int);
  2995. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  2996. poll = &ixgbe_clean_rxonly;
  2997. } else {
  2998. poll = &ixgbe_poll;
  2999. /* only one q_vector for legacy modes */
  3000. q_vectors = 1;
  3001. }
  3002. for (i = 0; i < q_vectors; i++) {
  3003. struct ixgbe_q_vector *q_vector = &adapter->q_vector[i];
  3004. netif_napi_add(adapter->netdev, &q_vector->napi,
  3005. (*poll), 64);
  3006. }
  3007. }
  3008. /**
  3009. * ixgbe_probe - Device Initialization Routine
  3010. * @pdev: PCI device information struct
  3011. * @ent: entry in ixgbe_pci_tbl
  3012. *
  3013. * Returns 0 on success, negative on failure
  3014. *
  3015. * ixgbe_probe initializes an adapter identified by a pci_dev structure.
  3016. * The OS initialization, configuring of the adapter private structure,
  3017. * and a hardware reset occur.
  3018. **/
  3019. static int __devinit ixgbe_probe(struct pci_dev *pdev,
  3020. const struct pci_device_id *ent)
  3021. {
  3022. struct net_device *netdev;
  3023. struct ixgbe_adapter *adapter = NULL;
  3024. struct ixgbe_hw *hw;
  3025. const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
  3026. unsigned long mmio_start, mmio_len;
  3027. static int cards_found;
  3028. int i, err, pci_using_dac;
  3029. u16 link_status, link_speed, link_width;
  3030. u32 part_num;
  3031. err = pci_enable_device(pdev);
  3032. if (err)
  3033. return err;
  3034. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK) &&
  3035. !pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK)) {
  3036. pci_using_dac = 1;
  3037. } else {
  3038. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3039. if (err) {
  3040. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  3041. if (err) {
  3042. dev_err(&pdev->dev, "No usable DMA "
  3043. "configuration, aborting\n");
  3044. goto err_dma;
  3045. }
  3046. }
  3047. pci_using_dac = 0;
  3048. }
  3049. err = pci_request_regions(pdev, ixgbe_driver_name);
  3050. if (err) {
  3051. dev_err(&pdev->dev, "pci_request_regions failed 0x%x\n", err);
  3052. goto err_pci_reg;
  3053. }
  3054. pci_set_master(pdev);
  3055. pci_save_state(pdev);
  3056. netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), MAX_TX_QUEUES);
  3057. if (!netdev) {
  3058. err = -ENOMEM;
  3059. goto err_alloc_etherdev;
  3060. }
  3061. SET_NETDEV_DEV(netdev, &pdev->dev);
  3062. pci_set_drvdata(pdev, netdev);
  3063. adapter = netdev_priv(netdev);
  3064. adapter->netdev = netdev;
  3065. adapter->pdev = pdev;
  3066. hw = &adapter->hw;
  3067. hw->back = adapter;
  3068. adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
  3069. mmio_start = pci_resource_start(pdev, 0);
  3070. mmio_len = pci_resource_len(pdev, 0);
  3071. hw->hw_addr = ioremap(mmio_start, mmio_len);
  3072. if (!hw->hw_addr) {
  3073. err = -EIO;
  3074. goto err_ioremap;
  3075. }
  3076. for (i = 1; i <= 5; i++) {
  3077. if (pci_resource_len(pdev, i) == 0)
  3078. continue;
  3079. }
  3080. netdev->open = &ixgbe_open;
  3081. netdev->stop = &ixgbe_close;
  3082. netdev->hard_start_xmit = &ixgbe_xmit_frame;
  3083. netdev->get_stats = &ixgbe_get_stats;
  3084. netdev->set_rx_mode = &ixgbe_set_rx_mode;
  3085. netdev->set_multicast_list = &ixgbe_set_rx_mode;
  3086. netdev->set_mac_address = &ixgbe_set_mac;
  3087. netdev->change_mtu = &ixgbe_change_mtu;
  3088. ixgbe_set_ethtool_ops(netdev);
  3089. netdev->tx_timeout = &ixgbe_tx_timeout;
  3090. netdev->watchdog_timeo = 5 * HZ;
  3091. netdev->vlan_rx_register = ixgbe_vlan_rx_register;
  3092. netdev->vlan_rx_add_vid = ixgbe_vlan_rx_add_vid;
  3093. netdev->vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid;
  3094. #ifdef CONFIG_NET_POLL_CONTROLLER
  3095. netdev->poll_controller = ixgbe_netpoll;
  3096. #endif
  3097. strcpy(netdev->name, pci_name(pdev));
  3098. netdev->mem_start = mmio_start;
  3099. netdev->mem_end = mmio_start + mmio_len;
  3100. adapter->bd_number = cards_found;
  3101. /* PCI config space info */
  3102. hw->vendor_id = pdev->vendor;
  3103. hw->device_id = pdev->device;
  3104. hw->revision_id = pdev->revision;
  3105. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  3106. hw->subsystem_device_id = pdev->subsystem_device;
  3107. /* Setup hw api */
  3108. memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
  3109. hw->mac.type = ii->mac;
  3110. err = ii->get_invariants(hw);
  3111. if (err)
  3112. goto err_hw_init;
  3113. /* setup the private structure */
  3114. err = ixgbe_sw_init(adapter);
  3115. if (err)
  3116. goto err_sw_init;
  3117. netdev->features = NETIF_F_SG |
  3118. NETIF_F_IP_CSUM |
  3119. NETIF_F_HW_VLAN_TX |
  3120. NETIF_F_HW_VLAN_RX |
  3121. NETIF_F_HW_VLAN_FILTER;
  3122. netdev->features |= NETIF_F_IPV6_CSUM;
  3123. netdev->features |= NETIF_F_TSO;
  3124. netdev->features |= NETIF_F_TSO6;
  3125. netdev->features |= NETIF_F_LRO;
  3126. netdev->vlan_features |= NETIF_F_TSO;
  3127. netdev->vlan_features |= NETIF_F_TSO6;
  3128. netdev->vlan_features |= NETIF_F_IP_CSUM;
  3129. netdev->vlan_features |= NETIF_F_SG;
  3130. if (pci_using_dac)
  3131. netdev->features |= NETIF_F_HIGHDMA;
  3132. /* make sure the EEPROM is good */
  3133. if (ixgbe_validate_eeprom_checksum(hw, NULL) < 0) {
  3134. dev_err(&pdev->dev, "The EEPROM Checksum Is Not Valid\n");
  3135. err = -EIO;
  3136. goto err_eeprom;
  3137. }
  3138. memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
  3139. memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
  3140. if (ixgbe_validate_mac_addr(netdev->dev_addr)) {
  3141. err = -EIO;
  3142. goto err_eeprom;
  3143. }
  3144. init_timer(&adapter->watchdog_timer);
  3145. adapter->watchdog_timer.function = &ixgbe_watchdog;
  3146. adapter->watchdog_timer.data = (unsigned long)adapter;
  3147. INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
  3148. err = ixgbe_init_interrupt_scheme(adapter);
  3149. if (err)
  3150. goto err_sw_init;
  3151. /* print bus type/speed/width info */
  3152. pci_read_config_word(pdev, IXGBE_PCI_LINK_STATUS, &link_status);
  3153. link_speed = link_status & IXGBE_PCI_LINK_SPEED;
  3154. link_width = link_status & IXGBE_PCI_LINK_WIDTH;
  3155. dev_info(&pdev->dev, "(PCI Express:%s:%s) "
  3156. "%02x:%02x:%02x:%02x:%02x:%02x\n",
  3157. ((link_speed == IXGBE_PCI_LINK_SPEED_5000) ? "5.0Gb/s" :
  3158. (link_speed == IXGBE_PCI_LINK_SPEED_2500) ? "2.5Gb/s" :
  3159. "Unknown"),
  3160. ((link_width == IXGBE_PCI_LINK_WIDTH_8) ? "Width x8" :
  3161. (link_width == IXGBE_PCI_LINK_WIDTH_4) ? "Width x4" :
  3162. (link_width == IXGBE_PCI_LINK_WIDTH_2) ? "Width x2" :
  3163. (link_width == IXGBE_PCI_LINK_WIDTH_1) ? "Width x1" :
  3164. "Unknown"),
  3165. netdev->dev_addr[0], netdev->dev_addr[1], netdev->dev_addr[2],
  3166. netdev->dev_addr[3], netdev->dev_addr[4], netdev->dev_addr[5]);
  3167. ixgbe_read_part_num(hw, &part_num);
  3168. dev_info(&pdev->dev, "MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
  3169. hw->mac.type, hw->phy.type,
  3170. (part_num >> 8), (part_num & 0xff));
  3171. if (link_width <= IXGBE_PCI_LINK_WIDTH_4) {
  3172. dev_warn(&pdev->dev, "PCI-Express bandwidth available for "
  3173. "this card is not sufficient for optimal "
  3174. "performance.\n");
  3175. dev_warn(&pdev->dev, "For optimal performance a x8 "
  3176. "PCI-Express slot is required.\n");
  3177. }
  3178. /* reset the hardware with the new settings */
  3179. ixgbe_start_hw(hw);
  3180. netif_carrier_off(netdev);
  3181. netif_tx_stop_all_queues(netdev);
  3182. ixgbe_napi_add_all(adapter);
  3183. strcpy(netdev->name, "eth%d");
  3184. err = register_netdev(netdev);
  3185. if (err)
  3186. goto err_register;
  3187. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  3188. if (dca_add_requester(&pdev->dev) == 0) {
  3189. adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
  3190. /* always use CB2 mode, difference is masked
  3191. * in the CB driver */
  3192. IXGBE_WRITE_REG(hw, IXGBE_DCA_CTRL, 2);
  3193. ixgbe_setup_dca(adapter);
  3194. }
  3195. #endif
  3196. dev_info(&pdev->dev, "Intel(R) 10 Gigabit Network Connection\n");
  3197. cards_found++;
  3198. return 0;
  3199. err_register:
  3200. ixgbe_release_hw_control(adapter);
  3201. err_hw_init:
  3202. err_sw_init:
  3203. ixgbe_reset_interrupt_capability(adapter);
  3204. err_eeprom:
  3205. iounmap(hw->hw_addr);
  3206. err_ioremap:
  3207. free_netdev(netdev);
  3208. err_alloc_etherdev:
  3209. pci_release_regions(pdev);
  3210. err_pci_reg:
  3211. err_dma:
  3212. pci_disable_device(pdev);
  3213. return err;
  3214. }
  3215. /**
  3216. * ixgbe_remove - Device Removal Routine
  3217. * @pdev: PCI device information struct
  3218. *
  3219. * ixgbe_remove is called by the PCI subsystem to alert the driver
  3220. * that it should release a PCI device. The could be caused by a
  3221. * Hot-Plug event, or because the driver is going to be removed from
  3222. * memory.
  3223. **/
  3224. static void __devexit ixgbe_remove(struct pci_dev *pdev)
  3225. {
  3226. struct net_device *netdev = pci_get_drvdata(pdev);
  3227. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3228. set_bit(__IXGBE_DOWN, &adapter->state);
  3229. del_timer_sync(&adapter->watchdog_timer);
  3230. flush_scheduled_work();
  3231. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  3232. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  3233. adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
  3234. dca_remove_requester(&pdev->dev);
  3235. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
  3236. }
  3237. #endif
  3238. unregister_netdev(netdev);
  3239. ixgbe_reset_interrupt_capability(adapter);
  3240. ixgbe_release_hw_control(adapter);
  3241. iounmap(adapter->hw.hw_addr);
  3242. pci_release_regions(pdev);
  3243. DPRINTK(PROBE, INFO, "complete\n");
  3244. kfree(adapter->tx_ring);
  3245. kfree(adapter->rx_ring);
  3246. free_netdev(netdev);
  3247. pci_disable_device(pdev);
  3248. }
  3249. /**
  3250. * ixgbe_io_error_detected - called when PCI error is detected
  3251. * @pdev: Pointer to PCI device
  3252. * @state: The current pci connection state
  3253. *
  3254. * This function is called after a PCI bus error affecting
  3255. * this device has been detected.
  3256. */
  3257. static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
  3258. pci_channel_state_t state)
  3259. {
  3260. struct net_device *netdev = pci_get_drvdata(pdev);
  3261. struct ixgbe_adapter *adapter = netdev->priv;
  3262. netif_device_detach(netdev);
  3263. if (netif_running(netdev))
  3264. ixgbe_down(adapter);
  3265. pci_disable_device(pdev);
  3266. /* Request a slot slot reset. */
  3267. return PCI_ERS_RESULT_NEED_RESET;
  3268. }
  3269. /**
  3270. * ixgbe_io_slot_reset - called after the pci bus has been reset.
  3271. * @pdev: Pointer to PCI device
  3272. *
  3273. * Restart the card from scratch, as if from a cold-boot.
  3274. */
  3275. static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
  3276. {
  3277. struct net_device *netdev = pci_get_drvdata(pdev);
  3278. struct ixgbe_adapter *adapter = netdev->priv;
  3279. if (pci_enable_device(pdev)) {
  3280. DPRINTK(PROBE, ERR,
  3281. "Cannot re-enable PCI device after reset.\n");
  3282. return PCI_ERS_RESULT_DISCONNECT;
  3283. }
  3284. pci_set_master(pdev);
  3285. pci_restore_state(pdev);
  3286. pci_enable_wake(pdev, PCI_D3hot, 0);
  3287. pci_enable_wake(pdev, PCI_D3cold, 0);
  3288. ixgbe_reset(adapter);
  3289. return PCI_ERS_RESULT_RECOVERED;
  3290. }
  3291. /**
  3292. * ixgbe_io_resume - called when traffic can start flowing again.
  3293. * @pdev: Pointer to PCI device
  3294. *
  3295. * This callback is called when the error recovery driver tells us that
  3296. * its OK to resume normal operation.
  3297. */
  3298. static void ixgbe_io_resume(struct pci_dev *pdev)
  3299. {
  3300. struct net_device *netdev = pci_get_drvdata(pdev);
  3301. struct ixgbe_adapter *adapter = netdev->priv;
  3302. if (netif_running(netdev)) {
  3303. if (ixgbe_up(adapter)) {
  3304. DPRINTK(PROBE, INFO, "ixgbe_up failed after reset\n");
  3305. return;
  3306. }
  3307. }
  3308. netif_device_attach(netdev);
  3309. }
  3310. static struct pci_error_handlers ixgbe_err_handler = {
  3311. .error_detected = ixgbe_io_error_detected,
  3312. .slot_reset = ixgbe_io_slot_reset,
  3313. .resume = ixgbe_io_resume,
  3314. };
  3315. static struct pci_driver ixgbe_driver = {
  3316. .name = ixgbe_driver_name,
  3317. .id_table = ixgbe_pci_tbl,
  3318. .probe = ixgbe_probe,
  3319. .remove = __devexit_p(ixgbe_remove),
  3320. #ifdef CONFIG_PM
  3321. .suspend = ixgbe_suspend,
  3322. .resume = ixgbe_resume,
  3323. #endif
  3324. .shutdown = ixgbe_shutdown,
  3325. .err_handler = &ixgbe_err_handler
  3326. };
  3327. /**
  3328. * ixgbe_init_module - Driver Registration Routine
  3329. *
  3330. * ixgbe_init_module is the first routine called when the driver is
  3331. * loaded. All it does is register with the PCI subsystem.
  3332. **/
  3333. static int __init ixgbe_init_module(void)
  3334. {
  3335. int ret;
  3336. printk(KERN_INFO "%s: %s - version %s\n", ixgbe_driver_name,
  3337. ixgbe_driver_string, ixgbe_driver_version);
  3338. printk(KERN_INFO "%s: %s\n", ixgbe_driver_name, ixgbe_copyright);
  3339. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  3340. dca_register_notify(&dca_notifier);
  3341. #endif
  3342. ret = pci_register_driver(&ixgbe_driver);
  3343. return ret;
  3344. }
  3345. module_init(ixgbe_init_module);
  3346. /**
  3347. * ixgbe_exit_module - Driver Exit Cleanup Routine
  3348. *
  3349. * ixgbe_exit_module is called just before the driver is removed
  3350. * from memory.
  3351. **/
  3352. static void __exit ixgbe_exit_module(void)
  3353. {
  3354. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  3355. dca_unregister_notify(&dca_notifier);
  3356. #endif
  3357. pci_unregister_driver(&ixgbe_driver);
  3358. }
  3359. #if defined(CONFIG_DCA) || defined (CONFIG_DCA_MODULE)
  3360. static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
  3361. void *p)
  3362. {
  3363. int ret_val;
  3364. ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
  3365. __ixgbe_notify_dca);
  3366. return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
  3367. }
  3368. #endif /* CONFIG_DCA or CONFIG_DCA_MODULE */
  3369. module_exit(ixgbe_exit_module);
  3370. /* ixgbe_main.c */