i915_gem_gtt.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gen6_gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gen6_gtt_pte_t gen6_pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. static int gen6_ppgtt_enable(struct drm_device *dev)
  70. {
  71. drm_i915_private_t *dev_priv = dev->dev_private;
  72. uint32_t pd_offset;
  73. struct intel_ring_buffer *ring;
  74. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  75. gen6_gtt_pte_t __iomem *pd_addr;
  76. uint32_t pd_entry;
  77. int i;
  78. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  79. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  80. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  81. dma_addr_t pt_addr;
  82. pt_addr = ppgtt->pt_dma_addr[i];
  83. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  84. pd_entry |= GEN6_PDE_VALID;
  85. writel(pd_entry, pd_addr + i);
  86. }
  87. readl(pd_addr);
  88. pd_offset = ppgtt->pd_offset;
  89. pd_offset /= 64; /* in cachelines, */
  90. pd_offset <<= 16;
  91. if (INTEL_INFO(dev)->gen == 6) {
  92. uint32_t ecochk, gab_ctl, ecobits;
  93. ecobits = I915_READ(GAC_ECO_BITS);
  94. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  95. ECOBITS_PPGTT_CACHE64B);
  96. gab_ctl = I915_READ(GAB_CTL);
  97. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  98. ecochk = I915_READ(GAM_ECOCHK);
  99. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  100. ECOCHK_PPGTT_CACHE64B);
  101. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  102. } else if (INTEL_INFO(dev)->gen >= 7) {
  103. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  104. /* GFX_MODE is per-ring on gen7+ */
  105. }
  106. for_each_ring(ring, dev_priv, i) {
  107. if (INTEL_INFO(dev)->gen >= 7)
  108. I915_WRITE(RING_MODE_GEN7(ring),
  109. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  110. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  111. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  112. }
  113. return 0;
  114. }
  115. /* PPGTT support for Sandybdrige/Gen6 and later */
  116. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  117. unsigned first_entry,
  118. unsigned num_entries)
  119. {
  120. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  121. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  122. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  123. unsigned last_pte, i;
  124. scratch_pte = gen6_pte_encode(ppgtt->dev,
  125. ppgtt->scratch_page_dma_addr,
  126. I915_CACHE_LLC);
  127. while (num_entries) {
  128. last_pte = first_pte + num_entries;
  129. if (last_pte > I915_PPGTT_PT_ENTRIES)
  130. last_pte = I915_PPGTT_PT_ENTRIES;
  131. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  132. for (i = first_pte; i < last_pte; i++)
  133. pt_vaddr[i] = scratch_pte;
  134. kunmap_atomic(pt_vaddr);
  135. num_entries -= last_pte - first_pte;
  136. first_pte = 0;
  137. act_pt++;
  138. }
  139. }
  140. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  141. struct sg_table *pages,
  142. unsigned first_entry,
  143. enum i915_cache_level cache_level)
  144. {
  145. gen6_gtt_pte_t *pt_vaddr;
  146. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  147. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  148. struct sg_page_iter sg_iter;
  149. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  150. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  151. dma_addr_t page_addr;
  152. page_addr = sg_page_iter_dma_address(&sg_iter);
  153. pt_vaddr[act_pte] = gen6_pte_encode(ppgtt->dev, page_addr,
  154. cache_level);
  155. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  156. kunmap_atomic(pt_vaddr);
  157. act_pt++;
  158. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  159. act_pte = 0;
  160. }
  161. }
  162. kunmap_atomic(pt_vaddr);
  163. }
  164. static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
  165. {
  166. int i;
  167. if (ppgtt->pt_dma_addr) {
  168. for (i = 0; i < ppgtt->num_pd_entries; i++)
  169. pci_unmap_page(ppgtt->dev->pdev,
  170. ppgtt->pt_dma_addr[i],
  171. 4096, PCI_DMA_BIDIRECTIONAL);
  172. }
  173. kfree(ppgtt->pt_dma_addr);
  174. for (i = 0; i < ppgtt->num_pd_entries; i++)
  175. __free_page(ppgtt->pt_pages[i]);
  176. kfree(ppgtt->pt_pages);
  177. kfree(ppgtt);
  178. }
  179. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  180. {
  181. struct drm_device *dev = ppgtt->dev;
  182. struct drm_i915_private *dev_priv = dev->dev_private;
  183. unsigned first_pd_entry_in_global_pt;
  184. int i;
  185. int ret = -ENOMEM;
  186. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  187. * entries. For aliasing ppgtt support we just steal them at the end for
  188. * now. */
  189. first_pd_entry_in_global_pt =
  190. gtt_total_entries(dev_priv->gtt) - I915_PPGTT_PD_ENTRIES;
  191. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  192. ppgtt->enable = gen6_ppgtt_enable;
  193. ppgtt->clear_range = gen6_ppgtt_clear_range;
  194. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  195. ppgtt->cleanup = gen6_ppgtt_cleanup;
  196. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  197. GFP_KERNEL);
  198. if (!ppgtt->pt_pages)
  199. return -ENOMEM;
  200. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  201. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  202. if (!ppgtt->pt_pages[i])
  203. goto err_pt_alloc;
  204. }
  205. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  206. GFP_KERNEL);
  207. if (!ppgtt->pt_dma_addr)
  208. goto err_pt_alloc;
  209. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  210. dma_addr_t pt_addr;
  211. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  212. PCI_DMA_BIDIRECTIONAL);
  213. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  214. ret = -EIO;
  215. goto err_pd_pin;
  216. }
  217. ppgtt->pt_dma_addr[i] = pt_addr;
  218. }
  219. ppgtt->clear_range(ppgtt, 0,
  220. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  221. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  222. return 0;
  223. err_pd_pin:
  224. if (ppgtt->pt_dma_addr) {
  225. for (i--; i >= 0; i--)
  226. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  227. 4096, PCI_DMA_BIDIRECTIONAL);
  228. }
  229. err_pt_alloc:
  230. kfree(ppgtt->pt_dma_addr);
  231. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  232. if (ppgtt->pt_pages[i])
  233. __free_page(ppgtt->pt_pages[i]);
  234. }
  235. kfree(ppgtt->pt_pages);
  236. return ret;
  237. }
  238. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  239. {
  240. struct drm_i915_private *dev_priv = dev->dev_private;
  241. struct i915_hw_ppgtt *ppgtt;
  242. int ret;
  243. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  244. if (!ppgtt)
  245. return -ENOMEM;
  246. ppgtt->dev = dev;
  247. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  248. if (INTEL_INFO(dev)->gen < 8)
  249. ret = gen6_ppgtt_init(ppgtt);
  250. else
  251. BUG();
  252. if (ret)
  253. kfree(ppgtt);
  254. else
  255. dev_priv->mm.aliasing_ppgtt = ppgtt;
  256. return ret;
  257. }
  258. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  259. {
  260. struct drm_i915_private *dev_priv = dev->dev_private;
  261. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  262. if (!ppgtt)
  263. return;
  264. ppgtt->cleanup(ppgtt);
  265. dev_priv->mm.aliasing_ppgtt = NULL;
  266. }
  267. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  268. struct drm_i915_gem_object *obj,
  269. enum i915_cache_level cache_level)
  270. {
  271. ppgtt->insert_entries(ppgtt, obj->pages,
  272. obj->gtt_space->start >> PAGE_SHIFT,
  273. cache_level);
  274. }
  275. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  276. struct drm_i915_gem_object *obj)
  277. {
  278. ppgtt->clear_range(ppgtt,
  279. obj->gtt_space->start >> PAGE_SHIFT,
  280. obj->base.size >> PAGE_SHIFT);
  281. }
  282. extern int intel_iommu_gfx_mapped;
  283. /* Certain Gen5 chipsets require require idling the GPU before
  284. * unmapping anything from the GTT when VT-d is enabled.
  285. */
  286. static inline bool needs_idle_maps(struct drm_device *dev)
  287. {
  288. #ifdef CONFIG_INTEL_IOMMU
  289. /* Query intel_iommu to see if we need the workaround. Presumably that
  290. * was loaded first.
  291. */
  292. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  293. return true;
  294. #endif
  295. return false;
  296. }
  297. static bool do_idling(struct drm_i915_private *dev_priv)
  298. {
  299. bool ret = dev_priv->mm.interruptible;
  300. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  301. dev_priv->mm.interruptible = false;
  302. if (i915_gpu_idle(dev_priv->dev)) {
  303. DRM_ERROR("Couldn't idle GPU\n");
  304. /* Wait a bit, in hopes it avoids the hang */
  305. udelay(10);
  306. }
  307. }
  308. return ret;
  309. }
  310. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  311. {
  312. if (unlikely(dev_priv->gtt.do_idle_maps))
  313. dev_priv->mm.interruptible = interruptible;
  314. }
  315. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  316. {
  317. struct drm_i915_private *dev_priv = dev->dev_private;
  318. struct drm_i915_gem_object *obj;
  319. /* First fill our portion of the GTT with scratch pages */
  320. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  321. dev_priv->gtt.total / PAGE_SIZE);
  322. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  323. i915_gem_clflush_object(obj);
  324. i915_gem_gtt_bind_object(obj, obj->cache_level);
  325. }
  326. i915_gem_chipset_flush(dev);
  327. }
  328. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  329. {
  330. if (obj->has_dma_mapping)
  331. return 0;
  332. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  333. obj->pages->sgl, obj->pages->nents,
  334. PCI_DMA_BIDIRECTIONAL))
  335. return -ENOSPC;
  336. return 0;
  337. }
  338. /*
  339. * Binds an object into the global gtt with the specified cache level. The object
  340. * will be accessible to the GPU via commands whose operands reference offsets
  341. * within the global GTT as well as accessible by the GPU through the GMADR
  342. * mapped BAR (dev_priv->mm.gtt->gtt).
  343. */
  344. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  345. struct sg_table *st,
  346. unsigned int first_entry,
  347. enum i915_cache_level level)
  348. {
  349. struct drm_i915_private *dev_priv = dev->dev_private;
  350. gen6_gtt_pte_t __iomem *gtt_entries =
  351. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  352. int i = 0;
  353. struct sg_page_iter sg_iter;
  354. dma_addr_t addr;
  355. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  356. addr = sg_page_iter_dma_address(&sg_iter);
  357. iowrite32(gen6_pte_encode(dev, addr, level), &gtt_entries[i]);
  358. i++;
  359. }
  360. /* XXX: This serves as a posting read to make sure that the PTE has
  361. * actually been updated. There is some concern that even though
  362. * registers and PTEs are within the same BAR that they are potentially
  363. * of NUMA access patterns. Therefore, even with the way we assume
  364. * hardware should work, we must keep this posting read for paranoia.
  365. */
  366. if (i != 0)
  367. WARN_ON(readl(&gtt_entries[i-1])
  368. != gen6_pte_encode(dev, addr, level));
  369. /* This next bit makes the above posting read even more important. We
  370. * want to flush the TLBs only after we're certain all the PTE updates
  371. * have finished.
  372. */
  373. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  374. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  375. }
  376. static void gen6_ggtt_clear_range(struct drm_device *dev,
  377. unsigned int first_entry,
  378. unsigned int num_entries)
  379. {
  380. struct drm_i915_private *dev_priv = dev->dev_private;
  381. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  382. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  383. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  384. int i;
  385. if (WARN(num_entries > max_entries,
  386. "First entry = %d; Num entries = %d (max=%d)\n",
  387. first_entry, num_entries, max_entries))
  388. num_entries = max_entries;
  389. scratch_pte = gen6_pte_encode(dev, dev_priv->gtt.scratch_page_dma,
  390. I915_CACHE_LLC);
  391. for (i = 0; i < num_entries; i++)
  392. iowrite32(scratch_pte, &gtt_base[i]);
  393. readl(gtt_base);
  394. }
  395. static void i915_ggtt_insert_entries(struct drm_device *dev,
  396. struct sg_table *st,
  397. unsigned int pg_start,
  398. enum i915_cache_level cache_level)
  399. {
  400. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  401. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  402. intel_gtt_insert_sg_entries(st, pg_start, flags);
  403. }
  404. static void i915_ggtt_clear_range(struct drm_device *dev,
  405. unsigned int first_entry,
  406. unsigned int num_entries)
  407. {
  408. intel_gtt_clear_range(first_entry, num_entries);
  409. }
  410. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  411. enum i915_cache_level cache_level)
  412. {
  413. struct drm_device *dev = obj->base.dev;
  414. struct drm_i915_private *dev_priv = dev->dev_private;
  415. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  416. obj->gtt_space->start >> PAGE_SHIFT,
  417. cache_level);
  418. obj->has_global_gtt_mapping = 1;
  419. }
  420. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  421. {
  422. struct drm_device *dev = obj->base.dev;
  423. struct drm_i915_private *dev_priv = dev->dev_private;
  424. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  425. obj->gtt_space->start >> PAGE_SHIFT,
  426. obj->base.size >> PAGE_SHIFT);
  427. obj->has_global_gtt_mapping = 0;
  428. }
  429. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  430. {
  431. struct drm_device *dev = obj->base.dev;
  432. struct drm_i915_private *dev_priv = dev->dev_private;
  433. bool interruptible;
  434. interruptible = do_idling(dev_priv);
  435. if (!obj->has_dma_mapping)
  436. dma_unmap_sg(&dev->pdev->dev,
  437. obj->pages->sgl, obj->pages->nents,
  438. PCI_DMA_BIDIRECTIONAL);
  439. undo_idling(dev_priv, interruptible);
  440. }
  441. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  442. unsigned long color,
  443. unsigned long *start,
  444. unsigned long *end)
  445. {
  446. if (node->color != color)
  447. *start += 4096;
  448. if (!list_empty(&node->node_list)) {
  449. node = list_entry(node->node_list.next,
  450. struct drm_mm_node,
  451. node_list);
  452. if (node->allocated && node->color != color)
  453. *end -= 4096;
  454. }
  455. }
  456. void i915_gem_setup_global_gtt(struct drm_device *dev,
  457. unsigned long start,
  458. unsigned long mappable_end,
  459. unsigned long end)
  460. {
  461. /* Let GEM Manage all of the aperture.
  462. *
  463. * However, leave one page at the end still bound to the scratch page.
  464. * There are a number of places where the hardware apparently prefetches
  465. * past the end of the object, and we've seen multiple hangs with the
  466. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  467. * aperture. One page should be enough to keep any prefetching inside
  468. * of the aperture.
  469. */
  470. drm_i915_private_t *dev_priv = dev->dev_private;
  471. struct drm_mm_node *entry;
  472. struct drm_i915_gem_object *obj;
  473. unsigned long hole_start, hole_end;
  474. BUG_ON(mappable_end > end);
  475. /* Subtract the guard page ... */
  476. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  477. if (!HAS_LLC(dev))
  478. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  479. /* Mark any preallocated objects as occupied */
  480. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  481. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  482. obj->gtt_offset, obj->base.size);
  483. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  484. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  485. obj->gtt_offset,
  486. obj->base.size,
  487. false);
  488. obj->has_global_gtt_mapping = 1;
  489. }
  490. dev_priv->gtt.start = start;
  491. dev_priv->gtt.total = end - start;
  492. /* Clear any non-preallocated blocks */
  493. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  494. hole_start, hole_end) {
  495. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  496. hole_start, hole_end);
  497. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  498. (hole_end-hole_start) / PAGE_SIZE);
  499. }
  500. /* And finally clear the reserved guard page */
  501. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  502. }
  503. static bool
  504. intel_enable_ppgtt(struct drm_device *dev)
  505. {
  506. if (i915_enable_ppgtt >= 0)
  507. return i915_enable_ppgtt;
  508. #ifdef CONFIG_INTEL_IOMMU
  509. /* Disable ppgtt on SNB if VT-d is on. */
  510. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  511. return false;
  512. #endif
  513. return true;
  514. }
  515. void i915_gem_init_global_gtt(struct drm_device *dev)
  516. {
  517. struct drm_i915_private *dev_priv = dev->dev_private;
  518. unsigned long gtt_size, mappable_size;
  519. gtt_size = dev_priv->gtt.total;
  520. mappable_size = dev_priv->gtt.mappable_end;
  521. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  522. int ret;
  523. if (INTEL_INFO(dev)->gen <= 7) {
  524. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  525. * aperture accordingly when using aliasing ppgtt. */
  526. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  527. }
  528. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  529. ret = i915_gem_init_aliasing_ppgtt(dev);
  530. if (!ret)
  531. return;
  532. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  533. drm_mm_takedown(&dev_priv->mm.gtt_space);
  534. gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  535. }
  536. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  537. }
  538. static int setup_scratch_page(struct drm_device *dev)
  539. {
  540. struct drm_i915_private *dev_priv = dev->dev_private;
  541. struct page *page;
  542. dma_addr_t dma_addr;
  543. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  544. if (page == NULL)
  545. return -ENOMEM;
  546. get_page(page);
  547. set_pages_uc(page, 1);
  548. #ifdef CONFIG_INTEL_IOMMU
  549. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  550. PCI_DMA_BIDIRECTIONAL);
  551. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  552. return -EINVAL;
  553. #else
  554. dma_addr = page_to_phys(page);
  555. #endif
  556. dev_priv->gtt.scratch_page = page;
  557. dev_priv->gtt.scratch_page_dma = dma_addr;
  558. return 0;
  559. }
  560. static void teardown_scratch_page(struct drm_device *dev)
  561. {
  562. struct drm_i915_private *dev_priv = dev->dev_private;
  563. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  564. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  565. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  566. put_page(dev_priv->gtt.scratch_page);
  567. __free_page(dev_priv->gtt.scratch_page);
  568. }
  569. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  570. {
  571. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  572. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  573. return snb_gmch_ctl << 20;
  574. }
  575. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  576. {
  577. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  578. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  579. return snb_gmch_ctl << 25; /* 32 MB units */
  580. }
  581. static inline size_t gen7_get_stolen_size(u16 snb_gmch_ctl)
  582. {
  583. static const int stolen_decoder[] = {
  584. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  585. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  586. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  587. return stolen_decoder[snb_gmch_ctl] << 20;
  588. }
  589. static int gen6_gmch_probe(struct drm_device *dev,
  590. size_t *gtt_total,
  591. size_t *stolen,
  592. phys_addr_t *mappable_base,
  593. unsigned long *mappable_end)
  594. {
  595. struct drm_i915_private *dev_priv = dev->dev_private;
  596. phys_addr_t gtt_bus_addr;
  597. unsigned int gtt_size;
  598. u16 snb_gmch_ctl;
  599. int ret;
  600. *mappable_base = pci_resource_start(dev->pdev, 2);
  601. *mappable_end = pci_resource_len(dev->pdev, 2);
  602. /* 64/512MB is the current min/max we actually know of, but this is just
  603. * a coarse sanity check.
  604. */
  605. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  606. DRM_ERROR("Unknown GMADR size (%lx)\n",
  607. dev_priv->gtt.mappable_end);
  608. return -ENXIO;
  609. }
  610. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  611. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  612. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  613. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  614. if (IS_GEN7(dev) && !IS_VALLEYVIEW(dev))
  615. *stolen = gen7_get_stolen_size(snb_gmch_ctl);
  616. else
  617. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  618. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  619. /* For Modern GENs the PTEs and register space are split in the BAR */
  620. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  621. (pci_resource_len(dev->pdev, 0) / 2);
  622. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  623. if (!dev_priv->gtt.gsm) {
  624. DRM_ERROR("Failed to map the gtt page table\n");
  625. return -ENOMEM;
  626. }
  627. ret = setup_scratch_page(dev);
  628. if (ret)
  629. DRM_ERROR("Scratch setup failed\n");
  630. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  631. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  632. return ret;
  633. }
  634. static void gen6_gmch_remove(struct drm_device *dev)
  635. {
  636. struct drm_i915_private *dev_priv = dev->dev_private;
  637. iounmap(dev_priv->gtt.gsm);
  638. teardown_scratch_page(dev_priv->dev);
  639. }
  640. static int i915_gmch_probe(struct drm_device *dev,
  641. size_t *gtt_total,
  642. size_t *stolen,
  643. phys_addr_t *mappable_base,
  644. unsigned long *mappable_end)
  645. {
  646. struct drm_i915_private *dev_priv = dev->dev_private;
  647. int ret;
  648. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  649. if (!ret) {
  650. DRM_ERROR("failed to set up gmch\n");
  651. return -EIO;
  652. }
  653. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  654. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  655. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  656. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  657. return 0;
  658. }
  659. static void i915_gmch_remove(struct drm_device *dev)
  660. {
  661. intel_gmch_remove();
  662. }
  663. int i915_gem_gtt_init(struct drm_device *dev)
  664. {
  665. struct drm_i915_private *dev_priv = dev->dev_private;
  666. struct i915_gtt *gtt = &dev_priv->gtt;
  667. unsigned long gtt_size;
  668. int ret;
  669. if (INTEL_INFO(dev)->gen <= 5) {
  670. dev_priv->gtt.gtt_probe = i915_gmch_probe;
  671. dev_priv->gtt.gtt_remove = i915_gmch_remove;
  672. } else {
  673. dev_priv->gtt.gtt_probe = gen6_gmch_probe;
  674. dev_priv->gtt.gtt_remove = gen6_gmch_remove;
  675. }
  676. ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total,
  677. &dev_priv->gtt.stolen_size,
  678. &gtt->mappable_base,
  679. &gtt->mappable_end);
  680. if (ret)
  681. return ret;
  682. gtt_size = (dev_priv->gtt.total >> PAGE_SHIFT) * sizeof(gen6_gtt_pte_t);
  683. /* GMADR is the PCI mmio aperture into the global GTT. */
  684. DRM_INFO("Memory usable by graphics device = %zdM\n",
  685. dev_priv->gtt.total >> 20);
  686. DRM_DEBUG_DRIVER("GMADR size = %ldM\n",
  687. dev_priv->gtt.mappable_end >> 20);
  688. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n",
  689. dev_priv->gtt.stolen_size >> 20);
  690. return 0;
  691. }