da8xx-fb.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/clk.h>
  31. #include <linux/cpufreq.h>
  32. #include <linux/console.h>
  33. #include <linux/slab.h>
  34. #include <linux/lcm.h>
  35. #include <video/da8xx-fb.h>
  36. #include <asm/div64.h>
  37. #define DRIVER_NAME "da8xx_lcdc"
  38. #define LCD_VERSION_1 1
  39. #define LCD_VERSION_2 2
  40. /* LCD Status Register */
  41. #define LCD_END_OF_FRAME1 BIT(9)
  42. #define LCD_END_OF_FRAME0 BIT(8)
  43. #define LCD_PL_LOAD_DONE BIT(6)
  44. #define LCD_FIFO_UNDERFLOW BIT(5)
  45. #define LCD_SYNC_LOST BIT(2)
  46. /* LCD DMA Control Register */
  47. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  48. #define LCD_DMA_BURST_1 0x0
  49. #define LCD_DMA_BURST_2 0x1
  50. #define LCD_DMA_BURST_4 0x2
  51. #define LCD_DMA_BURST_8 0x3
  52. #define LCD_DMA_BURST_16 0x4
  53. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  54. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  55. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  56. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  57. /* LCD Control Register */
  58. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  59. #define LCD_RASTER_MODE 0x01
  60. /* LCD Raster Control Register */
  61. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  62. #define PALETTE_AND_DATA 0x00
  63. #define PALETTE_ONLY 0x01
  64. #define DATA_ONLY 0x02
  65. #define LCD_MONO_8BIT_MODE BIT(9)
  66. #define LCD_RASTER_ORDER BIT(8)
  67. #define LCD_TFT_MODE BIT(7)
  68. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  69. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  70. #define LCD_V1_PL_INT_ENA BIT(4)
  71. #define LCD_V2_PL_INT_ENA BIT(6)
  72. #define LCD_MONOCHROME_MODE BIT(1)
  73. #define LCD_RASTER_ENABLE BIT(0)
  74. #define LCD_TFT_ALT_ENABLE BIT(23)
  75. #define LCD_STN_565_ENABLE BIT(24)
  76. #define LCD_V2_DMA_CLK_EN BIT(2)
  77. #define LCD_V2_LIDD_CLK_EN BIT(1)
  78. #define LCD_V2_CORE_CLK_EN BIT(0)
  79. #define LCD_V2_LPP_B10 26
  80. /* LCD Raster Timing 2 Register */
  81. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  82. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  83. #define LCD_SYNC_CTRL BIT(25)
  84. #define LCD_SYNC_EDGE BIT(24)
  85. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  86. #define LCD_INVERT_LINE_CLOCK BIT(21)
  87. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  88. /* LCD Block */
  89. #define LCD_PID_REG 0x0
  90. #define LCD_CTRL_REG 0x4
  91. #define LCD_STAT_REG 0x8
  92. #define LCD_RASTER_CTRL_REG 0x28
  93. #define LCD_RASTER_TIMING_0_REG 0x2C
  94. #define LCD_RASTER_TIMING_1_REG 0x30
  95. #define LCD_RASTER_TIMING_2_REG 0x34
  96. #define LCD_DMA_CTRL_REG 0x40
  97. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  98. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  99. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  100. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  101. /* Interrupt Registers available only in Version 2 */
  102. #define LCD_RAW_STAT_REG 0x58
  103. #define LCD_MASKED_STAT_REG 0x5c
  104. #define LCD_INT_ENABLE_SET_REG 0x60
  105. #define LCD_INT_ENABLE_CLR_REG 0x64
  106. #define LCD_END_OF_INT_IND_REG 0x68
  107. /* Clock registers available only on Version 2 */
  108. #define LCD_CLK_ENABLE_REG 0x6c
  109. #define LCD_CLK_RESET_REG 0x70
  110. #define LCD_CLK_MAIN_RESET BIT(3)
  111. #define LCD_NUM_BUFFERS 2
  112. #define WSI_TIMEOUT 50
  113. #define PALETTE_SIZE 256
  114. #define LEFT_MARGIN 64
  115. #define RIGHT_MARGIN 64
  116. #define UPPER_MARGIN 32
  117. #define LOWER_MARGIN 32
  118. static resource_size_t da8xx_fb_reg_base;
  119. static struct resource *lcdc_regs;
  120. static unsigned int lcd_revision;
  121. static irq_handler_t lcdc_irq_handler;
  122. static inline unsigned int lcdc_read(unsigned int addr)
  123. {
  124. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  125. }
  126. static inline void lcdc_write(unsigned int val, unsigned int addr)
  127. {
  128. __raw_writel(val, da8xx_fb_reg_base + (addr));
  129. }
  130. struct da8xx_fb_par {
  131. resource_size_t p_palette_base;
  132. unsigned char *v_palette_base;
  133. dma_addr_t vram_phys;
  134. unsigned long vram_size;
  135. void *vram_virt;
  136. unsigned int dma_start;
  137. unsigned int dma_end;
  138. struct clk *lcdc_clk;
  139. int irq;
  140. unsigned short pseudo_palette[16];
  141. unsigned int palette_sz;
  142. unsigned int pxl_clk;
  143. int blank;
  144. wait_queue_head_t vsync_wait;
  145. int vsync_flag;
  146. int vsync_timeout;
  147. #ifdef CONFIG_CPU_FREQ
  148. struct notifier_block freq_transition;
  149. unsigned int lcd_fck_rate;
  150. #endif
  151. void (*panel_power_ctrl)(int);
  152. };
  153. /* Variable Screen Information */
  154. static struct fb_var_screeninfo da8xx_fb_var __devinitdata = {
  155. .xoffset = 0,
  156. .yoffset = 0,
  157. .transp = {0, 0, 0},
  158. .nonstd = 0,
  159. .activate = 0,
  160. .height = -1,
  161. .width = -1,
  162. .accel_flags = 0,
  163. .left_margin = LEFT_MARGIN,
  164. .right_margin = RIGHT_MARGIN,
  165. .upper_margin = UPPER_MARGIN,
  166. .lower_margin = LOWER_MARGIN,
  167. .sync = 0,
  168. .vmode = FB_VMODE_NONINTERLACED
  169. };
  170. static struct fb_fix_screeninfo da8xx_fb_fix __devinitdata = {
  171. .id = "DA8xx FB Drv",
  172. .type = FB_TYPE_PACKED_PIXELS,
  173. .type_aux = 0,
  174. .visual = FB_VISUAL_PSEUDOCOLOR,
  175. .xpanstep = 0,
  176. .ypanstep = 1,
  177. .ywrapstep = 0,
  178. .accel = FB_ACCEL_NONE
  179. };
  180. struct da8xx_panel {
  181. const char name[25]; /* Full name <vendor>_<model> */
  182. unsigned short width;
  183. unsigned short height;
  184. int hfp; /* Horizontal front porch */
  185. int hbp; /* Horizontal back porch */
  186. int hsw; /* Horizontal Sync Pulse Width */
  187. int vfp; /* Vertical front porch */
  188. int vbp; /* Vertical back porch */
  189. int vsw; /* Vertical Sync Pulse Width */
  190. unsigned int pxl_clk; /* Pixel clock */
  191. unsigned char invert_pxl_clk; /* Invert Pixel clock */
  192. };
  193. static struct da8xx_panel known_lcd_panels[] = {
  194. /* Sharp LCD035Q3DG01 */
  195. [0] = {
  196. .name = "Sharp_LCD035Q3DG01",
  197. .width = 320,
  198. .height = 240,
  199. .hfp = 8,
  200. .hbp = 6,
  201. .hsw = 0,
  202. .vfp = 2,
  203. .vbp = 2,
  204. .vsw = 0,
  205. .pxl_clk = 4608000,
  206. .invert_pxl_clk = 1,
  207. },
  208. /* Sharp LK043T1DG01 */
  209. [1] = {
  210. .name = "Sharp_LK043T1DG01",
  211. .width = 480,
  212. .height = 272,
  213. .hfp = 2,
  214. .hbp = 2,
  215. .hsw = 41,
  216. .vfp = 2,
  217. .vbp = 2,
  218. .vsw = 10,
  219. .pxl_clk = 7833600,
  220. .invert_pxl_clk = 0,
  221. },
  222. [2] = {
  223. /* Hitachi SP10Q010 */
  224. .name = "SP10Q010",
  225. .width = 320,
  226. .height = 240,
  227. .hfp = 10,
  228. .hbp = 10,
  229. .hsw = 10,
  230. .vfp = 10,
  231. .vbp = 10,
  232. .vsw = 10,
  233. .pxl_clk = 7833600,
  234. .invert_pxl_clk = 0,
  235. },
  236. };
  237. /* Enable the Raster Engine of the LCD Controller */
  238. static inline void lcd_enable_raster(void)
  239. {
  240. u32 reg;
  241. /* Bring LCDC out of reset */
  242. if (lcd_revision == LCD_VERSION_2)
  243. lcdc_write(0, LCD_CLK_RESET_REG);
  244. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  245. if (!(reg & LCD_RASTER_ENABLE))
  246. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  247. }
  248. /* Disable the Raster Engine of the LCD Controller */
  249. static inline void lcd_disable_raster(void)
  250. {
  251. u32 reg;
  252. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  253. if (reg & LCD_RASTER_ENABLE)
  254. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  255. if (lcd_revision == LCD_VERSION_2)
  256. /* Write 1 to reset LCDC */
  257. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  258. }
  259. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  260. {
  261. u32 start;
  262. u32 end;
  263. u32 reg_ras;
  264. u32 reg_dma;
  265. u32 reg_int;
  266. /* init reg to clear PLM (loading mode) fields */
  267. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  268. reg_ras &= ~(3 << 20);
  269. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  270. if (load_mode == LOAD_DATA) {
  271. start = par->dma_start;
  272. end = par->dma_end;
  273. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  274. if (lcd_revision == LCD_VERSION_1) {
  275. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  276. } else {
  277. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  278. LCD_V2_END_OF_FRAME0_INT_ENA |
  279. LCD_V2_END_OF_FRAME1_INT_ENA;
  280. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  281. }
  282. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  283. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  284. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  285. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  286. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  287. } else if (load_mode == LOAD_PALETTE) {
  288. start = par->p_palette_base;
  289. end = start + par->palette_sz - 1;
  290. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  291. if (lcd_revision == LCD_VERSION_1) {
  292. reg_ras |= LCD_V1_PL_INT_ENA;
  293. } else {
  294. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  295. LCD_V2_PL_INT_ENA;
  296. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  297. }
  298. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  299. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  300. }
  301. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  302. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  303. /*
  304. * The Raster enable bit must be set after all other control fields are
  305. * set.
  306. */
  307. lcd_enable_raster();
  308. }
  309. /* Configure the Burst Size of DMA */
  310. static int lcd_cfg_dma(int burst_size)
  311. {
  312. u32 reg;
  313. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  314. switch (burst_size) {
  315. case 1:
  316. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  317. break;
  318. case 2:
  319. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  320. break;
  321. case 4:
  322. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  323. break;
  324. case 8:
  325. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  326. break;
  327. case 16:
  328. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  329. break;
  330. default:
  331. return -EINVAL;
  332. }
  333. lcdc_write(reg, LCD_DMA_CTRL_REG);
  334. return 0;
  335. }
  336. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  337. {
  338. u32 reg;
  339. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  340. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  341. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  342. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  343. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  344. }
  345. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  346. int front_porch)
  347. {
  348. u32 reg;
  349. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  350. reg |= ((back_porch & 0xff) << 24)
  351. | ((front_porch & 0xff) << 16)
  352. | ((pulse_width & 0x3f) << 10);
  353. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  354. }
  355. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  356. int front_porch)
  357. {
  358. u32 reg;
  359. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  360. reg |= ((back_porch & 0xff) << 24)
  361. | ((front_porch & 0xff) << 16)
  362. | ((pulse_width & 0x3f) << 10);
  363. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  364. }
  365. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg)
  366. {
  367. u32 reg;
  368. u32 reg_int;
  369. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  370. LCD_MONO_8BIT_MODE |
  371. LCD_MONOCHROME_MODE);
  372. switch (cfg->p_disp_panel->panel_shade) {
  373. case MONOCHROME:
  374. reg |= LCD_MONOCHROME_MODE;
  375. if (cfg->mono_8bit_mode)
  376. reg |= LCD_MONO_8BIT_MODE;
  377. break;
  378. case COLOR_ACTIVE:
  379. reg |= LCD_TFT_MODE;
  380. if (cfg->tft_alt_mode)
  381. reg |= LCD_TFT_ALT_ENABLE;
  382. break;
  383. case COLOR_PASSIVE:
  384. if (cfg->stn_565_mode)
  385. reg |= LCD_STN_565_ENABLE;
  386. break;
  387. default:
  388. return -EINVAL;
  389. }
  390. /* enable additional interrupts here */
  391. if (lcd_revision == LCD_VERSION_1) {
  392. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  393. } else {
  394. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  395. LCD_V2_UNDERFLOW_INT_ENA;
  396. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  397. }
  398. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  399. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  400. if (cfg->sync_ctrl)
  401. reg |= LCD_SYNC_CTRL;
  402. else
  403. reg &= ~LCD_SYNC_CTRL;
  404. if (cfg->sync_edge)
  405. reg |= LCD_SYNC_EDGE;
  406. else
  407. reg &= ~LCD_SYNC_EDGE;
  408. if (cfg->invert_line_clock)
  409. reg |= LCD_INVERT_LINE_CLOCK;
  410. else
  411. reg &= ~LCD_INVERT_LINE_CLOCK;
  412. if (cfg->invert_frm_clock)
  413. reg |= LCD_INVERT_FRAME_CLOCK;
  414. else
  415. reg &= ~LCD_INVERT_FRAME_CLOCK;
  416. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  417. return 0;
  418. }
  419. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  420. u32 bpp, u32 raster_order)
  421. {
  422. u32 reg;
  423. /* Set the Panel Width */
  424. /* Pixels per line = (PPL + 1)*16 */
  425. if (lcd_revision == LCD_VERSION_1) {
  426. /*
  427. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  428. * pixels.
  429. */
  430. width &= 0x3f0;
  431. } else {
  432. /*
  433. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  434. * pixels.
  435. */
  436. width &= 0x7f0;
  437. }
  438. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  439. reg &= 0xfffffc00;
  440. if (lcd_revision == LCD_VERSION_1) {
  441. reg |= ((width >> 4) - 1) << 4;
  442. } else {
  443. width = (width >> 4) - 1;
  444. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  445. }
  446. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  447. /* Set the Panel Height */
  448. /* Set bits 9:0 of Lines Per Pixel */
  449. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  450. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  451. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  452. /* Set bit 10 of Lines Per Pixel */
  453. if (lcd_revision == LCD_VERSION_2) {
  454. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  455. reg |= ((height - 1) & 0x400) << 16;
  456. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  457. }
  458. /* Set the Raster Order of the Frame Buffer */
  459. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  460. if (raster_order)
  461. reg |= LCD_RASTER_ORDER;
  462. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  463. switch (bpp) {
  464. case 1:
  465. case 2:
  466. case 4:
  467. case 16:
  468. par->palette_sz = 16 * 2;
  469. break;
  470. case 8:
  471. par->palette_sz = 256 * 2;
  472. break;
  473. default:
  474. return -EINVAL;
  475. }
  476. return 0;
  477. }
  478. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  479. unsigned blue, unsigned transp,
  480. struct fb_info *info)
  481. {
  482. struct da8xx_fb_par *par = info->par;
  483. unsigned short *palette = (unsigned short *) par->v_palette_base;
  484. u_short pal;
  485. int update_hw = 0;
  486. if (regno > 255)
  487. return 1;
  488. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  489. return 1;
  490. if (info->var.bits_per_pixel == 4) {
  491. if (regno > 15)
  492. return 1;
  493. if (info->var.grayscale) {
  494. pal = regno;
  495. } else {
  496. red >>= 4;
  497. green >>= 8;
  498. blue >>= 12;
  499. pal = (red & 0x0f00);
  500. pal |= (green & 0x00f0);
  501. pal |= (blue & 0x000f);
  502. }
  503. if (regno == 0)
  504. pal |= 0x2000;
  505. palette[regno] = pal;
  506. } else if (info->var.bits_per_pixel == 8) {
  507. red >>= 4;
  508. green >>= 8;
  509. blue >>= 12;
  510. pal = (red & 0x0f00);
  511. pal |= (green & 0x00f0);
  512. pal |= (blue & 0x000f);
  513. if (palette[regno] != pal) {
  514. update_hw = 1;
  515. palette[regno] = pal;
  516. }
  517. } else if ((info->var.bits_per_pixel == 16) && regno < 16) {
  518. red >>= (16 - info->var.red.length);
  519. red <<= info->var.red.offset;
  520. green >>= (16 - info->var.green.length);
  521. green <<= info->var.green.offset;
  522. blue >>= (16 - info->var.blue.length);
  523. blue <<= info->var.blue.offset;
  524. par->pseudo_palette[regno] = red | green | blue;
  525. if (palette[0] != 0x4000) {
  526. update_hw = 1;
  527. palette[0] = 0x4000;
  528. }
  529. }
  530. /* Update the palette in the h/w as needed. */
  531. if (update_hw)
  532. lcd_blit(LOAD_PALETTE, par);
  533. return 0;
  534. }
  535. static void lcd_reset(struct da8xx_fb_par *par)
  536. {
  537. /* Disable the Raster if previously Enabled */
  538. lcd_disable_raster();
  539. /* DMA has to be disabled */
  540. lcdc_write(0, LCD_DMA_CTRL_REG);
  541. lcdc_write(0, LCD_RASTER_CTRL_REG);
  542. if (lcd_revision == LCD_VERSION_2) {
  543. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  544. /* Write 1 to reset */
  545. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  546. lcdc_write(0, LCD_CLK_RESET_REG);
  547. }
  548. }
  549. static void lcd_calc_clk_divider(struct da8xx_fb_par *par)
  550. {
  551. unsigned int lcd_clk, div;
  552. lcd_clk = clk_get_rate(par->lcdc_clk);
  553. div = lcd_clk / par->pxl_clk;
  554. /* Configure the LCD clock divisor. */
  555. lcdc_write(LCD_CLK_DIVISOR(div) |
  556. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  557. if (lcd_revision == LCD_VERSION_2)
  558. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  559. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  560. }
  561. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  562. struct da8xx_panel *panel)
  563. {
  564. u32 bpp;
  565. int ret = 0;
  566. lcd_reset(par);
  567. /* Calculate the divider */
  568. lcd_calc_clk_divider(par);
  569. if (panel->invert_pxl_clk)
  570. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  571. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  572. else
  573. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  574. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  575. /* Configure the DMA burst size. */
  576. ret = lcd_cfg_dma(cfg->dma_burst_sz);
  577. if (ret < 0)
  578. return ret;
  579. /* Configure the AC bias properties. */
  580. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  581. /* Configure the vertical and horizontal sync properties. */
  582. lcd_cfg_vertical_sync(panel->vbp, panel->vsw, panel->vfp);
  583. lcd_cfg_horizontal_sync(panel->hbp, panel->hsw, panel->hfp);
  584. /* Configure for disply */
  585. ret = lcd_cfg_display(cfg);
  586. if (ret < 0)
  587. return ret;
  588. if (QVGA != cfg->p_disp_panel->panel_type)
  589. return -EINVAL;
  590. if (cfg->bpp <= cfg->p_disp_panel->max_bpp &&
  591. cfg->bpp >= cfg->p_disp_panel->min_bpp)
  592. bpp = cfg->bpp;
  593. else
  594. bpp = cfg->p_disp_panel->max_bpp;
  595. if (bpp == 12)
  596. bpp = 16;
  597. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->width,
  598. (unsigned int)panel->height, bpp,
  599. cfg->raster_order);
  600. if (ret < 0)
  601. return ret;
  602. /* Configure FDD */
  603. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  604. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  605. return 0;
  606. }
  607. /* IRQ handler for version 2 of LCDC */
  608. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  609. {
  610. struct da8xx_fb_par *par = arg;
  611. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  612. u32 reg_int;
  613. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  614. lcd_disable_raster();
  615. lcdc_write(stat, LCD_MASKED_STAT_REG);
  616. lcd_enable_raster();
  617. } else if (stat & LCD_PL_LOAD_DONE) {
  618. /*
  619. * Must disable raster before changing state of any control bit.
  620. * And also must be disabled before clearing the PL loading
  621. * interrupt via the following write to the status register. If
  622. * this is done after then one gets multiple PL done interrupts.
  623. */
  624. lcd_disable_raster();
  625. lcdc_write(stat, LCD_MASKED_STAT_REG);
  626. /* Disable PL completion inerrupt */
  627. reg_int = lcdc_read(LCD_INT_ENABLE_CLR_REG) |
  628. (LCD_V2_PL_INT_ENA);
  629. lcdc_write(reg_int, LCD_INT_ENABLE_CLR_REG);
  630. /* Setup and start data loading mode */
  631. lcd_blit(LOAD_DATA, par);
  632. } else {
  633. lcdc_write(stat, LCD_MASKED_STAT_REG);
  634. if (stat & LCD_END_OF_FRAME0) {
  635. lcdc_write(par->dma_start,
  636. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  637. lcdc_write(par->dma_end,
  638. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  639. par->vsync_flag = 1;
  640. wake_up_interruptible(&par->vsync_wait);
  641. }
  642. if (stat & LCD_END_OF_FRAME1) {
  643. lcdc_write(par->dma_start,
  644. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  645. lcdc_write(par->dma_end,
  646. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  647. par->vsync_flag = 1;
  648. wake_up_interruptible(&par->vsync_wait);
  649. }
  650. }
  651. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  652. return IRQ_HANDLED;
  653. }
  654. /* IRQ handler for version 1 LCDC */
  655. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  656. {
  657. struct da8xx_fb_par *par = arg;
  658. u32 stat = lcdc_read(LCD_STAT_REG);
  659. u32 reg_ras;
  660. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  661. lcd_disable_raster();
  662. lcdc_write(stat, LCD_STAT_REG);
  663. lcd_enable_raster();
  664. } else if (stat & LCD_PL_LOAD_DONE) {
  665. /*
  666. * Must disable raster before changing state of any control bit.
  667. * And also must be disabled before clearing the PL loading
  668. * interrupt via the following write to the status register. If
  669. * this is done after then one gets multiple PL done interrupts.
  670. */
  671. lcd_disable_raster();
  672. lcdc_write(stat, LCD_STAT_REG);
  673. /* Disable PL completion inerrupt */
  674. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  675. reg_ras &= ~LCD_V1_PL_INT_ENA;
  676. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  677. /* Setup and start data loading mode */
  678. lcd_blit(LOAD_DATA, par);
  679. } else {
  680. lcdc_write(stat, LCD_STAT_REG);
  681. if (stat & LCD_END_OF_FRAME0) {
  682. lcdc_write(par->dma_start,
  683. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  684. lcdc_write(par->dma_end,
  685. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  686. par->vsync_flag = 1;
  687. wake_up_interruptible(&par->vsync_wait);
  688. }
  689. if (stat & LCD_END_OF_FRAME1) {
  690. lcdc_write(par->dma_start,
  691. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  692. lcdc_write(par->dma_end,
  693. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  694. par->vsync_flag = 1;
  695. wake_up_interruptible(&par->vsync_wait);
  696. }
  697. }
  698. return IRQ_HANDLED;
  699. }
  700. static int fb_check_var(struct fb_var_screeninfo *var,
  701. struct fb_info *info)
  702. {
  703. int err = 0;
  704. switch (var->bits_per_pixel) {
  705. case 1:
  706. case 8:
  707. var->red.offset = 0;
  708. var->red.length = 8;
  709. var->green.offset = 0;
  710. var->green.length = 8;
  711. var->blue.offset = 0;
  712. var->blue.length = 8;
  713. var->transp.offset = 0;
  714. var->transp.length = 0;
  715. var->nonstd = 0;
  716. break;
  717. case 4:
  718. var->red.offset = 0;
  719. var->red.length = 4;
  720. var->green.offset = 0;
  721. var->green.length = 4;
  722. var->blue.offset = 0;
  723. var->blue.length = 4;
  724. var->transp.offset = 0;
  725. var->transp.length = 0;
  726. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  727. break;
  728. case 16: /* RGB 565 */
  729. var->red.offset = 11;
  730. var->red.length = 5;
  731. var->green.offset = 5;
  732. var->green.length = 6;
  733. var->blue.offset = 0;
  734. var->blue.length = 5;
  735. var->transp.offset = 0;
  736. var->transp.length = 0;
  737. var->nonstd = 0;
  738. break;
  739. default:
  740. err = -EINVAL;
  741. }
  742. var->red.msb_right = 0;
  743. var->green.msb_right = 0;
  744. var->blue.msb_right = 0;
  745. var->transp.msb_right = 0;
  746. return err;
  747. }
  748. #ifdef CONFIG_CPU_FREQ
  749. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  750. unsigned long val, void *data)
  751. {
  752. struct da8xx_fb_par *par;
  753. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  754. if (val == CPUFREQ_POSTCHANGE) {
  755. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  756. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  757. lcd_disable_raster();
  758. lcd_calc_clk_divider(par);
  759. lcd_enable_raster();
  760. }
  761. }
  762. return 0;
  763. }
  764. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  765. {
  766. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  767. return cpufreq_register_notifier(&par->freq_transition,
  768. CPUFREQ_TRANSITION_NOTIFIER);
  769. }
  770. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  771. {
  772. cpufreq_unregister_notifier(&par->freq_transition,
  773. CPUFREQ_TRANSITION_NOTIFIER);
  774. }
  775. #endif
  776. static int __devexit fb_remove(struct platform_device *dev)
  777. {
  778. struct fb_info *info = dev_get_drvdata(&dev->dev);
  779. if (info) {
  780. struct da8xx_fb_par *par = info->par;
  781. #ifdef CONFIG_CPU_FREQ
  782. lcd_da8xx_cpufreq_deregister(par);
  783. #endif
  784. if (par->panel_power_ctrl)
  785. par->panel_power_ctrl(0);
  786. lcd_disable_raster();
  787. lcdc_write(0, LCD_RASTER_CTRL_REG);
  788. /* disable DMA */
  789. lcdc_write(0, LCD_DMA_CTRL_REG);
  790. unregister_framebuffer(info);
  791. fb_dealloc_cmap(&info->cmap);
  792. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  793. par->p_palette_base);
  794. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  795. par->vram_phys);
  796. free_irq(par->irq, par);
  797. clk_disable(par->lcdc_clk);
  798. clk_put(par->lcdc_clk);
  799. framebuffer_release(info);
  800. iounmap((void __iomem *)da8xx_fb_reg_base);
  801. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  802. }
  803. return 0;
  804. }
  805. /*
  806. * Function to wait for vertical sync which for this LCD peripheral
  807. * translates into waiting for the current raster frame to complete.
  808. */
  809. static int fb_wait_for_vsync(struct fb_info *info)
  810. {
  811. struct da8xx_fb_par *par = info->par;
  812. int ret;
  813. /*
  814. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  815. * race condition here where the ISR could have occurred just before or
  816. * just after this set. But since we are just coarsely waiting for
  817. * a frame to complete then that's OK. i.e. if the frame completed
  818. * just before this code executed then we have to wait another full
  819. * frame time but there is no way to avoid such a situation. On the
  820. * other hand if the frame completed just after then we don't need
  821. * to wait long at all. Either way we are guaranteed to return to the
  822. * user immediately after a frame completion which is all that is
  823. * required.
  824. */
  825. par->vsync_flag = 0;
  826. ret = wait_event_interruptible_timeout(par->vsync_wait,
  827. par->vsync_flag != 0,
  828. par->vsync_timeout);
  829. if (ret < 0)
  830. return ret;
  831. if (ret == 0)
  832. return -ETIMEDOUT;
  833. return 0;
  834. }
  835. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  836. unsigned long arg)
  837. {
  838. struct lcd_sync_arg sync_arg;
  839. switch (cmd) {
  840. case FBIOGET_CONTRAST:
  841. case FBIOPUT_CONTRAST:
  842. case FBIGET_BRIGHTNESS:
  843. case FBIPUT_BRIGHTNESS:
  844. case FBIGET_COLOR:
  845. case FBIPUT_COLOR:
  846. return -ENOTTY;
  847. case FBIPUT_HSYNC:
  848. if (copy_from_user(&sync_arg, (char *)arg,
  849. sizeof(struct lcd_sync_arg)))
  850. return -EFAULT;
  851. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  852. sync_arg.pulse_width,
  853. sync_arg.front_porch);
  854. break;
  855. case FBIPUT_VSYNC:
  856. if (copy_from_user(&sync_arg, (char *)arg,
  857. sizeof(struct lcd_sync_arg)))
  858. return -EFAULT;
  859. lcd_cfg_vertical_sync(sync_arg.back_porch,
  860. sync_arg.pulse_width,
  861. sync_arg.front_porch);
  862. break;
  863. case FBIO_WAITFORVSYNC:
  864. return fb_wait_for_vsync(info);
  865. default:
  866. return -EINVAL;
  867. }
  868. return 0;
  869. }
  870. static int cfb_blank(int blank, struct fb_info *info)
  871. {
  872. struct da8xx_fb_par *par = info->par;
  873. int ret = 0;
  874. if (par->blank == blank)
  875. return 0;
  876. par->blank = blank;
  877. switch (blank) {
  878. case FB_BLANK_UNBLANK:
  879. if (par->panel_power_ctrl)
  880. par->panel_power_ctrl(1);
  881. lcd_enable_raster();
  882. break;
  883. case FB_BLANK_POWERDOWN:
  884. if (par->panel_power_ctrl)
  885. par->panel_power_ctrl(0);
  886. lcd_disable_raster();
  887. break;
  888. default:
  889. ret = -EINVAL;
  890. }
  891. return ret;
  892. }
  893. /*
  894. * Set new x,y offsets in the virtual display for the visible area and switch
  895. * to the new mode.
  896. */
  897. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  898. struct fb_info *fbi)
  899. {
  900. int ret = 0;
  901. struct fb_var_screeninfo new_var;
  902. struct da8xx_fb_par *par = fbi->par;
  903. struct fb_fix_screeninfo *fix = &fbi->fix;
  904. unsigned int end;
  905. unsigned int start;
  906. if (var->xoffset != fbi->var.xoffset ||
  907. var->yoffset != fbi->var.yoffset) {
  908. memcpy(&new_var, &fbi->var, sizeof(new_var));
  909. new_var.xoffset = var->xoffset;
  910. new_var.yoffset = var->yoffset;
  911. if (fb_check_var(&new_var, fbi))
  912. ret = -EINVAL;
  913. else {
  914. memcpy(&fbi->var, &new_var, sizeof(new_var));
  915. start = fix->smem_start +
  916. new_var.yoffset * fix->line_length +
  917. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  918. end = start + fbi->var.yres * fix->line_length - 1;
  919. par->dma_start = start;
  920. par->dma_end = end;
  921. }
  922. }
  923. return ret;
  924. }
  925. static struct fb_ops da8xx_fb_ops = {
  926. .owner = THIS_MODULE,
  927. .fb_check_var = fb_check_var,
  928. .fb_setcolreg = fb_setcolreg,
  929. .fb_pan_display = da8xx_pan_display,
  930. .fb_ioctl = fb_ioctl,
  931. .fb_fillrect = cfb_fillrect,
  932. .fb_copyarea = cfb_copyarea,
  933. .fb_imageblit = cfb_imageblit,
  934. .fb_blank = cfb_blank,
  935. };
  936. /* Calculate and return pixel clock period in pico seconds */
  937. static unsigned int da8xxfb_pixel_clk_period(struct da8xx_fb_par *par)
  938. {
  939. unsigned int lcd_clk, div;
  940. unsigned int configured_pix_clk;
  941. unsigned long long pix_clk_period_picosec = 1000000000000ULL;
  942. lcd_clk = clk_get_rate(par->lcdc_clk);
  943. div = lcd_clk / par->pxl_clk;
  944. configured_pix_clk = (lcd_clk / div);
  945. do_div(pix_clk_period_picosec, configured_pix_clk);
  946. return pix_clk_period_picosec;
  947. }
  948. static int __devinit fb_probe(struct platform_device *device)
  949. {
  950. struct da8xx_lcdc_platform_data *fb_pdata =
  951. device->dev.platform_data;
  952. struct lcd_ctrl_config *lcd_cfg;
  953. struct da8xx_panel *lcdc_info;
  954. struct fb_info *da8xx_fb_info;
  955. struct clk *fb_clk = NULL;
  956. struct da8xx_fb_par *par;
  957. resource_size_t len;
  958. int ret, i;
  959. unsigned long ulcm;
  960. if (fb_pdata == NULL) {
  961. dev_err(&device->dev, "Can not get platform data\n");
  962. return -ENOENT;
  963. }
  964. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  965. if (!lcdc_regs) {
  966. dev_err(&device->dev,
  967. "Can not get memory resource for LCD controller\n");
  968. return -ENOENT;
  969. }
  970. len = resource_size(lcdc_regs);
  971. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  972. if (!lcdc_regs)
  973. return -EBUSY;
  974. da8xx_fb_reg_base = (resource_size_t)ioremap(lcdc_regs->start, len);
  975. if (!da8xx_fb_reg_base) {
  976. ret = -EBUSY;
  977. goto err_request_mem;
  978. }
  979. fb_clk = clk_get(&device->dev, NULL);
  980. if (IS_ERR(fb_clk)) {
  981. dev_err(&device->dev, "Can not get device clock\n");
  982. ret = -ENODEV;
  983. goto err_ioremap;
  984. }
  985. ret = clk_enable(fb_clk);
  986. if (ret)
  987. goto err_clk_put;
  988. /* Determine LCD IP Version */
  989. switch (lcdc_read(LCD_PID_REG)) {
  990. case 0x4C100102:
  991. lcd_revision = LCD_VERSION_1;
  992. break;
  993. case 0x4F200800:
  994. lcd_revision = LCD_VERSION_2;
  995. break;
  996. default:
  997. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  998. "defaulting to LCD revision 1\n",
  999. lcdc_read(LCD_PID_REG));
  1000. lcd_revision = LCD_VERSION_1;
  1001. break;
  1002. }
  1003. for (i = 0, lcdc_info = known_lcd_panels;
  1004. i < ARRAY_SIZE(known_lcd_panels);
  1005. i++, lcdc_info++) {
  1006. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1007. break;
  1008. }
  1009. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1010. dev_err(&device->dev, "GLCD: No valid panel found\n");
  1011. ret = -ENODEV;
  1012. goto err_clk_disable;
  1013. } else
  1014. dev_info(&device->dev, "GLCD: Found %s panel\n",
  1015. fb_pdata->type);
  1016. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1017. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1018. &device->dev);
  1019. if (!da8xx_fb_info) {
  1020. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1021. ret = -ENOMEM;
  1022. goto err_clk_disable;
  1023. }
  1024. par = da8xx_fb_info->par;
  1025. par->lcdc_clk = fb_clk;
  1026. #ifdef CONFIG_CPU_FREQ
  1027. par->lcd_fck_rate = clk_get_rate(fb_clk);
  1028. #endif
  1029. par->pxl_clk = lcdc_info->pxl_clk;
  1030. if (fb_pdata->panel_power_ctrl) {
  1031. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1032. par->panel_power_ctrl(1);
  1033. }
  1034. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  1035. dev_err(&device->dev, "lcd_init failed\n");
  1036. ret = -EFAULT;
  1037. goto err_release_fb;
  1038. }
  1039. /* allocate frame buffer */
  1040. par->vram_size = lcdc_info->width * lcdc_info->height * lcd_cfg->bpp;
  1041. ulcm = lcm((lcdc_info->width * lcd_cfg->bpp)/8, PAGE_SIZE);
  1042. par->vram_size = roundup(par->vram_size/8, ulcm);
  1043. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1044. par->vram_virt = dma_alloc_coherent(NULL,
  1045. par->vram_size,
  1046. (resource_size_t *) &par->vram_phys,
  1047. GFP_KERNEL | GFP_DMA);
  1048. if (!par->vram_virt) {
  1049. dev_err(&device->dev,
  1050. "GLCD: kmalloc for frame buffer failed\n");
  1051. ret = -EINVAL;
  1052. goto err_release_fb;
  1053. }
  1054. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1055. da8xx_fb_fix.smem_start = par->vram_phys;
  1056. da8xx_fb_fix.smem_len = par->vram_size;
  1057. da8xx_fb_fix.line_length = (lcdc_info->width * lcd_cfg->bpp) / 8;
  1058. par->dma_start = par->vram_phys;
  1059. par->dma_end = par->dma_start + lcdc_info->height *
  1060. da8xx_fb_fix.line_length - 1;
  1061. /* allocate palette buffer */
  1062. par->v_palette_base = dma_alloc_coherent(NULL,
  1063. PALETTE_SIZE,
  1064. (resource_size_t *)
  1065. &par->p_palette_base,
  1066. GFP_KERNEL | GFP_DMA);
  1067. if (!par->v_palette_base) {
  1068. dev_err(&device->dev,
  1069. "GLCD: kmalloc for palette buffer failed\n");
  1070. ret = -EINVAL;
  1071. goto err_release_fb_mem;
  1072. }
  1073. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1074. par->irq = platform_get_irq(device, 0);
  1075. if (par->irq < 0) {
  1076. ret = -ENOENT;
  1077. goto err_release_pl_mem;
  1078. }
  1079. /* Initialize par */
  1080. da8xx_fb_info->var.bits_per_pixel = lcd_cfg->bpp;
  1081. da8xx_fb_var.xres = lcdc_info->width;
  1082. da8xx_fb_var.xres_virtual = lcdc_info->width;
  1083. da8xx_fb_var.yres = lcdc_info->height;
  1084. da8xx_fb_var.yres_virtual = lcdc_info->height * LCD_NUM_BUFFERS;
  1085. da8xx_fb_var.grayscale =
  1086. lcd_cfg->p_disp_panel->panel_shade == MONOCHROME ? 1 : 0;
  1087. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1088. da8xx_fb_var.hsync_len = lcdc_info->hsw;
  1089. da8xx_fb_var.vsync_len = lcdc_info->vsw;
  1090. da8xx_fb_var.right_margin = lcdc_info->hfp;
  1091. da8xx_fb_var.left_margin = lcdc_info->hbp;
  1092. da8xx_fb_var.lower_margin = lcdc_info->vfp;
  1093. da8xx_fb_var.upper_margin = lcdc_info->vbp;
  1094. da8xx_fb_var.pixclock = da8xxfb_pixel_clk_period(par);
  1095. /* Initialize fbinfo */
  1096. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1097. da8xx_fb_info->fix = da8xx_fb_fix;
  1098. da8xx_fb_info->var = da8xx_fb_var;
  1099. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1100. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1101. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1102. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1103. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1104. if (ret)
  1105. goto err_release_pl_mem;
  1106. da8xx_fb_info->cmap.len = par->palette_sz;
  1107. /* initialize var_screeninfo */
  1108. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1109. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1110. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1111. /* initialize the vsync wait queue */
  1112. init_waitqueue_head(&par->vsync_wait);
  1113. par->vsync_timeout = HZ / 5;
  1114. /* Register the Frame Buffer */
  1115. if (register_framebuffer(da8xx_fb_info) < 0) {
  1116. dev_err(&device->dev,
  1117. "GLCD: Frame Buffer Registration Failed!\n");
  1118. ret = -EINVAL;
  1119. goto err_dealloc_cmap;
  1120. }
  1121. #ifdef CONFIG_CPU_FREQ
  1122. ret = lcd_da8xx_cpufreq_register(par);
  1123. if (ret) {
  1124. dev_err(&device->dev, "failed to register cpufreq\n");
  1125. goto err_cpu_freq;
  1126. }
  1127. #endif
  1128. if (lcd_revision == LCD_VERSION_1)
  1129. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1130. else
  1131. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1132. ret = request_irq(par->irq, lcdc_irq_handler, 0,
  1133. DRIVER_NAME, par);
  1134. if (ret)
  1135. goto irq_freq;
  1136. return 0;
  1137. irq_freq:
  1138. #ifdef CONFIG_CPU_FREQ
  1139. lcd_da8xx_cpufreq_deregister(par);
  1140. err_cpu_freq:
  1141. #endif
  1142. unregister_framebuffer(da8xx_fb_info);
  1143. err_dealloc_cmap:
  1144. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1145. err_release_pl_mem:
  1146. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1147. par->p_palette_base);
  1148. err_release_fb_mem:
  1149. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1150. err_release_fb:
  1151. framebuffer_release(da8xx_fb_info);
  1152. err_clk_disable:
  1153. clk_disable(fb_clk);
  1154. err_clk_put:
  1155. clk_put(fb_clk);
  1156. err_ioremap:
  1157. iounmap((void __iomem *)da8xx_fb_reg_base);
  1158. err_request_mem:
  1159. release_mem_region(lcdc_regs->start, len);
  1160. return ret;
  1161. }
  1162. #ifdef CONFIG_PM
  1163. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1164. {
  1165. struct fb_info *info = platform_get_drvdata(dev);
  1166. struct da8xx_fb_par *par = info->par;
  1167. console_lock();
  1168. if (par->panel_power_ctrl)
  1169. par->panel_power_ctrl(0);
  1170. fb_set_suspend(info, 1);
  1171. lcd_disable_raster();
  1172. clk_disable(par->lcdc_clk);
  1173. console_unlock();
  1174. return 0;
  1175. }
  1176. static int fb_resume(struct platform_device *dev)
  1177. {
  1178. struct fb_info *info = platform_get_drvdata(dev);
  1179. struct da8xx_fb_par *par = info->par;
  1180. console_lock();
  1181. if (par->panel_power_ctrl)
  1182. par->panel_power_ctrl(1);
  1183. clk_enable(par->lcdc_clk);
  1184. lcd_enable_raster();
  1185. fb_set_suspend(info, 0);
  1186. console_unlock();
  1187. return 0;
  1188. }
  1189. #else
  1190. #define fb_suspend NULL
  1191. #define fb_resume NULL
  1192. #endif
  1193. static struct platform_driver da8xx_fb_driver = {
  1194. .probe = fb_probe,
  1195. .remove = __devexit_p(fb_remove),
  1196. .suspend = fb_suspend,
  1197. .resume = fb_resume,
  1198. .driver = {
  1199. .name = DRIVER_NAME,
  1200. .owner = THIS_MODULE,
  1201. },
  1202. };
  1203. static int __init da8xx_fb_init(void)
  1204. {
  1205. return platform_driver_register(&da8xx_fb_driver);
  1206. }
  1207. static void __exit da8xx_fb_cleanup(void)
  1208. {
  1209. platform_driver_unregister(&da8xx_fb_driver);
  1210. }
  1211. module_init(da8xx_fb_init);
  1212. module_exit(da8xx_fb_cleanup);
  1213. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1214. MODULE_AUTHOR("Texas Instruments");
  1215. MODULE_LICENSE("GPL");