aiutils.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. *
  16. * File contents: support functions for PCI/PCIe
  17. */
  18. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  19. #include <linux/delay.h>
  20. #include <linux/pci.h>
  21. #include <defs.h>
  22. #include <chipcommon.h>
  23. #include <brcmu_utils.h>
  24. #include <brcm_hw_ids.h>
  25. #include <soc.h>
  26. #include "types.h"
  27. #include "pub.h"
  28. #include "pmu.h"
  29. #include "srom.h"
  30. #include "nicpci.h"
  31. #include "aiutils.h"
  32. /* slow_clk_ctl */
  33. /* slow clock source mask */
  34. #define SCC_SS_MASK 0x00000007
  35. /* source of slow clock is LPO */
  36. #define SCC_SS_LPO 0x00000000
  37. /* source of slow clock is crystal */
  38. #define SCC_SS_XTAL 0x00000001
  39. /* source of slow clock is PCI */
  40. #define SCC_SS_PCI 0x00000002
  41. /* LPOFreqSel, 1: 160Khz, 0: 32KHz */
  42. #define SCC_LF 0x00000200
  43. /* LPOPowerDown, 1: LPO is disabled, 0: LPO is enabled */
  44. #define SCC_LP 0x00000400
  45. /* ForceSlowClk, 1: sb/cores running on slow clock, 0: power logic control */
  46. #define SCC_FS 0x00000800
  47. /* IgnorePllOffReq, 1/0:
  48. * power logic ignores/honors PLL clock disable requests from core
  49. */
  50. #define SCC_IP 0x00001000
  51. /* XtalControlEn, 1/0:
  52. * power logic does/doesn't disable crystal when appropriate
  53. */
  54. #define SCC_XC 0x00002000
  55. /* XtalPU (RO), 1/0: crystal running/disabled */
  56. #define SCC_XP 0x00004000
  57. /* ClockDivider (SlowClk = 1/(4+divisor)) */
  58. #define SCC_CD_MASK 0xffff0000
  59. #define SCC_CD_SHIFT 16
  60. /* system_clk_ctl */
  61. /* ILPen: Enable Idle Low Power */
  62. #define SYCC_IE 0x00000001
  63. /* ALPen: Enable Active Low Power */
  64. #define SYCC_AE 0x00000002
  65. /* ForcePLLOn */
  66. #define SYCC_FP 0x00000004
  67. /* Force ALP (or HT if ALPen is not set */
  68. #define SYCC_AR 0x00000008
  69. /* Force HT */
  70. #define SYCC_HR 0x00000010
  71. /* ClkDiv (ILP = 1/(4 * (divisor + 1)) */
  72. #define SYCC_CD_MASK 0xffff0000
  73. #define SYCC_CD_SHIFT 16
  74. #define CST4329_SPROM_OTP_SEL_MASK 0x00000003
  75. /* OTP is powered up, use def. CIS, no SPROM */
  76. #define CST4329_DEFCIS_SEL 0
  77. /* OTP is powered up, SPROM is present */
  78. #define CST4329_SPROM_SEL 1
  79. /* OTP is powered up, no SPROM */
  80. #define CST4329_OTP_SEL 2
  81. /* OTP is powered down, SPROM is present */
  82. #define CST4329_OTP_PWRDN 3
  83. #define CST4329_SPI_SDIO_MODE_MASK 0x00000004
  84. #define CST4329_SPI_SDIO_MODE_SHIFT 2
  85. /* 43224 chip-specific ChipControl register bits */
  86. #define CCTRL43224_GPIO_TOGGLE 0x8000
  87. /* 12 mA drive strength */
  88. #define CCTRL_43224A0_12MA_LED_DRIVE 0x00F000F0
  89. /* 12 mA drive strength for later 43224s */
  90. #define CCTRL_43224B0_12MA_LED_DRIVE 0xF0
  91. /* 43236 Chip specific ChipStatus register bits */
  92. #define CST43236_SFLASH_MASK 0x00000040
  93. #define CST43236_OTP_MASK 0x00000080
  94. #define CST43236_HSIC_MASK 0x00000100 /* USB/HSIC */
  95. #define CST43236_BP_CLK 0x00000200 /* 120/96Mbps */
  96. #define CST43236_BOOT_MASK 0x00001800
  97. #define CST43236_BOOT_SHIFT 11
  98. #define CST43236_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */
  99. #define CST43236_BOOT_FROM_ROM 1 /* boot from ROM */
  100. #define CST43236_BOOT_FROM_FLASH 2 /* boot from FLASH */
  101. #define CST43236_BOOT_FROM_INVALID 3
  102. /* 4331 chip-specific ChipControl register bits */
  103. /* 0 disable */
  104. #define CCTRL4331_BT_COEXIST (1<<0)
  105. /* 0 SECI is disabled (JTAG functional) */
  106. #define CCTRL4331_SECI (1<<1)
  107. /* 0 disable */
  108. #define CCTRL4331_EXT_LNA (1<<2)
  109. /* sprom/gpio13-15 mux */
  110. #define CCTRL4331_SPROM_GPIO13_15 (1<<3)
  111. /* 0 ext pa disable, 1 ext pa enabled */
  112. #define CCTRL4331_EXTPA_EN (1<<4)
  113. /* set drive out GPIO_CLK on sprom_cs pin */
  114. #define CCTRL4331_GPIOCLK_ON_SPROMCS (1<<5)
  115. /* use sprom_cs pin as PCIE mdio interface */
  116. #define CCTRL4331_PCIE_MDIO_ON_SPROMCS (1<<6)
  117. /* aband extpa will be at gpio2/5 and sprom_dout */
  118. #define CCTRL4331_EXTPA_ON_GPIO2_5 (1<<7)
  119. /* override core control on pipe_AuxClkEnable */
  120. #define CCTRL4331_OVR_PIPEAUXCLKEN (1<<8)
  121. /* override core control on pipe_AuxPowerDown */
  122. #define CCTRL4331_OVR_PIPEAUXPWRDOWN (1<<9)
  123. /* pcie_auxclkenable */
  124. #define CCTRL4331_PCIE_AUXCLKEN (1<<10)
  125. /* pcie_pipe_pllpowerdown */
  126. #define CCTRL4331_PCIE_PIPE_PLLDOWN (1<<11)
  127. /* enable bt_shd0 at gpio4 */
  128. #define CCTRL4331_BT_SHD0_ON_GPIO4 (1<<16)
  129. /* enable bt_shd1 at gpio5 */
  130. #define CCTRL4331_BT_SHD1_ON_GPIO5 (1<<17)
  131. /* 4331 Chip specific ChipStatus register bits */
  132. /* crystal frequency 20/40Mhz */
  133. #define CST4331_XTAL_FREQ 0x00000001
  134. #define CST4331_SPROM_PRESENT 0x00000002
  135. #define CST4331_OTP_PRESENT 0x00000004
  136. #define CST4331_LDO_RF 0x00000008
  137. #define CST4331_LDO_PAR 0x00000010
  138. /* 4319 chip-specific ChipStatus register bits */
  139. #define CST4319_SPI_CPULESSUSB 0x00000001
  140. #define CST4319_SPI_CLK_POL 0x00000002
  141. #define CST4319_SPI_CLK_PH 0x00000008
  142. /* gpio [7:6], SDIO CIS selection */
  143. #define CST4319_SPROM_OTP_SEL_MASK 0x000000c0
  144. #define CST4319_SPROM_OTP_SEL_SHIFT 6
  145. /* use default CIS, OTP is powered up */
  146. #define CST4319_DEFCIS_SEL 0x00000000
  147. /* use SPROM, OTP is powered up */
  148. #define CST4319_SPROM_SEL 0x00000040
  149. /* use OTP, OTP is powered up */
  150. #define CST4319_OTP_SEL 0x00000080
  151. /* use SPROM, OTP is powered down */
  152. #define CST4319_OTP_PWRDN 0x000000c0
  153. /* gpio [8], sdio/usb mode */
  154. #define CST4319_SDIO_USB_MODE 0x00000100
  155. #define CST4319_REMAP_SEL_MASK 0x00000600
  156. #define CST4319_ILPDIV_EN 0x00000800
  157. #define CST4319_XTAL_PD_POL 0x00001000
  158. #define CST4319_LPO_SEL 0x00002000
  159. #define CST4319_RES_INIT_MODE 0x0000c000
  160. /* PALDO is configured with external PNP */
  161. #define CST4319_PALDO_EXTPNP 0x00010000
  162. #define CST4319_CBUCK_MODE_MASK 0x00060000
  163. #define CST4319_CBUCK_MODE_BURST 0x00020000
  164. #define CST4319_CBUCK_MODE_LPBURST 0x00060000
  165. #define CST4319_RCAL_VALID 0x01000000
  166. #define CST4319_RCAL_VALUE_MASK 0x3e000000
  167. #define CST4319_RCAL_VALUE_SHIFT 25
  168. /* 4336 chip-specific ChipStatus register bits */
  169. #define CST4336_SPI_MODE_MASK 0x00000001
  170. #define CST4336_SPROM_PRESENT 0x00000002
  171. #define CST4336_OTP_PRESENT 0x00000004
  172. #define CST4336_ARMREMAP_0 0x00000008
  173. #define CST4336_ILPDIV_EN_MASK 0x00000010
  174. #define CST4336_ILPDIV_EN_SHIFT 4
  175. #define CST4336_XTAL_PD_POL_MASK 0x00000020
  176. #define CST4336_XTAL_PD_POL_SHIFT 5
  177. #define CST4336_LPO_SEL_MASK 0x00000040
  178. #define CST4336_LPO_SEL_SHIFT 6
  179. #define CST4336_RES_INIT_MODE_MASK 0x00000180
  180. #define CST4336_RES_INIT_MODE_SHIFT 7
  181. #define CST4336_CBUCK_MODE_MASK 0x00000600
  182. #define CST4336_CBUCK_MODE_SHIFT 9
  183. /* 4313 chip-specific ChipStatus register bits */
  184. #define CST4313_SPROM_PRESENT 1
  185. #define CST4313_OTP_PRESENT 2
  186. #define CST4313_SPROM_OTP_SEL_MASK 0x00000002
  187. #define CST4313_SPROM_OTP_SEL_SHIFT 0
  188. /* 4313 Chip specific ChipControl register bits */
  189. /* 12 mA drive strengh for later 4313 */
  190. #define CCTRL_4313_12MA_LED_DRIVE 0x00000007
  191. /* Manufacturer Ids */
  192. #define MFGID_ARM 0x43b
  193. #define MFGID_BRCM 0x4bf
  194. #define MFGID_MIPS 0x4a7
  195. /* Enumeration ROM registers */
  196. #define ER_EROMENTRY 0x000
  197. #define ER_REMAPCONTROL 0xe00
  198. #define ER_REMAPSELECT 0xe04
  199. #define ER_MASTERSELECT 0xe10
  200. #define ER_ITCR 0xf00
  201. #define ER_ITIP 0xf04
  202. /* Erom entries */
  203. #define ER_TAG 0xe
  204. #define ER_TAG1 0x6
  205. #define ER_VALID 1
  206. #define ER_CI 0
  207. #define ER_MP 2
  208. #define ER_ADD 4
  209. #define ER_END 0xe
  210. #define ER_BAD 0xffffffff
  211. /* EROM CompIdentA */
  212. #define CIA_MFG_MASK 0xfff00000
  213. #define CIA_MFG_SHIFT 20
  214. #define CIA_CID_MASK 0x000fff00
  215. #define CIA_CID_SHIFT 8
  216. #define CIA_CCL_MASK 0x000000f0
  217. #define CIA_CCL_SHIFT 4
  218. /* EROM CompIdentB */
  219. #define CIB_REV_MASK 0xff000000
  220. #define CIB_REV_SHIFT 24
  221. #define CIB_NSW_MASK 0x00f80000
  222. #define CIB_NSW_SHIFT 19
  223. #define CIB_NMW_MASK 0x0007c000
  224. #define CIB_NMW_SHIFT 14
  225. #define CIB_NSP_MASK 0x00003e00
  226. #define CIB_NSP_SHIFT 9
  227. #define CIB_NMP_MASK 0x000001f0
  228. #define CIB_NMP_SHIFT 4
  229. /* EROM AddrDesc */
  230. #define AD_ADDR_MASK 0xfffff000
  231. #define AD_SP_MASK 0x00000f00
  232. #define AD_SP_SHIFT 8
  233. #define AD_ST_MASK 0x000000c0
  234. #define AD_ST_SHIFT 6
  235. #define AD_ST_SLAVE 0x00000000
  236. #define AD_ST_BRIDGE 0x00000040
  237. #define AD_ST_SWRAP 0x00000080
  238. #define AD_ST_MWRAP 0x000000c0
  239. #define AD_SZ_MASK 0x00000030
  240. #define AD_SZ_SHIFT 4
  241. #define AD_SZ_4K 0x00000000
  242. #define AD_SZ_8K 0x00000010
  243. #define AD_SZ_16K 0x00000020
  244. #define AD_SZ_SZD 0x00000030
  245. #define AD_AG32 0x00000008
  246. #define AD_ADDR_ALIGN 0x00000fff
  247. #define AD_SZ_BASE 0x00001000 /* 4KB */
  248. /* EROM SizeDesc */
  249. #define SD_SZ_MASK 0xfffff000
  250. #define SD_SG32 0x00000008
  251. #define SD_SZ_ALIGN 0x00000fff
  252. /* PCI config space bit 4 for 4306c0 slow clock source */
  253. #define PCI_CFG_GPIO_SCS 0x10
  254. /* PCI config space GPIO 14 for Xtal power-up */
  255. #define PCI_CFG_GPIO_XTAL 0x40
  256. /* PCI config space GPIO 15 for PLL power-down */
  257. #define PCI_CFG_GPIO_PLL 0x80
  258. /* power control defines */
  259. #define PLL_DELAY 150 /* us pll on delay */
  260. #define FREF_DELAY 200 /* us fref change delay */
  261. #define XTAL_ON_DELAY 1000 /* us crystal power-on delay */
  262. /* resetctrl */
  263. #define AIRC_RESET 1
  264. #define NOREV -1 /* Invalid rev */
  265. /* GPIO Based LED powersave defines */
  266. #define DEFAULT_GPIO_ONTIME 10 /* Default: 10% on */
  267. #define DEFAULT_GPIO_OFFTIME 90 /* Default: 10% on */
  268. /* When Srom support present, fields in sromcontrol */
  269. #define SRC_START 0x80000000
  270. #define SRC_BUSY 0x80000000
  271. #define SRC_OPCODE 0x60000000
  272. #define SRC_OP_READ 0x00000000
  273. #define SRC_OP_WRITE 0x20000000
  274. #define SRC_OP_WRDIS 0x40000000
  275. #define SRC_OP_WREN 0x60000000
  276. #define SRC_OTPSEL 0x00000010
  277. #define SRC_LOCK 0x00000008
  278. #define SRC_SIZE_MASK 0x00000006
  279. #define SRC_SIZE_1K 0x00000000
  280. #define SRC_SIZE_4K 0x00000002
  281. #define SRC_SIZE_16K 0x00000004
  282. #define SRC_SIZE_SHIFT 1
  283. #define SRC_PRESENT 0x00000001
  284. /* External PA enable mask */
  285. #define GPIO_CTRL_EPA_EN_MASK 0x40
  286. #define DEFAULT_GPIOTIMERVAL \
  287. ((DEFAULT_GPIO_ONTIME << GPIO_ONTIME_SHIFT) | DEFAULT_GPIO_OFFTIME)
  288. #define BADIDX (SI_MAXCORES + 1)
  289. #define IS_SIM(chippkg) \
  290. ((chippkg == HDLSIM_PKG_ID) || (chippkg == HWSIM_PKG_ID))
  291. #define PCI(sih) (ai_get_buscoretype(sih) == PCI_CORE_ID)
  292. #define PCIE(sih) (ai_get_buscoretype(sih) == PCIE_CORE_ID)
  293. #define PCI_FORCEHT(sih) (PCIE(sih) && (ai_get_chip_id(sih) == BCM4716_CHIP_ID))
  294. #ifdef BCMDBG
  295. #define SI_MSG(fmt, ...) pr_debug(fmt, ##__VA_ARGS__)
  296. #else
  297. #define SI_MSG(fmt, ...) no_printk(fmt, ##__VA_ARGS__)
  298. #endif /* BCMDBG */
  299. #define GOODCOREADDR(x, b) \
  300. (((x) >= (b)) && ((x) < ((b) + SI_MAXCORES * SI_CORE_SIZE)) && \
  301. IS_ALIGNED((x), SI_CORE_SIZE))
  302. struct aidmp {
  303. u32 oobselina30; /* 0x000 */
  304. u32 oobselina74; /* 0x004 */
  305. u32 PAD[6];
  306. u32 oobselinb30; /* 0x020 */
  307. u32 oobselinb74; /* 0x024 */
  308. u32 PAD[6];
  309. u32 oobselinc30; /* 0x040 */
  310. u32 oobselinc74; /* 0x044 */
  311. u32 PAD[6];
  312. u32 oobselind30; /* 0x060 */
  313. u32 oobselind74; /* 0x064 */
  314. u32 PAD[38];
  315. u32 oobselouta30; /* 0x100 */
  316. u32 oobselouta74; /* 0x104 */
  317. u32 PAD[6];
  318. u32 oobseloutb30; /* 0x120 */
  319. u32 oobseloutb74; /* 0x124 */
  320. u32 PAD[6];
  321. u32 oobseloutc30; /* 0x140 */
  322. u32 oobseloutc74; /* 0x144 */
  323. u32 PAD[6];
  324. u32 oobseloutd30; /* 0x160 */
  325. u32 oobseloutd74; /* 0x164 */
  326. u32 PAD[38];
  327. u32 oobsynca; /* 0x200 */
  328. u32 oobseloutaen; /* 0x204 */
  329. u32 PAD[6];
  330. u32 oobsyncb; /* 0x220 */
  331. u32 oobseloutben; /* 0x224 */
  332. u32 PAD[6];
  333. u32 oobsyncc; /* 0x240 */
  334. u32 oobseloutcen; /* 0x244 */
  335. u32 PAD[6];
  336. u32 oobsyncd; /* 0x260 */
  337. u32 oobseloutden; /* 0x264 */
  338. u32 PAD[38];
  339. u32 oobaextwidth; /* 0x300 */
  340. u32 oobainwidth; /* 0x304 */
  341. u32 oobaoutwidth; /* 0x308 */
  342. u32 PAD[5];
  343. u32 oobbextwidth; /* 0x320 */
  344. u32 oobbinwidth; /* 0x324 */
  345. u32 oobboutwidth; /* 0x328 */
  346. u32 PAD[5];
  347. u32 oobcextwidth; /* 0x340 */
  348. u32 oobcinwidth; /* 0x344 */
  349. u32 oobcoutwidth; /* 0x348 */
  350. u32 PAD[5];
  351. u32 oobdextwidth; /* 0x360 */
  352. u32 oobdinwidth; /* 0x364 */
  353. u32 oobdoutwidth; /* 0x368 */
  354. u32 PAD[37];
  355. u32 ioctrlset; /* 0x400 */
  356. u32 ioctrlclear; /* 0x404 */
  357. u32 ioctrl; /* 0x408 */
  358. u32 PAD[61];
  359. u32 iostatus; /* 0x500 */
  360. u32 PAD[127];
  361. u32 ioctrlwidth; /* 0x700 */
  362. u32 iostatuswidth; /* 0x704 */
  363. u32 PAD[62];
  364. u32 resetctrl; /* 0x800 */
  365. u32 resetstatus; /* 0x804 */
  366. u32 resetreadid; /* 0x808 */
  367. u32 resetwriteid; /* 0x80c */
  368. u32 PAD[60];
  369. u32 errlogctrl; /* 0x900 */
  370. u32 errlogdone; /* 0x904 */
  371. u32 errlogstatus; /* 0x908 */
  372. u32 errlogaddrlo; /* 0x90c */
  373. u32 errlogaddrhi; /* 0x910 */
  374. u32 errlogid; /* 0x914 */
  375. u32 errloguser; /* 0x918 */
  376. u32 errlogflags; /* 0x91c */
  377. u32 PAD[56];
  378. u32 intstatus; /* 0xa00 */
  379. u32 PAD[127];
  380. u32 config; /* 0xe00 */
  381. u32 PAD[63];
  382. u32 itcr; /* 0xf00 */
  383. u32 PAD[3];
  384. u32 itipooba; /* 0xf10 */
  385. u32 itipoobb; /* 0xf14 */
  386. u32 itipoobc; /* 0xf18 */
  387. u32 itipoobd; /* 0xf1c */
  388. u32 PAD[4];
  389. u32 itipoobaout; /* 0xf30 */
  390. u32 itipoobbout; /* 0xf34 */
  391. u32 itipoobcout; /* 0xf38 */
  392. u32 itipoobdout; /* 0xf3c */
  393. u32 PAD[4];
  394. u32 itopooba; /* 0xf50 */
  395. u32 itopoobb; /* 0xf54 */
  396. u32 itopoobc; /* 0xf58 */
  397. u32 itopoobd; /* 0xf5c */
  398. u32 PAD[4];
  399. u32 itopoobain; /* 0xf70 */
  400. u32 itopoobbin; /* 0xf74 */
  401. u32 itopoobcin; /* 0xf78 */
  402. u32 itopoobdin; /* 0xf7c */
  403. u32 PAD[4];
  404. u32 itopreset; /* 0xf90 */
  405. u32 PAD[15];
  406. u32 peripherialid4; /* 0xfd0 */
  407. u32 peripherialid5; /* 0xfd4 */
  408. u32 peripherialid6; /* 0xfd8 */
  409. u32 peripherialid7; /* 0xfdc */
  410. u32 peripherialid0; /* 0xfe0 */
  411. u32 peripherialid1; /* 0xfe4 */
  412. u32 peripherialid2; /* 0xfe8 */
  413. u32 peripherialid3; /* 0xfec */
  414. u32 componentid0; /* 0xff0 */
  415. u32 componentid1; /* 0xff4 */
  416. u32 componentid2; /* 0xff8 */
  417. u32 componentid3; /* 0xffc */
  418. };
  419. /* parse the enumeration rom to identify all cores */
  420. static void ai_scan(struct si_pub *sih, struct bcma_bus *bus)
  421. {
  422. struct si_info *sii = (struct si_info *)sih;
  423. struct bcma_device *core;
  424. uint idx;
  425. list_for_each_entry(core, &bus->cores, list) {
  426. idx = core->core_index;
  427. sii->cia[idx] = core->id.manuf << CIA_MFG_SHIFT;
  428. sii->cia[idx] |= core->id.id << CIA_CID_SHIFT;
  429. sii->cia[idx] |= core->id.class << CIA_CCL_SHIFT;
  430. sii->cib[idx] = core->id.rev << CIB_REV_SHIFT;
  431. sii->coreid[idx] = core->id.id;
  432. sii->coresba[idx] = core->addr;
  433. sii->coresba_size[idx] = 0x1000;
  434. sii->coresba2[idx] = 0;
  435. sii->coresba2_size[idx] = 0;
  436. sii->wrapba[idx] = core->wrap;
  437. sii->numcores++;
  438. }
  439. }
  440. /* return true if PCIE capability exists in the pci config space */
  441. static bool ai_ispcie(struct si_info *sii)
  442. {
  443. u8 cap_ptr;
  444. cap_ptr =
  445. pcicore_find_pci_capability(sii->pcibus, PCI_CAP_ID_EXP, NULL,
  446. NULL);
  447. if (!cap_ptr)
  448. return false;
  449. return true;
  450. }
  451. static bool ai_buscore_prep(struct si_info *sii)
  452. {
  453. /* kludge to enable the clock on the 4306 which lacks a slowclock */
  454. if (!ai_ispcie(sii))
  455. ai_clkctl_xtal(&sii->pub, XTAL | PLL, ON);
  456. return true;
  457. }
  458. static bool
  459. ai_buscore_setup(struct si_info *sii, struct bcma_device *cc)
  460. {
  461. bool pci, pcie;
  462. uint i;
  463. uint pciidx, pcieidx, pcirev, pcierev;
  464. /* get chipcommon rev */
  465. sii->pub.ccrev = cc->id.rev;
  466. /* get chipcommon chipstatus */
  467. if (ai_get_ccrev(&sii->pub) >= 11)
  468. sii->chipst = bcma_read32(cc, CHIPCREGOFFS(chipstatus));
  469. /* get chipcommon capabilites */
  470. sii->pub.cccaps = bcma_read32(cc, CHIPCREGOFFS(capabilities));
  471. /* get pmu rev and caps */
  472. if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
  473. sii->pub.pmucaps = bcma_read32(cc,
  474. CHIPCREGOFFS(pmucapabilities));
  475. sii->pub.pmurev = sii->pub.pmucaps & PCAP_REV_MASK;
  476. }
  477. /* figure out bus/orignal core idx */
  478. sii->pub.buscoretype = NODEV_CORE_ID;
  479. sii->pub.buscorerev = NOREV;
  480. sii->buscoreidx = BADIDX;
  481. pci = pcie = false;
  482. pcirev = pcierev = NOREV;
  483. pciidx = pcieidx = BADIDX;
  484. for (i = 0; i < sii->numcores; i++) {
  485. uint cid, crev;
  486. cid = sii->coreid[i];
  487. crev = (sii->cib[i] & CIB_REV_MASK) >> CIB_REV_SHIFT;
  488. if (cid == PCI_CORE_ID) {
  489. pciidx = i;
  490. pcirev = crev;
  491. pci = true;
  492. } else if (cid == PCIE_CORE_ID) {
  493. pcieidx = i;
  494. pcierev = crev;
  495. pcie = true;
  496. }
  497. }
  498. if (pci && pcie) {
  499. if (ai_ispcie(sii))
  500. pci = false;
  501. else
  502. pcie = false;
  503. }
  504. if (pci) {
  505. sii->pub.buscoretype = PCI_CORE_ID;
  506. sii->pub.buscorerev = pcirev;
  507. sii->buscoreidx = pciidx;
  508. } else if (pcie) {
  509. sii->pub.buscoretype = PCIE_CORE_ID;
  510. sii->pub.buscorerev = pcierev;
  511. sii->buscoreidx = pcieidx;
  512. }
  513. /* fixup necessary chip/core configurations */
  514. if (!sii->pch) {
  515. sii->pch = pcicore_init(&sii->pub, sii->icbus->drv_pci.core);
  516. if (sii->pch == NULL)
  517. return false;
  518. }
  519. if (ai_pci_fixcfg(&sii->pub)) {
  520. /* si_doattach: si_pci_fixcfg failed */
  521. return false;
  522. }
  523. return true;
  524. }
  525. /*
  526. * get boardtype and boardrev
  527. */
  528. static __used void ai_nvram_process(struct si_info *sii)
  529. {
  530. uint w = 0;
  531. /* do a pci config read to get subsystem id and subvendor id */
  532. pci_read_config_dword(sii->pcibus, PCI_SUBSYSTEM_VENDOR_ID, &w);
  533. sii->pub.boardvendor = w & 0xffff;
  534. sii->pub.boardtype = (w >> 16) & 0xffff;
  535. }
  536. static struct si_info *ai_doattach(struct si_info *sii,
  537. struct bcma_bus *pbus)
  538. {
  539. void __iomem *regs = pbus->mmio;
  540. struct si_pub *sih = &sii->pub;
  541. u32 w, savewin;
  542. struct bcma_device *cc;
  543. uint socitype;
  544. memset((unsigned char *) sii, 0, sizeof(struct si_info));
  545. savewin = 0;
  546. sii->icbus = pbus;
  547. sii->buscoreidx = BADIDX;
  548. sii->pcibus = pbus->host_pci;
  549. sii->curmap = regs;
  550. sii->curwrap = sii->curmap + SI_CORE_SIZE;
  551. /* switch to Chipcommon core */
  552. cc = pbus->drv_cc.core;
  553. /* bus/core/clk setup for register access */
  554. if (!ai_buscore_prep(sii))
  555. return NULL;
  556. /*
  557. * ChipID recognition.
  558. * We assume we can read chipid at offset 0 from the regs arg.
  559. * If we add other chiptypes (or if we need to support old sdio
  560. * hosts w/o chipcommon), some way of recognizing them needs to
  561. * be added here.
  562. */
  563. w = bcma_read32(cc, CHIPCREGOFFS(chipid));
  564. socitype = (w & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
  565. /* Might as wll fill in chip id rev & pkg */
  566. sih->chip = w & CID_ID_MASK;
  567. sih->chiprev = (w & CID_REV_MASK) >> CID_REV_SHIFT;
  568. sih->chippkg = (w & CID_PKG_MASK) >> CID_PKG_SHIFT;
  569. /* scan for cores */
  570. if (socitype == SOCI_AI) {
  571. SI_MSG("Found chip type AI (0x%08x)\n", w);
  572. /* pass chipc address instead of original core base */
  573. ai_scan(&sii->pub, pbus);
  574. } else {
  575. /* Found chip of unknown type */
  576. return NULL;
  577. }
  578. /* no cores found, bail out */
  579. if (sii->numcores == 0)
  580. return NULL;
  581. /* bus/core/clk setup */
  582. if (!ai_buscore_setup(sii, cc))
  583. goto exit;
  584. /* Init nvram from sprom/otp if they exist */
  585. if (srom_var_init(&sii->pub))
  586. goto exit;
  587. ai_nvram_process(sii);
  588. /* === NVRAM, clock is ready === */
  589. bcma_write32(cc, CHIPCREGOFFS(gpiopullup), 0);
  590. bcma_write32(cc, CHIPCREGOFFS(gpiopulldown), 0);
  591. /* PMU specific initializations */
  592. if (ai_get_cccaps(sih) & CC_CAP_PMU) {
  593. si_pmu_init(sih);
  594. (void)si_pmu_measure_alpclk(sih);
  595. si_pmu_res_init(sih);
  596. }
  597. /* setup the GPIO based LED powersave register */
  598. w = getintvar(sih, BRCMS_SROM_LEDDC);
  599. if (w == 0)
  600. w = DEFAULT_GPIOTIMERVAL;
  601. ai_cc_reg(sih, offsetof(struct chipcregs, gpiotimerval),
  602. ~0, w);
  603. if (PCIE(sih))
  604. pcicore_attach(sii->pch, SI_DOATTACH);
  605. if (ai_get_chip_id(sih) == BCM43224_CHIP_ID) {
  606. /*
  607. * enable 12 mA drive strenth for 43224 and
  608. * set chipControl register bit 15
  609. */
  610. if (ai_get_chiprev(sih) == 0) {
  611. SI_MSG("Applying 43224A0 WARs\n");
  612. ai_cc_reg(sih, offsetof(struct chipcregs, chipcontrol),
  613. CCTRL43224_GPIO_TOGGLE,
  614. CCTRL43224_GPIO_TOGGLE);
  615. si_pmu_chipcontrol(sih, 0, CCTRL_43224A0_12MA_LED_DRIVE,
  616. CCTRL_43224A0_12MA_LED_DRIVE);
  617. }
  618. if (ai_get_chiprev(sih) >= 1) {
  619. SI_MSG("Applying 43224B0+ WARs\n");
  620. si_pmu_chipcontrol(sih, 0, CCTRL_43224B0_12MA_LED_DRIVE,
  621. CCTRL_43224B0_12MA_LED_DRIVE);
  622. }
  623. }
  624. if (ai_get_chip_id(sih) == BCM4313_CHIP_ID) {
  625. /*
  626. * enable 12 mA drive strenth for 4313 and
  627. * set chipControl register bit 1
  628. */
  629. SI_MSG("Applying 4313 WARs\n");
  630. si_pmu_chipcontrol(sih, 0, CCTRL_4313_12MA_LED_DRIVE,
  631. CCTRL_4313_12MA_LED_DRIVE);
  632. }
  633. return sii;
  634. exit:
  635. if (sii->pch)
  636. pcicore_deinit(sii->pch);
  637. sii->pch = NULL;
  638. return NULL;
  639. }
  640. /*
  641. * Allocate a si handle and do the attach.
  642. */
  643. struct si_pub *
  644. ai_attach(struct bcma_bus *pbus)
  645. {
  646. struct si_info *sii;
  647. /* alloc struct si_info */
  648. sii = kmalloc(sizeof(struct si_info), GFP_ATOMIC);
  649. if (sii == NULL)
  650. return NULL;
  651. if (ai_doattach(sii, pbus) == NULL) {
  652. kfree(sii);
  653. return NULL;
  654. }
  655. return (struct si_pub *) sii;
  656. }
  657. /* may be called with core in reset */
  658. void ai_detach(struct si_pub *sih)
  659. {
  660. struct si_info *sii;
  661. struct si_pub *si_local = NULL;
  662. memcpy(&si_local, &sih, sizeof(struct si_pub **));
  663. sii = (struct si_info *)sih;
  664. if (sii == NULL)
  665. return;
  666. if (sii->pch)
  667. pcicore_deinit(sii->pch);
  668. sii->pch = NULL;
  669. srom_free_vars(sih);
  670. kfree(sii);
  671. }
  672. /* return index of coreid or BADIDX if not found */
  673. struct bcma_device *ai_findcore(struct si_pub *sih, u16 coreid, u16 coreunit)
  674. {
  675. struct bcma_device *core;
  676. struct si_info *sii;
  677. uint found;
  678. sii = (struct si_info *)sih;
  679. found = 0;
  680. list_for_each_entry(core, &sii->icbus->cores, list)
  681. if (core->id.id == coreid) {
  682. if (found == coreunit)
  683. return core;
  684. found++;
  685. }
  686. return NULL;
  687. }
  688. /*
  689. * read/modify chipcommon core register.
  690. */
  691. uint ai_cc_reg(struct si_pub *sih, uint regoff, u32 mask, u32 val)
  692. {
  693. struct bcma_device *cc;
  694. u32 w;
  695. struct si_info *sii;
  696. sii = (struct si_info *)sih;
  697. cc = sii->icbus->drv_cc.core;
  698. /* mask and set */
  699. if (mask || val) {
  700. bcma_maskset32(cc, regoff, ~mask, val);
  701. }
  702. /* readback */
  703. w = bcma_read32(cc, regoff);
  704. return w;
  705. }
  706. /* return the slow clock source - LPO, XTAL, or PCI */
  707. static uint ai_slowclk_src(struct si_pub *sih, struct bcma_device *cc)
  708. {
  709. struct si_info *sii;
  710. u32 val;
  711. sii = (struct si_info *)sih;
  712. if (ai_get_ccrev(&sii->pub) < 6) {
  713. pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT,
  714. &val);
  715. if (val & PCI_CFG_GPIO_SCS)
  716. return SCC_SS_PCI;
  717. return SCC_SS_XTAL;
  718. } else if (ai_get_ccrev(&sii->pub) < 10) {
  719. return bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl)) &
  720. SCC_SS_MASK;
  721. } else /* Insta-clock */
  722. return SCC_SS_XTAL;
  723. }
  724. /*
  725. * return the ILP (slowclock) min or max frequency
  726. * precondition: we've established the chip has dynamic clk control
  727. */
  728. static uint ai_slowclk_freq(struct si_pub *sih, bool max_freq,
  729. struct bcma_device *cc)
  730. {
  731. u32 slowclk;
  732. uint div;
  733. slowclk = ai_slowclk_src(sih, cc);
  734. if (ai_get_ccrev(sih) < 6) {
  735. if (slowclk == SCC_SS_PCI)
  736. return max_freq ? (PCIMAXFREQ / 64)
  737. : (PCIMINFREQ / 64);
  738. else
  739. return max_freq ? (XTALMAXFREQ / 32)
  740. : (XTALMINFREQ / 32);
  741. } else if (ai_get_ccrev(sih) < 10) {
  742. div = 4 *
  743. (((bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl)) &
  744. SCC_CD_MASK) >> SCC_CD_SHIFT) + 1);
  745. if (slowclk == SCC_SS_LPO)
  746. return max_freq ? LPOMAXFREQ : LPOMINFREQ;
  747. else if (slowclk == SCC_SS_XTAL)
  748. return max_freq ? (XTALMAXFREQ / div)
  749. : (XTALMINFREQ / div);
  750. else if (slowclk == SCC_SS_PCI)
  751. return max_freq ? (PCIMAXFREQ / div)
  752. : (PCIMINFREQ / div);
  753. } else {
  754. /* Chipc rev 10 is InstaClock */
  755. div = bcma_read32(cc, CHIPCREGOFFS(system_clk_ctl));
  756. div = 4 * ((div >> SYCC_CD_SHIFT) + 1);
  757. return max_freq ? XTALMAXFREQ : (XTALMINFREQ / div);
  758. }
  759. return 0;
  760. }
  761. static void
  762. ai_clkctl_setdelay(struct si_pub *sih, struct bcma_device *cc)
  763. {
  764. uint slowmaxfreq, pll_delay, slowclk;
  765. uint pll_on_delay, fref_sel_delay;
  766. pll_delay = PLL_DELAY;
  767. /*
  768. * If the slow clock is not sourced by the xtal then
  769. * add the xtal_on_delay since the xtal will also be
  770. * powered down by dynamic clk control logic.
  771. */
  772. slowclk = ai_slowclk_src(sih, cc);
  773. if (slowclk != SCC_SS_XTAL)
  774. pll_delay += XTAL_ON_DELAY;
  775. /* Starting with 4318 it is ILP that is used for the delays */
  776. slowmaxfreq =
  777. ai_slowclk_freq(sih,
  778. (ai_get_ccrev(sih) >= 10) ? false : true, cc);
  779. pll_on_delay = ((slowmaxfreq * pll_delay) + 999999) / 1000000;
  780. fref_sel_delay = ((slowmaxfreq * FREF_DELAY) + 999999) / 1000000;
  781. bcma_write32(cc, CHIPCREGOFFS(pll_on_delay), pll_on_delay);
  782. bcma_write32(cc, CHIPCREGOFFS(fref_sel_delay), fref_sel_delay);
  783. }
  784. /* initialize power control delay registers */
  785. void ai_clkctl_init(struct si_pub *sih)
  786. {
  787. struct bcma_device *cc;
  788. if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
  789. return;
  790. cc = ai_findcore(sih, BCMA_CORE_CHIPCOMMON, 0);
  791. if (cc == NULL)
  792. return;
  793. /* set all Instaclk chip ILP to 1 MHz */
  794. if (ai_get_ccrev(sih) >= 10)
  795. bcma_maskset32(cc, CHIPCREGOFFS(system_clk_ctl), SYCC_CD_MASK,
  796. (ILP_DIV_1MHZ << SYCC_CD_SHIFT));
  797. ai_clkctl_setdelay(sih, cc);
  798. }
  799. /*
  800. * return the value suitable for writing to the
  801. * dot11 core FAST_PWRUP_DELAY register
  802. */
  803. u16 ai_clkctl_fast_pwrup_delay(struct si_pub *sih)
  804. {
  805. struct si_info *sii;
  806. struct bcma_device *cc;
  807. uint slowminfreq;
  808. u16 fpdelay;
  809. sii = (struct si_info *)sih;
  810. if (ai_get_cccaps(sih) & CC_CAP_PMU) {
  811. fpdelay = si_pmu_fast_pwrup_delay(sih);
  812. return fpdelay;
  813. }
  814. if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
  815. return 0;
  816. fpdelay = 0;
  817. cc = ai_findcore(sih, CC_CORE_ID, 0);
  818. if (cc) {
  819. slowminfreq = ai_slowclk_freq(sih, false, cc);
  820. fpdelay = (((bcma_read32(cc, CHIPCREGOFFS(pll_on_delay)) + 2)
  821. * 1000000) + (slowminfreq - 1)) / slowminfreq;
  822. }
  823. return fpdelay;
  824. }
  825. /* turn primary xtal and/or pll off/on */
  826. int ai_clkctl_xtal(struct si_pub *sih, uint what, bool on)
  827. {
  828. struct si_info *sii;
  829. u32 in, out, outen;
  830. sii = (struct si_info *)sih;
  831. /* pcie core doesn't have any mapping to control the xtal pu */
  832. if (PCIE(sih))
  833. return -1;
  834. pci_read_config_dword(sii->pcibus, PCI_GPIO_IN, &in);
  835. pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT, &out);
  836. pci_read_config_dword(sii->pcibus, PCI_GPIO_OUTEN, &outen);
  837. /*
  838. * Avoid glitching the clock if GPRS is already using it.
  839. * We can't actually read the state of the PLLPD so we infer it
  840. * by the value of XTAL_PU which *is* readable via gpioin.
  841. */
  842. if (on && (in & PCI_CFG_GPIO_XTAL))
  843. return 0;
  844. if (what & XTAL)
  845. outen |= PCI_CFG_GPIO_XTAL;
  846. if (what & PLL)
  847. outen |= PCI_CFG_GPIO_PLL;
  848. if (on) {
  849. /* turn primary xtal on */
  850. if (what & XTAL) {
  851. out |= PCI_CFG_GPIO_XTAL;
  852. if (what & PLL)
  853. out |= PCI_CFG_GPIO_PLL;
  854. pci_write_config_dword(sii->pcibus,
  855. PCI_GPIO_OUT, out);
  856. pci_write_config_dword(sii->pcibus,
  857. PCI_GPIO_OUTEN, outen);
  858. udelay(XTAL_ON_DELAY);
  859. }
  860. /* turn pll on */
  861. if (what & PLL) {
  862. out &= ~PCI_CFG_GPIO_PLL;
  863. pci_write_config_dword(sii->pcibus,
  864. PCI_GPIO_OUT, out);
  865. mdelay(2);
  866. }
  867. } else {
  868. if (what & XTAL)
  869. out &= ~PCI_CFG_GPIO_XTAL;
  870. if (what & PLL)
  871. out |= PCI_CFG_GPIO_PLL;
  872. pci_write_config_dword(sii->pcibus,
  873. PCI_GPIO_OUT, out);
  874. pci_write_config_dword(sii->pcibus,
  875. PCI_GPIO_OUTEN, outen);
  876. }
  877. return 0;
  878. }
  879. /* clk control mechanism through chipcommon, no policy checking */
  880. static bool _ai_clkctl_cc(struct si_info *sii, uint mode)
  881. {
  882. struct bcma_device *cc;
  883. u32 scc;
  884. /* chipcommon cores prior to rev6 don't support dynamic clock control */
  885. if (ai_get_ccrev(&sii->pub) < 6)
  886. return false;
  887. cc = ai_findcore(&sii->pub, BCMA_CORE_CHIPCOMMON, 0);
  888. if (!(ai_get_cccaps(&sii->pub) & CC_CAP_PWR_CTL) &&
  889. (ai_get_ccrev(&sii->pub) < 20))
  890. return mode == CLK_FAST;
  891. switch (mode) {
  892. case CLK_FAST: /* FORCEHT, fast (pll) clock */
  893. if (ai_get_ccrev(&sii->pub) < 10) {
  894. /*
  895. * don't forget to force xtal back
  896. * on before we clear SCC_DYN_XTAL..
  897. */
  898. ai_clkctl_xtal(&sii->pub, XTAL, ON);
  899. bcma_maskset32(cc, CHIPCREGOFFS(slow_clk_ctl),
  900. (SCC_XC | SCC_FS | SCC_IP), SCC_IP);
  901. } else if (ai_get_ccrev(&sii->pub) < 20) {
  902. bcma_set32(cc, CHIPCREGOFFS(system_clk_ctl), SYCC_HR);
  903. } else {
  904. bcma_set32(cc, CHIPCREGOFFS(clk_ctl_st), CCS_FORCEHT);
  905. }
  906. /* wait for the PLL */
  907. if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
  908. u32 htavail = CCS_HTAVAIL;
  909. SPINWAIT(((bcma_read32(cc, CHIPCREGOFFS(clk_ctl_st)) &
  910. htavail) == 0), PMU_MAX_TRANSITION_DLY);
  911. } else {
  912. udelay(PLL_DELAY);
  913. }
  914. break;
  915. case CLK_DYNAMIC: /* enable dynamic clock control */
  916. if (ai_get_ccrev(&sii->pub) < 10) {
  917. scc = bcma_read32(cc, CHIPCREGOFFS(slow_clk_ctl));
  918. scc &= ~(SCC_FS | SCC_IP | SCC_XC);
  919. if ((scc & SCC_SS_MASK) != SCC_SS_XTAL)
  920. scc |= SCC_XC;
  921. bcma_write32(cc, CHIPCREGOFFS(slow_clk_ctl), scc);
  922. /*
  923. * for dynamic control, we have to
  924. * release our xtal_pu "force on"
  925. */
  926. if (scc & SCC_XC)
  927. ai_clkctl_xtal(&sii->pub, XTAL, OFF);
  928. } else if (ai_get_ccrev(&sii->pub) < 20) {
  929. /* Instaclock */
  930. bcma_mask32(cc, CHIPCREGOFFS(system_clk_ctl), ~SYCC_HR);
  931. } else {
  932. bcma_mask32(cc, CHIPCREGOFFS(clk_ctl_st), ~CCS_FORCEHT);
  933. }
  934. break;
  935. default:
  936. break;
  937. }
  938. return mode == CLK_FAST;
  939. }
  940. /*
  941. * clock control policy function throught chipcommon
  942. *
  943. * set dynamic clk control mode (forceslow, forcefast, dynamic)
  944. * returns true if we are forcing fast clock
  945. * this is a wrapper over the next internal function
  946. * to allow flexible policy settings for outside caller
  947. */
  948. bool ai_clkctl_cc(struct si_pub *sih, uint mode)
  949. {
  950. struct si_info *sii;
  951. sii = (struct si_info *)sih;
  952. /* chipcommon cores prior to rev6 don't support dynamic clock control */
  953. if (ai_get_ccrev(sih) < 6)
  954. return false;
  955. if (PCI_FORCEHT(sih))
  956. return mode == CLK_FAST;
  957. return _ai_clkctl_cc(sii, mode);
  958. }
  959. void ai_pci_up(struct si_pub *sih)
  960. {
  961. struct si_info *sii;
  962. sii = (struct si_info *)sih;
  963. if (PCI_FORCEHT(sih))
  964. _ai_clkctl_cc(sii, CLK_FAST);
  965. if (PCIE(sih))
  966. pcicore_up(sii->pch, SI_PCIUP);
  967. }
  968. /* Unconfigure and/or apply various WARs when system is going to sleep mode */
  969. void ai_pci_sleep(struct si_pub *sih)
  970. {
  971. struct si_info *sii;
  972. sii = (struct si_info *)sih;
  973. pcicore_sleep(sii->pch);
  974. }
  975. /* Unconfigure and/or apply various WARs when going down */
  976. void ai_pci_down(struct si_pub *sih)
  977. {
  978. struct si_info *sii;
  979. sii = (struct si_info *)sih;
  980. /* release FORCEHT since chip is going to "down" state */
  981. if (PCI_FORCEHT(sih))
  982. _ai_clkctl_cc(sii, CLK_DYNAMIC);
  983. pcicore_down(sii->pch, SI_PCIDOWN);
  984. }
  985. /*
  986. * Configure the pci core for pci client (NIC) action
  987. * coremask is the bitvec of cores by index to be enabled.
  988. */
  989. void ai_pci_setup(struct si_pub *sih, uint coremask)
  990. {
  991. struct si_info *sii;
  992. u32 w;
  993. sii = (struct si_info *)sih;
  994. /*
  995. * Enable sb->pci interrupts. Assume
  996. * PCI rev 2.3 support was added in pci core rev 6 and things changed..
  997. */
  998. if (PCIE(sih) || (PCI(sih) && (ai_get_buscorerev(sih) >= 6))) {
  999. /* pci config write to set this core bit in PCIIntMask */
  1000. pci_read_config_dword(sii->pcibus, PCI_INT_MASK, &w);
  1001. w |= (coremask << PCI_SBIM_SHIFT);
  1002. pci_write_config_dword(sii->pcibus, PCI_INT_MASK, w);
  1003. }
  1004. if (PCI(sih)) {
  1005. pcicore_pci_setup(sii->pch);
  1006. }
  1007. }
  1008. /*
  1009. * Fixup SROMless PCI device's configuration.
  1010. * The current core may be changed upon return.
  1011. */
  1012. int ai_pci_fixcfg(struct si_pub *sih)
  1013. {
  1014. struct si_info *sii = (struct si_info *)sih;
  1015. /* Fixup PI in SROM shadow area to enable the correct PCI core access */
  1016. /* check 'pi' is correct and fix it if not */
  1017. pcicore_fixcfg(sii->pch);
  1018. pcicore_hwup(sii->pch);
  1019. return 0;
  1020. }
  1021. /* mask&set gpiocontrol bits */
  1022. u32 ai_gpiocontrol(struct si_pub *sih, u32 mask, u32 val, u8 priority)
  1023. {
  1024. uint regoff;
  1025. regoff = offsetof(struct chipcregs, gpiocontrol);
  1026. return ai_cc_reg(sih, regoff, mask, val);
  1027. }
  1028. void ai_chipcontrl_epa4331(struct si_pub *sih, bool on)
  1029. {
  1030. struct bcma_device *cc;
  1031. u32 val;
  1032. cc = ai_findcore(sih, CC_CORE_ID, 0);
  1033. if (on) {
  1034. if (ai_get_chippkg(sih) == 9 || ai_get_chippkg(sih) == 0xb)
  1035. /* Ext PA Controls for 4331 12x9 Package */
  1036. bcma_set32(cc, CHIPCREGOFFS(chipcontrol),
  1037. CCTRL4331_EXTPA_EN |
  1038. CCTRL4331_EXTPA_ON_GPIO2_5);
  1039. else
  1040. /* Ext PA Controls for 4331 12x12 Package */
  1041. bcma_set32(cc, CHIPCREGOFFS(chipcontrol),
  1042. CCTRL4331_EXTPA_EN);
  1043. } else {
  1044. val &= ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5);
  1045. bcma_mask32(cc, CHIPCREGOFFS(chipcontrol),
  1046. ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5));
  1047. }
  1048. }
  1049. /* Enable BT-COEX & Ex-PA for 4313 */
  1050. void ai_epa_4313war(struct si_pub *sih)
  1051. {
  1052. struct bcma_device *cc;
  1053. cc = ai_findcore(sih, CC_CORE_ID, 0);
  1054. /* EPA Fix */
  1055. bcma_set32(cc, CHIPCREGOFFS(gpiocontrol), GPIO_CTRL_EPA_EN_MASK);
  1056. }
  1057. /* check if the device is removed */
  1058. bool ai_deviceremoved(struct si_pub *sih)
  1059. {
  1060. u32 w;
  1061. struct si_info *sii;
  1062. sii = (struct si_info *)sih;
  1063. pci_read_config_dword(sii->pcibus, PCI_VENDOR_ID, &w);
  1064. if ((w & 0xFFFF) != PCI_VENDOR_ID_BROADCOM)
  1065. return true;
  1066. return false;
  1067. }
  1068. bool ai_is_sprom_available(struct si_pub *sih)
  1069. {
  1070. struct si_info *sii = (struct si_info *)sih;
  1071. if (ai_get_ccrev(sih) >= 31) {
  1072. struct bcma_device *cc;
  1073. u32 sromctrl;
  1074. if ((ai_get_cccaps(sih) & CC_CAP_SROM) == 0)
  1075. return false;
  1076. cc = ai_findcore(sih, BCMA_CORE_CHIPCOMMON, 0);
  1077. sromctrl = bcma_read32(cc, CHIPCREGOFFS(sromcontrol));
  1078. return sromctrl & SRC_PRESENT;
  1079. }
  1080. switch (ai_get_chip_id(sih)) {
  1081. case BCM4313_CHIP_ID:
  1082. return (sii->chipst & CST4313_SPROM_PRESENT) != 0;
  1083. default:
  1084. return true;
  1085. }
  1086. }
  1087. bool ai_is_otp_disabled(struct si_pub *sih)
  1088. {
  1089. struct si_info *sii = (struct si_info *)sih;
  1090. switch (ai_get_chip_id(sih)) {
  1091. case BCM4313_CHIP_ID:
  1092. return (sii->chipst & CST4313_OTP_PRESENT) == 0;
  1093. /* These chips always have their OTP on */
  1094. case BCM43224_CHIP_ID:
  1095. case BCM43225_CHIP_ID:
  1096. default:
  1097. return false;
  1098. }
  1099. }