xhci-ring.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. /*
  23. * Ring initialization rules:
  24. * 1. Each segment is initialized to zero, except for link TRBs.
  25. * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
  26. * Consumer Cycle State (CCS), depending on ring function.
  27. * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
  28. *
  29. * Ring behavior rules:
  30. * 1. A ring is empty if enqueue == dequeue. This means there will always be at
  31. * least one free TRB in the ring. This is useful if you want to turn that
  32. * into a link TRB and expand the ring.
  33. * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
  34. * link TRB, then load the pointer with the address in the link TRB. If the
  35. * link TRB had its toggle bit set, you may need to update the ring cycle
  36. * state (see cycle bit rules). You may have to do this multiple times
  37. * until you reach a non-link TRB.
  38. * 3. A ring is full if enqueue++ (for the definition of increment above)
  39. * equals the dequeue pointer.
  40. *
  41. * Cycle bit rules:
  42. * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
  43. * in a link TRB, it must toggle the ring cycle state.
  44. * 2. When a producer increments an enqueue pointer and encounters a toggle bit
  45. * in a link TRB, it must toggle the ring cycle state.
  46. *
  47. * Producer rules:
  48. * 1. Check if ring is full before you enqueue.
  49. * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
  50. * Update enqueue pointer between each write (which may update the ring
  51. * cycle state).
  52. * 3. Notify consumer. If SW is producer, it rings the doorbell for command
  53. * and endpoint rings. If HC is the producer for the event ring,
  54. * and it generates an interrupt according to interrupt modulation rules.
  55. *
  56. * Consumer rules:
  57. * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
  58. * the TRB is owned by the consumer.
  59. * 2. Update dequeue pointer (which may update the ring cycle state) and
  60. * continue processing TRBs until you reach a TRB which is not owned by you.
  61. * 3. Notify the producer. SW is the consumer for the event ring, and it
  62. * updates event ring dequeue pointer. HC is the consumer for the command and
  63. * endpoint rings; it generates events on the event ring for these.
  64. */
  65. #include <linux/scatterlist.h>
  66. #include <linux/slab.h>
  67. #include "xhci.h"
  68. static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
  69. struct xhci_virt_device *virt_dev,
  70. struct xhci_event_cmd *event);
  71. /*
  72. * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
  73. * address of the TRB.
  74. */
  75. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
  76. union xhci_trb *trb)
  77. {
  78. unsigned long segment_offset;
  79. if (!seg || !trb || trb < seg->trbs)
  80. return 0;
  81. /* offset in TRBs */
  82. segment_offset = trb - seg->trbs;
  83. if (segment_offset > TRBS_PER_SEGMENT)
  84. return 0;
  85. return seg->dma + (segment_offset * sizeof(*trb));
  86. }
  87. /* Does this link TRB point to the first segment in a ring,
  88. * or was the previous TRB the last TRB on the last segment in the ERST?
  89. */
  90. static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
  91. struct xhci_segment *seg, union xhci_trb *trb)
  92. {
  93. if (ring == xhci->event_ring)
  94. return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
  95. (seg->next == xhci->event_ring->first_seg);
  96. else
  97. return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
  98. }
  99. /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
  100. * segment? I.e. would the updated event TRB pointer step off the end of the
  101. * event seg?
  102. */
  103. static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  104. struct xhci_segment *seg, union xhci_trb *trb)
  105. {
  106. if (ring == xhci->event_ring)
  107. return trb == &seg->trbs[TRBS_PER_SEGMENT];
  108. else
  109. return TRB_TYPE_LINK_LE32(trb->link.control);
  110. }
  111. static int enqueue_is_link_trb(struct xhci_ring *ring)
  112. {
  113. struct xhci_link_trb *link = &ring->enqueue->link;
  114. return TRB_TYPE_LINK_LE32(link->control);
  115. }
  116. /* Updates trb to point to the next TRB in the ring, and updates seg if the next
  117. * TRB is in a new segment. This does not skip over link TRBs, and it does not
  118. * effect the ring dequeue or enqueue pointers.
  119. */
  120. static void next_trb(struct xhci_hcd *xhci,
  121. struct xhci_ring *ring,
  122. struct xhci_segment **seg,
  123. union xhci_trb **trb)
  124. {
  125. if (last_trb(xhci, ring, *seg, *trb)) {
  126. *seg = (*seg)->next;
  127. *trb = ((*seg)->trbs);
  128. } else {
  129. (*trb)++;
  130. }
  131. }
  132. /*
  133. * See Cycle bit rules. SW is the consumer for the event ring only.
  134. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  135. */
  136. static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
  137. {
  138. union xhci_trb *next = ++(ring->dequeue);
  139. unsigned long long addr;
  140. ring->deq_updates++;
  141. /* Update the dequeue pointer further if that was a link TRB or we're at
  142. * the end of an event ring segment (which doesn't have link TRBS)
  143. */
  144. while (last_trb(xhci, ring, ring->deq_seg, next)) {
  145. if (ring->type == TYPE_EVENT && last_trb_on_last_seg(xhci,
  146. ring, ring->deq_seg, next)) {
  147. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  148. }
  149. ring->deq_seg = ring->deq_seg->next;
  150. ring->dequeue = ring->deq_seg->trbs;
  151. next = ring->dequeue;
  152. }
  153. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
  154. }
  155. /*
  156. * See Cycle bit rules. SW is the consumer for the event ring only.
  157. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  158. *
  159. * If we've just enqueued a TRB that is in the middle of a TD (meaning the
  160. * chain bit is set), then set the chain bit in all the following link TRBs.
  161. * If we've enqueued the last TRB in a TD, make sure the following link TRBs
  162. * have their chain bit cleared (so that each Link TRB is a separate TD).
  163. *
  164. * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
  165. * set, but other sections talk about dealing with the chain bit set. This was
  166. * fixed in the 0.96 specification errata, but we have to assume that all 0.95
  167. * xHCI hardware can't handle the chain bit being cleared on a link TRB.
  168. *
  169. * @more_trbs_coming: Will you enqueue more TRBs before calling
  170. * prepare_transfer()?
  171. */
  172. static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
  173. bool more_trbs_coming)
  174. {
  175. u32 chain;
  176. union xhci_trb *next;
  177. unsigned long long addr;
  178. chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
  179. next = ++(ring->enqueue);
  180. ring->enq_updates++;
  181. /* Update the dequeue pointer further if that was a link TRB or we're at
  182. * the end of an event ring segment (which doesn't have link TRBS)
  183. */
  184. while (last_trb(xhci, ring, ring->enq_seg, next)) {
  185. if (ring->type != TYPE_EVENT) {
  186. /*
  187. * If the caller doesn't plan on enqueueing more
  188. * TDs before ringing the doorbell, then we
  189. * don't want to give the link TRB to the
  190. * hardware just yet. We'll give the link TRB
  191. * back in prepare_ring() just before we enqueue
  192. * the TD at the top of the ring.
  193. */
  194. if (!chain && !more_trbs_coming)
  195. break;
  196. /* If we're not dealing with 0.95 hardware or
  197. * isoc rings on AMD 0.96 host,
  198. * carry over the chain bit of the previous TRB
  199. * (which may mean the chain bit is cleared).
  200. */
  201. if (!(ring->type == TYPE_ISOC &&
  202. (xhci->quirks & XHCI_AMD_0x96_HOST))
  203. && !xhci_link_trb_quirk(xhci)) {
  204. next->link.control &=
  205. cpu_to_le32(~TRB_CHAIN);
  206. next->link.control |=
  207. cpu_to_le32(chain);
  208. }
  209. /* Give this link TRB to the hardware */
  210. wmb();
  211. next->link.control ^= cpu_to_le32(TRB_CYCLE);
  212. /* Toggle the cycle bit after the last ring segment. */
  213. if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
  214. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  215. }
  216. }
  217. ring->enq_seg = ring->enq_seg->next;
  218. ring->enqueue = ring->enq_seg->trbs;
  219. next = ring->enqueue;
  220. }
  221. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
  222. }
  223. /*
  224. * Check to see if there's room to enqueue num_trbs on the ring. See rules
  225. * above.
  226. * FIXME: this would be simpler and faster if we just kept track of the number
  227. * of free TRBs in a ring.
  228. */
  229. static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
  230. unsigned int num_trbs)
  231. {
  232. int i;
  233. union xhci_trb *enq = ring->enqueue;
  234. struct xhci_segment *enq_seg = ring->enq_seg;
  235. struct xhci_segment *cur_seg;
  236. unsigned int left_on_ring;
  237. /* If we are currently pointing to a link TRB, advance the
  238. * enqueue pointer before checking for space */
  239. while (last_trb(xhci, ring, enq_seg, enq)) {
  240. enq_seg = enq_seg->next;
  241. enq = enq_seg->trbs;
  242. }
  243. /* Check if ring is empty */
  244. if (enq == ring->dequeue) {
  245. /* Can't use link trbs */
  246. left_on_ring = TRBS_PER_SEGMENT - 1;
  247. for (cur_seg = enq_seg->next; cur_seg != enq_seg;
  248. cur_seg = cur_seg->next)
  249. left_on_ring += TRBS_PER_SEGMENT - 1;
  250. /* Always need one TRB free in the ring. */
  251. left_on_ring -= 1;
  252. if (num_trbs > left_on_ring) {
  253. xhci_warn(xhci, "Not enough room on ring; "
  254. "need %u TRBs, %u TRBs left\n",
  255. num_trbs, left_on_ring);
  256. return 0;
  257. }
  258. return 1;
  259. }
  260. /* Make sure there's an extra empty TRB available */
  261. for (i = 0; i <= num_trbs; ++i) {
  262. if (enq == ring->dequeue)
  263. return 0;
  264. enq++;
  265. while (last_trb(xhci, ring, enq_seg, enq)) {
  266. enq_seg = enq_seg->next;
  267. enq = enq_seg->trbs;
  268. }
  269. }
  270. return 1;
  271. }
  272. /* Ring the host controller doorbell after placing a command on the ring */
  273. void xhci_ring_cmd_db(struct xhci_hcd *xhci)
  274. {
  275. xhci_dbg(xhci, "// Ding dong!\n");
  276. xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
  277. /* Flush PCI posted writes */
  278. xhci_readl(xhci, &xhci->dba->doorbell[0]);
  279. }
  280. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
  281. unsigned int slot_id,
  282. unsigned int ep_index,
  283. unsigned int stream_id)
  284. {
  285. __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
  286. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  287. unsigned int ep_state = ep->ep_state;
  288. /* Don't ring the doorbell for this endpoint if there are pending
  289. * cancellations because we don't want to interrupt processing.
  290. * We don't want to restart any stream rings if there's a set dequeue
  291. * pointer command pending because the device can choose to start any
  292. * stream once the endpoint is on the HW schedule.
  293. * FIXME - check all the stream rings for pending cancellations.
  294. */
  295. if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
  296. (ep_state & EP_HALTED))
  297. return;
  298. xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
  299. /* The CPU has better things to do at this point than wait for a
  300. * write-posting flush. It'll get there soon enough.
  301. */
  302. }
  303. /* Ring the doorbell for any rings with pending URBs */
  304. static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
  305. unsigned int slot_id,
  306. unsigned int ep_index)
  307. {
  308. unsigned int stream_id;
  309. struct xhci_virt_ep *ep;
  310. ep = &xhci->devs[slot_id]->eps[ep_index];
  311. /* A ring has pending URBs if its TD list is not empty */
  312. if (!(ep->ep_state & EP_HAS_STREAMS)) {
  313. if (!(list_empty(&ep->ring->td_list)))
  314. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
  315. return;
  316. }
  317. for (stream_id = 1; stream_id < ep->stream_info->num_streams;
  318. stream_id++) {
  319. struct xhci_stream_info *stream_info = ep->stream_info;
  320. if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
  321. xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
  322. stream_id);
  323. }
  324. }
  325. /*
  326. * Find the segment that trb is in. Start searching in start_seg.
  327. * If we must move past a segment that has a link TRB with a toggle cycle state
  328. * bit set, then we will toggle the value pointed at by cycle_state.
  329. */
  330. static struct xhci_segment *find_trb_seg(
  331. struct xhci_segment *start_seg,
  332. union xhci_trb *trb, int *cycle_state)
  333. {
  334. struct xhci_segment *cur_seg = start_seg;
  335. struct xhci_generic_trb *generic_trb;
  336. while (cur_seg->trbs > trb ||
  337. &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
  338. generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
  339. if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
  340. *cycle_state ^= 0x1;
  341. cur_seg = cur_seg->next;
  342. if (cur_seg == start_seg)
  343. /* Looped over the entire list. Oops! */
  344. return NULL;
  345. }
  346. return cur_seg;
  347. }
  348. static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  349. unsigned int slot_id, unsigned int ep_index,
  350. unsigned int stream_id)
  351. {
  352. struct xhci_virt_ep *ep;
  353. ep = &xhci->devs[slot_id]->eps[ep_index];
  354. /* Common case: no streams */
  355. if (!(ep->ep_state & EP_HAS_STREAMS))
  356. return ep->ring;
  357. if (stream_id == 0) {
  358. xhci_warn(xhci,
  359. "WARN: Slot ID %u, ep index %u has streams, "
  360. "but URB has no stream ID.\n",
  361. slot_id, ep_index);
  362. return NULL;
  363. }
  364. if (stream_id < ep->stream_info->num_streams)
  365. return ep->stream_info->stream_rings[stream_id];
  366. xhci_warn(xhci,
  367. "WARN: Slot ID %u, ep index %u has "
  368. "stream IDs 1 to %u allocated, "
  369. "but stream ID %u is requested.\n",
  370. slot_id, ep_index,
  371. ep->stream_info->num_streams - 1,
  372. stream_id);
  373. return NULL;
  374. }
  375. /* Get the right ring for the given URB.
  376. * If the endpoint supports streams, boundary check the URB's stream ID.
  377. * If the endpoint doesn't support streams, return the singular endpoint ring.
  378. */
  379. static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  380. struct urb *urb)
  381. {
  382. return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
  383. xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
  384. }
  385. /*
  386. * Move the xHC's endpoint ring dequeue pointer past cur_td.
  387. * Record the new state of the xHC's endpoint ring dequeue segment,
  388. * dequeue pointer, and new consumer cycle state in state.
  389. * Update our internal representation of the ring's dequeue pointer.
  390. *
  391. * We do this in three jumps:
  392. * - First we update our new ring state to be the same as when the xHC stopped.
  393. * - Then we traverse the ring to find the segment that contains
  394. * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
  395. * any link TRBs with the toggle cycle bit set.
  396. * - Finally we move the dequeue state one TRB further, toggling the cycle bit
  397. * if we've moved it past a link TRB with the toggle cycle bit set.
  398. *
  399. * Some of the uses of xhci_generic_trb are grotty, but if they're done
  400. * with correct __le32 accesses they should work fine. Only users of this are
  401. * in here.
  402. */
  403. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  404. unsigned int slot_id, unsigned int ep_index,
  405. unsigned int stream_id, struct xhci_td *cur_td,
  406. struct xhci_dequeue_state *state)
  407. {
  408. struct xhci_virt_device *dev = xhci->devs[slot_id];
  409. struct xhci_ring *ep_ring;
  410. struct xhci_generic_trb *trb;
  411. struct xhci_ep_ctx *ep_ctx;
  412. dma_addr_t addr;
  413. ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
  414. ep_index, stream_id);
  415. if (!ep_ring) {
  416. xhci_warn(xhci, "WARN can't find new dequeue state "
  417. "for invalid stream ID %u.\n",
  418. stream_id);
  419. return;
  420. }
  421. state->new_cycle_state = 0;
  422. xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
  423. state->new_deq_seg = find_trb_seg(cur_td->start_seg,
  424. dev->eps[ep_index].stopped_trb,
  425. &state->new_cycle_state);
  426. if (!state->new_deq_seg) {
  427. WARN_ON(1);
  428. return;
  429. }
  430. /* Dig out the cycle state saved by the xHC during the stop ep cmd */
  431. xhci_dbg(xhci, "Finding endpoint context\n");
  432. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  433. state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
  434. state->new_deq_ptr = cur_td->last_trb;
  435. xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
  436. state->new_deq_seg = find_trb_seg(state->new_deq_seg,
  437. state->new_deq_ptr,
  438. &state->new_cycle_state);
  439. if (!state->new_deq_seg) {
  440. WARN_ON(1);
  441. return;
  442. }
  443. trb = &state->new_deq_ptr->generic;
  444. if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
  445. (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
  446. state->new_cycle_state ^= 0x1;
  447. next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
  448. /*
  449. * If there is only one segment in a ring, find_trb_seg()'s while loop
  450. * will not run, and it will return before it has a chance to see if it
  451. * needs to toggle the cycle bit. It can't tell if the stalled transfer
  452. * ended just before the link TRB on a one-segment ring, or if the TD
  453. * wrapped around the top of the ring, because it doesn't have the TD in
  454. * question. Look for the one-segment case where stalled TRB's address
  455. * is greater than the new dequeue pointer address.
  456. */
  457. if (ep_ring->first_seg == ep_ring->first_seg->next &&
  458. state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
  459. state->new_cycle_state ^= 0x1;
  460. xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
  461. /* Don't update the ring cycle state for the producer (us). */
  462. xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
  463. state->new_deq_seg);
  464. addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
  465. xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
  466. (unsigned long long) addr);
  467. }
  468. /* flip_cycle means flip the cycle bit of all but the first and last TRB.
  469. * (The last TRB actually points to the ring enqueue pointer, which is not part
  470. * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
  471. */
  472. static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  473. struct xhci_td *cur_td, bool flip_cycle)
  474. {
  475. struct xhci_segment *cur_seg;
  476. union xhci_trb *cur_trb;
  477. for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
  478. true;
  479. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  480. if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
  481. /* Unchain any chained Link TRBs, but
  482. * leave the pointers intact.
  483. */
  484. cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
  485. /* Flip the cycle bit (link TRBs can't be the first
  486. * or last TRB).
  487. */
  488. if (flip_cycle)
  489. cur_trb->generic.field[3] ^=
  490. cpu_to_le32(TRB_CYCLE);
  491. xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
  492. xhci_dbg(xhci, "Address = %p (0x%llx dma); "
  493. "in seg %p (0x%llx dma)\n",
  494. cur_trb,
  495. (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
  496. cur_seg,
  497. (unsigned long long)cur_seg->dma);
  498. } else {
  499. cur_trb->generic.field[0] = 0;
  500. cur_trb->generic.field[1] = 0;
  501. cur_trb->generic.field[2] = 0;
  502. /* Preserve only the cycle bit of this TRB */
  503. cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
  504. /* Flip the cycle bit except on the first or last TRB */
  505. if (flip_cycle && cur_trb != cur_td->first_trb &&
  506. cur_trb != cur_td->last_trb)
  507. cur_trb->generic.field[3] ^=
  508. cpu_to_le32(TRB_CYCLE);
  509. cur_trb->generic.field[3] |= cpu_to_le32(
  510. TRB_TYPE(TRB_TR_NOOP));
  511. xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
  512. (unsigned long long)
  513. xhci_trb_virt_to_dma(cur_seg, cur_trb));
  514. }
  515. if (cur_trb == cur_td->last_trb)
  516. break;
  517. }
  518. }
  519. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  520. unsigned int ep_index, unsigned int stream_id,
  521. struct xhci_segment *deq_seg,
  522. union xhci_trb *deq_ptr, u32 cycle_state);
  523. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  524. unsigned int slot_id, unsigned int ep_index,
  525. unsigned int stream_id,
  526. struct xhci_dequeue_state *deq_state)
  527. {
  528. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  529. xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
  530. "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
  531. deq_state->new_deq_seg,
  532. (unsigned long long)deq_state->new_deq_seg->dma,
  533. deq_state->new_deq_ptr,
  534. (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
  535. deq_state->new_cycle_state);
  536. queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
  537. deq_state->new_deq_seg,
  538. deq_state->new_deq_ptr,
  539. (u32) deq_state->new_cycle_state);
  540. /* Stop the TD queueing code from ringing the doorbell until
  541. * this command completes. The HC won't set the dequeue pointer
  542. * if the ring is running, and ringing the doorbell starts the
  543. * ring running.
  544. */
  545. ep->ep_state |= SET_DEQ_PENDING;
  546. }
  547. static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
  548. struct xhci_virt_ep *ep)
  549. {
  550. ep->ep_state &= ~EP_HALT_PENDING;
  551. /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
  552. * timer is running on another CPU, we don't decrement stop_cmds_pending
  553. * (since we didn't successfully stop the watchdog timer).
  554. */
  555. if (del_timer(&ep->stop_cmd_timer))
  556. ep->stop_cmds_pending--;
  557. }
  558. /* Must be called with xhci->lock held in interrupt context */
  559. static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
  560. struct xhci_td *cur_td, int status, char *adjective)
  561. {
  562. struct usb_hcd *hcd;
  563. struct urb *urb;
  564. struct urb_priv *urb_priv;
  565. urb = cur_td->urb;
  566. urb_priv = urb->hcpriv;
  567. urb_priv->td_cnt++;
  568. hcd = bus_to_hcd(urb->dev->bus);
  569. /* Only giveback urb when this is the last td in urb */
  570. if (urb_priv->td_cnt == urb_priv->length) {
  571. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
  572. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
  573. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
  574. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  575. usb_amd_quirk_pll_enable();
  576. }
  577. }
  578. usb_hcd_unlink_urb_from_ep(hcd, urb);
  579. spin_unlock(&xhci->lock);
  580. usb_hcd_giveback_urb(hcd, urb, status);
  581. xhci_urb_free_priv(xhci, urb_priv);
  582. spin_lock(&xhci->lock);
  583. }
  584. }
  585. /*
  586. * When we get a command completion for a Stop Endpoint Command, we need to
  587. * unlink any cancelled TDs from the ring. There are two ways to do that:
  588. *
  589. * 1. If the HW was in the middle of processing the TD that needs to be
  590. * cancelled, then we must move the ring's dequeue pointer past the last TRB
  591. * in the TD with a Set Dequeue Pointer Command.
  592. * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
  593. * bit cleared) so that the HW will skip over them.
  594. */
  595. static void handle_stopped_endpoint(struct xhci_hcd *xhci,
  596. union xhci_trb *trb, struct xhci_event_cmd *event)
  597. {
  598. unsigned int slot_id;
  599. unsigned int ep_index;
  600. struct xhci_virt_device *virt_dev;
  601. struct xhci_ring *ep_ring;
  602. struct xhci_virt_ep *ep;
  603. struct list_head *entry;
  604. struct xhci_td *cur_td = NULL;
  605. struct xhci_td *last_unlinked_td;
  606. struct xhci_dequeue_state deq_state;
  607. if (unlikely(TRB_TO_SUSPEND_PORT(
  608. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
  609. slot_id = TRB_TO_SLOT_ID(
  610. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
  611. virt_dev = xhci->devs[slot_id];
  612. if (virt_dev)
  613. handle_cmd_in_cmd_wait_list(xhci, virt_dev,
  614. event);
  615. else
  616. xhci_warn(xhci, "Stop endpoint command "
  617. "completion for disabled slot %u\n",
  618. slot_id);
  619. return;
  620. }
  621. memset(&deq_state, 0, sizeof(deq_state));
  622. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  623. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  624. ep = &xhci->devs[slot_id]->eps[ep_index];
  625. if (list_empty(&ep->cancelled_td_list)) {
  626. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  627. ep->stopped_td = NULL;
  628. ep->stopped_trb = NULL;
  629. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  630. return;
  631. }
  632. /* Fix up the ep ring first, so HW stops executing cancelled TDs.
  633. * We have the xHCI lock, so nothing can modify this list until we drop
  634. * it. We're also in the event handler, so we can't get re-interrupted
  635. * if another Stop Endpoint command completes
  636. */
  637. list_for_each(entry, &ep->cancelled_td_list) {
  638. cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
  639. xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
  640. (unsigned long long)xhci_trb_virt_to_dma(
  641. cur_td->start_seg, cur_td->first_trb));
  642. ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
  643. if (!ep_ring) {
  644. /* This shouldn't happen unless a driver is mucking
  645. * with the stream ID after submission. This will
  646. * leave the TD on the hardware ring, and the hardware
  647. * will try to execute it, and may access a buffer
  648. * that has already been freed. In the best case, the
  649. * hardware will execute it, and the event handler will
  650. * ignore the completion event for that TD, since it was
  651. * removed from the td_list for that endpoint. In
  652. * short, don't muck with the stream ID after
  653. * submission.
  654. */
  655. xhci_warn(xhci, "WARN Cancelled URB %p "
  656. "has invalid stream ID %u.\n",
  657. cur_td->urb,
  658. cur_td->urb->stream_id);
  659. goto remove_finished_td;
  660. }
  661. /*
  662. * If we stopped on the TD we need to cancel, then we have to
  663. * move the xHC endpoint ring dequeue pointer past this TD.
  664. */
  665. if (cur_td == ep->stopped_td)
  666. xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
  667. cur_td->urb->stream_id,
  668. cur_td, &deq_state);
  669. else
  670. td_to_noop(xhci, ep_ring, cur_td, false);
  671. remove_finished_td:
  672. /*
  673. * The event handler won't see a completion for this TD anymore,
  674. * so remove it from the endpoint ring's TD list. Keep it in
  675. * the cancelled TD list for URB completion later.
  676. */
  677. list_del_init(&cur_td->td_list);
  678. }
  679. last_unlinked_td = cur_td;
  680. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  681. /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
  682. if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
  683. xhci_queue_new_dequeue_state(xhci,
  684. slot_id, ep_index,
  685. ep->stopped_td->urb->stream_id,
  686. &deq_state);
  687. xhci_ring_cmd_db(xhci);
  688. } else {
  689. /* Otherwise ring the doorbell(s) to restart queued transfers */
  690. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  691. }
  692. ep->stopped_td = NULL;
  693. ep->stopped_trb = NULL;
  694. /*
  695. * Drop the lock and complete the URBs in the cancelled TD list.
  696. * New TDs to be cancelled might be added to the end of the list before
  697. * we can complete all the URBs for the TDs we already unlinked.
  698. * So stop when we've completed the URB for the last TD we unlinked.
  699. */
  700. do {
  701. cur_td = list_entry(ep->cancelled_td_list.next,
  702. struct xhci_td, cancelled_td_list);
  703. list_del_init(&cur_td->cancelled_td_list);
  704. /* Clean up the cancelled URB */
  705. /* Doesn't matter what we pass for status, since the core will
  706. * just overwrite it (because the URB has been unlinked).
  707. */
  708. xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
  709. /* Stop processing the cancelled list if the watchdog timer is
  710. * running.
  711. */
  712. if (xhci->xhc_state & XHCI_STATE_DYING)
  713. return;
  714. } while (cur_td != last_unlinked_td);
  715. /* Return to the event handler with xhci->lock re-acquired */
  716. }
  717. /* Watchdog timer function for when a stop endpoint command fails to complete.
  718. * In this case, we assume the host controller is broken or dying or dead. The
  719. * host may still be completing some other events, so we have to be careful to
  720. * let the event ring handler and the URB dequeueing/enqueueing functions know
  721. * through xhci->state.
  722. *
  723. * The timer may also fire if the host takes a very long time to respond to the
  724. * command, and the stop endpoint command completion handler cannot delete the
  725. * timer before the timer function is called. Another endpoint cancellation may
  726. * sneak in before the timer function can grab the lock, and that may queue
  727. * another stop endpoint command and add the timer back. So we cannot use a
  728. * simple flag to say whether there is a pending stop endpoint command for a
  729. * particular endpoint.
  730. *
  731. * Instead we use a combination of that flag and a counter for the number of
  732. * pending stop endpoint commands. If the timer is the tail end of the last
  733. * stop endpoint command, and the endpoint's command is still pending, we assume
  734. * the host is dying.
  735. */
  736. void xhci_stop_endpoint_command_watchdog(unsigned long arg)
  737. {
  738. struct xhci_hcd *xhci;
  739. struct xhci_virt_ep *ep;
  740. struct xhci_virt_ep *temp_ep;
  741. struct xhci_ring *ring;
  742. struct xhci_td *cur_td;
  743. int ret, i, j;
  744. unsigned long flags;
  745. ep = (struct xhci_virt_ep *) arg;
  746. xhci = ep->xhci;
  747. spin_lock_irqsave(&xhci->lock, flags);
  748. ep->stop_cmds_pending--;
  749. if (xhci->xhc_state & XHCI_STATE_DYING) {
  750. xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
  751. "xHCI as DYING, exiting.\n");
  752. spin_unlock_irqrestore(&xhci->lock, flags);
  753. return;
  754. }
  755. if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
  756. xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
  757. "exiting.\n");
  758. spin_unlock_irqrestore(&xhci->lock, flags);
  759. return;
  760. }
  761. xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
  762. xhci_warn(xhci, "Assuming host is dying, halting host.\n");
  763. /* Oops, HC is dead or dying or at least not responding to the stop
  764. * endpoint command.
  765. */
  766. xhci->xhc_state |= XHCI_STATE_DYING;
  767. /* Disable interrupts from the host controller and start halting it */
  768. xhci_quiesce(xhci);
  769. spin_unlock_irqrestore(&xhci->lock, flags);
  770. ret = xhci_halt(xhci);
  771. spin_lock_irqsave(&xhci->lock, flags);
  772. if (ret < 0) {
  773. /* This is bad; the host is not responding to commands and it's
  774. * not allowing itself to be halted. At least interrupts are
  775. * disabled. If we call usb_hc_died(), it will attempt to
  776. * disconnect all device drivers under this host. Those
  777. * disconnect() methods will wait for all URBs to be unlinked,
  778. * so we must complete them.
  779. */
  780. xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
  781. xhci_warn(xhci, "Completing active URBs anyway.\n");
  782. /* We could turn all TDs on the rings to no-ops. This won't
  783. * help if the host has cached part of the ring, and is slow if
  784. * we want to preserve the cycle bit. Skip it and hope the host
  785. * doesn't touch the memory.
  786. */
  787. }
  788. for (i = 0; i < MAX_HC_SLOTS; i++) {
  789. if (!xhci->devs[i])
  790. continue;
  791. for (j = 0; j < 31; j++) {
  792. temp_ep = &xhci->devs[i]->eps[j];
  793. ring = temp_ep->ring;
  794. if (!ring)
  795. continue;
  796. xhci_dbg(xhci, "Killing URBs for slot ID %u, "
  797. "ep index %u\n", i, j);
  798. while (!list_empty(&ring->td_list)) {
  799. cur_td = list_first_entry(&ring->td_list,
  800. struct xhci_td,
  801. td_list);
  802. list_del_init(&cur_td->td_list);
  803. if (!list_empty(&cur_td->cancelled_td_list))
  804. list_del_init(&cur_td->cancelled_td_list);
  805. xhci_giveback_urb_in_irq(xhci, cur_td,
  806. -ESHUTDOWN, "killed");
  807. }
  808. while (!list_empty(&temp_ep->cancelled_td_list)) {
  809. cur_td = list_first_entry(
  810. &temp_ep->cancelled_td_list,
  811. struct xhci_td,
  812. cancelled_td_list);
  813. list_del_init(&cur_td->cancelled_td_list);
  814. xhci_giveback_urb_in_irq(xhci, cur_td,
  815. -ESHUTDOWN, "killed");
  816. }
  817. }
  818. }
  819. spin_unlock_irqrestore(&xhci->lock, flags);
  820. xhci_dbg(xhci, "Calling usb_hc_died()\n");
  821. usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
  822. xhci_dbg(xhci, "xHCI host controller is dead.\n");
  823. }
  824. /*
  825. * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
  826. * we need to clear the set deq pending flag in the endpoint ring state, so that
  827. * the TD queueing code can ring the doorbell again. We also need to ring the
  828. * endpoint doorbell to restart the ring, but only if there aren't more
  829. * cancellations pending.
  830. */
  831. static void handle_set_deq_completion(struct xhci_hcd *xhci,
  832. struct xhci_event_cmd *event,
  833. union xhci_trb *trb)
  834. {
  835. unsigned int slot_id;
  836. unsigned int ep_index;
  837. unsigned int stream_id;
  838. struct xhci_ring *ep_ring;
  839. struct xhci_virt_device *dev;
  840. struct xhci_ep_ctx *ep_ctx;
  841. struct xhci_slot_ctx *slot_ctx;
  842. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  843. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  844. stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
  845. dev = xhci->devs[slot_id];
  846. ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
  847. if (!ep_ring) {
  848. xhci_warn(xhci, "WARN Set TR deq ptr command for "
  849. "freed stream ID %u\n",
  850. stream_id);
  851. /* XXX: Harmless??? */
  852. dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
  853. return;
  854. }
  855. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  856. slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
  857. if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
  858. unsigned int ep_state;
  859. unsigned int slot_state;
  860. switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
  861. case COMP_TRB_ERR:
  862. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
  863. "of stream ID configuration\n");
  864. break;
  865. case COMP_CTX_STATE:
  866. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
  867. "to incorrect slot or ep state.\n");
  868. ep_state = le32_to_cpu(ep_ctx->ep_info);
  869. ep_state &= EP_STATE_MASK;
  870. slot_state = le32_to_cpu(slot_ctx->dev_state);
  871. slot_state = GET_SLOT_STATE(slot_state);
  872. xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
  873. slot_state, ep_state);
  874. break;
  875. case COMP_EBADSLT:
  876. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
  877. "slot %u was not enabled.\n", slot_id);
  878. break;
  879. default:
  880. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
  881. "completion code of %u.\n",
  882. GET_COMP_CODE(le32_to_cpu(event->status)));
  883. break;
  884. }
  885. /* OK what do we do now? The endpoint state is hosed, and we
  886. * should never get to this point if the synchronization between
  887. * queueing, and endpoint state are correct. This might happen
  888. * if the device gets disconnected after we've finished
  889. * cancelling URBs, which might not be an error...
  890. */
  891. } else {
  892. xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
  893. le64_to_cpu(ep_ctx->deq));
  894. if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
  895. dev->eps[ep_index].queued_deq_ptr) ==
  896. (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
  897. /* Update the ring's dequeue segment and dequeue pointer
  898. * to reflect the new position.
  899. */
  900. ep_ring->deq_seg = dev->eps[ep_index].queued_deq_seg;
  901. ep_ring->dequeue = dev->eps[ep_index].queued_deq_ptr;
  902. } else {
  903. xhci_warn(xhci, "Mismatch between completed Set TR Deq "
  904. "Ptr command & xHCI internal state.\n");
  905. xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
  906. dev->eps[ep_index].queued_deq_seg,
  907. dev->eps[ep_index].queued_deq_ptr);
  908. }
  909. }
  910. dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
  911. dev->eps[ep_index].queued_deq_seg = NULL;
  912. dev->eps[ep_index].queued_deq_ptr = NULL;
  913. /* Restart any rings with pending URBs */
  914. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  915. }
  916. static void handle_reset_ep_completion(struct xhci_hcd *xhci,
  917. struct xhci_event_cmd *event,
  918. union xhci_trb *trb)
  919. {
  920. int slot_id;
  921. unsigned int ep_index;
  922. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  923. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  924. /* This command will only fail if the endpoint wasn't halted,
  925. * but we don't care.
  926. */
  927. xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
  928. GET_COMP_CODE(le32_to_cpu(event->status)));
  929. /* HW with the reset endpoint quirk needs to have a configure endpoint
  930. * command complete before the endpoint can be used. Queue that here
  931. * because the HW can't handle two commands being queued in a row.
  932. */
  933. if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
  934. xhci_dbg(xhci, "Queueing configure endpoint command\n");
  935. xhci_queue_configure_endpoint(xhci,
  936. xhci->devs[slot_id]->in_ctx->dma, slot_id,
  937. false);
  938. xhci_ring_cmd_db(xhci);
  939. } else {
  940. /* Clear our internal halted state and restart the ring(s) */
  941. xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
  942. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  943. }
  944. }
  945. /* Check to see if a command in the device's command queue matches this one.
  946. * Signal the completion or free the command, and return 1. Return 0 if the
  947. * completed command isn't at the head of the command list.
  948. */
  949. static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
  950. struct xhci_virt_device *virt_dev,
  951. struct xhci_event_cmd *event)
  952. {
  953. struct xhci_command *command;
  954. if (list_empty(&virt_dev->cmd_list))
  955. return 0;
  956. command = list_entry(virt_dev->cmd_list.next,
  957. struct xhci_command, cmd_list);
  958. if (xhci->cmd_ring->dequeue != command->command_trb)
  959. return 0;
  960. command->status = GET_COMP_CODE(le32_to_cpu(event->status));
  961. list_del(&command->cmd_list);
  962. if (command->completion)
  963. complete(command->completion);
  964. else
  965. xhci_free_command(xhci, command);
  966. return 1;
  967. }
  968. static void handle_cmd_completion(struct xhci_hcd *xhci,
  969. struct xhci_event_cmd *event)
  970. {
  971. int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  972. u64 cmd_dma;
  973. dma_addr_t cmd_dequeue_dma;
  974. struct xhci_input_control_ctx *ctrl_ctx;
  975. struct xhci_virt_device *virt_dev;
  976. unsigned int ep_index;
  977. struct xhci_ring *ep_ring;
  978. unsigned int ep_state;
  979. cmd_dma = le64_to_cpu(event->cmd_trb);
  980. cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  981. xhci->cmd_ring->dequeue);
  982. /* Is the command ring deq ptr out of sync with the deq seg ptr? */
  983. if (cmd_dequeue_dma == 0) {
  984. xhci->error_bitmask |= 1 << 4;
  985. return;
  986. }
  987. /* Does the DMA address match our internal dequeue pointer address? */
  988. if (cmd_dma != (u64) cmd_dequeue_dma) {
  989. xhci->error_bitmask |= 1 << 5;
  990. return;
  991. }
  992. switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
  993. & TRB_TYPE_BITMASK) {
  994. case TRB_TYPE(TRB_ENABLE_SLOT):
  995. if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
  996. xhci->slot_id = slot_id;
  997. else
  998. xhci->slot_id = 0;
  999. complete(&xhci->addr_dev);
  1000. break;
  1001. case TRB_TYPE(TRB_DISABLE_SLOT):
  1002. if (xhci->devs[slot_id]) {
  1003. if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
  1004. /* Delete default control endpoint resources */
  1005. xhci_free_device_endpoint_resources(xhci,
  1006. xhci->devs[slot_id], true);
  1007. xhci_free_virt_device(xhci, slot_id);
  1008. }
  1009. break;
  1010. case TRB_TYPE(TRB_CONFIG_EP):
  1011. virt_dev = xhci->devs[slot_id];
  1012. if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
  1013. break;
  1014. /*
  1015. * Configure endpoint commands can come from the USB core
  1016. * configuration or alt setting changes, or because the HW
  1017. * needed an extra configure endpoint command after a reset
  1018. * endpoint command or streams were being configured.
  1019. * If the command was for a halted endpoint, the xHCI driver
  1020. * is not waiting on the configure endpoint command.
  1021. */
  1022. ctrl_ctx = xhci_get_input_control_ctx(xhci,
  1023. virt_dev->in_ctx);
  1024. /* Input ctx add_flags are the endpoint index plus one */
  1025. ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
  1026. /* A usb_set_interface() call directly after clearing a halted
  1027. * condition may race on this quirky hardware. Not worth
  1028. * worrying about, since this is prototype hardware. Not sure
  1029. * if this will work for streams, but streams support was
  1030. * untested on this prototype.
  1031. */
  1032. if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
  1033. ep_index != (unsigned int) -1 &&
  1034. le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
  1035. le32_to_cpu(ctrl_ctx->drop_flags)) {
  1036. ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
  1037. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1038. if (!(ep_state & EP_HALTED))
  1039. goto bandwidth_change;
  1040. xhci_dbg(xhci, "Completed config ep cmd - "
  1041. "last ep index = %d, state = %d\n",
  1042. ep_index, ep_state);
  1043. /* Clear internal halted state and restart ring(s) */
  1044. xhci->devs[slot_id]->eps[ep_index].ep_state &=
  1045. ~EP_HALTED;
  1046. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  1047. break;
  1048. }
  1049. bandwidth_change:
  1050. xhci_dbg(xhci, "Completed config ep cmd\n");
  1051. xhci->devs[slot_id]->cmd_status =
  1052. GET_COMP_CODE(le32_to_cpu(event->status));
  1053. complete(&xhci->devs[slot_id]->cmd_completion);
  1054. break;
  1055. case TRB_TYPE(TRB_EVAL_CONTEXT):
  1056. virt_dev = xhci->devs[slot_id];
  1057. if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
  1058. break;
  1059. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
  1060. complete(&xhci->devs[slot_id]->cmd_completion);
  1061. break;
  1062. case TRB_TYPE(TRB_ADDR_DEV):
  1063. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
  1064. complete(&xhci->addr_dev);
  1065. break;
  1066. case TRB_TYPE(TRB_STOP_RING):
  1067. handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
  1068. break;
  1069. case TRB_TYPE(TRB_SET_DEQ):
  1070. handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
  1071. break;
  1072. case TRB_TYPE(TRB_CMD_NOOP):
  1073. break;
  1074. case TRB_TYPE(TRB_RESET_EP):
  1075. handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
  1076. break;
  1077. case TRB_TYPE(TRB_RESET_DEV):
  1078. xhci_dbg(xhci, "Completed reset device command.\n");
  1079. slot_id = TRB_TO_SLOT_ID(
  1080. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
  1081. virt_dev = xhci->devs[slot_id];
  1082. if (virt_dev)
  1083. handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
  1084. else
  1085. xhci_warn(xhci, "Reset device command completion "
  1086. "for disabled slot %u\n", slot_id);
  1087. break;
  1088. case TRB_TYPE(TRB_NEC_GET_FW):
  1089. if (!(xhci->quirks & XHCI_NEC_HOST)) {
  1090. xhci->error_bitmask |= 1 << 6;
  1091. break;
  1092. }
  1093. xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
  1094. NEC_FW_MAJOR(le32_to_cpu(event->status)),
  1095. NEC_FW_MINOR(le32_to_cpu(event->status)));
  1096. break;
  1097. default:
  1098. /* Skip over unknown commands on the event ring */
  1099. xhci->error_bitmask |= 1 << 6;
  1100. break;
  1101. }
  1102. inc_deq(xhci, xhci->cmd_ring);
  1103. }
  1104. static void handle_vendor_event(struct xhci_hcd *xhci,
  1105. union xhci_trb *event)
  1106. {
  1107. u32 trb_type;
  1108. trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
  1109. xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
  1110. if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
  1111. handle_cmd_completion(xhci, &event->event_cmd);
  1112. }
  1113. /* @port_id: the one-based port ID from the hardware (indexed from array of all
  1114. * port registers -- USB 3.0 and USB 2.0).
  1115. *
  1116. * Returns a zero-based port number, which is suitable for indexing into each of
  1117. * the split roothubs' port arrays and bus state arrays.
  1118. * Add one to it in order to call xhci_find_slot_id_by_port.
  1119. */
  1120. static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
  1121. struct xhci_hcd *xhci, u32 port_id)
  1122. {
  1123. unsigned int i;
  1124. unsigned int num_similar_speed_ports = 0;
  1125. /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
  1126. * and usb2_ports are 0-based indexes. Count the number of similar
  1127. * speed ports, up to 1 port before this port.
  1128. */
  1129. for (i = 0; i < (port_id - 1); i++) {
  1130. u8 port_speed = xhci->port_array[i];
  1131. /*
  1132. * Skip ports that don't have known speeds, or have duplicate
  1133. * Extended Capabilities port speed entries.
  1134. */
  1135. if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
  1136. continue;
  1137. /*
  1138. * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
  1139. * 1.1 ports are under the USB 2.0 hub. If the port speed
  1140. * matches the device speed, it's a similar speed port.
  1141. */
  1142. if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
  1143. num_similar_speed_ports++;
  1144. }
  1145. return num_similar_speed_ports;
  1146. }
  1147. static void handle_device_notification(struct xhci_hcd *xhci,
  1148. union xhci_trb *event)
  1149. {
  1150. u32 slot_id;
  1151. struct usb_device *udev;
  1152. slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
  1153. if (!xhci->devs[slot_id]) {
  1154. xhci_warn(xhci, "Device Notification event for "
  1155. "unused slot %u\n", slot_id);
  1156. return;
  1157. }
  1158. xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
  1159. slot_id);
  1160. udev = xhci->devs[slot_id]->udev;
  1161. if (udev && udev->parent)
  1162. usb_wakeup_notification(udev->parent, udev->portnum);
  1163. }
  1164. static void handle_port_status(struct xhci_hcd *xhci,
  1165. union xhci_trb *event)
  1166. {
  1167. struct usb_hcd *hcd;
  1168. u32 port_id;
  1169. u32 temp, temp1;
  1170. int max_ports;
  1171. int slot_id;
  1172. unsigned int faked_port_index;
  1173. u8 major_revision;
  1174. struct xhci_bus_state *bus_state;
  1175. __le32 __iomem **port_array;
  1176. bool bogus_port_status = false;
  1177. /* Port status change events always have a successful completion code */
  1178. if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
  1179. xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
  1180. xhci->error_bitmask |= 1 << 8;
  1181. }
  1182. port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
  1183. xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
  1184. max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1185. if ((port_id <= 0) || (port_id > max_ports)) {
  1186. xhci_warn(xhci, "Invalid port id %d\n", port_id);
  1187. bogus_port_status = true;
  1188. goto cleanup;
  1189. }
  1190. /* Figure out which usb_hcd this port is attached to:
  1191. * is it a USB 3.0 port or a USB 2.0/1.1 port?
  1192. */
  1193. major_revision = xhci->port_array[port_id - 1];
  1194. if (major_revision == 0) {
  1195. xhci_warn(xhci, "Event for port %u not in "
  1196. "Extended Capabilities, ignoring.\n",
  1197. port_id);
  1198. bogus_port_status = true;
  1199. goto cleanup;
  1200. }
  1201. if (major_revision == DUPLICATE_ENTRY) {
  1202. xhci_warn(xhci, "Event for port %u duplicated in"
  1203. "Extended Capabilities, ignoring.\n",
  1204. port_id);
  1205. bogus_port_status = true;
  1206. goto cleanup;
  1207. }
  1208. /*
  1209. * Hardware port IDs reported by a Port Status Change Event include USB
  1210. * 3.0 and USB 2.0 ports. We want to check if the port has reported a
  1211. * resume event, but we first need to translate the hardware port ID
  1212. * into the index into the ports on the correct split roothub, and the
  1213. * correct bus_state structure.
  1214. */
  1215. /* Find the right roothub. */
  1216. hcd = xhci_to_hcd(xhci);
  1217. if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
  1218. hcd = xhci->shared_hcd;
  1219. bus_state = &xhci->bus_state[hcd_index(hcd)];
  1220. if (hcd->speed == HCD_USB3)
  1221. port_array = xhci->usb3_ports;
  1222. else
  1223. port_array = xhci->usb2_ports;
  1224. /* Find the faked port hub number */
  1225. faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
  1226. port_id);
  1227. temp = xhci_readl(xhci, port_array[faked_port_index]);
  1228. if (hcd->state == HC_STATE_SUSPENDED) {
  1229. xhci_dbg(xhci, "resume root hub\n");
  1230. usb_hcd_resume_root_hub(hcd);
  1231. }
  1232. if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
  1233. xhci_dbg(xhci, "port resume event for port %d\n", port_id);
  1234. temp1 = xhci_readl(xhci, &xhci->op_regs->command);
  1235. if (!(temp1 & CMD_RUN)) {
  1236. xhci_warn(xhci, "xHC is not running.\n");
  1237. goto cleanup;
  1238. }
  1239. if (DEV_SUPERSPEED(temp)) {
  1240. xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
  1241. /* Set a flag to say the port signaled remote wakeup,
  1242. * so we can tell the difference between the end of
  1243. * device and host initiated resume.
  1244. */
  1245. bus_state->port_remote_wakeup |= 1 << faked_port_index;
  1246. xhci_test_and_clear_bit(xhci, port_array,
  1247. faked_port_index, PORT_PLC);
  1248. xhci_set_link_state(xhci, port_array, faked_port_index,
  1249. XDEV_U0);
  1250. /* Need to wait until the next link state change
  1251. * indicates the device is actually in U0.
  1252. */
  1253. bogus_port_status = true;
  1254. goto cleanup;
  1255. } else {
  1256. xhci_dbg(xhci, "resume HS port %d\n", port_id);
  1257. bus_state->resume_done[faked_port_index] = jiffies +
  1258. msecs_to_jiffies(20);
  1259. mod_timer(&hcd->rh_timer,
  1260. bus_state->resume_done[faked_port_index]);
  1261. /* Do the rest in GetPortStatus */
  1262. }
  1263. }
  1264. if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
  1265. DEV_SUPERSPEED(temp)) {
  1266. xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
  1267. /* We've just brought the device into U0 through either the
  1268. * Resume state after a device remote wakeup, or through the
  1269. * U3Exit state after a host-initiated resume. If it's a device
  1270. * initiated remote wake, don't pass up the link state change,
  1271. * so the roothub behavior is consistent with external
  1272. * USB 3.0 hub behavior.
  1273. */
  1274. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  1275. faked_port_index + 1);
  1276. if (slot_id && xhci->devs[slot_id])
  1277. xhci_ring_device(xhci, slot_id);
  1278. if (bus_state->port_remote_wakeup && (1 << faked_port_index)) {
  1279. bus_state->port_remote_wakeup &=
  1280. ~(1 << faked_port_index);
  1281. xhci_test_and_clear_bit(xhci, port_array,
  1282. faked_port_index, PORT_PLC);
  1283. usb_wakeup_notification(hcd->self.root_hub,
  1284. faked_port_index + 1);
  1285. bogus_port_status = true;
  1286. goto cleanup;
  1287. }
  1288. }
  1289. if (hcd->speed != HCD_USB3)
  1290. xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
  1291. PORT_PLC);
  1292. cleanup:
  1293. /* Update event ring dequeue pointer before dropping the lock */
  1294. inc_deq(xhci, xhci->event_ring);
  1295. /* Don't make the USB core poll the roothub if we got a bad port status
  1296. * change event. Besides, at that point we can't tell which roothub
  1297. * (USB 2.0 or USB 3.0) to kick.
  1298. */
  1299. if (bogus_port_status)
  1300. return;
  1301. spin_unlock(&xhci->lock);
  1302. /* Pass this up to the core */
  1303. usb_hcd_poll_rh_status(hcd);
  1304. spin_lock(&xhci->lock);
  1305. }
  1306. /*
  1307. * This TD is defined by the TRBs starting at start_trb in start_seg and ending
  1308. * at end_trb, which may be in another segment. If the suspect DMA address is a
  1309. * TRB in this TD, this function returns that TRB's segment. Otherwise it
  1310. * returns 0.
  1311. */
  1312. struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
  1313. union xhci_trb *start_trb,
  1314. union xhci_trb *end_trb,
  1315. dma_addr_t suspect_dma)
  1316. {
  1317. dma_addr_t start_dma;
  1318. dma_addr_t end_seg_dma;
  1319. dma_addr_t end_trb_dma;
  1320. struct xhci_segment *cur_seg;
  1321. start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
  1322. cur_seg = start_seg;
  1323. do {
  1324. if (start_dma == 0)
  1325. return NULL;
  1326. /* We may get an event for a Link TRB in the middle of a TD */
  1327. end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
  1328. &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
  1329. /* If the end TRB isn't in this segment, this is set to 0 */
  1330. end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
  1331. if (end_trb_dma > 0) {
  1332. /* The end TRB is in this segment, so suspect should be here */
  1333. if (start_dma <= end_trb_dma) {
  1334. if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
  1335. return cur_seg;
  1336. } else {
  1337. /* Case for one segment with
  1338. * a TD wrapped around to the top
  1339. */
  1340. if ((suspect_dma >= start_dma &&
  1341. suspect_dma <= end_seg_dma) ||
  1342. (suspect_dma >= cur_seg->dma &&
  1343. suspect_dma <= end_trb_dma))
  1344. return cur_seg;
  1345. }
  1346. return NULL;
  1347. } else {
  1348. /* Might still be somewhere in this segment */
  1349. if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
  1350. return cur_seg;
  1351. }
  1352. cur_seg = cur_seg->next;
  1353. start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
  1354. } while (cur_seg != start_seg);
  1355. return NULL;
  1356. }
  1357. static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
  1358. unsigned int slot_id, unsigned int ep_index,
  1359. unsigned int stream_id,
  1360. struct xhci_td *td, union xhci_trb *event_trb)
  1361. {
  1362. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  1363. ep->ep_state |= EP_HALTED;
  1364. ep->stopped_td = td;
  1365. ep->stopped_trb = event_trb;
  1366. ep->stopped_stream = stream_id;
  1367. xhci_queue_reset_ep(xhci, slot_id, ep_index);
  1368. xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
  1369. ep->stopped_td = NULL;
  1370. ep->stopped_trb = NULL;
  1371. ep->stopped_stream = 0;
  1372. xhci_ring_cmd_db(xhci);
  1373. }
  1374. /* Check if an error has halted the endpoint ring. The class driver will
  1375. * cleanup the halt for a non-default control endpoint if we indicate a stall.
  1376. * However, a babble and other errors also halt the endpoint ring, and the class
  1377. * driver won't clear the halt in that case, so we need to issue a Set Transfer
  1378. * Ring Dequeue Pointer command manually.
  1379. */
  1380. static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
  1381. struct xhci_ep_ctx *ep_ctx,
  1382. unsigned int trb_comp_code)
  1383. {
  1384. /* TRB completion codes that may require a manual halt cleanup */
  1385. if (trb_comp_code == COMP_TX_ERR ||
  1386. trb_comp_code == COMP_BABBLE ||
  1387. trb_comp_code == COMP_SPLIT_ERR)
  1388. /* The 0.96 spec says a babbling control endpoint
  1389. * is not halted. The 0.96 spec says it is. Some HW
  1390. * claims to be 0.95 compliant, but it halts the control
  1391. * endpoint anyway. Check if a babble halted the
  1392. * endpoint.
  1393. */
  1394. if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
  1395. cpu_to_le32(EP_STATE_HALTED))
  1396. return 1;
  1397. return 0;
  1398. }
  1399. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
  1400. {
  1401. if (trb_comp_code >= 224 && trb_comp_code <= 255) {
  1402. /* Vendor defined "informational" completion code,
  1403. * treat as not-an-error.
  1404. */
  1405. xhci_dbg(xhci, "Vendor defined info completion code %u\n",
  1406. trb_comp_code);
  1407. xhci_dbg(xhci, "Treating code as success.\n");
  1408. return 1;
  1409. }
  1410. return 0;
  1411. }
  1412. /*
  1413. * Finish the td processing, remove the td from td list;
  1414. * Return 1 if the urb can be given back.
  1415. */
  1416. static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1417. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1418. struct xhci_virt_ep *ep, int *status, bool skip)
  1419. {
  1420. struct xhci_virt_device *xdev;
  1421. struct xhci_ring *ep_ring;
  1422. unsigned int slot_id;
  1423. int ep_index;
  1424. struct urb *urb = NULL;
  1425. struct xhci_ep_ctx *ep_ctx;
  1426. int ret = 0;
  1427. struct urb_priv *urb_priv;
  1428. u32 trb_comp_code;
  1429. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1430. xdev = xhci->devs[slot_id];
  1431. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1432. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1433. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1434. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1435. if (skip)
  1436. goto td_cleanup;
  1437. if (trb_comp_code == COMP_STOP_INVAL ||
  1438. trb_comp_code == COMP_STOP) {
  1439. /* The Endpoint Stop Command completion will take care of any
  1440. * stopped TDs. A stopped TD may be restarted, so don't update
  1441. * the ring dequeue pointer or take this TD off any lists yet.
  1442. */
  1443. ep->stopped_td = td;
  1444. ep->stopped_trb = event_trb;
  1445. return 0;
  1446. } else {
  1447. if (trb_comp_code == COMP_STALL) {
  1448. /* The transfer is completed from the driver's
  1449. * perspective, but we need to issue a set dequeue
  1450. * command for this stalled endpoint to move the dequeue
  1451. * pointer past the TD. We can't do that here because
  1452. * the halt condition must be cleared first. Let the
  1453. * USB class driver clear the stall later.
  1454. */
  1455. ep->stopped_td = td;
  1456. ep->stopped_trb = event_trb;
  1457. ep->stopped_stream = ep_ring->stream_id;
  1458. } else if (xhci_requires_manual_halt_cleanup(xhci,
  1459. ep_ctx, trb_comp_code)) {
  1460. /* Other types of errors halt the endpoint, but the
  1461. * class driver doesn't call usb_reset_endpoint() unless
  1462. * the error is -EPIPE. Clear the halted status in the
  1463. * xHCI hardware manually.
  1464. */
  1465. xhci_cleanup_halted_endpoint(xhci,
  1466. slot_id, ep_index, ep_ring->stream_id,
  1467. td, event_trb);
  1468. } else {
  1469. /* Update ring dequeue pointer */
  1470. while (ep_ring->dequeue != td->last_trb)
  1471. inc_deq(xhci, ep_ring);
  1472. inc_deq(xhci, ep_ring);
  1473. }
  1474. td_cleanup:
  1475. /* Clean up the endpoint's TD list */
  1476. urb = td->urb;
  1477. urb_priv = urb->hcpriv;
  1478. /* Do one last check of the actual transfer length.
  1479. * If the host controller said we transferred more data than
  1480. * the buffer length, urb->actual_length will be a very big
  1481. * number (since it's unsigned). Play it safe and say we didn't
  1482. * transfer anything.
  1483. */
  1484. if (urb->actual_length > urb->transfer_buffer_length) {
  1485. xhci_warn(xhci, "URB transfer length is wrong, "
  1486. "xHC issue? req. len = %u, "
  1487. "act. len = %u\n",
  1488. urb->transfer_buffer_length,
  1489. urb->actual_length);
  1490. urb->actual_length = 0;
  1491. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1492. *status = -EREMOTEIO;
  1493. else
  1494. *status = 0;
  1495. }
  1496. list_del_init(&td->td_list);
  1497. /* Was this TD slated to be cancelled but completed anyway? */
  1498. if (!list_empty(&td->cancelled_td_list))
  1499. list_del_init(&td->cancelled_td_list);
  1500. urb_priv->td_cnt++;
  1501. /* Giveback the urb when all the tds are completed */
  1502. if (urb_priv->td_cnt == urb_priv->length) {
  1503. ret = 1;
  1504. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
  1505. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
  1506. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
  1507. == 0) {
  1508. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  1509. usb_amd_quirk_pll_enable();
  1510. }
  1511. }
  1512. }
  1513. }
  1514. return ret;
  1515. }
  1516. /*
  1517. * Process control tds, update urb status and actual_length.
  1518. */
  1519. static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1520. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1521. struct xhci_virt_ep *ep, int *status)
  1522. {
  1523. struct xhci_virt_device *xdev;
  1524. struct xhci_ring *ep_ring;
  1525. unsigned int slot_id;
  1526. int ep_index;
  1527. struct xhci_ep_ctx *ep_ctx;
  1528. u32 trb_comp_code;
  1529. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1530. xdev = xhci->devs[slot_id];
  1531. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1532. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1533. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1534. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1535. switch (trb_comp_code) {
  1536. case COMP_SUCCESS:
  1537. if (event_trb == ep_ring->dequeue) {
  1538. xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
  1539. "without IOC set??\n");
  1540. *status = -ESHUTDOWN;
  1541. } else if (event_trb != td->last_trb) {
  1542. xhci_warn(xhci, "WARN: Success on ctrl data TRB "
  1543. "without IOC set??\n");
  1544. *status = -ESHUTDOWN;
  1545. } else {
  1546. *status = 0;
  1547. }
  1548. break;
  1549. case COMP_SHORT_TX:
  1550. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1551. *status = -EREMOTEIO;
  1552. else
  1553. *status = 0;
  1554. break;
  1555. case COMP_STOP_INVAL:
  1556. case COMP_STOP:
  1557. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1558. default:
  1559. if (!xhci_requires_manual_halt_cleanup(xhci,
  1560. ep_ctx, trb_comp_code))
  1561. break;
  1562. xhci_dbg(xhci, "TRB error code %u, "
  1563. "halted endpoint index = %u\n",
  1564. trb_comp_code, ep_index);
  1565. /* else fall through */
  1566. case COMP_STALL:
  1567. /* Did we transfer part of the data (middle) phase? */
  1568. if (event_trb != ep_ring->dequeue &&
  1569. event_trb != td->last_trb)
  1570. td->urb->actual_length =
  1571. td->urb->transfer_buffer_length
  1572. - TRB_LEN(le32_to_cpu(event->transfer_len));
  1573. else
  1574. td->urb->actual_length = 0;
  1575. xhci_cleanup_halted_endpoint(xhci,
  1576. slot_id, ep_index, 0, td, event_trb);
  1577. return finish_td(xhci, td, event_trb, event, ep, status, true);
  1578. }
  1579. /*
  1580. * Did we transfer any data, despite the errors that might have
  1581. * happened? I.e. did we get past the setup stage?
  1582. */
  1583. if (event_trb != ep_ring->dequeue) {
  1584. /* The event was for the status stage */
  1585. if (event_trb == td->last_trb) {
  1586. if (td->urb->actual_length != 0) {
  1587. /* Don't overwrite a previously set error code
  1588. */
  1589. if ((*status == -EINPROGRESS || *status == 0) &&
  1590. (td->urb->transfer_flags
  1591. & URB_SHORT_NOT_OK))
  1592. /* Did we already see a short data
  1593. * stage? */
  1594. *status = -EREMOTEIO;
  1595. } else {
  1596. td->urb->actual_length =
  1597. td->urb->transfer_buffer_length;
  1598. }
  1599. } else {
  1600. /* Maybe the event was for the data stage? */
  1601. td->urb->actual_length =
  1602. td->urb->transfer_buffer_length -
  1603. TRB_LEN(le32_to_cpu(event->transfer_len));
  1604. xhci_dbg(xhci, "Waiting for status "
  1605. "stage event\n");
  1606. return 0;
  1607. }
  1608. }
  1609. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1610. }
  1611. /*
  1612. * Process isochronous tds, update urb packet status and actual_length.
  1613. */
  1614. static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1615. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1616. struct xhci_virt_ep *ep, int *status)
  1617. {
  1618. struct xhci_ring *ep_ring;
  1619. struct urb_priv *urb_priv;
  1620. int idx;
  1621. int len = 0;
  1622. union xhci_trb *cur_trb;
  1623. struct xhci_segment *cur_seg;
  1624. struct usb_iso_packet_descriptor *frame;
  1625. u32 trb_comp_code;
  1626. bool skip_td = false;
  1627. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1628. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1629. urb_priv = td->urb->hcpriv;
  1630. idx = urb_priv->td_cnt;
  1631. frame = &td->urb->iso_frame_desc[idx];
  1632. /* handle completion code */
  1633. switch (trb_comp_code) {
  1634. case COMP_SUCCESS:
  1635. frame->status = 0;
  1636. break;
  1637. case COMP_SHORT_TX:
  1638. frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
  1639. -EREMOTEIO : 0;
  1640. break;
  1641. case COMP_BW_OVER:
  1642. frame->status = -ECOMM;
  1643. skip_td = true;
  1644. break;
  1645. case COMP_BUFF_OVER:
  1646. case COMP_BABBLE:
  1647. frame->status = -EOVERFLOW;
  1648. skip_td = true;
  1649. break;
  1650. case COMP_DEV_ERR:
  1651. case COMP_STALL:
  1652. frame->status = -EPROTO;
  1653. skip_td = true;
  1654. break;
  1655. case COMP_STOP:
  1656. case COMP_STOP_INVAL:
  1657. break;
  1658. default:
  1659. frame->status = -1;
  1660. break;
  1661. }
  1662. if (trb_comp_code == COMP_SUCCESS || skip_td) {
  1663. frame->actual_length = frame->length;
  1664. td->urb->actual_length += frame->length;
  1665. } else {
  1666. for (cur_trb = ep_ring->dequeue,
  1667. cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
  1668. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  1669. if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
  1670. !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
  1671. len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
  1672. }
  1673. len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
  1674. TRB_LEN(le32_to_cpu(event->transfer_len));
  1675. if (trb_comp_code != COMP_STOP_INVAL) {
  1676. frame->actual_length = len;
  1677. td->urb->actual_length += len;
  1678. }
  1679. }
  1680. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1681. }
  1682. static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1683. struct xhci_transfer_event *event,
  1684. struct xhci_virt_ep *ep, int *status)
  1685. {
  1686. struct xhci_ring *ep_ring;
  1687. struct urb_priv *urb_priv;
  1688. struct usb_iso_packet_descriptor *frame;
  1689. int idx;
  1690. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1691. urb_priv = td->urb->hcpriv;
  1692. idx = urb_priv->td_cnt;
  1693. frame = &td->urb->iso_frame_desc[idx];
  1694. /* The transfer is partly done. */
  1695. frame->status = -EXDEV;
  1696. /* calc actual length */
  1697. frame->actual_length = 0;
  1698. /* Update ring dequeue pointer */
  1699. while (ep_ring->dequeue != td->last_trb)
  1700. inc_deq(xhci, ep_ring);
  1701. inc_deq(xhci, ep_ring);
  1702. return finish_td(xhci, td, NULL, event, ep, status, true);
  1703. }
  1704. /*
  1705. * Process bulk and interrupt tds, update urb status and actual_length.
  1706. */
  1707. static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1708. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1709. struct xhci_virt_ep *ep, int *status)
  1710. {
  1711. struct xhci_ring *ep_ring;
  1712. union xhci_trb *cur_trb;
  1713. struct xhci_segment *cur_seg;
  1714. u32 trb_comp_code;
  1715. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1716. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1717. switch (trb_comp_code) {
  1718. case COMP_SUCCESS:
  1719. /* Double check that the HW transferred everything. */
  1720. if (event_trb != td->last_trb) {
  1721. xhci_warn(xhci, "WARN Successful completion "
  1722. "on short TX\n");
  1723. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1724. *status = -EREMOTEIO;
  1725. else
  1726. *status = 0;
  1727. } else {
  1728. *status = 0;
  1729. }
  1730. break;
  1731. case COMP_SHORT_TX:
  1732. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1733. *status = -EREMOTEIO;
  1734. else
  1735. *status = 0;
  1736. break;
  1737. default:
  1738. /* Others already handled above */
  1739. break;
  1740. }
  1741. if (trb_comp_code == COMP_SHORT_TX)
  1742. xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
  1743. "%d bytes untransferred\n",
  1744. td->urb->ep->desc.bEndpointAddress,
  1745. td->urb->transfer_buffer_length,
  1746. TRB_LEN(le32_to_cpu(event->transfer_len)));
  1747. /* Fast path - was this the last TRB in the TD for this URB? */
  1748. if (event_trb == td->last_trb) {
  1749. if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
  1750. td->urb->actual_length =
  1751. td->urb->transfer_buffer_length -
  1752. TRB_LEN(le32_to_cpu(event->transfer_len));
  1753. if (td->urb->transfer_buffer_length <
  1754. td->urb->actual_length) {
  1755. xhci_warn(xhci, "HC gave bad length "
  1756. "of %d bytes left\n",
  1757. TRB_LEN(le32_to_cpu(event->transfer_len)));
  1758. td->urb->actual_length = 0;
  1759. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1760. *status = -EREMOTEIO;
  1761. else
  1762. *status = 0;
  1763. }
  1764. /* Don't overwrite a previously set error code */
  1765. if (*status == -EINPROGRESS) {
  1766. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1767. *status = -EREMOTEIO;
  1768. else
  1769. *status = 0;
  1770. }
  1771. } else {
  1772. td->urb->actual_length =
  1773. td->urb->transfer_buffer_length;
  1774. /* Ignore a short packet completion if the
  1775. * untransferred length was zero.
  1776. */
  1777. if (*status == -EREMOTEIO)
  1778. *status = 0;
  1779. }
  1780. } else {
  1781. /* Slow path - walk the list, starting from the dequeue
  1782. * pointer, to get the actual length transferred.
  1783. */
  1784. td->urb->actual_length = 0;
  1785. for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
  1786. cur_trb != event_trb;
  1787. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  1788. if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
  1789. !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
  1790. td->urb->actual_length +=
  1791. TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
  1792. }
  1793. /* If the ring didn't stop on a Link or No-op TRB, add
  1794. * in the actual bytes transferred from the Normal TRB
  1795. */
  1796. if (trb_comp_code != COMP_STOP_INVAL)
  1797. td->urb->actual_length +=
  1798. TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
  1799. TRB_LEN(le32_to_cpu(event->transfer_len));
  1800. }
  1801. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1802. }
  1803. /*
  1804. * If this function returns an error condition, it means it got a Transfer
  1805. * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
  1806. * At this point, the host controller is probably hosed and should be reset.
  1807. */
  1808. static int handle_tx_event(struct xhci_hcd *xhci,
  1809. struct xhci_transfer_event *event)
  1810. {
  1811. struct xhci_virt_device *xdev;
  1812. struct xhci_virt_ep *ep;
  1813. struct xhci_ring *ep_ring;
  1814. unsigned int slot_id;
  1815. int ep_index;
  1816. struct xhci_td *td = NULL;
  1817. dma_addr_t event_dma;
  1818. struct xhci_segment *event_seg;
  1819. union xhci_trb *event_trb;
  1820. struct urb *urb = NULL;
  1821. int status = -EINPROGRESS;
  1822. struct urb_priv *urb_priv;
  1823. struct xhci_ep_ctx *ep_ctx;
  1824. struct list_head *tmp;
  1825. u32 trb_comp_code;
  1826. int ret = 0;
  1827. int td_num = 0;
  1828. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1829. xdev = xhci->devs[slot_id];
  1830. if (!xdev) {
  1831. xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
  1832. xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
  1833. (unsigned long long) xhci_trb_virt_to_dma(
  1834. xhci->event_ring->deq_seg,
  1835. xhci->event_ring->dequeue),
  1836. lower_32_bits(le64_to_cpu(event->buffer)),
  1837. upper_32_bits(le64_to_cpu(event->buffer)),
  1838. le32_to_cpu(event->transfer_len),
  1839. le32_to_cpu(event->flags));
  1840. xhci_dbg(xhci, "Event ring:\n");
  1841. xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
  1842. return -ENODEV;
  1843. }
  1844. /* Endpoint ID is 1 based, our index is zero based */
  1845. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1846. ep = &xdev->eps[ep_index];
  1847. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1848. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1849. if (!ep_ring ||
  1850. (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
  1851. EP_STATE_DISABLED) {
  1852. xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
  1853. "or incorrect stream ring\n");
  1854. xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
  1855. (unsigned long long) xhci_trb_virt_to_dma(
  1856. xhci->event_ring->deq_seg,
  1857. xhci->event_ring->dequeue),
  1858. lower_32_bits(le64_to_cpu(event->buffer)),
  1859. upper_32_bits(le64_to_cpu(event->buffer)),
  1860. le32_to_cpu(event->transfer_len),
  1861. le32_to_cpu(event->flags));
  1862. xhci_dbg(xhci, "Event ring:\n");
  1863. xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
  1864. return -ENODEV;
  1865. }
  1866. /* Count current td numbers if ep->skip is set */
  1867. if (ep->skip) {
  1868. list_for_each(tmp, &ep_ring->td_list)
  1869. td_num++;
  1870. }
  1871. event_dma = le64_to_cpu(event->buffer);
  1872. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1873. /* Look for common error cases */
  1874. switch (trb_comp_code) {
  1875. /* Skip codes that require special handling depending on
  1876. * transfer type
  1877. */
  1878. case COMP_SUCCESS:
  1879. case COMP_SHORT_TX:
  1880. break;
  1881. case COMP_STOP:
  1882. xhci_dbg(xhci, "Stopped on Transfer TRB\n");
  1883. break;
  1884. case COMP_STOP_INVAL:
  1885. xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
  1886. break;
  1887. case COMP_STALL:
  1888. xhci_dbg(xhci, "Stalled endpoint\n");
  1889. ep->ep_state |= EP_HALTED;
  1890. status = -EPIPE;
  1891. break;
  1892. case COMP_TRB_ERR:
  1893. xhci_warn(xhci, "WARN: TRB error on endpoint\n");
  1894. status = -EILSEQ;
  1895. break;
  1896. case COMP_SPLIT_ERR:
  1897. case COMP_TX_ERR:
  1898. xhci_dbg(xhci, "Transfer error on endpoint\n");
  1899. status = -EPROTO;
  1900. break;
  1901. case COMP_BABBLE:
  1902. xhci_dbg(xhci, "Babble error on endpoint\n");
  1903. status = -EOVERFLOW;
  1904. break;
  1905. case COMP_DB_ERR:
  1906. xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
  1907. status = -ENOSR;
  1908. break;
  1909. case COMP_BW_OVER:
  1910. xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
  1911. break;
  1912. case COMP_BUFF_OVER:
  1913. xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
  1914. break;
  1915. case COMP_UNDERRUN:
  1916. /*
  1917. * When the Isoch ring is empty, the xHC will generate
  1918. * a Ring Overrun Event for IN Isoch endpoint or Ring
  1919. * Underrun Event for OUT Isoch endpoint.
  1920. */
  1921. xhci_dbg(xhci, "underrun event on endpoint\n");
  1922. if (!list_empty(&ep_ring->td_list))
  1923. xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
  1924. "still with TDs queued?\n",
  1925. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  1926. ep_index);
  1927. goto cleanup;
  1928. case COMP_OVERRUN:
  1929. xhci_dbg(xhci, "overrun event on endpoint\n");
  1930. if (!list_empty(&ep_ring->td_list))
  1931. xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
  1932. "still with TDs queued?\n",
  1933. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  1934. ep_index);
  1935. goto cleanup;
  1936. case COMP_DEV_ERR:
  1937. xhci_warn(xhci, "WARN: detect an incompatible device");
  1938. status = -EPROTO;
  1939. break;
  1940. case COMP_MISSED_INT:
  1941. /*
  1942. * When encounter missed service error, one or more isoc tds
  1943. * may be missed by xHC.
  1944. * Set skip flag of the ep_ring; Complete the missed tds as
  1945. * short transfer when process the ep_ring next time.
  1946. */
  1947. ep->skip = true;
  1948. xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
  1949. goto cleanup;
  1950. default:
  1951. if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
  1952. status = 0;
  1953. break;
  1954. }
  1955. xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
  1956. "busted\n");
  1957. goto cleanup;
  1958. }
  1959. do {
  1960. /* This TRB should be in the TD at the head of this ring's
  1961. * TD list.
  1962. */
  1963. if (list_empty(&ep_ring->td_list)) {
  1964. xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
  1965. "with no TDs queued?\n",
  1966. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  1967. ep_index);
  1968. xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
  1969. (le32_to_cpu(event->flags) &
  1970. TRB_TYPE_BITMASK)>>10);
  1971. xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
  1972. if (ep->skip) {
  1973. ep->skip = false;
  1974. xhci_dbg(xhci, "td_list is empty while skip "
  1975. "flag set. Clear skip flag.\n");
  1976. }
  1977. ret = 0;
  1978. goto cleanup;
  1979. }
  1980. /* We've skipped all the TDs on the ep ring when ep->skip set */
  1981. if (ep->skip && td_num == 0) {
  1982. ep->skip = false;
  1983. xhci_dbg(xhci, "All tds on the ep_ring skipped. "
  1984. "Clear skip flag.\n");
  1985. ret = 0;
  1986. goto cleanup;
  1987. }
  1988. td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
  1989. if (ep->skip)
  1990. td_num--;
  1991. /* Is this a TRB in the currently executing TD? */
  1992. event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
  1993. td->last_trb, event_dma);
  1994. /*
  1995. * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
  1996. * is not in the current TD pointed by ep_ring->dequeue because
  1997. * that the hardware dequeue pointer still at the previous TRB
  1998. * of the current TD. The previous TRB maybe a Link TD or the
  1999. * last TRB of the previous TD. The command completion handle
  2000. * will take care the rest.
  2001. */
  2002. if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
  2003. ret = 0;
  2004. goto cleanup;
  2005. }
  2006. if (!event_seg) {
  2007. if (!ep->skip ||
  2008. !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
  2009. /* Some host controllers give a spurious
  2010. * successful event after a short transfer.
  2011. * Ignore it.
  2012. */
  2013. if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
  2014. ep_ring->last_td_was_short) {
  2015. ep_ring->last_td_was_short = false;
  2016. ret = 0;
  2017. goto cleanup;
  2018. }
  2019. /* HC is busted, give up! */
  2020. xhci_err(xhci,
  2021. "ERROR Transfer event TRB DMA ptr not "
  2022. "part of current TD\n");
  2023. return -ESHUTDOWN;
  2024. }
  2025. ret = skip_isoc_td(xhci, td, event, ep, &status);
  2026. goto cleanup;
  2027. }
  2028. if (trb_comp_code == COMP_SHORT_TX)
  2029. ep_ring->last_td_was_short = true;
  2030. else
  2031. ep_ring->last_td_was_short = false;
  2032. if (ep->skip) {
  2033. xhci_dbg(xhci, "Found td. Clear skip flag.\n");
  2034. ep->skip = false;
  2035. }
  2036. event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
  2037. sizeof(*event_trb)];
  2038. /*
  2039. * No-op TRB should not trigger interrupts.
  2040. * If event_trb is a no-op TRB, it means the
  2041. * corresponding TD has been cancelled. Just ignore
  2042. * the TD.
  2043. */
  2044. if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
  2045. xhci_dbg(xhci,
  2046. "event_trb is a no-op TRB. Skip it\n");
  2047. goto cleanup;
  2048. }
  2049. /* Now update the urb's actual_length and give back to
  2050. * the core
  2051. */
  2052. if (usb_endpoint_xfer_control(&td->urb->ep->desc))
  2053. ret = process_ctrl_td(xhci, td, event_trb, event, ep,
  2054. &status);
  2055. else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
  2056. ret = process_isoc_td(xhci, td, event_trb, event, ep,
  2057. &status);
  2058. else
  2059. ret = process_bulk_intr_td(xhci, td, event_trb, event,
  2060. ep, &status);
  2061. cleanup:
  2062. /*
  2063. * Do not update event ring dequeue pointer if ep->skip is set.
  2064. * Will roll back to continue process missed tds.
  2065. */
  2066. if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
  2067. inc_deq(xhci, xhci->event_ring);
  2068. }
  2069. if (ret) {
  2070. urb = td->urb;
  2071. urb_priv = urb->hcpriv;
  2072. /* Leave the TD around for the reset endpoint function
  2073. * to use(but only if it's not a control endpoint,
  2074. * since we already queued the Set TR dequeue pointer
  2075. * command for stalled control endpoints).
  2076. */
  2077. if (usb_endpoint_xfer_control(&urb->ep->desc) ||
  2078. (trb_comp_code != COMP_STALL &&
  2079. trb_comp_code != COMP_BABBLE))
  2080. xhci_urb_free_priv(xhci, urb_priv);
  2081. usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
  2082. if ((urb->actual_length != urb->transfer_buffer_length &&
  2083. (urb->transfer_flags &
  2084. URB_SHORT_NOT_OK)) ||
  2085. (status != 0 &&
  2086. !usb_endpoint_xfer_isoc(&urb->ep->desc)))
  2087. xhci_dbg(xhci, "Giveback URB %p, len = %d, "
  2088. "expected = %x, status = %d\n",
  2089. urb, urb->actual_length,
  2090. urb->transfer_buffer_length,
  2091. status);
  2092. spin_unlock(&xhci->lock);
  2093. /* EHCI, UHCI, and OHCI always unconditionally set the
  2094. * urb->status of an isochronous endpoint to 0.
  2095. */
  2096. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
  2097. status = 0;
  2098. usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
  2099. spin_lock(&xhci->lock);
  2100. }
  2101. /*
  2102. * If ep->skip is set, it means there are missed tds on the
  2103. * endpoint ring need to take care of.
  2104. * Process them as short transfer until reach the td pointed by
  2105. * the event.
  2106. */
  2107. } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
  2108. return 0;
  2109. }
  2110. /*
  2111. * This function handles all OS-owned events on the event ring. It may drop
  2112. * xhci->lock between event processing (e.g. to pass up port status changes).
  2113. * Returns >0 for "possibly more events to process" (caller should call again),
  2114. * otherwise 0 if done. In future, <0 returns should indicate error code.
  2115. */
  2116. static int xhci_handle_event(struct xhci_hcd *xhci)
  2117. {
  2118. union xhci_trb *event;
  2119. int update_ptrs = 1;
  2120. int ret;
  2121. if (!xhci->event_ring || !xhci->event_ring->dequeue) {
  2122. xhci->error_bitmask |= 1 << 1;
  2123. return 0;
  2124. }
  2125. event = xhci->event_ring->dequeue;
  2126. /* Does the HC or OS own the TRB? */
  2127. if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
  2128. xhci->event_ring->cycle_state) {
  2129. xhci->error_bitmask |= 1 << 2;
  2130. return 0;
  2131. }
  2132. /*
  2133. * Barrier between reading the TRB_CYCLE (valid) flag above and any
  2134. * speculative reads of the event's flags/data below.
  2135. */
  2136. rmb();
  2137. /* FIXME: Handle more event types. */
  2138. switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
  2139. case TRB_TYPE(TRB_COMPLETION):
  2140. handle_cmd_completion(xhci, &event->event_cmd);
  2141. break;
  2142. case TRB_TYPE(TRB_PORT_STATUS):
  2143. handle_port_status(xhci, event);
  2144. update_ptrs = 0;
  2145. break;
  2146. case TRB_TYPE(TRB_TRANSFER):
  2147. ret = handle_tx_event(xhci, &event->trans_event);
  2148. if (ret < 0)
  2149. xhci->error_bitmask |= 1 << 9;
  2150. else
  2151. update_ptrs = 0;
  2152. break;
  2153. case TRB_TYPE(TRB_DEV_NOTE):
  2154. handle_device_notification(xhci, event);
  2155. break;
  2156. default:
  2157. if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
  2158. TRB_TYPE(48))
  2159. handle_vendor_event(xhci, event);
  2160. else
  2161. xhci->error_bitmask |= 1 << 3;
  2162. }
  2163. /* Any of the above functions may drop and re-acquire the lock, so check
  2164. * to make sure a watchdog timer didn't mark the host as non-responsive.
  2165. */
  2166. if (xhci->xhc_state & XHCI_STATE_DYING) {
  2167. xhci_dbg(xhci, "xHCI host dying, returning from "
  2168. "event handler.\n");
  2169. return 0;
  2170. }
  2171. if (update_ptrs)
  2172. /* Update SW event ring dequeue pointer */
  2173. inc_deq(xhci, xhci->event_ring);
  2174. /* Are there more items on the event ring? Caller will call us again to
  2175. * check.
  2176. */
  2177. return 1;
  2178. }
  2179. /*
  2180. * xHCI spec says we can get an interrupt, and if the HC has an error condition,
  2181. * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
  2182. * indicators of an event TRB error, but we check the status *first* to be safe.
  2183. */
  2184. irqreturn_t xhci_irq(struct usb_hcd *hcd)
  2185. {
  2186. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2187. u32 status;
  2188. union xhci_trb *trb;
  2189. u64 temp_64;
  2190. union xhci_trb *event_ring_deq;
  2191. dma_addr_t deq;
  2192. spin_lock(&xhci->lock);
  2193. trb = xhci->event_ring->dequeue;
  2194. /* Check if the xHC generated the interrupt, or the irq is shared */
  2195. status = xhci_readl(xhci, &xhci->op_regs->status);
  2196. if (status == 0xffffffff)
  2197. goto hw_died;
  2198. if (!(status & STS_EINT)) {
  2199. spin_unlock(&xhci->lock);
  2200. return IRQ_NONE;
  2201. }
  2202. if (status & STS_FATAL) {
  2203. xhci_warn(xhci, "WARNING: Host System Error\n");
  2204. xhci_halt(xhci);
  2205. hw_died:
  2206. spin_unlock(&xhci->lock);
  2207. return -ESHUTDOWN;
  2208. }
  2209. /*
  2210. * Clear the op reg interrupt status first,
  2211. * so we can receive interrupts from other MSI-X interrupters.
  2212. * Write 1 to clear the interrupt status.
  2213. */
  2214. status |= STS_EINT;
  2215. xhci_writel(xhci, status, &xhci->op_regs->status);
  2216. /* FIXME when MSI-X is supported and there are multiple vectors */
  2217. /* Clear the MSI-X event interrupt status */
  2218. if (hcd->irq) {
  2219. u32 irq_pending;
  2220. /* Acknowledge the PCI interrupt */
  2221. irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  2222. irq_pending |= 0x3;
  2223. xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
  2224. }
  2225. if (xhci->xhc_state & XHCI_STATE_DYING) {
  2226. xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
  2227. "Shouldn't IRQs be disabled?\n");
  2228. /* Clear the event handler busy flag (RW1C);
  2229. * the event ring should be empty.
  2230. */
  2231. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  2232. xhci_write_64(xhci, temp_64 | ERST_EHB,
  2233. &xhci->ir_set->erst_dequeue);
  2234. spin_unlock(&xhci->lock);
  2235. return IRQ_HANDLED;
  2236. }
  2237. event_ring_deq = xhci->event_ring->dequeue;
  2238. /* FIXME this should be a delayed service routine
  2239. * that clears the EHB.
  2240. */
  2241. while (xhci_handle_event(xhci) > 0) {}
  2242. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  2243. /* If necessary, update the HW's version of the event ring deq ptr. */
  2244. if (event_ring_deq != xhci->event_ring->dequeue) {
  2245. deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
  2246. xhci->event_ring->dequeue);
  2247. if (deq == 0)
  2248. xhci_warn(xhci, "WARN something wrong with SW event "
  2249. "ring dequeue ptr.\n");
  2250. /* Update HC event ring dequeue pointer */
  2251. temp_64 &= ERST_PTR_MASK;
  2252. temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
  2253. }
  2254. /* Clear the event handler busy flag (RW1C); event ring is empty. */
  2255. temp_64 |= ERST_EHB;
  2256. xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
  2257. spin_unlock(&xhci->lock);
  2258. return IRQ_HANDLED;
  2259. }
  2260. irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
  2261. {
  2262. return xhci_irq(hcd);
  2263. }
  2264. /**** Endpoint Ring Operations ****/
  2265. /*
  2266. * Generic function for queueing a TRB on a ring.
  2267. * The caller must have checked to make sure there's room on the ring.
  2268. *
  2269. * @more_trbs_coming: Will you enqueue more TRBs before calling
  2270. * prepare_transfer()?
  2271. */
  2272. static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  2273. bool more_trbs_coming,
  2274. u32 field1, u32 field2, u32 field3, u32 field4)
  2275. {
  2276. struct xhci_generic_trb *trb;
  2277. trb = &ring->enqueue->generic;
  2278. trb->field[0] = cpu_to_le32(field1);
  2279. trb->field[1] = cpu_to_le32(field2);
  2280. trb->field[2] = cpu_to_le32(field3);
  2281. trb->field[3] = cpu_to_le32(field4);
  2282. inc_enq(xhci, ring, more_trbs_coming);
  2283. }
  2284. /*
  2285. * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
  2286. * FIXME allocate segments if the ring is full.
  2287. */
  2288. static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  2289. u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
  2290. {
  2291. /* Make sure the endpoint has been added to xHC schedule */
  2292. switch (ep_state) {
  2293. case EP_STATE_DISABLED:
  2294. /*
  2295. * USB core changed config/interfaces without notifying us,
  2296. * or hardware is reporting the wrong state.
  2297. */
  2298. xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
  2299. return -ENOENT;
  2300. case EP_STATE_ERROR:
  2301. xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
  2302. /* FIXME event handling code for error needs to clear it */
  2303. /* XXX not sure if this should be -ENOENT or not */
  2304. return -EINVAL;
  2305. case EP_STATE_HALTED:
  2306. xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
  2307. case EP_STATE_STOPPED:
  2308. case EP_STATE_RUNNING:
  2309. break;
  2310. default:
  2311. xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
  2312. /*
  2313. * FIXME issue Configure Endpoint command to try to get the HC
  2314. * back into a known state.
  2315. */
  2316. return -EINVAL;
  2317. }
  2318. if (!room_on_ring(xhci, ep_ring, num_trbs)) {
  2319. /* FIXME allocate more room */
  2320. xhci_err(xhci, "ERROR no room on ep ring\n");
  2321. return -ENOMEM;
  2322. }
  2323. if (enqueue_is_link_trb(ep_ring)) {
  2324. struct xhci_ring *ring = ep_ring;
  2325. union xhci_trb *next;
  2326. next = ring->enqueue;
  2327. while (last_trb(xhci, ring, ring->enq_seg, next)) {
  2328. /* If we're not dealing with 0.95 hardware or isoc rings
  2329. * on AMD 0.96 host, clear the chain bit.
  2330. */
  2331. if (!xhci_link_trb_quirk(xhci) &&
  2332. !(ring->type == TYPE_ISOC &&
  2333. (xhci->quirks & XHCI_AMD_0x96_HOST)))
  2334. next->link.control &= cpu_to_le32(~TRB_CHAIN);
  2335. else
  2336. next->link.control |= cpu_to_le32(TRB_CHAIN);
  2337. wmb();
  2338. next->link.control ^= cpu_to_le32(TRB_CYCLE);
  2339. /* Toggle the cycle bit after the last ring segment. */
  2340. if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
  2341. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  2342. }
  2343. ring->enq_seg = ring->enq_seg->next;
  2344. ring->enqueue = ring->enq_seg->trbs;
  2345. next = ring->enqueue;
  2346. }
  2347. }
  2348. return 0;
  2349. }
  2350. static int prepare_transfer(struct xhci_hcd *xhci,
  2351. struct xhci_virt_device *xdev,
  2352. unsigned int ep_index,
  2353. unsigned int stream_id,
  2354. unsigned int num_trbs,
  2355. struct urb *urb,
  2356. unsigned int td_index,
  2357. gfp_t mem_flags)
  2358. {
  2359. int ret;
  2360. struct urb_priv *urb_priv;
  2361. struct xhci_td *td;
  2362. struct xhci_ring *ep_ring;
  2363. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  2364. ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
  2365. if (!ep_ring) {
  2366. xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
  2367. stream_id);
  2368. return -EINVAL;
  2369. }
  2370. ret = prepare_ring(xhci, ep_ring,
  2371. le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
  2372. num_trbs, mem_flags);
  2373. if (ret)
  2374. return ret;
  2375. urb_priv = urb->hcpriv;
  2376. td = urb_priv->td[td_index];
  2377. INIT_LIST_HEAD(&td->td_list);
  2378. INIT_LIST_HEAD(&td->cancelled_td_list);
  2379. if (td_index == 0) {
  2380. ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
  2381. if (unlikely(ret))
  2382. return ret;
  2383. }
  2384. td->urb = urb;
  2385. /* Add this TD to the tail of the endpoint ring's TD list */
  2386. list_add_tail(&td->td_list, &ep_ring->td_list);
  2387. td->start_seg = ep_ring->enq_seg;
  2388. td->first_trb = ep_ring->enqueue;
  2389. urb_priv->td[td_index] = td;
  2390. return 0;
  2391. }
  2392. static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
  2393. {
  2394. int num_sgs, num_trbs, running_total, temp, i;
  2395. struct scatterlist *sg;
  2396. sg = NULL;
  2397. num_sgs = urb->num_mapped_sgs;
  2398. temp = urb->transfer_buffer_length;
  2399. num_trbs = 0;
  2400. for_each_sg(urb->sg, sg, num_sgs, i) {
  2401. unsigned int len = sg_dma_len(sg);
  2402. /* Scatter gather list entries may cross 64KB boundaries */
  2403. running_total = TRB_MAX_BUFF_SIZE -
  2404. (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
  2405. running_total &= TRB_MAX_BUFF_SIZE - 1;
  2406. if (running_total != 0)
  2407. num_trbs++;
  2408. /* How many more 64KB chunks to transfer, how many more TRBs? */
  2409. while (running_total < sg_dma_len(sg) && running_total < temp) {
  2410. num_trbs++;
  2411. running_total += TRB_MAX_BUFF_SIZE;
  2412. }
  2413. len = min_t(int, len, temp);
  2414. temp -= len;
  2415. if (temp == 0)
  2416. break;
  2417. }
  2418. return num_trbs;
  2419. }
  2420. static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
  2421. {
  2422. if (num_trbs != 0)
  2423. dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
  2424. "TRBs, %d left\n", __func__,
  2425. urb->ep->desc.bEndpointAddress, num_trbs);
  2426. if (running_total != urb->transfer_buffer_length)
  2427. dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
  2428. "queued %#x (%d), asked for %#x (%d)\n",
  2429. __func__,
  2430. urb->ep->desc.bEndpointAddress,
  2431. running_total, running_total,
  2432. urb->transfer_buffer_length,
  2433. urb->transfer_buffer_length);
  2434. }
  2435. static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
  2436. unsigned int ep_index, unsigned int stream_id, int start_cycle,
  2437. struct xhci_generic_trb *start_trb)
  2438. {
  2439. /*
  2440. * Pass all the TRBs to the hardware at once and make sure this write
  2441. * isn't reordered.
  2442. */
  2443. wmb();
  2444. if (start_cycle)
  2445. start_trb->field[3] |= cpu_to_le32(start_cycle);
  2446. else
  2447. start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
  2448. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
  2449. }
  2450. /*
  2451. * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
  2452. * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
  2453. * (comprised of sg list entries) can take several service intervals to
  2454. * transmit.
  2455. */
  2456. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2457. struct urb *urb, int slot_id, unsigned int ep_index)
  2458. {
  2459. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
  2460. xhci->devs[slot_id]->out_ctx, ep_index);
  2461. int xhci_interval;
  2462. int ep_interval;
  2463. xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
  2464. ep_interval = urb->interval;
  2465. /* Convert to microframes */
  2466. if (urb->dev->speed == USB_SPEED_LOW ||
  2467. urb->dev->speed == USB_SPEED_FULL)
  2468. ep_interval *= 8;
  2469. /* FIXME change this to a warning and a suggestion to use the new API
  2470. * to set the polling interval (once the API is added).
  2471. */
  2472. if (xhci_interval != ep_interval) {
  2473. if (printk_ratelimit())
  2474. dev_dbg(&urb->dev->dev, "Driver uses different interval"
  2475. " (%d microframe%s) than xHCI "
  2476. "(%d microframe%s)\n",
  2477. ep_interval,
  2478. ep_interval == 1 ? "" : "s",
  2479. xhci_interval,
  2480. xhci_interval == 1 ? "" : "s");
  2481. urb->interval = xhci_interval;
  2482. /* Convert back to frames for LS/FS devices */
  2483. if (urb->dev->speed == USB_SPEED_LOW ||
  2484. urb->dev->speed == USB_SPEED_FULL)
  2485. urb->interval /= 8;
  2486. }
  2487. return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
  2488. }
  2489. /*
  2490. * The TD size is the number of bytes remaining in the TD (including this TRB),
  2491. * right shifted by 10.
  2492. * It must fit in bits 21:17, so it can't be bigger than 31.
  2493. */
  2494. static u32 xhci_td_remainder(unsigned int remainder)
  2495. {
  2496. u32 max = (1 << (21 - 17 + 1)) - 1;
  2497. if ((remainder >> 10) >= max)
  2498. return max << 17;
  2499. else
  2500. return (remainder >> 10) << 17;
  2501. }
  2502. /*
  2503. * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
  2504. * the TD (*not* including this TRB).
  2505. *
  2506. * Total TD packet count = total_packet_count =
  2507. * roundup(TD size in bytes / wMaxPacketSize)
  2508. *
  2509. * Packets transferred up to and including this TRB = packets_transferred =
  2510. * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
  2511. *
  2512. * TD size = total_packet_count - packets_transferred
  2513. *
  2514. * It must fit in bits 21:17, so it can't be bigger than 31.
  2515. */
  2516. static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
  2517. unsigned int total_packet_count, struct urb *urb)
  2518. {
  2519. int packets_transferred;
  2520. /* One TRB with a zero-length data packet. */
  2521. if (running_total == 0 && trb_buff_len == 0)
  2522. return 0;
  2523. /* All the TRB queueing functions don't count the current TRB in
  2524. * running_total.
  2525. */
  2526. packets_transferred = (running_total + trb_buff_len) /
  2527. usb_endpoint_maxp(&urb->ep->desc);
  2528. return xhci_td_remainder(total_packet_count - packets_transferred);
  2529. }
  2530. static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2531. struct urb *urb, int slot_id, unsigned int ep_index)
  2532. {
  2533. struct xhci_ring *ep_ring;
  2534. unsigned int num_trbs;
  2535. struct urb_priv *urb_priv;
  2536. struct xhci_td *td;
  2537. struct scatterlist *sg;
  2538. int num_sgs;
  2539. int trb_buff_len, this_sg_len, running_total;
  2540. unsigned int total_packet_count;
  2541. bool first_trb;
  2542. u64 addr;
  2543. bool more_trbs_coming;
  2544. struct xhci_generic_trb *start_trb;
  2545. int start_cycle;
  2546. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2547. if (!ep_ring)
  2548. return -EINVAL;
  2549. num_trbs = count_sg_trbs_needed(xhci, urb);
  2550. num_sgs = urb->num_mapped_sgs;
  2551. total_packet_count = roundup(urb->transfer_buffer_length,
  2552. usb_endpoint_maxp(&urb->ep->desc));
  2553. trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
  2554. ep_index, urb->stream_id,
  2555. num_trbs, urb, 0, mem_flags);
  2556. if (trb_buff_len < 0)
  2557. return trb_buff_len;
  2558. urb_priv = urb->hcpriv;
  2559. td = urb_priv->td[0];
  2560. /*
  2561. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2562. * until we've finished creating all the other TRBs. The ring's cycle
  2563. * state may change as we enqueue the other TRBs, so save it too.
  2564. */
  2565. start_trb = &ep_ring->enqueue->generic;
  2566. start_cycle = ep_ring->cycle_state;
  2567. running_total = 0;
  2568. /*
  2569. * How much data is in the first TRB?
  2570. *
  2571. * There are three forces at work for TRB buffer pointers and lengths:
  2572. * 1. We don't want to walk off the end of this sg-list entry buffer.
  2573. * 2. The transfer length that the driver requested may be smaller than
  2574. * the amount of memory allocated for this scatter-gather list.
  2575. * 3. TRBs buffers can't cross 64KB boundaries.
  2576. */
  2577. sg = urb->sg;
  2578. addr = (u64) sg_dma_address(sg);
  2579. this_sg_len = sg_dma_len(sg);
  2580. trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
  2581. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  2582. if (trb_buff_len > urb->transfer_buffer_length)
  2583. trb_buff_len = urb->transfer_buffer_length;
  2584. first_trb = true;
  2585. /* Queue the first TRB, even if it's zero-length */
  2586. do {
  2587. u32 field = 0;
  2588. u32 length_field = 0;
  2589. u32 remainder = 0;
  2590. /* Don't change the cycle bit of the first TRB until later */
  2591. if (first_trb) {
  2592. first_trb = false;
  2593. if (start_cycle == 0)
  2594. field |= 0x1;
  2595. } else
  2596. field |= ep_ring->cycle_state;
  2597. /* Chain all the TRBs together; clear the chain bit in the last
  2598. * TRB to indicate it's the last TRB in the chain.
  2599. */
  2600. if (num_trbs > 1) {
  2601. field |= TRB_CHAIN;
  2602. } else {
  2603. /* FIXME - add check for ZERO_PACKET flag before this */
  2604. td->last_trb = ep_ring->enqueue;
  2605. field |= TRB_IOC;
  2606. }
  2607. /* Only set interrupt on short packet for IN endpoints */
  2608. if (usb_urb_dir_in(urb))
  2609. field |= TRB_ISP;
  2610. if (TRB_MAX_BUFF_SIZE -
  2611. (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
  2612. xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
  2613. xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
  2614. (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
  2615. (unsigned int) addr + trb_buff_len);
  2616. }
  2617. /* Set the TRB length, TD size, and interrupter fields. */
  2618. if (xhci->hci_version < 0x100) {
  2619. remainder = xhci_td_remainder(
  2620. urb->transfer_buffer_length -
  2621. running_total);
  2622. } else {
  2623. remainder = xhci_v1_0_td_remainder(running_total,
  2624. trb_buff_len, total_packet_count, urb);
  2625. }
  2626. length_field = TRB_LEN(trb_buff_len) |
  2627. remainder |
  2628. TRB_INTR_TARGET(0);
  2629. if (num_trbs > 1)
  2630. more_trbs_coming = true;
  2631. else
  2632. more_trbs_coming = false;
  2633. queue_trb(xhci, ep_ring, more_trbs_coming,
  2634. lower_32_bits(addr),
  2635. upper_32_bits(addr),
  2636. length_field,
  2637. field | TRB_TYPE(TRB_NORMAL));
  2638. --num_trbs;
  2639. running_total += trb_buff_len;
  2640. /* Calculate length for next transfer --
  2641. * Are we done queueing all the TRBs for this sg entry?
  2642. */
  2643. this_sg_len -= trb_buff_len;
  2644. if (this_sg_len == 0) {
  2645. --num_sgs;
  2646. if (num_sgs == 0)
  2647. break;
  2648. sg = sg_next(sg);
  2649. addr = (u64) sg_dma_address(sg);
  2650. this_sg_len = sg_dma_len(sg);
  2651. } else {
  2652. addr += trb_buff_len;
  2653. }
  2654. trb_buff_len = TRB_MAX_BUFF_SIZE -
  2655. (addr & (TRB_MAX_BUFF_SIZE - 1));
  2656. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  2657. if (running_total + trb_buff_len > urb->transfer_buffer_length)
  2658. trb_buff_len =
  2659. urb->transfer_buffer_length - running_total;
  2660. } while (running_total < urb->transfer_buffer_length);
  2661. check_trb_math(urb, num_trbs, running_total);
  2662. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  2663. start_cycle, start_trb);
  2664. return 0;
  2665. }
  2666. /* This is very similar to what ehci-q.c qtd_fill() does */
  2667. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2668. struct urb *urb, int slot_id, unsigned int ep_index)
  2669. {
  2670. struct xhci_ring *ep_ring;
  2671. struct urb_priv *urb_priv;
  2672. struct xhci_td *td;
  2673. int num_trbs;
  2674. struct xhci_generic_trb *start_trb;
  2675. bool first_trb;
  2676. bool more_trbs_coming;
  2677. int start_cycle;
  2678. u32 field, length_field;
  2679. int running_total, trb_buff_len, ret;
  2680. unsigned int total_packet_count;
  2681. u64 addr;
  2682. if (urb->num_sgs)
  2683. return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
  2684. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2685. if (!ep_ring)
  2686. return -EINVAL;
  2687. num_trbs = 0;
  2688. /* How much data is (potentially) left before the 64KB boundary? */
  2689. running_total = TRB_MAX_BUFF_SIZE -
  2690. (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
  2691. running_total &= TRB_MAX_BUFF_SIZE - 1;
  2692. /* If there's some data on this 64KB chunk, or we have to send a
  2693. * zero-length transfer, we need at least one TRB
  2694. */
  2695. if (running_total != 0 || urb->transfer_buffer_length == 0)
  2696. num_trbs++;
  2697. /* How many more 64KB chunks to transfer, how many more TRBs? */
  2698. while (running_total < urb->transfer_buffer_length) {
  2699. num_trbs++;
  2700. running_total += TRB_MAX_BUFF_SIZE;
  2701. }
  2702. /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
  2703. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  2704. ep_index, urb->stream_id,
  2705. num_trbs, urb, 0, mem_flags);
  2706. if (ret < 0)
  2707. return ret;
  2708. urb_priv = urb->hcpriv;
  2709. td = urb_priv->td[0];
  2710. /*
  2711. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2712. * until we've finished creating all the other TRBs. The ring's cycle
  2713. * state may change as we enqueue the other TRBs, so save it too.
  2714. */
  2715. start_trb = &ep_ring->enqueue->generic;
  2716. start_cycle = ep_ring->cycle_state;
  2717. running_total = 0;
  2718. total_packet_count = roundup(urb->transfer_buffer_length,
  2719. usb_endpoint_maxp(&urb->ep->desc));
  2720. /* How much data is in the first TRB? */
  2721. addr = (u64) urb->transfer_dma;
  2722. trb_buff_len = TRB_MAX_BUFF_SIZE -
  2723. (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
  2724. if (trb_buff_len > urb->transfer_buffer_length)
  2725. trb_buff_len = urb->transfer_buffer_length;
  2726. first_trb = true;
  2727. /* Queue the first TRB, even if it's zero-length */
  2728. do {
  2729. u32 remainder = 0;
  2730. field = 0;
  2731. /* Don't change the cycle bit of the first TRB until later */
  2732. if (first_trb) {
  2733. first_trb = false;
  2734. if (start_cycle == 0)
  2735. field |= 0x1;
  2736. } else
  2737. field |= ep_ring->cycle_state;
  2738. /* Chain all the TRBs together; clear the chain bit in the last
  2739. * TRB to indicate it's the last TRB in the chain.
  2740. */
  2741. if (num_trbs > 1) {
  2742. field |= TRB_CHAIN;
  2743. } else {
  2744. /* FIXME - add check for ZERO_PACKET flag before this */
  2745. td->last_trb = ep_ring->enqueue;
  2746. field |= TRB_IOC;
  2747. }
  2748. /* Only set interrupt on short packet for IN endpoints */
  2749. if (usb_urb_dir_in(urb))
  2750. field |= TRB_ISP;
  2751. /* Set the TRB length, TD size, and interrupter fields. */
  2752. if (xhci->hci_version < 0x100) {
  2753. remainder = xhci_td_remainder(
  2754. urb->transfer_buffer_length -
  2755. running_total);
  2756. } else {
  2757. remainder = xhci_v1_0_td_remainder(running_total,
  2758. trb_buff_len, total_packet_count, urb);
  2759. }
  2760. length_field = TRB_LEN(trb_buff_len) |
  2761. remainder |
  2762. TRB_INTR_TARGET(0);
  2763. if (num_trbs > 1)
  2764. more_trbs_coming = true;
  2765. else
  2766. more_trbs_coming = false;
  2767. queue_trb(xhci, ep_ring, more_trbs_coming,
  2768. lower_32_bits(addr),
  2769. upper_32_bits(addr),
  2770. length_field,
  2771. field | TRB_TYPE(TRB_NORMAL));
  2772. --num_trbs;
  2773. running_total += trb_buff_len;
  2774. /* Calculate length for next transfer */
  2775. addr += trb_buff_len;
  2776. trb_buff_len = urb->transfer_buffer_length - running_total;
  2777. if (trb_buff_len > TRB_MAX_BUFF_SIZE)
  2778. trb_buff_len = TRB_MAX_BUFF_SIZE;
  2779. } while (running_total < urb->transfer_buffer_length);
  2780. check_trb_math(urb, num_trbs, running_total);
  2781. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  2782. start_cycle, start_trb);
  2783. return 0;
  2784. }
  2785. /* Caller must have locked xhci->lock */
  2786. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2787. struct urb *urb, int slot_id, unsigned int ep_index)
  2788. {
  2789. struct xhci_ring *ep_ring;
  2790. int num_trbs;
  2791. int ret;
  2792. struct usb_ctrlrequest *setup;
  2793. struct xhci_generic_trb *start_trb;
  2794. int start_cycle;
  2795. u32 field, length_field;
  2796. struct urb_priv *urb_priv;
  2797. struct xhci_td *td;
  2798. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2799. if (!ep_ring)
  2800. return -EINVAL;
  2801. /*
  2802. * Need to copy setup packet into setup TRB, so we can't use the setup
  2803. * DMA address.
  2804. */
  2805. if (!urb->setup_packet)
  2806. return -EINVAL;
  2807. /* 1 TRB for setup, 1 for status */
  2808. num_trbs = 2;
  2809. /*
  2810. * Don't need to check if we need additional event data and normal TRBs,
  2811. * since data in control transfers will never get bigger than 16MB
  2812. * XXX: can we get a buffer that crosses 64KB boundaries?
  2813. */
  2814. if (urb->transfer_buffer_length > 0)
  2815. num_trbs++;
  2816. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  2817. ep_index, urb->stream_id,
  2818. num_trbs, urb, 0, mem_flags);
  2819. if (ret < 0)
  2820. return ret;
  2821. urb_priv = urb->hcpriv;
  2822. td = urb_priv->td[0];
  2823. /*
  2824. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2825. * until we've finished creating all the other TRBs. The ring's cycle
  2826. * state may change as we enqueue the other TRBs, so save it too.
  2827. */
  2828. start_trb = &ep_ring->enqueue->generic;
  2829. start_cycle = ep_ring->cycle_state;
  2830. /* Queue setup TRB - see section 6.4.1.2.1 */
  2831. /* FIXME better way to translate setup_packet into two u32 fields? */
  2832. setup = (struct usb_ctrlrequest *) urb->setup_packet;
  2833. field = 0;
  2834. field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
  2835. if (start_cycle == 0)
  2836. field |= 0x1;
  2837. /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
  2838. if (xhci->hci_version == 0x100) {
  2839. if (urb->transfer_buffer_length > 0) {
  2840. if (setup->bRequestType & USB_DIR_IN)
  2841. field |= TRB_TX_TYPE(TRB_DATA_IN);
  2842. else
  2843. field |= TRB_TX_TYPE(TRB_DATA_OUT);
  2844. }
  2845. }
  2846. queue_trb(xhci, ep_ring, true,
  2847. setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
  2848. le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
  2849. TRB_LEN(8) | TRB_INTR_TARGET(0),
  2850. /* Immediate data in pointer */
  2851. field);
  2852. /* If there's data, queue data TRBs */
  2853. /* Only set interrupt on short packet for IN endpoints */
  2854. if (usb_urb_dir_in(urb))
  2855. field = TRB_ISP | TRB_TYPE(TRB_DATA);
  2856. else
  2857. field = TRB_TYPE(TRB_DATA);
  2858. length_field = TRB_LEN(urb->transfer_buffer_length) |
  2859. xhci_td_remainder(urb->transfer_buffer_length) |
  2860. TRB_INTR_TARGET(0);
  2861. if (urb->transfer_buffer_length > 0) {
  2862. if (setup->bRequestType & USB_DIR_IN)
  2863. field |= TRB_DIR_IN;
  2864. queue_trb(xhci, ep_ring, true,
  2865. lower_32_bits(urb->transfer_dma),
  2866. upper_32_bits(urb->transfer_dma),
  2867. length_field,
  2868. field | ep_ring->cycle_state);
  2869. }
  2870. /* Save the DMA address of the last TRB in the TD */
  2871. td->last_trb = ep_ring->enqueue;
  2872. /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
  2873. /* If the device sent data, the status stage is an OUT transfer */
  2874. if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
  2875. field = 0;
  2876. else
  2877. field = TRB_DIR_IN;
  2878. queue_trb(xhci, ep_ring, false,
  2879. 0,
  2880. 0,
  2881. TRB_INTR_TARGET(0),
  2882. /* Event on completion */
  2883. field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
  2884. giveback_first_trb(xhci, slot_id, ep_index, 0,
  2885. start_cycle, start_trb);
  2886. return 0;
  2887. }
  2888. static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
  2889. struct urb *urb, int i)
  2890. {
  2891. int num_trbs = 0;
  2892. u64 addr, td_len;
  2893. addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
  2894. td_len = urb->iso_frame_desc[i].length;
  2895. num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
  2896. TRB_MAX_BUFF_SIZE);
  2897. if (num_trbs == 0)
  2898. num_trbs++;
  2899. return num_trbs;
  2900. }
  2901. /*
  2902. * The transfer burst count field of the isochronous TRB defines the number of
  2903. * bursts that are required to move all packets in this TD. Only SuperSpeed
  2904. * devices can burst up to bMaxBurst number of packets per service interval.
  2905. * This field is zero based, meaning a value of zero in the field means one
  2906. * burst. Basically, for everything but SuperSpeed devices, this field will be
  2907. * zero. Only xHCI 1.0 host controllers support this field.
  2908. */
  2909. static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
  2910. struct usb_device *udev,
  2911. struct urb *urb, unsigned int total_packet_count)
  2912. {
  2913. unsigned int max_burst;
  2914. if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
  2915. return 0;
  2916. max_burst = urb->ep->ss_ep_comp.bMaxBurst;
  2917. return roundup(total_packet_count, max_burst + 1) - 1;
  2918. }
  2919. /*
  2920. * Returns the number of packets in the last "burst" of packets. This field is
  2921. * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
  2922. * the last burst packet count is equal to the total number of packets in the
  2923. * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
  2924. * must contain (bMaxBurst + 1) number of packets, but the last burst can
  2925. * contain 1 to (bMaxBurst + 1) packets.
  2926. */
  2927. static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
  2928. struct usb_device *udev,
  2929. struct urb *urb, unsigned int total_packet_count)
  2930. {
  2931. unsigned int max_burst;
  2932. unsigned int residue;
  2933. if (xhci->hci_version < 0x100)
  2934. return 0;
  2935. switch (udev->speed) {
  2936. case USB_SPEED_SUPER:
  2937. /* bMaxBurst is zero based: 0 means 1 packet per burst */
  2938. max_burst = urb->ep->ss_ep_comp.bMaxBurst;
  2939. residue = total_packet_count % (max_burst + 1);
  2940. /* If residue is zero, the last burst contains (max_burst + 1)
  2941. * number of packets, but the TLBPC field is zero-based.
  2942. */
  2943. if (residue == 0)
  2944. return max_burst;
  2945. return residue - 1;
  2946. default:
  2947. if (total_packet_count == 0)
  2948. return 0;
  2949. return total_packet_count - 1;
  2950. }
  2951. }
  2952. /* This is for isoc transfer */
  2953. static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2954. struct urb *urb, int slot_id, unsigned int ep_index)
  2955. {
  2956. struct xhci_ring *ep_ring;
  2957. struct urb_priv *urb_priv;
  2958. struct xhci_td *td;
  2959. int num_tds, trbs_per_td;
  2960. struct xhci_generic_trb *start_trb;
  2961. bool first_trb;
  2962. int start_cycle;
  2963. u32 field, length_field;
  2964. int running_total, trb_buff_len, td_len, td_remain_len, ret;
  2965. u64 start_addr, addr;
  2966. int i, j;
  2967. bool more_trbs_coming;
  2968. ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
  2969. num_tds = urb->number_of_packets;
  2970. if (num_tds < 1) {
  2971. xhci_dbg(xhci, "Isoc URB with zero packets?\n");
  2972. return -EINVAL;
  2973. }
  2974. start_addr = (u64) urb->transfer_dma;
  2975. start_trb = &ep_ring->enqueue->generic;
  2976. start_cycle = ep_ring->cycle_state;
  2977. urb_priv = urb->hcpriv;
  2978. /* Queue the first TRB, even if it's zero-length */
  2979. for (i = 0; i < num_tds; i++) {
  2980. unsigned int total_packet_count;
  2981. unsigned int burst_count;
  2982. unsigned int residue;
  2983. first_trb = true;
  2984. running_total = 0;
  2985. addr = start_addr + urb->iso_frame_desc[i].offset;
  2986. td_len = urb->iso_frame_desc[i].length;
  2987. td_remain_len = td_len;
  2988. total_packet_count = roundup(td_len,
  2989. usb_endpoint_maxp(&urb->ep->desc));
  2990. /* A zero-length transfer still involves at least one packet. */
  2991. if (total_packet_count == 0)
  2992. total_packet_count++;
  2993. burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
  2994. total_packet_count);
  2995. residue = xhci_get_last_burst_packet_count(xhci,
  2996. urb->dev, urb, total_packet_count);
  2997. trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
  2998. ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
  2999. urb->stream_id, trbs_per_td, urb, i, mem_flags);
  3000. if (ret < 0) {
  3001. if (i == 0)
  3002. return ret;
  3003. goto cleanup;
  3004. }
  3005. td = urb_priv->td[i];
  3006. for (j = 0; j < trbs_per_td; j++) {
  3007. u32 remainder = 0;
  3008. field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
  3009. if (first_trb) {
  3010. /* Queue the isoc TRB */
  3011. field |= TRB_TYPE(TRB_ISOC);
  3012. /* Assume URB_ISO_ASAP is set */
  3013. field |= TRB_SIA;
  3014. if (i == 0) {
  3015. if (start_cycle == 0)
  3016. field |= 0x1;
  3017. } else
  3018. field |= ep_ring->cycle_state;
  3019. first_trb = false;
  3020. } else {
  3021. /* Queue other normal TRBs */
  3022. field |= TRB_TYPE(TRB_NORMAL);
  3023. field |= ep_ring->cycle_state;
  3024. }
  3025. /* Only set interrupt on short packet for IN EPs */
  3026. if (usb_urb_dir_in(urb))
  3027. field |= TRB_ISP;
  3028. /* Chain all the TRBs together; clear the chain bit in
  3029. * the last TRB to indicate it's the last TRB in the
  3030. * chain.
  3031. */
  3032. if (j < trbs_per_td - 1) {
  3033. field |= TRB_CHAIN;
  3034. more_trbs_coming = true;
  3035. } else {
  3036. td->last_trb = ep_ring->enqueue;
  3037. field |= TRB_IOC;
  3038. if (xhci->hci_version == 0x100) {
  3039. /* Set BEI bit except for the last td */
  3040. if (i < num_tds - 1)
  3041. field |= TRB_BEI;
  3042. }
  3043. more_trbs_coming = false;
  3044. }
  3045. /* Calculate TRB length */
  3046. trb_buff_len = TRB_MAX_BUFF_SIZE -
  3047. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  3048. if (trb_buff_len > td_remain_len)
  3049. trb_buff_len = td_remain_len;
  3050. /* Set the TRB length, TD size, & interrupter fields. */
  3051. if (xhci->hci_version < 0x100) {
  3052. remainder = xhci_td_remainder(
  3053. td_len - running_total);
  3054. } else {
  3055. remainder = xhci_v1_0_td_remainder(
  3056. running_total, trb_buff_len,
  3057. total_packet_count, urb);
  3058. }
  3059. length_field = TRB_LEN(trb_buff_len) |
  3060. remainder |
  3061. TRB_INTR_TARGET(0);
  3062. queue_trb(xhci, ep_ring, more_trbs_coming,
  3063. lower_32_bits(addr),
  3064. upper_32_bits(addr),
  3065. length_field,
  3066. field);
  3067. running_total += trb_buff_len;
  3068. addr += trb_buff_len;
  3069. td_remain_len -= trb_buff_len;
  3070. }
  3071. /* Check TD length */
  3072. if (running_total != td_len) {
  3073. xhci_err(xhci, "ISOC TD length unmatch\n");
  3074. ret = -EINVAL;
  3075. goto cleanup;
  3076. }
  3077. }
  3078. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
  3079. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  3080. usb_amd_quirk_pll_disable();
  3081. }
  3082. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
  3083. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  3084. start_cycle, start_trb);
  3085. return 0;
  3086. cleanup:
  3087. /* Clean up a partially enqueued isoc transfer. */
  3088. for (i--; i >= 0; i--)
  3089. list_del_init(&urb_priv->td[i]->td_list);
  3090. /* Use the first TD as a temporary variable to turn the TDs we've queued
  3091. * into No-ops with a software-owned cycle bit. That way the hardware
  3092. * won't accidentally start executing bogus TDs when we partially
  3093. * overwrite them. td->first_trb and td->start_seg are already set.
  3094. */
  3095. urb_priv->td[0]->last_trb = ep_ring->enqueue;
  3096. /* Every TRB except the first & last will have its cycle bit flipped. */
  3097. td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
  3098. /* Reset the ring enqueue back to the first TRB and its cycle bit. */
  3099. ep_ring->enqueue = urb_priv->td[0]->first_trb;
  3100. ep_ring->enq_seg = urb_priv->td[0]->start_seg;
  3101. ep_ring->cycle_state = start_cycle;
  3102. usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
  3103. return ret;
  3104. }
  3105. /*
  3106. * Check transfer ring to guarantee there is enough room for the urb.
  3107. * Update ISO URB start_frame and interval.
  3108. * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
  3109. * update the urb->start_frame by now.
  3110. * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
  3111. */
  3112. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  3113. struct urb *urb, int slot_id, unsigned int ep_index)
  3114. {
  3115. struct xhci_virt_device *xdev;
  3116. struct xhci_ring *ep_ring;
  3117. struct xhci_ep_ctx *ep_ctx;
  3118. int start_frame;
  3119. int xhci_interval;
  3120. int ep_interval;
  3121. int num_tds, num_trbs, i;
  3122. int ret;
  3123. xdev = xhci->devs[slot_id];
  3124. ep_ring = xdev->eps[ep_index].ring;
  3125. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  3126. num_trbs = 0;
  3127. num_tds = urb->number_of_packets;
  3128. for (i = 0; i < num_tds; i++)
  3129. num_trbs += count_isoc_trbs_needed(xhci, urb, i);
  3130. /* Check the ring to guarantee there is enough room for the whole urb.
  3131. * Do not insert any td of the urb to the ring if the check failed.
  3132. */
  3133. ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
  3134. num_trbs, mem_flags);
  3135. if (ret)
  3136. return ret;
  3137. start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
  3138. start_frame &= 0x3fff;
  3139. urb->start_frame = start_frame;
  3140. if (urb->dev->speed == USB_SPEED_LOW ||
  3141. urb->dev->speed == USB_SPEED_FULL)
  3142. urb->start_frame >>= 3;
  3143. xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
  3144. ep_interval = urb->interval;
  3145. /* Convert to microframes */
  3146. if (urb->dev->speed == USB_SPEED_LOW ||
  3147. urb->dev->speed == USB_SPEED_FULL)
  3148. ep_interval *= 8;
  3149. /* FIXME change this to a warning and a suggestion to use the new API
  3150. * to set the polling interval (once the API is added).
  3151. */
  3152. if (xhci_interval != ep_interval) {
  3153. if (printk_ratelimit())
  3154. dev_dbg(&urb->dev->dev, "Driver uses different interval"
  3155. " (%d microframe%s) than xHCI "
  3156. "(%d microframe%s)\n",
  3157. ep_interval,
  3158. ep_interval == 1 ? "" : "s",
  3159. xhci_interval,
  3160. xhci_interval == 1 ? "" : "s");
  3161. urb->interval = xhci_interval;
  3162. /* Convert back to frames for LS/FS devices */
  3163. if (urb->dev->speed == USB_SPEED_LOW ||
  3164. urb->dev->speed == USB_SPEED_FULL)
  3165. urb->interval /= 8;
  3166. }
  3167. return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
  3168. }
  3169. /**** Command Ring Operations ****/
  3170. /* Generic function for queueing a command TRB on the command ring.
  3171. * Check to make sure there's room on the command ring for one command TRB.
  3172. * Also check that there's room reserved for commands that must not fail.
  3173. * If this is a command that must not fail, meaning command_must_succeed = TRUE,
  3174. * then only check for the number of reserved spots.
  3175. * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
  3176. * because the command event handler may want to resubmit a failed command.
  3177. */
  3178. static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
  3179. u32 field3, u32 field4, bool command_must_succeed)
  3180. {
  3181. int reserved_trbs = xhci->cmd_ring_reserved_trbs;
  3182. int ret;
  3183. if (!command_must_succeed)
  3184. reserved_trbs++;
  3185. ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
  3186. reserved_trbs, GFP_ATOMIC);
  3187. if (ret < 0) {
  3188. xhci_err(xhci, "ERR: No room for command on command ring\n");
  3189. if (command_must_succeed)
  3190. xhci_err(xhci, "ERR: Reserved TRB counting for "
  3191. "unfailable commands failed.\n");
  3192. return ret;
  3193. }
  3194. queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
  3195. field4 | xhci->cmd_ring->cycle_state);
  3196. return 0;
  3197. }
  3198. /* Queue a slot enable or disable request on the command ring */
  3199. int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
  3200. {
  3201. return queue_command(xhci, 0, 0, 0,
  3202. TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
  3203. }
  3204. /* Queue an address device command TRB */
  3205. int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3206. u32 slot_id)
  3207. {
  3208. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3209. upper_32_bits(in_ctx_ptr), 0,
  3210. TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
  3211. false);
  3212. }
  3213. int xhci_queue_vendor_command(struct xhci_hcd *xhci,
  3214. u32 field1, u32 field2, u32 field3, u32 field4)
  3215. {
  3216. return queue_command(xhci, field1, field2, field3, field4, false);
  3217. }
  3218. /* Queue a reset device command TRB */
  3219. int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
  3220. {
  3221. return queue_command(xhci, 0, 0, 0,
  3222. TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
  3223. false);
  3224. }
  3225. /* Queue a configure endpoint command TRB */
  3226. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3227. u32 slot_id, bool command_must_succeed)
  3228. {
  3229. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3230. upper_32_bits(in_ctx_ptr), 0,
  3231. TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
  3232. command_must_succeed);
  3233. }
  3234. /* Queue an evaluate context command TRB */
  3235. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3236. u32 slot_id)
  3237. {
  3238. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3239. upper_32_bits(in_ctx_ptr), 0,
  3240. TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
  3241. false);
  3242. }
  3243. /*
  3244. * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
  3245. * activity on an endpoint that is about to be suspended.
  3246. */
  3247. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
  3248. unsigned int ep_index, int suspend)
  3249. {
  3250. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3251. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3252. u32 type = TRB_TYPE(TRB_STOP_RING);
  3253. u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
  3254. return queue_command(xhci, 0, 0, 0,
  3255. trb_slot_id | trb_ep_index | type | trb_suspend, false);
  3256. }
  3257. /* Set Transfer Ring Dequeue Pointer command.
  3258. * This should not be used for endpoints that have streams enabled.
  3259. */
  3260. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  3261. unsigned int ep_index, unsigned int stream_id,
  3262. struct xhci_segment *deq_seg,
  3263. union xhci_trb *deq_ptr, u32 cycle_state)
  3264. {
  3265. dma_addr_t addr;
  3266. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3267. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3268. u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
  3269. u32 type = TRB_TYPE(TRB_SET_DEQ);
  3270. struct xhci_virt_ep *ep;
  3271. addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
  3272. if (addr == 0) {
  3273. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  3274. xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
  3275. deq_seg, deq_ptr);
  3276. return 0;
  3277. }
  3278. ep = &xhci->devs[slot_id]->eps[ep_index];
  3279. if ((ep->ep_state & SET_DEQ_PENDING)) {
  3280. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  3281. xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
  3282. return 0;
  3283. }
  3284. ep->queued_deq_seg = deq_seg;
  3285. ep->queued_deq_ptr = deq_ptr;
  3286. return queue_command(xhci, lower_32_bits(addr) | cycle_state,
  3287. upper_32_bits(addr), trb_stream_id,
  3288. trb_slot_id | trb_ep_index | type, false);
  3289. }
  3290. int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
  3291. unsigned int ep_index)
  3292. {
  3293. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3294. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3295. u32 type = TRB_TYPE(TRB_RESET_EP);
  3296. return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
  3297. false);
  3298. }