ar9002_hw.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/moduleparam.h>
  17. #include "hw.h"
  18. #include "ar5008_initvals.h"
  19. #include "ar9001_initvals.h"
  20. #include "ar9002_initvals.h"
  21. #include "ar9002_phy.h"
  22. /* General hardware code for the A5008/AR9001/AR9002 hadware families */
  23. static void ar9002_hw_init_mode_regs(struct ath_hw *ah)
  24. {
  25. if (AR_SREV_9271(ah)) {
  26. INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
  27. ARRAY_SIZE(ar9271Modes_9271), 5);
  28. INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
  29. ARRAY_SIZE(ar9271Common_9271), 2);
  30. INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
  31. ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 5);
  32. return;
  33. }
  34. if (ah->config.pcie_clock_req)
  35. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  36. ar9280PciePhy_clkreq_off_L1_9280,
  37. ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280), 2);
  38. else
  39. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  40. ar9280PciePhy_clkreq_always_on_L1_9280,
  41. ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
  42. #ifdef CONFIG_PM_SLEEP
  43. INIT_INI_ARRAY(&ah->iniPcieSerdesWow,
  44. ar9280PciePhy_awow,
  45. ARRAY_SIZE(ar9280PciePhy_awow), 2);
  46. #endif
  47. if (AR_SREV_9287_11_OR_LATER(ah)) {
  48. INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
  49. ARRAY_SIZE(ar9287Modes_9287_1_1), 5);
  50. INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
  51. ARRAY_SIZE(ar9287Common_9287_1_1), 2);
  52. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  53. INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
  54. ARRAY_SIZE(ar9285Modes_9285_1_2), 5);
  55. INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
  56. ARRAY_SIZE(ar9285Common_9285_1_2), 2);
  57. } else if (AR_SREV_9280_20_OR_LATER(ah)) {
  58. INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
  59. ARRAY_SIZE(ar9280Modes_9280_2), 5);
  60. INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
  61. ARRAY_SIZE(ar9280Common_9280_2), 2);
  62. INIT_INI_ARRAY(&ah->iniModesFastClock,
  63. ar9280Modes_fast_clock_9280_2,
  64. ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
  65. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  66. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
  67. ARRAY_SIZE(ar5416Modes_9160), 5);
  68. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
  69. ARRAY_SIZE(ar5416Common_9160), 2);
  70. if (AR_SREV_9160_11(ah)) {
  71. INIT_INI_ARRAY(&ah->iniAddac,
  72. ar5416Addac_9160_1_1,
  73. ARRAY_SIZE(ar5416Addac_9160_1_1), 2);
  74. } else {
  75. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
  76. ARRAY_SIZE(ar5416Addac_9160), 2);
  77. }
  78. } else if (AR_SREV_9100_OR_LATER(ah)) {
  79. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
  80. ARRAY_SIZE(ar5416Modes_9100), 5);
  81. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
  82. ARRAY_SIZE(ar5416Common_9100), 2);
  83. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
  84. ARRAY_SIZE(ar5416Bank6_9100), 3);
  85. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
  86. ARRAY_SIZE(ar5416Addac_9100), 2);
  87. } else {
  88. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
  89. ARRAY_SIZE(ar5416Modes), 5);
  90. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
  91. ARRAY_SIZE(ar5416Common), 2);
  92. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
  93. ARRAY_SIZE(ar5416Bank6TPC), 3);
  94. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
  95. ARRAY_SIZE(ar5416Addac), 2);
  96. }
  97. if (!AR_SREV_9280_20_OR_LATER(ah)) {
  98. /* Common for AR5416, AR913x, AR9160 */
  99. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
  100. ARRAY_SIZE(ar5416BB_RfGain), 3);
  101. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
  102. ARRAY_SIZE(ar5416Bank0), 2);
  103. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
  104. ARRAY_SIZE(ar5416Bank1), 2);
  105. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
  106. ARRAY_SIZE(ar5416Bank2), 2);
  107. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
  108. ARRAY_SIZE(ar5416Bank3), 3);
  109. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
  110. ARRAY_SIZE(ar5416Bank7), 2);
  111. /* Common for AR5416, AR9160 */
  112. if (!AR_SREV_9100(ah))
  113. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
  114. ARRAY_SIZE(ar5416Bank6), 3);
  115. /* Common for AR913x, AR9160 */
  116. if (!AR_SREV_5416(ah))
  117. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
  118. ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
  119. }
  120. /* iniAddac needs to be modified for these chips */
  121. if (AR_SREV_9160(ah) || !AR_SREV_5416_22_OR_LATER(ah)) {
  122. struct ar5416IniArray *addac = &ah->iniAddac;
  123. u32 size = sizeof(u32) * addac->ia_rows * addac->ia_columns;
  124. u32 *data;
  125. data = kmalloc(size, GFP_KERNEL);
  126. if (!data)
  127. return;
  128. memcpy(data, addac->ia_array, size);
  129. addac->ia_array = data;
  130. if (!AR_SREV_5416_22_OR_LATER(ah)) {
  131. /* override CLKDRV value */
  132. INI_RA(addac, 31,1) = 0;
  133. }
  134. }
  135. if (AR_SREV_9287_11_OR_LATER(ah)) {
  136. INIT_INI_ARRAY(&ah->iniCckfirNormal,
  137. ar9287Common_normal_cck_fir_coeff_9287_1_1,
  138. ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_9287_1_1),
  139. 2);
  140. INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
  141. ar9287Common_japan_2484_cck_fir_coeff_9287_1_1,
  142. ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_9287_1_1),
  143. 2);
  144. }
  145. }
  146. static void ar9280_20_hw_init_rxgain_ini(struct ath_hw *ah)
  147. {
  148. u32 rxgain_type;
  149. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
  150. AR5416_EEP_MINOR_VER_17) {
  151. rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
  152. if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
  153. INIT_INI_ARRAY(&ah->iniModesRxGain,
  154. ar9280Modes_backoff_13db_rxgain_9280_2,
  155. ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 5);
  156. else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
  157. INIT_INI_ARRAY(&ah->iniModesRxGain,
  158. ar9280Modes_backoff_23db_rxgain_9280_2,
  159. ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 5);
  160. else
  161. INIT_INI_ARRAY(&ah->iniModesRxGain,
  162. ar9280Modes_original_rxgain_9280_2,
  163. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 5);
  164. } else {
  165. INIT_INI_ARRAY(&ah->iniModesRxGain,
  166. ar9280Modes_original_rxgain_9280_2,
  167. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 5);
  168. }
  169. }
  170. static void ar9280_20_hw_init_txgain_ini(struct ath_hw *ah, u32 txgain_type)
  171. {
  172. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
  173. AR5416_EEP_MINOR_VER_19) {
  174. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
  175. INIT_INI_ARRAY(&ah->iniModesTxGain,
  176. ar9280Modes_high_power_tx_gain_9280_2,
  177. ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 5);
  178. else
  179. INIT_INI_ARRAY(&ah->iniModesTxGain,
  180. ar9280Modes_original_tx_gain_9280_2,
  181. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 5);
  182. } else {
  183. INIT_INI_ARRAY(&ah->iniModesTxGain,
  184. ar9280Modes_original_tx_gain_9280_2,
  185. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 5);
  186. }
  187. }
  188. static void ar9271_hw_init_txgain_ini(struct ath_hw *ah, u32 txgain_type)
  189. {
  190. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
  191. INIT_INI_ARRAY(&ah->iniModesTxGain,
  192. ar9271Modes_high_power_tx_gain_9271,
  193. ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 5);
  194. else
  195. INIT_INI_ARRAY(&ah->iniModesTxGain,
  196. ar9271Modes_normal_power_tx_gain_9271,
  197. ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 5);
  198. }
  199. static void ar9002_hw_init_mode_gain_regs(struct ath_hw *ah)
  200. {
  201. u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
  202. if (AR_SREV_9287_11_OR_LATER(ah))
  203. INIT_INI_ARRAY(&ah->iniModesRxGain,
  204. ar9287Modes_rx_gain_9287_1_1,
  205. ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 5);
  206. else if (AR_SREV_9280_20(ah))
  207. ar9280_20_hw_init_rxgain_ini(ah);
  208. if (AR_SREV_9271(ah)) {
  209. ar9271_hw_init_txgain_ini(ah, txgain_type);
  210. } else if (AR_SREV_9287_11_OR_LATER(ah)) {
  211. INIT_INI_ARRAY(&ah->iniModesTxGain,
  212. ar9287Modes_tx_gain_9287_1_1,
  213. ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 5);
  214. } else if (AR_SREV_9280_20(ah)) {
  215. ar9280_20_hw_init_txgain_ini(ah, txgain_type);
  216. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  217. /* txgain table */
  218. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
  219. if (AR_SREV_9285E_20(ah)) {
  220. INIT_INI_ARRAY(&ah->iniModesTxGain,
  221. ar9285Modes_XE2_0_high_power,
  222. ARRAY_SIZE(
  223. ar9285Modes_XE2_0_high_power), 5);
  224. } else {
  225. INIT_INI_ARRAY(&ah->iniModesTxGain,
  226. ar9285Modes_high_power_tx_gain_9285_1_2,
  227. ARRAY_SIZE(
  228. ar9285Modes_high_power_tx_gain_9285_1_2), 5);
  229. }
  230. } else {
  231. if (AR_SREV_9285E_20(ah)) {
  232. INIT_INI_ARRAY(&ah->iniModesTxGain,
  233. ar9285Modes_XE2_0_normal_power,
  234. ARRAY_SIZE(
  235. ar9285Modes_XE2_0_normal_power), 5);
  236. } else {
  237. INIT_INI_ARRAY(&ah->iniModesTxGain,
  238. ar9285Modes_original_tx_gain_9285_1_2,
  239. ARRAY_SIZE(
  240. ar9285Modes_original_tx_gain_9285_1_2), 5);
  241. }
  242. }
  243. }
  244. }
  245. /*
  246. * Helper for ASPM support.
  247. *
  248. * Disable PLL when in L0s as well as receiver clock when in L1.
  249. * This power saving option must be enabled through the SerDes.
  250. *
  251. * Programming the SerDes must go through the same 288 bit serial shift
  252. * register as the other analog registers. Hence the 9 writes.
  253. */
  254. static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
  255. bool power_off)
  256. {
  257. u8 i;
  258. u32 val;
  259. /* Nothing to do on restore for 11N */
  260. if (!power_off /* !restore */) {
  261. if (AR_SREV_9280_20_OR_LATER(ah)) {
  262. /*
  263. * AR9280 2.0 or later chips use SerDes values from the
  264. * initvals.h initialized depending on chipset during
  265. * __ath9k_hw_init()
  266. */
  267. for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
  268. REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
  269. INI_RA(&ah->iniPcieSerdes, i, 1));
  270. }
  271. } else {
  272. ENABLE_REGWRITE_BUFFER(ah);
  273. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  274. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  275. /* RX shut off when elecidle is asserted */
  276. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
  277. REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
  278. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
  279. /*
  280. * Ignore ah->ah_config.pcie_clock_req setting for
  281. * pre-AR9280 11n
  282. */
  283. REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
  284. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  285. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  286. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
  287. /* Load the new settings */
  288. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  289. REGWRITE_BUFFER_FLUSH(ah);
  290. }
  291. udelay(1000);
  292. }
  293. if (power_off) {
  294. /* clear bit 19 to disable L1 */
  295. REG_CLR_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  296. val = REG_READ(ah, AR_WA);
  297. /*
  298. * Set PCIe workaround bits
  299. * In AR9280 and AR9285, bit 14 in WA register (disable L1)
  300. * should only be set when device enters D3 and be
  301. * cleared when device comes back to D0.
  302. */
  303. if (ah->config.pcie_waen) {
  304. if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
  305. val |= AR_WA_D3_L1_DISABLE;
  306. } else {
  307. if (((AR_SREV_9285(ah) ||
  308. AR_SREV_9271(ah) ||
  309. AR_SREV_9287(ah)) &&
  310. (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
  311. (AR_SREV_9280(ah) &&
  312. (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
  313. val |= AR_WA_D3_L1_DISABLE;
  314. }
  315. }
  316. if (AR_SREV_9280(ah) || AR_SREV_9285(ah) || AR_SREV_9287(ah)) {
  317. /*
  318. * Disable bit 6 and 7 before entering D3 to
  319. * prevent system hang.
  320. */
  321. val &= ~(AR_WA_BIT6 | AR_WA_BIT7);
  322. }
  323. if (AR_SREV_9280(ah))
  324. val |= AR_WA_BIT22;
  325. if (AR_SREV_9285E_20(ah))
  326. val |= AR_WA_BIT23;
  327. REG_WRITE(ah, AR_WA, val);
  328. } else {
  329. if (ah->config.pcie_waen) {
  330. val = ah->config.pcie_waen;
  331. if (!power_off)
  332. val &= (~AR_WA_D3_L1_DISABLE);
  333. } else {
  334. if (AR_SREV_9285(ah) ||
  335. AR_SREV_9271(ah) ||
  336. AR_SREV_9287(ah)) {
  337. val = AR9285_WA_DEFAULT;
  338. if (!power_off)
  339. val &= (~AR_WA_D3_L1_DISABLE);
  340. }
  341. else if (AR_SREV_9280(ah)) {
  342. /*
  343. * For AR9280 chips, bit 22 of 0x4004
  344. * needs to be set.
  345. */
  346. val = AR9280_WA_DEFAULT;
  347. if (!power_off)
  348. val &= (~AR_WA_D3_L1_DISABLE);
  349. } else {
  350. val = AR_WA_DEFAULT;
  351. }
  352. }
  353. /* WAR for ASPM system hang */
  354. if (AR_SREV_9285(ah) || AR_SREV_9287(ah))
  355. val |= (AR_WA_BIT6 | AR_WA_BIT7);
  356. if (AR_SREV_9285E_20(ah))
  357. val |= AR_WA_BIT23;
  358. REG_WRITE(ah, AR_WA, val);
  359. /* set bit 19 to allow forcing of pcie core into L1 state */
  360. REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  361. }
  362. }
  363. static int ar9002_hw_get_radiorev(struct ath_hw *ah)
  364. {
  365. u32 val;
  366. int i;
  367. ENABLE_REGWRITE_BUFFER(ah);
  368. REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
  369. for (i = 0; i < 8; i++)
  370. REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
  371. REGWRITE_BUFFER_FLUSH(ah);
  372. val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
  373. val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
  374. return ath9k_hw_reverse_bits(val, 8);
  375. }
  376. int ar9002_hw_rf_claim(struct ath_hw *ah)
  377. {
  378. u32 val;
  379. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  380. val = ar9002_hw_get_radiorev(ah);
  381. switch (val & AR_RADIO_SREV_MAJOR) {
  382. case 0:
  383. val = AR_RAD5133_SREV_MAJOR;
  384. break;
  385. case AR_RAD5133_SREV_MAJOR:
  386. case AR_RAD5122_SREV_MAJOR:
  387. case AR_RAD2133_SREV_MAJOR:
  388. case AR_RAD2122_SREV_MAJOR:
  389. break;
  390. default:
  391. ath_err(ath9k_hw_common(ah),
  392. "Radio Chip Rev 0x%02X not supported\n",
  393. val & AR_RADIO_SREV_MAJOR);
  394. return -EOPNOTSUPP;
  395. }
  396. ah->hw_version.analog5GhzRev = val;
  397. return 0;
  398. }
  399. void ar9002_hw_enable_async_fifo(struct ath_hw *ah)
  400. {
  401. if (AR_SREV_9287_13_OR_LATER(ah)) {
  402. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  403. AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
  404. REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
  405. REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  406. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  407. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  408. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  409. }
  410. }
  411. /* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
  412. void ar9002_hw_attach_ops(struct ath_hw *ah)
  413. {
  414. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  415. struct ath_hw_ops *ops = ath9k_hw_ops(ah);
  416. priv_ops->init_mode_regs = ar9002_hw_init_mode_regs;
  417. priv_ops->init_mode_gain_regs = ar9002_hw_init_mode_gain_regs;
  418. ops->config_pci_powersave = ar9002_hw_configpcipowersave;
  419. ar5008_hw_attach_phy_ops(ah);
  420. if (AR_SREV_9280_20_OR_LATER(ah))
  421. ar9002_hw_attach_phy_ops(ah);
  422. ar9002_hw_attach_calib_ops(ah);
  423. ar9002_hw_attach_mac_ops(ah);
  424. }
  425. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan)
  426. {
  427. u32 modesIndex;
  428. int i;
  429. switch (chan->chanmode) {
  430. case CHANNEL_A:
  431. case CHANNEL_A_HT20:
  432. modesIndex = 1;
  433. break;
  434. case CHANNEL_A_HT40PLUS:
  435. case CHANNEL_A_HT40MINUS:
  436. modesIndex = 2;
  437. break;
  438. case CHANNEL_G:
  439. case CHANNEL_G_HT20:
  440. case CHANNEL_B:
  441. modesIndex = 4;
  442. break;
  443. case CHANNEL_G_HT40PLUS:
  444. case CHANNEL_G_HT40MINUS:
  445. modesIndex = 3;
  446. break;
  447. default:
  448. return;
  449. }
  450. ENABLE_REGWRITE_BUFFER(ah);
  451. for (i = 0; i < ah->iniModes_9271_ANI_reg.ia_rows; i++) {
  452. u32 reg = INI_RA(&ah->iniModes_9271_ANI_reg, i, 0);
  453. u32 val = INI_RA(&ah->iniModes_9271_ANI_reg, i, modesIndex);
  454. u32 val_orig;
  455. if (reg == AR_PHY_CCK_DETECT) {
  456. val_orig = REG_READ(ah, reg);
  457. val &= AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
  458. val_orig &= ~AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
  459. REG_WRITE(ah, reg, val|val_orig);
  460. } else
  461. REG_WRITE(ah, reg, val);
  462. }
  463. REGWRITE_BUFFER_FLUSH(ah);
  464. }