rt2800lib.c 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532
  1. /*
  2. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  3. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  4. Based on the original rt2800pci.c and rt2800usb.c.
  5. Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
  6. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  7. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  8. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  9. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  10. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  11. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  12. <http://rt2x00.serialmonkey.com>
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; if not, write to the
  23. Free Software Foundation, Inc.,
  24. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  25. */
  26. /*
  27. Module: rt2800lib
  28. Abstract: rt2800 generic device routines.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/slab.h>
  33. #include "rt2x00.h"
  34. #if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
  35. #include "rt2x00usb.h"
  36. #endif
  37. #if defined(CONFIG_RT2X00_LIB_PCI) || defined(CONFIG_RT2X00_LIB_PCI_MODULE)
  38. #include "rt2x00pci.h"
  39. #endif
  40. #include "rt2800lib.h"
  41. #include "rt2800.h"
  42. #include "rt2800usb.h"
  43. MODULE_AUTHOR("Bartlomiej Zolnierkiewicz");
  44. MODULE_DESCRIPTION("rt2800 library");
  45. MODULE_LICENSE("GPL");
  46. /*
  47. * Register access.
  48. * All access to the CSR registers will go through the methods
  49. * rt2800_register_read and rt2800_register_write.
  50. * BBP and RF register require indirect register access,
  51. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  52. * These indirect registers work with busy bits,
  53. * and we will try maximal REGISTER_BUSY_COUNT times to access
  54. * the register while taking a REGISTER_BUSY_DELAY us delay
  55. * between each attampt. When the busy bit is still set at that time,
  56. * the access attempt is considered to have failed,
  57. * and we will print an error.
  58. * The _lock versions must be used if you already hold the csr_mutex
  59. */
  60. #define WAIT_FOR_BBP(__dev, __reg) \
  61. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  62. #define WAIT_FOR_RFCSR(__dev, __reg) \
  63. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  64. #define WAIT_FOR_RF(__dev, __reg) \
  65. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  66. #define WAIT_FOR_MCU(__dev, __reg) \
  67. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  68. H2M_MAILBOX_CSR_OWNER, (__reg))
  69. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  70. const unsigned int word, const u8 value)
  71. {
  72. u32 reg;
  73. mutex_lock(&rt2x00dev->csr_mutex);
  74. /*
  75. * Wait until the BBP becomes available, afterwards we
  76. * can safely write the new data into the register.
  77. */
  78. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  79. reg = 0;
  80. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  81. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  82. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  83. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  84. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  85. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  86. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  87. }
  88. mutex_unlock(&rt2x00dev->csr_mutex);
  89. }
  90. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  91. const unsigned int word, u8 *value)
  92. {
  93. u32 reg;
  94. mutex_lock(&rt2x00dev->csr_mutex);
  95. /*
  96. * Wait until the BBP becomes available, afterwards we
  97. * can safely write the read request into the register.
  98. * After the data has been written, we wait until hardware
  99. * returns the correct value, if at any time the register
  100. * doesn't become available in time, reg will be 0xffffffff
  101. * which means we return 0xff to the caller.
  102. */
  103. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  104. reg = 0;
  105. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  106. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  107. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  108. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  109. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  110. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  111. WAIT_FOR_BBP(rt2x00dev, &reg);
  112. }
  113. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  114. mutex_unlock(&rt2x00dev->csr_mutex);
  115. }
  116. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  117. const unsigned int word, const u8 value)
  118. {
  119. u32 reg;
  120. mutex_lock(&rt2x00dev->csr_mutex);
  121. /*
  122. * Wait until the RFCSR becomes available, afterwards we
  123. * can safely write the new data into the register.
  124. */
  125. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  126. reg = 0;
  127. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  128. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  129. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  130. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  131. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  132. }
  133. mutex_unlock(&rt2x00dev->csr_mutex);
  134. }
  135. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  136. const unsigned int word, u8 *value)
  137. {
  138. u32 reg;
  139. mutex_lock(&rt2x00dev->csr_mutex);
  140. /*
  141. * Wait until the RFCSR becomes available, afterwards we
  142. * can safely write the read request into the register.
  143. * After the data has been written, we wait until hardware
  144. * returns the correct value, if at any time the register
  145. * doesn't become available in time, reg will be 0xffffffff
  146. * which means we return 0xff to the caller.
  147. */
  148. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  149. reg = 0;
  150. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  151. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  152. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  153. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  154. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  155. }
  156. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  157. mutex_unlock(&rt2x00dev->csr_mutex);
  158. }
  159. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  160. const unsigned int word, const u32 value)
  161. {
  162. u32 reg;
  163. mutex_lock(&rt2x00dev->csr_mutex);
  164. /*
  165. * Wait until the RF becomes available, afterwards we
  166. * can safely write the new data into the register.
  167. */
  168. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  169. reg = 0;
  170. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  171. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  172. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  173. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  174. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  175. rt2x00_rf_write(rt2x00dev, word, value);
  176. }
  177. mutex_unlock(&rt2x00dev->csr_mutex);
  178. }
  179. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  180. const u8 command, const u8 token,
  181. const u8 arg0, const u8 arg1)
  182. {
  183. u32 reg;
  184. /*
  185. * SOC devices don't support MCU requests.
  186. */
  187. if (rt2x00_is_soc(rt2x00dev))
  188. return;
  189. mutex_lock(&rt2x00dev->csr_mutex);
  190. /*
  191. * Wait until the MCU becomes available, afterwards we
  192. * can safely write the new data into the register.
  193. */
  194. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  195. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  196. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  197. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  198. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  199. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  200. reg = 0;
  201. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  202. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  203. }
  204. mutex_unlock(&rt2x00dev->csr_mutex);
  205. }
  206. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  207. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  208. {
  209. unsigned int i;
  210. u32 reg;
  211. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  212. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  213. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  214. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  215. return 0;
  216. msleep(1);
  217. }
  218. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  219. return -EACCES;
  220. }
  221. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  222. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  223. const struct rt2x00debug rt2800_rt2x00debug = {
  224. .owner = THIS_MODULE,
  225. .csr = {
  226. .read = rt2800_register_read,
  227. .write = rt2800_register_write,
  228. .flags = RT2X00DEBUGFS_OFFSET,
  229. .word_base = CSR_REG_BASE,
  230. .word_size = sizeof(u32),
  231. .word_count = CSR_REG_SIZE / sizeof(u32),
  232. },
  233. .eeprom = {
  234. .read = rt2x00_eeprom_read,
  235. .write = rt2x00_eeprom_write,
  236. .word_base = EEPROM_BASE,
  237. .word_size = sizeof(u16),
  238. .word_count = EEPROM_SIZE / sizeof(u16),
  239. },
  240. .bbp = {
  241. .read = rt2800_bbp_read,
  242. .write = rt2800_bbp_write,
  243. .word_base = BBP_BASE,
  244. .word_size = sizeof(u8),
  245. .word_count = BBP_SIZE / sizeof(u8),
  246. },
  247. .rf = {
  248. .read = rt2x00_rf_read,
  249. .write = rt2800_rf_write,
  250. .word_base = RF_BASE,
  251. .word_size = sizeof(u32),
  252. .word_count = RF_SIZE / sizeof(u32),
  253. },
  254. };
  255. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  256. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  257. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  258. {
  259. u32 reg;
  260. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  261. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  262. }
  263. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  264. #ifdef CONFIG_RT2X00_LIB_LEDS
  265. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  266. enum led_brightness brightness)
  267. {
  268. struct rt2x00_led *led =
  269. container_of(led_cdev, struct rt2x00_led, led_dev);
  270. unsigned int enabled = brightness != LED_OFF;
  271. unsigned int bg_mode =
  272. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  273. unsigned int polarity =
  274. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  275. EEPROM_FREQ_LED_POLARITY);
  276. unsigned int ledmode =
  277. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  278. EEPROM_FREQ_LED_MODE);
  279. if (led->type == LED_TYPE_RADIO) {
  280. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  281. enabled ? 0x20 : 0);
  282. } else if (led->type == LED_TYPE_ASSOC) {
  283. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  284. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  285. } else if (led->type == LED_TYPE_QUALITY) {
  286. /*
  287. * The brightness is divided into 6 levels (0 - 5),
  288. * The specs tell us the following levels:
  289. * 0, 1 ,3, 7, 15, 31
  290. * to determine the level in a simple way we can simply
  291. * work with bitshifting:
  292. * (1 << level) - 1
  293. */
  294. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  295. (1 << brightness / (LED_FULL / 6)) - 1,
  296. polarity);
  297. }
  298. }
  299. static int rt2800_blink_set(struct led_classdev *led_cdev,
  300. unsigned long *delay_on, unsigned long *delay_off)
  301. {
  302. struct rt2x00_led *led =
  303. container_of(led_cdev, struct rt2x00_led, led_dev);
  304. u32 reg;
  305. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  306. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  307. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  308. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  309. return 0;
  310. }
  311. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  312. struct rt2x00_led *led, enum led_type type)
  313. {
  314. led->rt2x00dev = rt2x00dev;
  315. led->type = type;
  316. led->led_dev.brightness_set = rt2800_brightness_set;
  317. led->led_dev.blink_set = rt2800_blink_set;
  318. led->flags = LED_INITIALIZED;
  319. }
  320. #endif /* CONFIG_RT2X00_LIB_LEDS */
  321. /*
  322. * Configuration handlers.
  323. */
  324. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  325. struct rt2x00lib_crypto *crypto,
  326. struct ieee80211_key_conf *key)
  327. {
  328. struct mac_wcid_entry wcid_entry;
  329. struct mac_iveiv_entry iveiv_entry;
  330. u32 offset;
  331. u32 reg;
  332. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  333. rt2800_register_read(rt2x00dev, offset, &reg);
  334. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  335. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  336. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  337. (crypto->cmd == SET_KEY) * crypto->cipher);
  338. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  339. (crypto->cmd == SET_KEY) * crypto->bssidx);
  340. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  341. rt2800_register_write(rt2x00dev, offset, reg);
  342. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  343. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  344. if ((crypto->cipher == CIPHER_TKIP) ||
  345. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  346. (crypto->cipher == CIPHER_AES))
  347. iveiv_entry.iv[3] |= 0x20;
  348. iveiv_entry.iv[3] |= key->keyidx << 6;
  349. rt2800_register_multiwrite(rt2x00dev, offset,
  350. &iveiv_entry, sizeof(iveiv_entry));
  351. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  352. memset(&wcid_entry, 0, sizeof(wcid_entry));
  353. if (crypto->cmd == SET_KEY)
  354. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  355. rt2800_register_multiwrite(rt2x00dev, offset,
  356. &wcid_entry, sizeof(wcid_entry));
  357. }
  358. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  359. struct rt2x00lib_crypto *crypto,
  360. struct ieee80211_key_conf *key)
  361. {
  362. struct hw_key_entry key_entry;
  363. struct rt2x00_field32 field;
  364. u32 offset;
  365. u32 reg;
  366. if (crypto->cmd == SET_KEY) {
  367. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  368. memcpy(key_entry.key, crypto->key,
  369. sizeof(key_entry.key));
  370. memcpy(key_entry.tx_mic, crypto->tx_mic,
  371. sizeof(key_entry.tx_mic));
  372. memcpy(key_entry.rx_mic, crypto->rx_mic,
  373. sizeof(key_entry.rx_mic));
  374. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  375. rt2800_register_multiwrite(rt2x00dev, offset,
  376. &key_entry, sizeof(key_entry));
  377. }
  378. /*
  379. * The cipher types are stored over multiple registers
  380. * starting with SHARED_KEY_MODE_BASE each word will have
  381. * 32 bits and contains the cipher types for 2 bssidx each.
  382. * Using the correct defines correctly will cause overhead,
  383. * so just calculate the correct offset.
  384. */
  385. field.bit_offset = 4 * (key->hw_key_idx % 8);
  386. field.bit_mask = 0x7 << field.bit_offset;
  387. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  388. rt2800_register_read(rt2x00dev, offset, &reg);
  389. rt2x00_set_field32(&reg, field,
  390. (crypto->cmd == SET_KEY) * crypto->cipher);
  391. rt2800_register_write(rt2x00dev, offset, reg);
  392. /*
  393. * Update WCID information
  394. */
  395. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  396. return 0;
  397. }
  398. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  399. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  400. struct rt2x00lib_crypto *crypto,
  401. struct ieee80211_key_conf *key)
  402. {
  403. struct hw_key_entry key_entry;
  404. u32 offset;
  405. if (crypto->cmd == SET_KEY) {
  406. /*
  407. * 1 pairwise key is possible per AID, this means that the AID
  408. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  409. * last possible shared key entry.
  410. */
  411. if (crypto->aid > (256 - 32))
  412. return -ENOSPC;
  413. key->hw_key_idx = 32 + crypto->aid;
  414. memcpy(key_entry.key, crypto->key,
  415. sizeof(key_entry.key));
  416. memcpy(key_entry.tx_mic, crypto->tx_mic,
  417. sizeof(key_entry.tx_mic));
  418. memcpy(key_entry.rx_mic, crypto->rx_mic,
  419. sizeof(key_entry.rx_mic));
  420. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  421. rt2800_register_multiwrite(rt2x00dev, offset,
  422. &key_entry, sizeof(key_entry));
  423. }
  424. /*
  425. * Update WCID information
  426. */
  427. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  428. return 0;
  429. }
  430. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  431. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  432. const unsigned int filter_flags)
  433. {
  434. u32 reg;
  435. /*
  436. * Start configuration steps.
  437. * Note that the version error will always be dropped
  438. * and broadcast frames will always be accepted since
  439. * there is no filter for it at this time.
  440. */
  441. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  442. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  443. !(filter_flags & FIF_FCSFAIL));
  444. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  445. !(filter_flags & FIF_PLCPFAIL));
  446. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  447. !(filter_flags & FIF_PROMISC_IN_BSS));
  448. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  449. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  450. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  451. !(filter_flags & FIF_ALLMULTI));
  452. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  453. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  454. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  455. !(filter_flags & FIF_CONTROL));
  456. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  457. !(filter_flags & FIF_CONTROL));
  458. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  459. !(filter_flags & FIF_CONTROL));
  460. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  461. !(filter_flags & FIF_CONTROL));
  462. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  463. !(filter_flags & FIF_CONTROL));
  464. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  465. !(filter_flags & FIF_PSPOLL));
  466. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  467. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  468. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  469. !(filter_flags & FIF_CONTROL));
  470. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  471. }
  472. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  473. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  474. struct rt2x00intf_conf *conf, const unsigned int flags)
  475. {
  476. unsigned int beacon_base;
  477. u32 reg;
  478. if (flags & CONFIG_UPDATE_TYPE) {
  479. /*
  480. * Clear current synchronisation setup.
  481. * For the Beacon base registers we only need to clear
  482. * the first byte since that byte contains the VALID and OWNER
  483. * bits which (when set to 0) will invalidate the entire beacon.
  484. */
  485. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  486. rt2800_register_write(rt2x00dev, beacon_base, 0);
  487. /*
  488. * Enable synchronisation.
  489. */
  490. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  491. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  492. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  493. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  494. (conf->sync == TSF_SYNC_BEACON));
  495. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  496. }
  497. if (flags & CONFIG_UPDATE_MAC) {
  498. reg = le32_to_cpu(conf->mac[1]);
  499. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  500. conf->mac[1] = cpu_to_le32(reg);
  501. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  502. conf->mac, sizeof(conf->mac));
  503. }
  504. if (flags & CONFIG_UPDATE_BSSID) {
  505. reg = le32_to_cpu(conf->bssid[1]);
  506. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
  507. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  508. conf->bssid[1] = cpu_to_le32(reg);
  509. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  510. conf->bssid, sizeof(conf->bssid));
  511. }
  512. }
  513. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  514. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  515. {
  516. u32 reg;
  517. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  518. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  519. !!erp->short_preamble);
  520. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  521. !!erp->short_preamble);
  522. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  523. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  524. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  525. erp->cts_protection ? 2 : 0);
  526. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  527. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  528. erp->basic_rates);
  529. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  530. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  531. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  532. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  533. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  534. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
  535. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
  536. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  537. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  538. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  539. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  540. erp->beacon_int * 16);
  541. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  542. }
  543. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  544. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  545. {
  546. u8 r1;
  547. u8 r3;
  548. rt2800_bbp_read(rt2x00dev, 1, &r1);
  549. rt2800_bbp_read(rt2x00dev, 3, &r3);
  550. /*
  551. * Configure the TX antenna.
  552. */
  553. switch ((int)ant->tx) {
  554. case 1:
  555. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  556. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  557. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  558. break;
  559. case 2:
  560. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  561. break;
  562. case 3:
  563. /* Do nothing */
  564. break;
  565. }
  566. /*
  567. * Configure the RX antenna.
  568. */
  569. switch ((int)ant->rx) {
  570. case 1:
  571. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  572. break;
  573. case 2:
  574. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  575. break;
  576. case 3:
  577. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  578. break;
  579. }
  580. rt2800_bbp_write(rt2x00dev, 3, r3);
  581. rt2800_bbp_write(rt2x00dev, 1, r1);
  582. }
  583. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  584. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  585. struct rt2x00lib_conf *libconf)
  586. {
  587. u16 eeprom;
  588. short lna_gain;
  589. if (libconf->rf.channel <= 14) {
  590. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  591. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  592. } else if (libconf->rf.channel <= 64) {
  593. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  594. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  595. } else if (libconf->rf.channel <= 128) {
  596. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  597. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  598. } else {
  599. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  600. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  601. }
  602. rt2x00dev->lna_gain = lna_gain;
  603. }
  604. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  605. struct ieee80211_conf *conf,
  606. struct rf_channel *rf,
  607. struct channel_info *info)
  608. {
  609. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  610. if (rt2x00dev->default_ant.tx == 1)
  611. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  612. if (rt2x00dev->default_ant.rx == 1) {
  613. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  614. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  615. } else if (rt2x00dev->default_ant.rx == 2)
  616. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  617. if (rf->channel > 14) {
  618. /*
  619. * When TX power is below 0, we should increase it by 7 to
  620. * make it a positive value (Minumum value is -7).
  621. * However this means that values between 0 and 7 have
  622. * double meaning, and we should set a 7DBm boost flag.
  623. */
  624. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  625. (info->tx_power1 >= 0));
  626. if (info->tx_power1 < 0)
  627. info->tx_power1 += 7;
  628. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  629. TXPOWER_A_TO_DEV(info->tx_power1));
  630. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  631. (info->tx_power2 >= 0));
  632. if (info->tx_power2 < 0)
  633. info->tx_power2 += 7;
  634. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  635. TXPOWER_A_TO_DEV(info->tx_power2));
  636. } else {
  637. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  638. TXPOWER_G_TO_DEV(info->tx_power1));
  639. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  640. TXPOWER_G_TO_DEV(info->tx_power2));
  641. }
  642. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  643. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  644. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  645. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  646. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  647. udelay(200);
  648. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  649. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  650. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  651. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  652. udelay(200);
  653. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  654. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  655. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  656. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  657. }
  658. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  659. struct ieee80211_conf *conf,
  660. struct rf_channel *rf,
  661. struct channel_info *info)
  662. {
  663. u8 rfcsr;
  664. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  665. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  666. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  667. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  668. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  669. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  670. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  671. TXPOWER_G_TO_DEV(info->tx_power1));
  672. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  673. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  674. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  675. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  676. rt2800_rfcsr_write(rt2x00dev, 24,
  677. rt2x00dev->calibration[conf_is_ht40(conf)]);
  678. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  679. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  680. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  681. }
  682. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  683. struct ieee80211_conf *conf,
  684. struct rf_channel *rf,
  685. struct channel_info *info)
  686. {
  687. u32 reg;
  688. unsigned int tx_pin;
  689. u8 bbp;
  690. if (rt2x00_rf(rt2x00dev, RF2020) ||
  691. rt2x00_rf(rt2x00dev, RF3020) ||
  692. rt2x00_rf(rt2x00dev, RF3021) ||
  693. rt2x00_rf(rt2x00dev, RF3022))
  694. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  695. else
  696. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  697. /*
  698. * Change BBP settings
  699. */
  700. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  701. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  702. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  703. rt2800_bbp_write(rt2x00dev, 86, 0);
  704. if (rf->channel <= 14) {
  705. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  706. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  707. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  708. } else {
  709. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  710. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  711. }
  712. } else {
  713. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  714. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  715. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  716. else
  717. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  718. }
  719. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  720. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
  721. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  722. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  723. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  724. tx_pin = 0;
  725. /* Turn on unused PA or LNA when not using 1T or 1R */
  726. if (rt2x00dev->default_ant.tx != 1) {
  727. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  728. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  729. }
  730. /* Turn on unused PA or LNA when not using 1T or 1R */
  731. if (rt2x00dev->default_ant.rx != 1) {
  732. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  733. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  734. }
  735. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  736. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  737. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  738. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  739. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  740. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  741. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  742. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  743. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  744. rt2800_bbp_write(rt2x00dev, 4, bbp);
  745. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  746. rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
  747. rt2800_bbp_write(rt2x00dev, 3, bbp);
  748. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  749. if (conf_is_ht40(conf)) {
  750. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  751. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  752. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  753. } else {
  754. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  755. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  756. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  757. }
  758. }
  759. msleep(1);
  760. }
  761. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  762. const int txpower)
  763. {
  764. u32 reg;
  765. u32 value = TXPOWER_G_TO_DEV(txpower);
  766. u8 r1;
  767. rt2800_bbp_read(rt2x00dev, 1, &r1);
  768. rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
  769. rt2800_bbp_write(rt2x00dev, 1, r1);
  770. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  771. rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
  772. rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
  773. rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
  774. rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
  775. rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
  776. rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
  777. rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
  778. rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
  779. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
  780. rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
  781. rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
  782. rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
  783. rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
  784. rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
  785. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
  786. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
  787. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
  788. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
  789. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
  790. rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
  791. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
  792. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
  793. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
  794. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
  795. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
  796. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
  797. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
  798. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
  799. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
  800. rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
  801. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
  802. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
  803. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
  804. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
  805. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
  806. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
  807. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
  808. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
  809. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
  810. rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
  811. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
  812. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
  813. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
  814. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
  815. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
  816. }
  817. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  818. struct rt2x00lib_conf *libconf)
  819. {
  820. u32 reg;
  821. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  822. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  823. libconf->conf->short_frame_max_tx_count);
  824. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  825. libconf->conf->long_frame_max_tx_count);
  826. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  827. }
  828. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  829. struct rt2x00lib_conf *libconf)
  830. {
  831. enum dev_state state =
  832. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  833. STATE_SLEEP : STATE_AWAKE;
  834. u32 reg;
  835. if (state == STATE_SLEEP) {
  836. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  837. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  838. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  839. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  840. libconf->conf->listen_interval - 1);
  841. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  842. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  843. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  844. } else {
  845. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  846. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  847. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  848. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  849. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  850. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  851. }
  852. }
  853. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  854. struct rt2x00lib_conf *libconf,
  855. const unsigned int flags)
  856. {
  857. /* Always recalculate LNA gain before changing configuration */
  858. rt2800_config_lna_gain(rt2x00dev, libconf);
  859. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  860. rt2800_config_channel(rt2x00dev, libconf->conf,
  861. &libconf->rf, &libconf->channel);
  862. if (flags & IEEE80211_CONF_CHANGE_POWER)
  863. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  864. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  865. rt2800_config_retry_limit(rt2x00dev, libconf);
  866. if (flags & IEEE80211_CONF_CHANGE_PS)
  867. rt2800_config_ps(rt2x00dev, libconf);
  868. }
  869. EXPORT_SYMBOL_GPL(rt2800_config);
  870. /*
  871. * Link tuning
  872. */
  873. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  874. {
  875. u32 reg;
  876. /*
  877. * Update FCS error count from register.
  878. */
  879. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  880. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  881. }
  882. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  883. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  884. {
  885. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  886. if (rt2x00_rt(rt2x00dev, RT3070) ||
  887. rt2x00_rt(rt2x00dev, RT3071) ||
  888. rt2x00_rt(rt2x00dev, RT3090) ||
  889. rt2x00_rt(rt2x00dev, RT3390))
  890. return 0x1c + (2 * rt2x00dev->lna_gain);
  891. else
  892. return 0x2e + rt2x00dev->lna_gain;
  893. }
  894. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  895. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  896. else
  897. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  898. }
  899. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  900. struct link_qual *qual, u8 vgc_level)
  901. {
  902. if (qual->vgc_level != vgc_level) {
  903. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  904. qual->vgc_level = vgc_level;
  905. qual->vgc_level_reg = vgc_level;
  906. }
  907. }
  908. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  909. {
  910. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  911. }
  912. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  913. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  914. const u32 count)
  915. {
  916. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  917. return;
  918. /*
  919. * When RSSI is better then -80 increase VGC level with 0x10
  920. */
  921. rt2800_set_vgc(rt2x00dev, qual,
  922. rt2800_get_default_vgc(rt2x00dev) +
  923. ((qual->rssi > -80) * 0x10));
  924. }
  925. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  926. /*
  927. * Initialization functions.
  928. */
  929. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  930. {
  931. u32 reg;
  932. u16 eeprom;
  933. unsigned int i;
  934. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  935. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  936. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  937. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  938. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  939. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  940. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  941. if (rt2x00_is_usb(rt2x00dev)) {
  942. /*
  943. * Wait until BBP and RF are ready.
  944. */
  945. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  946. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  947. if (reg && reg != ~0)
  948. break;
  949. msleep(1);
  950. }
  951. if (i == REGISTER_BUSY_COUNT) {
  952. ERROR(rt2x00dev, "Unstable hardware.\n");
  953. return -EBUSY;
  954. }
  955. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  956. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL,
  957. reg & ~0x00002000);
  958. } else if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev)) {
  959. /*
  960. * Reset DMA indexes
  961. */
  962. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  963. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
  964. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
  965. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
  966. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
  967. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
  968. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
  969. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
  970. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  971. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
  972. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
  973. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  974. }
  975. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  976. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
  977. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
  978. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  979. if (rt2x00_is_usb(rt2x00dev)) {
  980. rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
  981. #if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
  982. rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
  983. USB_MODE_RESET, REGISTER_TIMEOUT);
  984. #endif
  985. }
  986. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  987. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  988. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  989. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  990. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  991. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  992. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  993. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  994. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  995. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  996. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  997. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  998. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  999. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1000. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1001. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1002. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1003. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
  1004. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1005. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1006. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1007. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1008. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1009. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1010. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1011. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1012. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1013. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1014. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1015. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1016. rt2x00_rt(rt2x00dev, RT3090) ||
  1017. rt2x00_rt(rt2x00dev, RT3390)) {
  1018. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1019. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1020. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1021. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1022. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1023. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1024. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1025. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1026. 0x0000002c);
  1027. else
  1028. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1029. 0x0000000f);
  1030. } else {
  1031. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1032. }
  1033. rt2800_register_write(rt2x00dev, TX_SW_CFG2, reg);
  1034. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1035. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1036. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1037. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1038. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1039. } else {
  1040. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1041. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1042. }
  1043. } else {
  1044. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1045. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1046. }
  1047. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1048. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1049. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1050. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1051. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1052. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1053. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1054. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1055. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1056. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1057. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1058. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1059. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1060. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1061. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1062. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1063. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1064. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1065. rt2x00_rt(rt2x00dev, RT2883) ||
  1066. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1067. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1068. else
  1069. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1070. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1071. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1072. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1073. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1074. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1075. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1076. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1077. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1078. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1079. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1080. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1081. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1082. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1083. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1084. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1085. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1086. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1087. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1088. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1089. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1090. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1091. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1092. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1093. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1094. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1095. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1096. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1097. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1098. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1099. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1100. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1101. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1102. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1103. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1104. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1105. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1106. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1107. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1108. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1109. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1110. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1111. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1112. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1113. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1114. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1115. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1116. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1117. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1118. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1119. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1120. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1121. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1122. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1123. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1124. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1125. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1126. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1127. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1128. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1129. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1130. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1131. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1132. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1133. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1134. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1135. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1136. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1137. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1138. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1139. !rt2x00_is_usb(rt2x00dev));
  1140. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1141. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1142. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1143. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1144. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1145. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1146. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1147. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1148. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1149. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1150. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1151. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1152. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1153. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1154. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1155. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1156. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1157. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1158. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1159. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1160. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1161. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1162. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1163. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1164. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1165. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1166. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1167. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1168. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1169. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1170. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1171. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1172. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1173. if (rt2x00_is_usb(rt2x00dev)) {
  1174. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1175. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1176. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1177. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1178. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1179. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1180. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1181. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1182. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1183. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1184. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1185. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1186. }
  1187. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1188. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1189. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1190. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1191. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1192. IEEE80211_MAX_RTS_THRESHOLD);
  1193. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1194. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1195. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1196. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1197. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 32);
  1198. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 32);
  1199. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1200. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1201. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1202. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1203. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1204. /*
  1205. * ASIC will keep garbage value after boot, clear encryption keys.
  1206. */
  1207. for (i = 0; i < 4; i++)
  1208. rt2800_register_write(rt2x00dev,
  1209. SHARED_KEY_MODE_ENTRY(i), 0);
  1210. for (i = 0; i < 256; i++) {
  1211. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1212. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1213. wcid, sizeof(wcid));
  1214. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1215. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1216. }
  1217. /*
  1218. * Clear all beacons
  1219. * For the Beacon base registers we only need to clear
  1220. * the first byte since that byte contains the VALID and OWNER
  1221. * bits which (when set to 0) will invalidate the entire beacon.
  1222. */
  1223. rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  1224. rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  1225. rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  1226. rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  1227. rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
  1228. rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
  1229. rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
  1230. rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
  1231. if (rt2x00_is_usb(rt2x00dev)) {
  1232. rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
  1233. rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
  1234. rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
  1235. }
  1236. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1237. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1238. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1239. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1240. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1241. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1242. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1243. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1244. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1245. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1246. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1247. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1248. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1249. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1250. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1251. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1252. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1253. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1254. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1255. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1256. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1257. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1258. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1259. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1260. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1261. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1262. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1263. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1264. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1265. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1266. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1267. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1268. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1269. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1270. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1271. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1272. /*
  1273. * We must clear the error counters.
  1274. * These registers are cleared on read,
  1275. * so we may pass a useless variable to store the value.
  1276. */
  1277. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1278. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1279. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1280. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1281. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1282. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1283. return 0;
  1284. }
  1285. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1286. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1287. {
  1288. unsigned int i;
  1289. u32 reg;
  1290. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1291. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1292. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1293. return 0;
  1294. udelay(REGISTER_BUSY_DELAY);
  1295. }
  1296. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1297. return -EACCES;
  1298. }
  1299. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1300. {
  1301. unsigned int i;
  1302. u8 value;
  1303. /*
  1304. * BBP was enabled after firmware was loaded,
  1305. * but we need to reactivate it now.
  1306. */
  1307. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1308. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1309. msleep(1);
  1310. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1311. rt2800_bbp_read(rt2x00dev, 0, &value);
  1312. if ((value != 0xff) && (value != 0x00))
  1313. return 0;
  1314. udelay(REGISTER_BUSY_DELAY);
  1315. }
  1316. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1317. return -EACCES;
  1318. }
  1319. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1320. {
  1321. unsigned int i;
  1322. u16 eeprom;
  1323. u8 reg_id;
  1324. u8 value;
  1325. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1326. rt2800_wait_bbp_ready(rt2x00dev)))
  1327. return -EACCES;
  1328. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1329. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1330. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1331. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1332. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1333. } else {
  1334. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1335. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1336. }
  1337. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1338. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1339. rt2x00_rt(rt2x00dev, RT3071) ||
  1340. rt2x00_rt(rt2x00dev, RT3090) ||
  1341. rt2x00_rt(rt2x00dev, RT3390)) {
  1342. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1343. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1344. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1345. } else {
  1346. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1347. }
  1348. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1349. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1350. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D) ||
  1351. rt2x00_rt_rev(rt2x00dev, RT2870, REV_RT2870D))
  1352. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1353. else
  1354. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1355. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1356. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1357. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1358. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1359. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1360. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1361. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  1362. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1363. else
  1364. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1365. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1366. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1367. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1368. rt2x00_rt(rt2x00dev, RT3090) ||
  1369. rt2x00_rt(rt2x00dev, RT3390)) {
  1370. rt2800_bbp_read(rt2x00dev, 138, &value);
  1371. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1372. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1373. value |= 0x20;
  1374. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1375. value &= ~0x02;
  1376. rt2800_bbp_write(rt2x00dev, 138, value);
  1377. }
  1378. if (rt2x00_rt(rt2x00dev, RT2872)) {
  1379. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1380. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1381. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1382. }
  1383. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1384. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1385. if (eeprom != 0xffff && eeprom != 0x0000) {
  1386. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1387. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1388. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1389. }
  1390. }
  1391. return 0;
  1392. }
  1393. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1394. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1395. bool bw40, u8 rfcsr24, u8 filter_target)
  1396. {
  1397. unsigned int i;
  1398. u8 bbp;
  1399. u8 rfcsr;
  1400. u8 passband;
  1401. u8 stopband;
  1402. u8 overtuned = 0;
  1403. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1404. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1405. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1406. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1407. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1408. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1409. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1410. /*
  1411. * Set power & frequency of passband test tone
  1412. */
  1413. rt2800_bbp_write(rt2x00dev, 24, 0);
  1414. for (i = 0; i < 100; i++) {
  1415. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1416. msleep(1);
  1417. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1418. if (passband)
  1419. break;
  1420. }
  1421. /*
  1422. * Set power & frequency of stopband test tone
  1423. */
  1424. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1425. for (i = 0; i < 100; i++) {
  1426. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1427. msleep(1);
  1428. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1429. if ((passband - stopband) <= filter_target) {
  1430. rfcsr24++;
  1431. overtuned += ((passband - stopband) == filter_target);
  1432. } else
  1433. break;
  1434. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1435. }
  1436. rfcsr24 -= !!overtuned;
  1437. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1438. return rfcsr24;
  1439. }
  1440. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1441. {
  1442. u8 rfcsr;
  1443. u8 bbp;
  1444. u32 reg;
  1445. u16 eeprom;
  1446. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1447. !rt2x00_rt(rt2x00dev, RT3071) &&
  1448. !rt2x00_rt(rt2x00dev, RT3090) &&
  1449. !rt2x00_rt(rt2x00dev, RT3390))
  1450. return 0;
  1451. /*
  1452. * Init RF calibration.
  1453. */
  1454. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1455. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1456. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1457. msleep(1);
  1458. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1459. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1460. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1461. rt2x00_rt(rt2x00dev, RT3071) ||
  1462. rt2x00_rt(rt2x00dev, RT3090)) {
  1463. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1464. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1465. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1466. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1467. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1468. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1469. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1470. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1471. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1472. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1473. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1474. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1475. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1476. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1477. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1478. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1479. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1480. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1481. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1482. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1483. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  1484. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  1485. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  1486. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  1487. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1488. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  1489. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  1490. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  1491. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  1492. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1493. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  1494. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1495. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  1496. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  1497. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1498. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1499. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  1500. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  1501. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  1502. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  1503. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  1504. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  1505. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1506. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  1507. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1508. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1509. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1510. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1511. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  1512. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  1513. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  1514. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  1515. }
  1516. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1517. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1518. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1519. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1520. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1521. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1522. rt2x00_rt(rt2x00dev, RT3090)) {
  1523. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1524. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  1525. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1526. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  1527. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1528. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1529. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1530. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  1531. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1532. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1533. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1534. else
  1535. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  1536. }
  1537. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1538. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1539. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1540. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  1541. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1542. }
  1543. /*
  1544. * Set RX Filter calibration for 20MHz and 40MHz
  1545. */
  1546. if (rt2x00_rt(rt2x00dev, RT3070)) {
  1547. rt2x00dev->calibration[0] =
  1548. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  1549. rt2x00dev->calibration[1] =
  1550. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  1551. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1552. rt2x00_rt(rt2x00dev, RT3090) ||
  1553. rt2x00_rt(rt2x00dev, RT3390)) {
  1554. rt2x00dev->calibration[0] =
  1555. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  1556. rt2x00dev->calibration[1] =
  1557. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  1558. }
  1559. /*
  1560. * Set back to initial state
  1561. */
  1562. rt2800_bbp_write(rt2x00dev, 24, 0);
  1563. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1564. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  1565. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1566. /*
  1567. * set BBP back to BW20
  1568. */
  1569. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1570. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  1571. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1572. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1573. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1574. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1575. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  1576. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  1577. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  1578. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  1579. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  1580. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1581. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  1582. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1583. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1584. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1585. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1586. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1587. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  1588. }
  1589. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  1590. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  1591. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  1592. rt2x00_get_field16(eeprom,
  1593. EEPROM_TXMIXER_GAIN_BG_VAL));
  1594. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1595. if (rt2x00_rt(rt2x00dev, RT3090)) {
  1596. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  1597. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1598. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1599. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  1600. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1601. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  1602. rt2800_bbp_write(rt2x00dev, 138, bbp);
  1603. }
  1604. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1605. rt2x00_rt(rt2x00dev, RT3090) ||
  1606. rt2x00_rt(rt2x00dev, RT3390)) {
  1607. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1608. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1609. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1610. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1611. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1612. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1613. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1614. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  1615. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  1616. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  1617. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  1618. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  1619. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  1620. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  1621. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  1622. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  1623. }
  1624. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  1625. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  1626. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1627. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  1628. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  1629. else
  1630. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  1631. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  1632. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  1633. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  1634. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  1635. }
  1636. return 0;
  1637. }
  1638. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  1639. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  1640. {
  1641. u32 reg;
  1642. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  1643. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  1644. }
  1645. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  1646. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  1647. {
  1648. u32 reg;
  1649. mutex_lock(&rt2x00dev->csr_mutex);
  1650. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  1651. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  1652. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  1653. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  1654. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  1655. /* Wait until the EEPROM has been loaded */
  1656. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  1657. /* Apparently the data is read from end to start */
  1658. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  1659. (u32 *)&rt2x00dev->eeprom[i]);
  1660. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  1661. (u32 *)&rt2x00dev->eeprom[i + 2]);
  1662. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  1663. (u32 *)&rt2x00dev->eeprom[i + 4]);
  1664. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  1665. (u32 *)&rt2x00dev->eeprom[i + 6]);
  1666. mutex_unlock(&rt2x00dev->csr_mutex);
  1667. }
  1668. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  1669. {
  1670. unsigned int i;
  1671. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  1672. rt2800_efuse_read(rt2x00dev, i);
  1673. }
  1674. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  1675. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1676. {
  1677. u16 word;
  1678. u8 *mac;
  1679. u8 default_lna_gain;
  1680. /*
  1681. * Start validation of the data that has been read.
  1682. */
  1683. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1684. if (!is_valid_ether_addr(mac)) {
  1685. random_ether_addr(mac);
  1686. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1687. }
  1688. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1689. if (word == 0xffff) {
  1690. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1691. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  1692. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  1693. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1694. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1695. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  1696. rt2x00_rt(rt2x00dev, RT2870) ||
  1697. rt2x00_rt(rt2x00dev, RT2872) ||
  1698. rt2x00_rt(rt2x00dev, RT2872)) {
  1699. /*
  1700. * There is a max of 2 RX streams for RT28x0 series
  1701. */
  1702. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  1703. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1704. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1705. }
  1706. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1707. if (word == 0xffff) {
  1708. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  1709. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  1710. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1711. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1712. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1713. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  1714. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  1715. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  1716. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  1717. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  1718. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1719. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1720. }
  1721. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1722. if ((word & 0x00ff) == 0x00ff) {
  1723. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1724. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  1725. LED_MODE_TXRX_ACTIVITY);
  1726. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  1727. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1728. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  1729. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  1730. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  1731. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1732. }
  1733. /*
  1734. * During the LNA validation we are going to use
  1735. * lna0 as correct value. Note that EEPROM_LNA
  1736. * is never validated.
  1737. */
  1738. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  1739. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  1740. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  1741. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  1742. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  1743. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  1744. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  1745. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  1746. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  1747. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  1748. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  1749. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  1750. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  1751. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  1752. default_lna_gain);
  1753. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  1754. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  1755. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  1756. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  1757. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  1758. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  1759. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  1760. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  1761. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  1762. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  1763. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  1764. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  1765. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  1766. default_lna_gain);
  1767. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  1768. return 0;
  1769. }
  1770. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  1771. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1772. {
  1773. u32 reg;
  1774. u16 value;
  1775. u16 eeprom;
  1776. /*
  1777. * Read EEPROM word for configuration.
  1778. */
  1779. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1780. /*
  1781. * Identify RF chipset.
  1782. */
  1783. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1784. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  1785. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  1786. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  1787. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  1788. !rt2x00_rt(rt2x00dev, RT2870) &&
  1789. !rt2x00_rt(rt2x00dev, RT2872) &&
  1790. !rt2x00_rt(rt2x00dev, RT2883) &&
  1791. !rt2x00_rt(rt2x00dev, RT3070) &&
  1792. !rt2x00_rt(rt2x00dev, RT3071) &&
  1793. !rt2x00_rt(rt2x00dev, RT3090) &&
  1794. !rt2x00_rt(rt2x00dev, RT3390) &&
  1795. !rt2x00_rt(rt2x00dev, RT3572)) {
  1796. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1797. return -ENODEV;
  1798. }
  1799. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  1800. !rt2x00_rf(rt2x00dev, RF2850) &&
  1801. !rt2x00_rf(rt2x00dev, RF2720) &&
  1802. !rt2x00_rf(rt2x00dev, RF2750) &&
  1803. !rt2x00_rf(rt2x00dev, RF3020) &&
  1804. !rt2x00_rf(rt2x00dev, RF2020) &&
  1805. !rt2x00_rf(rt2x00dev, RF3021) &&
  1806. !rt2x00_rf(rt2x00dev, RF3022) &&
  1807. !rt2x00_rf(rt2x00dev, RF3052)) {
  1808. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1809. return -ENODEV;
  1810. }
  1811. /*
  1812. * Identify default antenna configuration.
  1813. */
  1814. rt2x00dev->default_ant.tx =
  1815. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  1816. rt2x00dev->default_ant.rx =
  1817. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  1818. /*
  1819. * Read frequency offset and RF programming sequence.
  1820. */
  1821. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1822. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1823. /*
  1824. * Read external LNA informations.
  1825. */
  1826. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1827. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  1828. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1829. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1830. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1831. /*
  1832. * Detect if this device has an hardware controlled radio.
  1833. */
  1834. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  1835. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1836. /*
  1837. * Store led settings, for correct led behaviour.
  1838. */
  1839. #ifdef CONFIG_RT2X00_LIB_LEDS
  1840. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1841. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  1842. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  1843. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  1844. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1845. return 0;
  1846. }
  1847. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  1848. /*
  1849. * RF value list for rt28x0
  1850. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  1851. */
  1852. static const struct rf_channel rf_vals[] = {
  1853. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  1854. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  1855. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  1856. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  1857. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  1858. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  1859. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  1860. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  1861. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  1862. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  1863. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  1864. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  1865. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  1866. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  1867. /* 802.11 UNI / HyperLan 2 */
  1868. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  1869. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  1870. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  1871. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  1872. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  1873. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  1874. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  1875. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  1876. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  1877. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  1878. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  1879. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  1880. /* 802.11 HyperLan 2 */
  1881. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  1882. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  1883. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  1884. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  1885. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  1886. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  1887. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  1888. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  1889. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  1890. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  1891. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  1892. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  1893. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  1894. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  1895. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  1896. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  1897. /* 802.11 UNII */
  1898. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  1899. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  1900. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  1901. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  1902. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  1903. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  1904. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  1905. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  1906. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  1907. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  1908. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  1909. /* 802.11 Japan */
  1910. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  1911. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  1912. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  1913. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  1914. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  1915. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  1916. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  1917. };
  1918. /*
  1919. * RF value list for rt3070
  1920. * Supports: 2.4 GHz
  1921. */
  1922. static const struct rf_channel rf_vals_302x[] = {
  1923. {1, 241, 2, 2 },
  1924. {2, 241, 2, 7 },
  1925. {3, 242, 2, 2 },
  1926. {4, 242, 2, 7 },
  1927. {5, 243, 2, 2 },
  1928. {6, 243, 2, 7 },
  1929. {7, 244, 2, 2 },
  1930. {8, 244, 2, 7 },
  1931. {9, 245, 2, 2 },
  1932. {10, 245, 2, 7 },
  1933. {11, 246, 2, 2 },
  1934. {12, 246, 2, 7 },
  1935. {13, 247, 2, 2 },
  1936. {14, 248, 2, 4 },
  1937. };
  1938. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1939. {
  1940. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1941. struct channel_info *info;
  1942. char *tx_power1;
  1943. char *tx_power2;
  1944. unsigned int i;
  1945. u16 eeprom;
  1946. /*
  1947. * Disable powersaving as default on PCI devices.
  1948. */
  1949. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  1950. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  1951. /*
  1952. * Initialize all hw fields.
  1953. */
  1954. rt2x00dev->hw->flags =
  1955. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1956. IEEE80211_HW_SIGNAL_DBM |
  1957. IEEE80211_HW_SUPPORTS_PS |
  1958. IEEE80211_HW_PS_NULLFUNC_STACK;
  1959. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1960. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1961. rt2x00_eeprom_addr(rt2x00dev,
  1962. EEPROM_MAC_ADDR_0));
  1963. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1964. /*
  1965. * Initialize hw_mode information.
  1966. */
  1967. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1968. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1969. if (rt2x00_rf(rt2x00dev, RF2820) ||
  1970. rt2x00_rf(rt2x00dev, RF2720) ||
  1971. rt2x00_rf(rt2x00dev, RF3052)) {
  1972. spec->num_channels = 14;
  1973. spec->channels = rf_vals;
  1974. } else if (rt2x00_rf(rt2x00dev, RF2850) || rt2x00_rf(rt2x00dev, RF2750)) {
  1975. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1976. spec->num_channels = ARRAY_SIZE(rf_vals);
  1977. spec->channels = rf_vals;
  1978. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  1979. rt2x00_rf(rt2x00dev, RF2020) ||
  1980. rt2x00_rf(rt2x00dev, RF3021) ||
  1981. rt2x00_rf(rt2x00dev, RF3022)) {
  1982. spec->num_channels = ARRAY_SIZE(rf_vals_302x);
  1983. spec->channels = rf_vals_302x;
  1984. }
  1985. /*
  1986. * Initialize HT information.
  1987. */
  1988. if (!rt2x00_rf(rt2x00dev, RF2020))
  1989. spec->ht.ht_supported = true;
  1990. else
  1991. spec->ht.ht_supported = false;
  1992. spec->ht.cap =
  1993. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  1994. IEEE80211_HT_CAP_GRN_FLD |
  1995. IEEE80211_HT_CAP_SGI_20 |
  1996. IEEE80211_HT_CAP_SGI_40 |
  1997. IEEE80211_HT_CAP_TX_STBC |
  1998. IEEE80211_HT_CAP_RX_STBC;
  1999. spec->ht.ampdu_factor = 3;
  2000. spec->ht.ampdu_density = 4;
  2001. spec->ht.mcs.tx_params =
  2002. IEEE80211_HT_MCS_TX_DEFINED |
  2003. IEEE80211_HT_MCS_TX_RX_DIFF |
  2004. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2005. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2006. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2007. case 3:
  2008. spec->ht.mcs.rx_mask[2] = 0xff;
  2009. case 2:
  2010. spec->ht.mcs.rx_mask[1] = 0xff;
  2011. case 1:
  2012. spec->ht.mcs.rx_mask[0] = 0xff;
  2013. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2014. break;
  2015. }
  2016. /*
  2017. * Create channel information array
  2018. */
  2019. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2020. if (!info)
  2021. return -ENOMEM;
  2022. spec->channels_info = info;
  2023. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2024. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2025. for (i = 0; i < 14; i++) {
  2026. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  2027. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  2028. }
  2029. if (spec->num_channels > 14) {
  2030. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2031. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2032. for (i = 14; i < spec->num_channels; i++) {
  2033. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  2034. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  2035. }
  2036. }
  2037. return 0;
  2038. }
  2039. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2040. /*
  2041. * IEEE80211 stack callback functions.
  2042. */
  2043. static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
  2044. u32 *iv32, u16 *iv16)
  2045. {
  2046. struct rt2x00_dev *rt2x00dev = hw->priv;
  2047. struct mac_iveiv_entry iveiv_entry;
  2048. u32 offset;
  2049. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2050. rt2800_register_multiread(rt2x00dev, offset,
  2051. &iveiv_entry, sizeof(iveiv_entry));
  2052. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2053. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2054. }
  2055. static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2056. {
  2057. struct rt2x00_dev *rt2x00dev = hw->priv;
  2058. u32 reg;
  2059. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2060. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2061. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2062. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2063. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2064. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2065. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2066. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2067. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2068. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2069. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2070. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2071. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2072. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2073. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2074. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2075. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2076. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2077. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2078. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2079. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2080. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2081. return 0;
  2082. }
  2083. static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2084. const struct ieee80211_tx_queue_params *params)
  2085. {
  2086. struct rt2x00_dev *rt2x00dev = hw->priv;
  2087. struct data_queue *queue;
  2088. struct rt2x00_field32 field;
  2089. int retval;
  2090. u32 reg;
  2091. u32 offset;
  2092. /*
  2093. * First pass the configuration through rt2x00lib, that will
  2094. * update the queue settings and validate the input. After that
  2095. * we are free to update the registers based on the value
  2096. * in the queue parameter.
  2097. */
  2098. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2099. if (retval)
  2100. return retval;
  2101. /*
  2102. * We only need to perform additional register initialization
  2103. * for WMM queues/
  2104. */
  2105. if (queue_idx >= 4)
  2106. return 0;
  2107. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2108. /* Update WMM TXOP register */
  2109. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2110. field.bit_offset = (queue_idx & 1) * 16;
  2111. field.bit_mask = 0xffff << field.bit_offset;
  2112. rt2800_register_read(rt2x00dev, offset, &reg);
  2113. rt2x00_set_field32(&reg, field, queue->txop);
  2114. rt2800_register_write(rt2x00dev, offset, reg);
  2115. /* Update WMM registers */
  2116. field.bit_offset = queue_idx * 4;
  2117. field.bit_mask = 0xf << field.bit_offset;
  2118. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2119. rt2x00_set_field32(&reg, field, queue->aifs);
  2120. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2121. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2122. rt2x00_set_field32(&reg, field, queue->cw_min);
  2123. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2124. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2125. rt2x00_set_field32(&reg, field, queue->cw_max);
  2126. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2127. /* Update EDCA registers */
  2128. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2129. rt2800_register_read(rt2x00dev, offset, &reg);
  2130. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2131. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2132. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2133. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2134. rt2800_register_write(rt2x00dev, offset, reg);
  2135. return 0;
  2136. }
  2137. static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2138. {
  2139. struct rt2x00_dev *rt2x00dev = hw->priv;
  2140. u64 tsf;
  2141. u32 reg;
  2142. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2143. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2144. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2145. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2146. return tsf;
  2147. }
  2148. const struct ieee80211_ops rt2800_mac80211_ops = {
  2149. .tx = rt2x00mac_tx,
  2150. .start = rt2x00mac_start,
  2151. .stop = rt2x00mac_stop,
  2152. .add_interface = rt2x00mac_add_interface,
  2153. .remove_interface = rt2x00mac_remove_interface,
  2154. .config = rt2x00mac_config,
  2155. .configure_filter = rt2x00mac_configure_filter,
  2156. .set_tim = rt2x00mac_set_tim,
  2157. .set_key = rt2x00mac_set_key,
  2158. .get_stats = rt2x00mac_get_stats,
  2159. .get_tkip_seq = rt2800_get_tkip_seq,
  2160. .set_rts_threshold = rt2800_set_rts_threshold,
  2161. .bss_info_changed = rt2x00mac_bss_info_changed,
  2162. .conf_tx = rt2800_conf_tx,
  2163. .get_tsf = rt2800_get_tsf,
  2164. .rfkill_poll = rt2x00mac_rfkill_poll,
  2165. };
  2166. EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);