iwl-agn-tx.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/sched.h>
  33. #include "iwl-dev.h"
  34. #include "iwl-core.h"
  35. #include "iwl-sta.h"
  36. #include "iwl-io.h"
  37. #include "iwl-helpers.h"
  38. #include "iwl-agn-hw.h"
  39. #include "iwl-agn.h"
  40. /*
  41. * mac80211 queues, ACs, hardware queues, FIFOs.
  42. *
  43. * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
  44. *
  45. * Mac80211 uses the following numbers, which we get as from it
  46. * by way of skb_get_queue_mapping(skb):
  47. *
  48. * VO 0
  49. * VI 1
  50. * BE 2
  51. * BK 3
  52. *
  53. *
  54. * Regular (not A-MPDU) frames are put into hardware queues corresponding
  55. * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
  56. * own queue per aggregation session (RA/TID combination), such queues are
  57. * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
  58. * order to map frames to the right queue, we also need an AC->hw queue
  59. * mapping. This is implemented here.
  60. *
  61. * Due to the way hw queues are set up (by the hw specific modules like
  62. * iwl-4965.c, iwl-5000.c etc.), the AC->hw queue mapping is the identity
  63. * mapping.
  64. */
  65. static const u8 tid_to_ac[] = {
  66. /* this matches the mac80211 numbers */
  67. 2, 3, 3, 2, 1, 1, 0, 0
  68. };
  69. static const u8 ac_to_fifo[] = {
  70. IWL_TX_FIFO_VO,
  71. IWL_TX_FIFO_VI,
  72. IWL_TX_FIFO_BE,
  73. IWL_TX_FIFO_BK,
  74. };
  75. static inline int get_fifo_from_ac(u8 ac)
  76. {
  77. return ac_to_fifo[ac];
  78. }
  79. static inline int get_fifo_from_tid(u16 tid)
  80. {
  81. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  82. return get_fifo_from_ac(tid_to_ac[tid]);
  83. /* no support for TIDs 8-15 yet */
  84. return -EINVAL;
  85. }
  86. /**
  87. * iwlagn_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  88. */
  89. void iwlagn_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
  90. struct iwl_tx_queue *txq,
  91. u16 byte_cnt)
  92. {
  93. struct iwlagn_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  94. int write_ptr = txq->q.write_ptr;
  95. int txq_id = txq->q.id;
  96. u8 sec_ctl = 0;
  97. u8 sta_id = 0;
  98. u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  99. __le16 bc_ent;
  100. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  101. if (txq_id != IWL_CMD_QUEUE_NUM) {
  102. sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
  103. sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
  104. switch (sec_ctl & TX_CMD_SEC_MSK) {
  105. case TX_CMD_SEC_CCM:
  106. len += CCMP_MIC_LEN;
  107. break;
  108. case TX_CMD_SEC_TKIP:
  109. len += TKIP_ICV_LEN;
  110. break;
  111. case TX_CMD_SEC_WEP:
  112. len += WEP_IV_LEN + WEP_ICV_LEN;
  113. break;
  114. }
  115. }
  116. bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
  117. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  118. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  119. scd_bc_tbl[txq_id].
  120. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  121. }
  122. void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
  123. struct iwl_tx_queue *txq)
  124. {
  125. struct iwlagn_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  126. int txq_id = txq->q.id;
  127. int read_ptr = txq->q.read_ptr;
  128. u8 sta_id = 0;
  129. __le16 bc_ent;
  130. WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
  131. if (txq_id != IWL_CMD_QUEUE_NUM)
  132. sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
  133. bc_ent = cpu_to_le16(1 | (sta_id << 12));
  134. scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
  135. if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
  136. scd_bc_tbl[txq_id].
  137. tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
  138. }
  139. static int iwlagn_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
  140. u16 txq_id)
  141. {
  142. u32 tbl_dw_addr;
  143. u32 tbl_dw;
  144. u16 scd_q2ratid;
  145. scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  146. tbl_dw_addr = priv->scd_base_addr +
  147. IWLAGN_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  148. tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
  149. if (txq_id & 0x1)
  150. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  151. else
  152. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  153. iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
  154. return 0;
  155. }
  156. static void iwlagn_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
  157. {
  158. /* Simply stop the queue, but don't change any configuration;
  159. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  160. iwl_write_prph(priv,
  161. IWLAGN_SCD_QUEUE_STATUS_BITS(txq_id),
  162. (0 << IWLAGN_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  163. (1 << IWLAGN_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  164. }
  165. void iwlagn_set_wr_ptrs(struct iwl_priv *priv,
  166. int txq_id, u32 index)
  167. {
  168. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  169. (index & 0xff) | (txq_id << 8));
  170. iwl_write_prph(priv, IWLAGN_SCD_QUEUE_RDPTR(txq_id), index);
  171. }
  172. void iwlagn_tx_queue_set_status(struct iwl_priv *priv,
  173. struct iwl_tx_queue *txq,
  174. int tx_fifo_id, int scd_retry)
  175. {
  176. int txq_id = txq->q.id;
  177. int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
  178. iwl_write_prph(priv, IWLAGN_SCD_QUEUE_STATUS_BITS(txq_id),
  179. (active << IWLAGN_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  180. (tx_fifo_id << IWLAGN_SCD_QUEUE_STTS_REG_POS_TXF) |
  181. (1 << IWLAGN_SCD_QUEUE_STTS_REG_POS_WSL) |
  182. IWLAGN_SCD_QUEUE_STTS_REG_MSK);
  183. txq->sched_retry = scd_retry;
  184. IWL_DEBUG_INFO(priv, "%s %s Queue %d on FIFO %d\n",
  185. active ? "Activate" : "Deactivate",
  186. scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
  187. }
  188. int iwlagn_txq_agg_enable(struct iwl_priv *priv, int txq_id,
  189. int tx_fifo, int sta_id, int tid, u16 ssn_idx)
  190. {
  191. unsigned long flags;
  192. u16 ra_tid;
  193. if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
  194. (IWLAGN_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
  195. <= txq_id)) {
  196. IWL_WARN(priv,
  197. "queue number out of range: %d, must be %d to %d\n",
  198. txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
  199. IWLAGN_FIRST_AMPDU_QUEUE +
  200. priv->cfg->num_of_ampdu_queues - 1);
  201. return -EINVAL;
  202. }
  203. ra_tid = BUILD_RAxTID(sta_id, tid);
  204. /* Modify device's station table to Tx this TID */
  205. iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
  206. spin_lock_irqsave(&priv->lock, flags);
  207. /* Stop this Tx queue before configuring it */
  208. iwlagn_tx_queue_stop_scheduler(priv, txq_id);
  209. /* Map receiver-address / traffic-ID to this queue */
  210. iwlagn_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
  211. /* Set this queue as a chain-building queue */
  212. iwl_set_bits_prph(priv, IWLAGN_SCD_QUEUECHAIN_SEL, (1<<txq_id));
  213. /* enable aggregations for the queue */
  214. iwl_set_bits_prph(priv, IWLAGN_SCD_AGGR_SEL, (1<<txq_id));
  215. /* Place first TFD at index corresponding to start sequence number.
  216. * Assumes that ssn_idx is valid (!= 0xFFF) */
  217. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  218. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  219. iwlagn_set_wr_ptrs(priv, txq_id, ssn_idx);
  220. /* Set up Tx window size and frame limit for this queue */
  221. iwl_write_targ_mem(priv, priv->scd_base_addr +
  222. IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
  223. sizeof(u32),
  224. ((SCD_WIN_SIZE <<
  225. IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  226. IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  227. ((SCD_FRAME_LIMIT <<
  228. IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  229. IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  230. iwl_set_bits_prph(priv, IWLAGN_SCD_INTERRUPT_MASK, (1 << txq_id));
  231. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  232. iwlagn_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
  233. spin_unlock_irqrestore(&priv->lock, flags);
  234. return 0;
  235. }
  236. int iwlagn_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
  237. u16 ssn_idx, u8 tx_fifo)
  238. {
  239. if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
  240. (IWLAGN_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
  241. <= txq_id)) {
  242. IWL_ERR(priv,
  243. "queue number out of range: %d, must be %d to %d\n",
  244. txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
  245. IWLAGN_FIRST_AMPDU_QUEUE +
  246. priv->cfg->num_of_ampdu_queues - 1);
  247. return -EINVAL;
  248. }
  249. iwlagn_tx_queue_stop_scheduler(priv, txq_id);
  250. iwl_clear_bits_prph(priv, IWLAGN_SCD_AGGR_SEL, (1 << txq_id));
  251. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  252. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  253. /* supposes that ssn_idx is valid (!= 0xFFF) */
  254. iwlagn_set_wr_ptrs(priv, txq_id, ssn_idx);
  255. iwl_clear_bits_prph(priv, IWLAGN_SCD_INTERRUPT_MASK, (1 << txq_id));
  256. iwl_txq_ctx_deactivate(priv, txq_id);
  257. iwlagn_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
  258. return 0;
  259. }
  260. /*
  261. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  262. * must be called under priv->lock and mac access
  263. */
  264. void iwlagn_txq_set_sched(struct iwl_priv *priv, u32 mask)
  265. {
  266. iwl_write_prph(priv, IWLAGN_SCD_TXFACT, mask);
  267. }
  268. static inline int get_queue_from_ac(u16 ac)
  269. {
  270. return ac;
  271. }
  272. /*
  273. * handle build REPLY_TX command notification.
  274. */
  275. static void iwlagn_tx_cmd_build_basic(struct iwl_priv *priv,
  276. struct iwl_tx_cmd *tx_cmd,
  277. struct ieee80211_tx_info *info,
  278. struct ieee80211_hdr *hdr,
  279. u8 std_id)
  280. {
  281. __le16 fc = hdr->frame_control;
  282. __le32 tx_flags = tx_cmd->tx_flags;
  283. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  284. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  285. tx_flags |= TX_CMD_FLG_ACK_MSK;
  286. if (ieee80211_is_mgmt(fc))
  287. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  288. if (ieee80211_is_probe_resp(fc) &&
  289. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  290. tx_flags |= TX_CMD_FLG_TSF_MSK;
  291. } else {
  292. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  293. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  294. }
  295. if (ieee80211_is_back_req(fc))
  296. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  297. tx_cmd->sta_id = std_id;
  298. if (ieee80211_has_morefrags(fc))
  299. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  300. if (ieee80211_is_data_qos(fc)) {
  301. u8 *qc = ieee80211_get_qos_ctl(hdr);
  302. tx_cmd->tid_tspec = qc[0] & 0xf;
  303. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  304. } else {
  305. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  306. }
  307. priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
  308. if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
  309. tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
  310. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  311. if (ieee80211_is_mgmt(fc)) {
  312. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  313. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  314. else
  315. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  316. } else {
  317. tx_cmd->timeout.pm_frame_timeout = 0;
  318. }
  319. tx_cmd->driver_txop = 0;
  320. tx_cmd->tx_flags = tx_flags;
  321. tx_cmd->next_frame_len = 0;
  322. }
  323. #define RTS_DFAULT_RETRY_LIMIT 60
  324. static void iwlagn_tx_cmd_build_rate(struct iwl_priv *priv,
  325. struct iwl_tx_cmd *tx_cmd,
  326. struct ieee80211_tx_info *info,
  327. __le16 fc)
  328. {
  329. u32 rate_flags;
  330. int rate_idx;
  331. u8 rts_retry_limit;
  332. u8 data_retry_limit;
  333. u8 rate_plcp;
  334. /* Set retry limit on DATA packets and Probe Responses*/
  335. if (ieee80211_is_probe_resp(fc))
  336. data_retry_limit = 3;
  337. else
  338. data_retry_limit = IWLAGN_DEFAULT_TX_RETRY;
  339. tx_cmd->data_retry_limit = data_retry_limit;
  340. /* Set retry limit on RTS packets */
  341. rts_retry_limit = RTS_DFAULT_RETRY_LIMIT;
  342. if (data_retry_limit < rts_retry_limit)
  343. rts_retry_limit = data_retry_limit;
  344. tx_cmd->rts_retry_limit = rts_retry_limit;
  345. /* DATA packets will use the uCode station table for rate/antenna
  346. * selection */
  347. if (ieee80211_is_data(fc)) {
  348. tx_cmd->initial_rate_index = 0;
  349. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  350. return;
  351. }
  352. /**
  353. * If the current TX rate stored in mac80211 has the MCS bit set, it's
  354. * not really a TX rate. Thus, we use the lowest supported rate for
  355. * this band. Also use the lowest supported rate if the stored rate
  356. * index is invalid.
  357. */
  358. rate_idx = info->control.rates[0].idx;
  359. if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
  360. (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
  361. rate_idx = rate_lowest_index(&priv->bands[info->band],
  362. info->control.sta);
  363. /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
  364. if (info->band == IEEE80211_BAND_5GHZ)
  365. rate_idx += IWL_FIRST_OFDM_RATE;
  366. /* Get PLCP rate for tx_cmd->rate_n_flags */
  367. rate_plcp = iwl_rates[rate_idx].plcp;
  368. /* Zero out flags for this packet */
  369. rate_flags = 0;
  370. /* Set CCK flag as needed */
  371. if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
  372. rate_flags |= RATE_MCS_CCK_MSK;
  373. /* Set up RTS and CTS flags for certain packets */
  374. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  375. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  376. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  377. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  378. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  379. if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
  380. tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  381. tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
  382. }
  383. break;
  384. default:
  385. break;
  386. }
  387. /* Set up antennas */
  388. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
  389. rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  390. /* Set the rate in the TX cmd */
  391. tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
  392. }
  393. static void iwlagn_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
  394. struct ieee80211_tx_info *info,
  395. struct iwl_tx_cmd *tx_cmd,
  396. struct sk_buff *skb_frag,
  397. int sta_id)
  398. {
  399. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  400. switch (keyconf->alg) {
  401. case ALG_CCMP:
  402. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  403. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  404. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  405. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  406. IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
  407. break;
  408. case ALG_TKIP:
  409. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  410. ieee80211_get_tkip_key(keyconf, skb_frag,
  411. IEEE80211_TKIP_P2_KEY, tx_cmd->key);
  412. IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
  413. break;
  414. case ALG_WEP:
  415. tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
  416. (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
  417. if (keyconf->keylen == WEP_KEY_LEN_128)
  418. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  419. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  420. IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
  421. "with key %d\n", keyconf->keyidx);
  422. break;
  423. default:
  424. IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
  425. break;
  426. }
  427. }
  428. /*
  429. * start REPLY_TX command process
  430. */
  431. int iwlagn_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
  432. {
  433. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  434. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  435. struct ieee80211_sta *sta = info->control.sta;
  436. struct iwl_station_priv *sta_priv = NULL;
  437. struct iwl_tx_queue *txq;
  438. struct iwl_queue *q;
  439. struct iwl_device_cmd *out_cmd;
  440. struct iwl_cmd_meta *out_meta;
  441. struct iwl_tx_cmd *tx_cmd;
  442. int swq_id, txq_id;
  443. dma_addr_t phys_addr;
  444. dma_addr_t txcmd_phys;
  445. dma_addr_t scratch_phys;
  446. u16 len, len_org, firstlen, secondlen;
  447. u16 seq_number = 0;
  448. __le16 fc;
  449. u8 hdr_len;
  450. u8 sta_id;
  451. u8 wait_write_ptr = 0;
  452. u8 tid = 0;
  453. u8 *qc = NULL;
  454. unsigned long flags;
  455. spin_lock_irqsave(&priv->lock, flags);
  456. if (iwl_is_rfkill(priv)) {
  457. IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
  458. goto drop_unlock;
  459. }
  460. fc = hdr->frame_control;
  461. #ifdef CONFIG_IWLWIFI_DEBUG
  462. if (ieee80211_is_auth(fc))
  463. IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
  464. else if (ieee80211_is_assoc_req(fc))
  465. IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
  466. else if (ieee80211_is_reassoc_req(fc))
  467. IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
  468. #endif
  469. hdr_len = ieee80211_hdrlen(fc);
  470. /* Find (or create) index into station table for destination station */
  471. if (info->flags & IEEE80211_TX_CTL_INJECTED)
  472. sta_id = priv->hw_params.bcast_sta_id;
  473. else
  474. sta_id = iwl_get_sta_id(priv, hdr);
  475. if (sta_id == IWL_INVALID_STATION) {
  476. IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
  477. hdr->addr1);
  478. goto drop_unlock;
  479. }
  480. IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
  481. if (sta)
  482. sta_priv = (void *)sta->drv_priv;
  483. if (sta_priv && sta_id != priv->hw_params.bcast_sta_id &&
  484. sta_priv->asleep) {
  485. WARN_ON(!(info->flags & IEEE80211_TX_CTL_PSPOLL_RESPONSE));
  486. /*
  487. * This sends an asynchronous command to the device,
  488. * but we can rely on it being processed before the
  489. * next frame is processed -- and the next frame to
  490. * this station is the one that will consume this
  491. * counter.
  492. * For now set the counter to just 1 since we do not
  493. * support uAPSD yet.
  494. */
  495. iwl_sta_modify_sleep_tx_count(priv, sta_id, 1);
  496. }
  497. txq_id = get_queue_from_ac(skb_get_queue_mapping(skb));
  498. if (ieee80211_is_data_qos(fc)) {
  499. qc = ieee80211_get_qos_ctl(hdr);
  500. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  501. if (unlikely(tid >= MAX_TID_COUNT))
  502. goto drop_unlock;
  503. seq_number = priv->stations[sta_id].tid[tid].seq_number;
  504. seq_number &= IEEE80211_SCTL_SEQ;
  505. hdr->seq_ctrl = hdr->seq_ctrl &
  506. cpu_to_le16(IEEE80211_SCTL_FRAG);
  507. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  508. seq_number += 0x10;
  509. /* aggregation is on for this <sta,tid> */
  510. if (info->flags & IEEE80211_TX_CTL_AMPDU &&
  511. priv->stations[sta_id].tid[tid].agg.state == IWL_AGG_ON) {
  512. txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
  513. }
  514. }
  515. txq = &priv->txq[txq_id];
  516. swq_id = txq->swq_id;
  517. q = &txq->q;
  518. if (unlikely(iwl_queue_space(q) < q->high_mark))
  519. goto drop_unlock;
  520. if (ieee80211_is_data_qos(fc))
  521. priv->stations[sta_id].tid[tid].tfds_in_queue++;
  522. /* Set up driver data for this TFD */
  523. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
  524. txq->txb[q->write_ptr].skb[0] = skb;
  525. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  526. out_cmd = txq->cmd[q->write_ptr];
  527. out_meta = &txq->meta[q->write_ptr];
  528. tx_cmd = &out_cmd->cmd.tx;
  529. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  530. memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
  531. /*
  532. * Set up the Tx-command (not MAC!) header.
  533. * Store the chosen Tx queue and TFD index within the sequence field;
  534. * after Tx, uCode's Tx response will return this value so driver can
  535. * locate the frame within the tx queue and do post-tx processing.
  536. */
  537. out_cmd->hdr.cmd = REPLY_TX;
  538. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  539. INDEX_TO_SEQ(q->write_ptr)));
  540. /* Copy MAC header from skb into command buffer */
  541. memcpy(tx_cmd->hdr, hdr, hdr_len);
  542. /* Total # bytes to be transmitted */
  543. len = (u16)skb->len;
  544. tx_cmd->len = cpu_to_le16(len);
  545. if (info->control.hw_key)
  546. iwlagn_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
  547. /* TODO need this for burst mode later on */
  548. iwlagn_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
  549. iwl_dbg_log_tx_data_frame(priv, len, hdr);
  550. iwlagn_tx_cmd_build_rate(priv, tx_cmd, info, fc);
  551. iwl_update_stats(priv, true, fc, len);
  552. /*
  553. * Use the first empty entry in this queue's command buffer array
  554. * to contain the Tx command and MAC header concatenated together
  555. * (payload data will be in another buffer).
  556. * Size of this varies, due to varying MAC header length.
  557. * If end is not dword aligned, we'll have 2 extra bytes at the end
  558. * of the MAC header (device reads on dword boundaries).
  559. * We'll tell device about this padding later.
  560. */
  561. len = sizeof(struct iwl_tx_cmd) +
  562. sizeof(struct iwl_cmd_header) + hdr_len;
  563. len_org = len;
  564. firstlen = len = (len + 3) & ~3;
  565. if (len_org != len)
  566. len_org = 1;
  567. else
  568. len_org = 0;
  569. /* Tell NIC about any 2-byte padding after MAC header */
  570. if (len_org)
  571. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  572. /* Physical address of this Tx command's header (not MAC header!),
  573. * within command buffer array. */
  574. txcmd_phys = pci_map_single(priv->pci_dev,
  575. &out_cmd->hdr, len,
  576. PCI_DMA_BIDIRECTIONAL);
  577. pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
  578. pci_unmap_len_set(out_meta, len, len);
  579. /* Add buffer containing Tx command and MAC(!) header to TFD's
  580. * first entry */
  581. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  582. txcmd_phys, len, 1, 0);
  583. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  584. txq->need_update = 1;
  585. if (qc)
  586. priv->stations[sta_id].tid[tid].seq_number = seq_number;
  587. } else {
  588. wait_write_ptr = 1;
  589. txq->need_update = 0;
  590. }
  591. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  592. * if any (802.11 null frames have no payload). */
  593. secondlen = len = skb->len - hdr_len;
  594. if (len) {
  595. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  596. len, PCI_DMA_TODEVICE);
  597. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  598. phys_addr, len,
  599. 0, 0);
  600. }
  601. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  602. offsetof(struct iwl_tx_cmd, scratch);
  603. len = sizeof(struct iwl_tx_cmd) +
  604. sizeof(struct iwl_cmd_header) + hdr_len;
  605. /* take back ownership of DMA buffer to enable update */
  606. pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
  607. len, PCI_DMA_BIDIRECTIONAL);
  608. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  609. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  610. IWL_DEBUG_TX(priv, "sequence nr = 0X%x\n",
  611. le16_to_cpu(out_cmd->hdr.sequence));
  612. IWL_DEBUG_TX(priv, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  613. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
  614. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
  615. /* Set up entry for this TFD in Tx byte-count array */
  616. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  617. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
  618. le16_to_cpu(tx_cmd->len));
  619. pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
  620. len, PCI_DMA_BIDIRECTIONAL);
  621. trace_iwlwifi_dev_tx(priv,
  622. &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
  623. sizeof(struct iwl_tfd),
  624. &out_cmd->hdr, firstlen,
  625. skb->data + hdr_len, secondlen);
  626. /* Tell device the write index *just past* this latest filled TFD */
  627. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  628. iwl_txq_update_write_ptr(priv, txq);
  629. spin_unlock_irqrestore(&priv->lock, flags);
  630. /*
  631. * At this point the frame is "transmitted" successfully
  632. * and we will get a TX status notification eventually,
  633. * regardless of the value of ret. "ret" only indicates
  634. * whether or not we should update the write pointer.
  635. */
  636. /* avoid atomic ops if it isn't an associated client */
  637. if (sta_priv && sta_priv->client)
  638. atomic_inc(&sta_priv->pending_frames);
  639. if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
  640. if (wait_write_ptr) {
  641. spin_lock_irqsave(&priv->lock, flags);
  642. txq->need_update = 1;
  643. iwl_txq_update_write_ptr(priv, txq);
  644. spin_unlock_irqrestore(&priv->lock, flags);
  645. } else {
  646. iwl_stop_queue(priv, txq->swq_id);
  647. }
  648. }
  649. return 0;
  650. drop_unlock:
  651. spin_unlock_irqrestore(&priv->lock, flags);
  652. return -1;
  653. }
  654. static inline int iwlagn_alloc_dma_ptr(struct iwl_priv *priv,
  655. struct iwl_dma_ptr *ptr, size_t size)
  656. {
  657. ptr->addr = dma_alloc_coherent(&priv->pci_dev->dev, size, &ptr->dma,
  658. GFP_KERNEL);
  659. if (!ptr->addr)
  660. return -ENOMEM;
  661. ptr->size = size;
  662. return 0;
  663. }
  664. static inline void iwlagn_free_dma_ptr(struct iwl_priv *priv,
  665. struct iwl_dma_ptr *ptr)
  666. {
  667. if (unlikely(!ptr->addr))
  668. return;
  669. dma_free_coherent(&priv->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
  670. memset(ptr, 0, sizeof(*ptr));
  671. }
  672. /**
  673. * iwlagn_hw_txq_ctx_free - Free TXQ Context
  674. *
  675. * Destroy all TX DMA queues and structures
  676. */
  677. void iwlagn_hw_txq_ctx_free(struct iwl_priv *priv)
  678. {
  679. int txq_id;
  680. /* Tx queues */
  681. if (priv->txq) {
  682. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  683. if (txq_id == IWL_CMD_QUEUE_NUM)
  684. iwl_cmd_queue_free(priv);
  685. else
  686. iwl_tx_queue_free(priv, txq_id);
  687. }
  688. iwlagn_free_dma_ptr(priv, &priv->kw);
  689. iwlagn_free_dma_ptr(priv, &priv->scd_bc_tbls);
  690. /* free tx queue structure */
  691. iwl_free_txq_mem(priv);
  692. }
  693. /**
  694. * iwlagn_txq_ctx_alloc - allocate TX queue context
  695. * Allocate all Tx DMA structures and initialize them
  696. *
  697. * @param priv
  698. * @return error code
  699. */
  700. int iwlagn_txq_ctx_alloc(struct iwl_priv *priv)
  701. {
  702. int ret;
  703. int txq_id, slots_num;
  704. unsigned long flags;
  705. /* Free all tx/cmd queues and keep-warm buffer */
  706. iwlagn_hw_txq_ctx_free(priv);
  707. ret = iwlagn_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
  708. priv->hw_params.scd_bc_tbls_size);
  709. if (ret) {
  710. IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
  711. goto error_bc_tbls;
  712. }
  713. /* Alloc keep-warm buffer */
  714. ret = iwlagn_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
  715. if (ret) {
  716. IWL_ERR(priv, "Keep Warm allocation failed\n");
  717. goto error_kw;
  718. }
  719. /* allocate tx queue structure */
  720. ret = iwl_alloc_txq_mem(priv);
  721. if (ret)
  722. goto error;
  723. spin_lock_irqsave(&priv->lock, flags);
  724. /* Turn off all Tx DMA fifos */
  725. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  726. /* Tell NIC where to find the "keep warm" buffer */
  727. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
  728. spin_unlock_irqrestore(&priv->lock, flags);
  729. /* Alloc and init all Tx queues, including the command queue (#4) */
  730. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  731. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  732. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  733. ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  734. txq_id);
  735. if (ret) {
  736. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  737. goto error;
  738. }
  739. }
  740. return ret;
  741. error:
  742. iwlagn_hw_txq_ctx_free(priv);
  743. iwlagn_free_dma_ptr(priv, &priv->kw);
  744. error_kw:
  745. iwlagn_free_dma_ptr(priv, &priv->scd_bc_tbls);
  746. error_bc_tbls:
  747. return ret;
  748. }
  749. void iwlagn_txq_ctx_reset(struct iwl_priv *priv)
  750. {
  751. int txq_id, slots_num;
  752. unsigned long flags;
  753. spin_lock_irqsave(&priv->lock, flags);
  754. /* Turn off all Tx DMA fifos */
  755. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  756. /* Tell NIC where to find the "keep warm" buffer */
  757. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
  758. spin_unlock_irqrestore(&priv->lock, flags);
  759. /* Alloc and init all Tx queues, including the command queue (#4) */
  760. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  761. slots_num = txq_id == IWL_CMD_QUEUE_NUM ?
  762. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  763. iwl_tx_queue_reset(priv, &priv->txq[txq_id], slots_num, txq_id);
  764. }
  765. }
  766. /**
  767. * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
  768. */
  769. void iwlagn_txq_ctx_stop(struct iwl_priv *priv)
  770. {
  771. int ch;
  772. unsigned long flags;
  773. /* Turn off all Tx DMA fifos */
  774. spin_lock_irqsave(&priv->lock, flags);
  775. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  776. /* Stop each Tx DMA channel, and wait for it to be idle */
  777. for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
  778. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  779. iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
  780. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  781. 1000);
  782. }
  783. spin_unlock_irqrestore(&priv->lock, flags);
  784. }
  785. /*
  786. * Find first available (lowest unused) Tx Queue, mark it "active".
  787. * Called only when finding queue for aggregation.
  788. * Should never return anything < 7, because they should already
  789. * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
  790. */
  791. static int iwlagn_txq_ctx_activate_free(struct iwl_priv *priv)
  792. {
  793. int txq_id;
  794. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  795. if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
  796. return txq_id;
  797. return -1;
  798. }
  799. int iwlagn_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
  800. {
  801. int sta_id;
  802. int tx_fifo;
  803. int txq_id;
  804. int ret;
  805. unsigned long flags;
  806. struct iwl_tid_data *tid_data;
  807. tx_fifo = get_fifo_from_tid(tid);
  808. if (unlikely(tx_fifo < 0))
  809. return tx_fifo;
  810. IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
  811. __func__, ra, tid);
  812. sta_id = iwl_find_station(priv, ra);
  813. if (sta_id == IWL_INVALID_STATION) {
  814. IWL_ERR(priv, "Start AGG on invalid station\n");
  815. return -ENXIO;
  816. }
  817. if (unlikely(tid >= MAX_TID_COUNT))
  818. return -EINVAL;
  819. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
  820. IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
  821. return -ENXIO;
  822. }
  823. txq_id = iwlagn_txq_ctx_activate_free(priv);
  824. if (txq_id == -1) {
  825. IWL_ERR(priv, "No free aggregation queue available\n");
  826. return -ENXIO;
  827. }
  828. spin_lock_irqsave(&priv->sta_lock, flags);
  829. tid_data = &priv->stations[sta_id].tid[tid];
  830. *ssn = SEQ_TO_SN(tid_data->seq_number);
  831. tid_data->agg.txq_id = txq_id;
  832. priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
  833. spin_unlock_irqrestore(&priv->sta_lock, flags);
  834. ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
  835. sta_id, tid, *ssn);
  836. if (ret)
  837. return ret;
  838. if (tid_data->tfds_in_queue == 0) {
  839. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  840. tid_data->agg.state = IWL_AGG_ON;
  841. ieee80211_start_tx_ba_cb_irqsafe(priv->vif, ra, tid);
  842. } else {
  843. IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
  844. tid_data->tfds_in_queue);
  845. tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
  846. }
  847. return ret;
  848. }
  849. int iwlagn_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
  850. {
  851. int tx_fifo_id, txq_id, sta_id, ssn = -1;
  852. struct iwl_tid_data *tid_data;
  853. int write_ptr, read_ptr;
  854. unsigned long flags;
  855. if (!ra) {
  856. IWL_ERR(priv, "ra = NULL\n");
  857. return -EINVAL;
  858. }
  859. tx_fifo_id = get_fifo_from_tid(tid);
  860. if (unlikely(tx_fifo_id < 0))
  861. return tx_fifo_id;
  862. sta_id = iwl_find_station(priv, ra);
  863. if (sta_id == IWL_INVALID_STATION) {
  864. IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
  865. return -ENXIO;
  866. }
  867. if (priv->stations[sta_id].tid[tid].agg.state ==
  868. IWL_EMPTYING_HW_QUEUE_ADDBA) {
  869. IWL_DEBUG_HT(priv, "AGG stop before setup done\n");
  870. ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, ra, tid);
  871. priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
  872. return 0;
  873. }
  874. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
  875. IWL_WARN(priv, "Stopping AGG while state not ON or starting\n");
  876. tid_data = &priv->stations[sta_id].tid[tid];
  877. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  878. txq_id = tid_data->agg.txq_id;
  879. write_ptr = priv->txq[txq_id].q.write_ptr;
  880. read_ptr = priv->txq[txq_id].q.read_ptr;
  881. /* The queue is not empty */
  882. if (write_ptr != read_ptr) {
  883. IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
  884. priv->stations[sta_id].tid[tid].agg.state =
  885. IWL_EMPTYING_HW_QUEUE_DELBA;
  886. return 0;
  887. }
  888. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  889. priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
  890. spin_lock_irqsave(&priv->lock, flags);
  891. /*
  892. * the only reason this call can fail is queue number out of range,
  893. * which can happen if uCode is reloaded and all the station
  894. * information are lost. if it is outside the range, there is no need
  895. * to deactivate the uCode queue, just return "success" to allow
  896. * mac80211 to clean up it own data.
  897. */
  898. priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
  899. tx_fifo_id);
  900. spin_unlock_irqrestore(&priv->lock, flags);
  901. ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, ra, tid);
  902. return 0;
  903. }
  904. int iwlagn_txq_check_empty(struct iwl_priv *priv,
  905. int sta_id, u8 tid, int txq_id)
  906. {
  907. struct iwl_queue *q = &priv->txq[txq_id].q;
  908. u8 *addr = priv->stations[sta_id].sta.sta.addr;
  909. struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
  910. switch (priv->stations[sta_id].tid[tid].agg.state) {
  911. case IWL_EMPTYING_HW_QUEUE_DELBA:
  912. /* We are reclaiming the last packet of the */
  913. /* aggregated HW queue */
  914. if ((txq_id == tid_data->agg.txq_id) &&
  915. (q->read_ptr == q->write_ptr)) {
  916. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  917. int tx_fifo = get_fifo_from_tid(tid);
  918. IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
  919. priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
  920. ssn, tx_fifo);
  921. tid_data->agg.state = IWL_AGG_OFF;
  922. ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, addr, tid);
  923. }
  924. break;
  925. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  926. /* We are reclaiming the last packet of the queue */
  927. if (tid_data->tfds_in_queue == 0) {
  928. IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
  929. tid_data->agg.state = IWL_AGG_ON;
  930. ieee80211_start_tx_ba_cb_irqsafe(priv->vif, addr, tid);
  931. }
  932. break;
  933. }
  934. return 0;
  935. }
  936. static void iwlagn_tx_status(struct iwl_priv *priv, struct sk_buff *skb)
  937. {
  938. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  939. struct ieee80211_sta *sta;
  940. struct iwl_station_priv *sta_priv;
  941. sta = ieee80211_find_sta(priv->vif, hdr->addr1);
  942. if (sta) {
  943. sta_priv = (void *)sta->drv_priv;
  944. /* avoid atomic ops if this isn't a client */
  945. if (sta_priv->client &&
  946. atomic_dec_return(&sta_priv->pending_frames) == 0)
  947. ieee80211_sta_block_awake(priv->hw, sta, false);
  948. }
  949. ieee80211_tx_status_irqsafe(priv->hw, skb);
  950. }
  951. int iwlagn_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
  952. {
  953. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  954. struct iwl_queue *q = &txq->q;
  955. struct iwl_tx_info *tx_info;
  956. int nfreed = 0;
  957. struct ieee80211_hdr *hdr;
  958. if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
  959. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  960. "is out of range [0-%d] %d %d.\n", txq_id,
  961. index, q->n_bd, q->write_ptr, q->read_ptr);
  962. return 0;
  963. }
  964. for (index = iwl_queue_inc_wrap(index, q->n_bd);
  965. q->read_ptr != index;
  966. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  967. tx_info = &txq->txb[txq->q.read_ptr];
  968. iwlagn_tx_status(priv, tx_info->skb[0]);
  969. hdr = (struct ieee80211_hdr *)tx_info->skb[0]->data;
  970. if (hdr && ieee80211_is_data_qos(hdr->frame_control))
  971. nfreed++;
  972. tx_info->skb[0] = NULL;
  973. if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
  974. priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
  975. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  976. }
  977. return nfreed;
  978. }
  979. /**
  980. * iwlagn_tx_status_reply_compressed_ba - Update tx status from block-ack
  981. *
  982. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  983. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  984. */
  985. static int iwlagn_tx_status_reply_compressed_ba(struct iwl_priv *priv,
  986. struct iwl_ht_agg *agg,
  987. struct iwl_compressed_ba_resp *ba_resp)
  988. {
  989. int i, sh, ack;
  990. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  991. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  992. u64 bitmap;
  993. int successes = 0;
  994. struct ieee80211_tx_info *info;
  995. if (unlikely(!agg->wait_for_ba)) {
  996. IWL_ERR(priv, "Received BA when not expected\n");
  997. return -EINVAL;
  998. }
  999. /* Mark that the expected block-ack response arrived */
  1000. agg->wait_for_ba = 0;
  1001. IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  1002. /* Calculate shift to align block-ack bits with our Tx window bits */
  1003. sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
  1004. if (sh < 0) /* tbw something is wrong with indices */
  1005. sh += 0x100;
  1006. /* don't use 64-bit values for now */
  1007. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  1008. if (agg->frame_count > (64 - sh)) {
  1009. IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
  1010. return -1;
  1011. }
  1012. /* check for success or failure according to the
  1013. * transmitted bitmap and block-ack bitmap */
  1014. bitmap &= agg->bitmap;
  1015. /* For each frame attempted in aggregation,
  1016. * update driver's record of tx frame's status. */
  1017. for (i = 0; i < agg->frame_count ; i++) {
  1018. ack = bitmap & (1ULL << i);
  1019. successes += !!ack;
  1020. IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
  1021. ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
  1022. agg->start_idx + i);
  1023. }
  1024. info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
  1025. memset(&info->status, 0, sizeof(info->status));
  1026. info->flags |= IEEE80211_TX_STAT_ACK;
  1027. info->flags |= IEEE80211_TX_STAT_AMPDU;
  1028. info->status.ampdu_ack_map = successes;
  1029. info->status.ampdu_ack_len = agg->frame_count;
  1030. iwlagn_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
  1031. IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
  1032. return 0;
  1033. }
  1034. /**
  1035. * translate ucode response to mac80211 tx status control values
  1036. */
  1037. void iwlagn_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  1038. struct ieee80211_tx_info *info)
  1039. {
  1040. struct ieee80211_tx_rate *r = &info->control.rates[0];
  1041. info->antenna_sel_tx =
  1042. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  1043. if (rate_n_flags & RATE_MCS_HT_MSK)
  1044. r->flags |= IEEE80211_TX_RC_MCS;
  1045. if (rate_n_flags & RATE_MCS_GF_MSK)
  1046. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  1047. if (rate_n_flags & RATE_MCS_HT40_MSK)
  1048. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  1049. if (rate_n_flags & RATE_MCS_DUP_MSK)
  1050. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  1051. if (rate_n_flags & RATE_MCS_SGI_MSK)
  1052. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  1053. r->idx = iwlagn_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  1054. }
  1055. /**
  1056. * iwlagn_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
  1057. *
  1058. * Handles block-acknowledge notification from device, which reports success
  1059. * of frames sent via aggregation.
  1060. */
  1061. void iwlagn_rx_reply_compressed_ba(struct iwl_priv *priv,
  1062. struct iwl_rx_mem_buffer *rxb)
  1063. {
  1064. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1065. struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  1066. struct iwl_tx_queue *txq = NULL;
  1067. struct iwl_ht_agg *agg;
  1068. int index;
  1069. int sta_id;
  1070. int tid;
  1071. /* "flow" corresponds to Tx queue */
  1072. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1073. /* "ssn" is start of block-ack Tx window, corresponds to index
  1074. * (in Tx queue's circular buffer) of first TFD/frame in window */
  1075. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  1076. if (scd_flow >= priv->hw_params.max_txq_num) {
  1077. IWL_ERR(priv,
  1078. "BUG_ON scd_flow is bigger than number of queues\n");
  1079. return;
  1080. }
  1081. txq = &priv->txq[scd_flow];
  1082. sta_id = ba_resp->sta_id;
  1083. tid = ba_resp->tid;
  1084. agg = &priv->stations[sta_id].tid[tid].agg;
  1085. /* Find index just before block-ack window */
  1086. index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  1087. /* TODO: Need to get this copy more safely - now good for debug */
  1088. IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
  1089. "sta_id = %d\n",
  1090. agg->wait_for_ba,
  1091. (u8 *) &ba_resp->sta_addr_lo32,
  1092. ba_resp->sta_id);
  1093. IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
  1094. "%d, scd_ssn = %d\n",
  1095. ba_resp->tid,
  1096. ba_resp->seq_ctl,
  1097. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  1098. ba_resp->scd_flow,
  1099. ba_resp->scd_ssn);
  1100. IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx\n",
  1101. agg->start_idx,
  1102. (unsigned long long)agg->bitmap);
  1103. /* Update driver's record of ACK vs. not for each frame in window */
  1104. iwlagn_tx_status_reply_compressed_ba(priv, agg, ba_resp);
  1105. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  1106. * block-ack window (we assume that they've been successfully
  1107. * transmitted ... if not, it's too late anyway). */
  1108. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  1109. /* calculate mac80211 ampdu sw queue to wake */
  1110. int freed = iwlagn_tx_queue_reclaim(priv, scd_flow, index);
  1111. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  1112. if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1113. priv->mac80211_registered &&
  1114. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  1115. iwl_wake_queue(priv, txq->swq_id);
  1116. iwlagn_txq_check_empty(priv, sta_id, tid, scd_flow);
  1117. }
  1118. }