hw.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "btcoex.h"
  28. #include "../regd.h"
  29. #include "../debug.h"
  30. #define ATHEROS_VENDOR_ID 0x168c
  31. #define AR5416_DEVID_PCI 0x0023
  32. #define AR5416_DEVID_PCIE 0x0024
  33. #define AR9160_DEVID_PCI 0x0027
  34. #define AR9280_DEVID_PCI 0x0029
  35. #define AR9280_DEVID_PCIE 0x002a
  36. #define AR9285_DEVID_PCIE 0x002b
  37. #define AR2427_DEVID_PCIE 0x002c
  38. #define AR9287_DEVID_PCI 0x002d
  39. #define AR9287_DEVID_PCIE 0x002e
  40. #define AR9300_DEVID_PCIE 0x0030
  41. #define AR5416_AR9100_DEVID 0x000b
  42. #define AR_SUBVENDOR_ID_NOG 0x0e11
  43. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  44. #define AR5416_MAGIC 0x19641014
  45. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  46. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  47. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  48. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  49. #define ATH_DEFAULT_NOISE_FLOOR -95
  50. #define ATH9K_RSSI_BAD -128
  51. /* Register read/write primitives */
  52. #define REG_WRITE(_ah, _reg, _val) \
  53. ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
  54. #define REG_READ(_ah, _reg) \
  55. ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
  56. #define ENABLE_REGWRITE_BUFFER(_ah) \
  57. do { \
  58. if (AR_SREV_9271(_ah)) \
  59. ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
  60. } while (0)
  61. #define DISABLE_REGWRITE_BUFFER(_ah) \
  62. do { \
  63. if (AR_SREV_9271(_ah)) \
  64. ath9k_hw_common(_ah)->ops->disable_write_buffer((_ah)); \
  65. } while (0)
  66. #define REGWRITE_BUFFER_FLUSH(_ah) \
  67. do { \
  68. if (AR_SREV_9271(_ah)) \
  69. ath9k_hw_common(_ah)->ops->write_flush((_ah)); \
  70. } while (0)
  71. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  72. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  73. #define REG_RMW(_a, _r, _set, _clr) \
  74. REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
  75. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  76. REG_WRITE(_a, _r, \
  77. (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
  78. #define REG_READ_FIELD(_a, _r, _f) \
  79. (((REG_READ(_a, _r) & _f) >> _f##_S))
  80. #define REG_SET_BIT(_a, _r, _f) \
  81. REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
  82. #define REG_CLR_BIT(_a, _r, _f) \
  83. REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
  84. #define DO_DELAY(x) do { \
  85. if ((++(x) % 64) == 0) \
  86. udelay(1); \
  87. } while (0)
  88. #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
  89. int r; \
  90. for (r = 0; r < ((iniarray)->ia_rows); r++) { \
  91. REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
  92. INI_RA((iniarray), r, (column))); \
  93. DO_DELAY(regWr); \
  94. } \
  95. } while (0)
  96. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  97. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  98. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  99. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  100. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  101. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  102. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  103. #define AR_GPIOD_MASK 0x00001FFF
  104. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  105. #define BASE_ACTIVATE_DELAY 100
  106. #define RTC_PLL_SETTLE_DELAY 100
  107. #define COEF_SCALE_S 24
  108. #define HT40_CHANNEL_CENTER_SHIFT 10
  109. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  110. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  111. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  112. #define ATH9K_NUM_QUEUES 10
  113. #define MAX_RATE_POWER 63
  114. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  115. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  116. #define AH_TIME_QUANTUM 10
  117. #define AR_KEYTABLE_SIZE 128
  118. #define POWER_UP_TIME 10000
  119. #define SPUR_RSSI_THRESH 40
  120. #define CAB_TIMEOUT_VAL 10
  121. #define BEACON_TIMEOUT_VAL 10
  122. #define MIN_BEACON_TIMEOUT_VAL 1
  123. #define SLEEP_SLOP 3
  124. #define INIT_CONFIG_STATUS 0x00000000
  125. #define INIT_RSSI_THR 0x00000700
  126. #define INIT_BCON_CNTRL_REG 0x00000000
  127. #define TU_TO_USEC(_tu) ((_tu) << 10)
  128. #define ATH9K_HW_RX_HP_QDEPTH 16
  129. #define ATH9K_HW_RX_LP_QDEPTH 128
  130. enum ath_ini_subsys {
  131. ATH_INI_PRE = 0,
  132. ATH_INI_CORE,
  133. ATH_INI_POST,
  134. ATH_INI_NUM_SPLIT,
  135. };
  136. enum wireless_mode {
  137. ATH9K_MODE_11A = 0,
  138. ATH9K_MODE_11G,
  139. ATH9K_MODE_11NA_HT20,
  140. ATH9K_MODE_11NG_HT20,
  141. ATH9K_MODE_11NA_HT40PLUS,
  142. ATH9K_MODE_11NA_HT40MINUS,
  143. ATH9K_MODE_11NG_HT40PLUS,
  144. ATH9K_MODE_11NG_HT40MINUS,
  145. ATH9K_MODE_MAX,
  146. };
  147. enum ath9k_hw_caps {
  148. ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
  149. ATH9K_HW_CAP_MIC_CKIP = BIT(1),
  150. ATH9K_HW_CAP_MIC_TKIP = BIT(2),
  151. ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
  152. ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
  153. ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
  154. ATH9K_HW_CAP_VEOL = BIT(6),
  155. ATH9K_HW_CAP_BSSIDMASK = BIT(7),
  156. ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
  157. ATH9K_HW_CAP_HT = BIT(9),
  158. ATH9K_HW_CAP_GTT = BIT(10),
  159. ATH9K_HW_CAP_FASTCC = BIT(11),
  160. ATH9K_HW_CAP_RFSILENT = BIT(12),
  161. ATH9K_HW_CAP_CST = BIT(13),
  162. ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
  163. ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
  164. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
  165. ATH9K_HW_CAP_EDMA = BIT(17),
  166. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(18),
  167. ATH9K_HW_CAP_LDPC = BIT(19),
  168. };
  169. enum ath9k_capability_type {
  170. ATH9K_CAP_CIPHER = 0,
  171. ATH9K_CAP_TKIP_MIC,
  172. ATH9K_CAP_TKIP_SPLIT,
  173. ATH9K_CAP_TXPOW,
  174. ATH9K_CAP_MCAST_KEYSRCH,
  175. ATH9K_CAP_DS
  176. };
  177. struct ath9k_hw_capabilities {
  178. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  179. DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
  180. u16 total_queues;
  181. u16 keycache_size;
  182. u16 low_5ghz_chan, high_5ghz_chan;
  183. u16 low_2ghz_chan, high_2ghz_chan;
  184. u16 rts_aggr_limit;
  185. u8 tx_chainmask;
  186. u8 rx_chainmask;
  187. u16 tx_triglevel_max;
  188. u16 reg_cap;
  189. u8 num_gpio_pins;
  190. u8 num_antcfg_2ghz;
  191. u8 num_antcfg_5ghz;
  192. u8 rx_hp_qdepth;
  193. u8 rx_lp_qdepth;
  194. u8 rx_status_len;
  195. u8 tx_desc_len;
  196. u8 txs_len;
  197. };
  198. struct ath9k_ops_config {
  199. int dma_beacon_response_time;
  200. int sw_beacon_response_time;
  201. int additional_swba_backoff;
  202. int ack_6mb;
  203. int cwm_ignore_extcca;
  204. u8 pcie_powersave_enable;
  205. u8 pcie_clock_req;
  206. u32 pcie_waen;
  207. u8 analog_shiftreg;
  208. u8 ht_enable;
  209. u32 ofdm_trig_low;
  210. u32 ofdm_trig_high;
  211. u32 cck_trig_high;
  212. u32 cck_trig_low;
  213. u32 enable_ani;
  214. int serialize_regmode;
  215. bool rx_intr_mitigation;
  216. bool tx_intr_mitigation;
  217. #define SPUR_DISABLE 0
  218. #define SPUR_ENABLE_IOCTL 1
  219. #define SPUR_ENABLE_EEPROM 2
  220. #define AR_EEPROM_MODAL_SPURS 5
  221. #define AR_SPUR_5413_1 1640
  222. #define AR_SPUR_5413_2 1200
  223. #define AR_NO_SPUR 0x8000
  224. #define AR_BASE_FREQ_2GHZ 2300
  225. #define AR_BASE_FREQ_5GHZ 4900
  226. #define AR_SPUR_FEEQ_BOUND_HT40 19
  227. #define AR_SPUR_FEEQ_BOUND_HT20 10
  228. int spurmode;
  229. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  230. u8 max_txtrig_level;
  231. };
  232. enum ath9k_int {
  233. ATH9K_INT_RX = 0x00000001,
  234. ATH9K_INT_RXDESC = 0x00000002,
  235. ATH9K_INT_RXHP = 0x00000001,
  236. ATH9K_INT_RXLP = 0x00000002,
  237. ATH9K_INT_RXNOFRM = 0x00000008,
  238. ATH9K_INT_RXEOL = 0x00000010,
  239. ATH9K_INT_RXORN = 0x00000020,
  240. ATH9K_INT_TX = 0x00000040,
  241. ATH9K_INT_TXDESC = 0x00000080,
  242. ATH9K_INT_TIM_TIMER = 0x00000100,
  243. ATH9K_INT_TXURN = 0x00000800,
  244. ATH9K_INT_MIB = 0x00001000,
  245. ATH9K_INT_RXPHY = 0x00004000,
  246. ATH9K_INT_RXKCM = 0x00008000,
  247. ATH9K_INT_SWBA = 0x00010000,
  248. ATH9K_INT_BMISS = 0x00040000,
  249. ATH9K_INT_BNR = 0x00100000,
  250. ATH9K_INT_TIM = 0x00200000,
  251. ATH9K_INT_DTIM = 0x00400000,
  252. ATH9K_INT_DTIMSYNC = 0x00800000,
  253. ATH9K_INT_GPIO = 0x01000000,
  254. ATH9K_INT_CABEND = 0x02000000,
  255. ATH9K_INT_TSFOOR = 0x04000000,
  256. ATH9K_INT_GENTIMER = 0x08000000,
  257. ATH9K_INT_CST = 0x10000000,
  258. ATH9K_INT_GTT = 0x20000000,
  259. ATH9K_INT_FATAL = 0x40000000,
  260. ATH9K_INT_GLOBAL = 0x80000000,
  261. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  262. ATH9K_INT_DTIM |
  263. ATH9K_INT_DTIMSYNC |
  264. ATH9K_INT_TSFOOR |
  265. ATH9K_INT_CABEND,
  266. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  267. ATH9K_INT_RXDESC |
  268. ATH9K_INT_RXEOL |
  269. ATH9K_INT_RXORN |
  270. ATH9K_INT_TXURN |
  271. ATH9K_INT_TXDESC |
  272. ATH9K_INT_MIB |
  273. ATH9K_INT_RXPHY |
  274. ATH9K_INT_RXKCM |
  275. ATH9K_INT_SWBA |
  276. ATH9K_INT_BMISS |
  277. ATH9K_INT_GPIO,
  278. ATH9K_INT_NOCARD = 0xffffffff
  279. };
  280. #define CHANNEL_CW_INT 0x00002
  281. #define CHANNEL_CCK 0x00020
  282. #define CHANNEL_OFDM 0x00040
  283. #define CHANNEL_2GHZ 0x00080
  284. #define CHANNEL_5GHZ 0x00100
  285. #define CHANNEL_PASSIVE 0x00200
  286. #define CHANNEL_DYN 0x00400
  287. #define CHANNEL_HALF 0x04000
  288. #define CHANNEL_QUARTER 0x08000
  289. #define CHANNEL_HT20 0x10000
  290. #define CHANNEL_HT40PLUS 0x20000
  291. #define CHANNEL_HT40MINUS 0x40000
  292. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  293. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  294. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  295. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  296. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  297. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  298. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  299. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  300. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  301. #define CHANNEL_ALL \
  302. (CHANNEL_OFDM| \
  303. CHANNEL_CCK| \
  304. CHANNEL_2GHZ | \
  305. CHANNEL_5GHZ | \
  306. CHANNEL_HT20 | \
  307. CHANNEL_HT40PLUS | \
  308. CHANNEL_HT40MINUS)
  309. struct ath9k_channel {
  310. struct ieee80211_channel *chan;
  311. u16 channel;
  312. u32 channelFlags;
  313. u32 chanmode;
  314. int32_t CalValid;
  315. bool oneTimeCalsDone;
  316. int8_t iCoff;
  317. int8_t qCoff;
  318. int16_t rawNoiseFloor;
  319. };
  320. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  321. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  322. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  323. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  324. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  325. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  326. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  327. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  328. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  329. #define IS_CHAN_A_5MHZ_SPACED(_c) \
  330. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  331. (((_c)->channel % 20) != 0) && \
  332. (((_c)->channel % 10) != 0))
  333. /* These macros check chanmode and not channelFlags */
  334. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  335. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  336. ((_c)->chanmode == CHANNEL_G_HT20))
  337. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  338. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  339. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  340. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  341. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  342. enum ath9k_power_mode {
  343. ATH9K_PM_AWAKE = 0,
  344. ATH9K_PM_FULL_SLEEP,
  345. ATH9K_PM_NETWORK_SLEEP,
  346. ATH9K_PM_UNDEFINED
  347. };
  348. enum ath9k_tp_scale {
  349. ATH9K_TP_SCALE_MAX = 0,
  350. ATH9K_TP_SCALE_50,
  351. ATH9K_TP_SCALE_25,
  352. ATH9K_TP_SCALE_12,
  353. ATH9K_TP_SCALE_MIN
  354. };
  355. enum ser_reg_mode {
  356. SER_REG_MODE_OFF = 0,
  357. SER_REG_MODE_ON = 1,
  358. SER_REG_MODE_AUTO = 2,
  359. };
  360. enum ath9k_rx_qtype {
  361. ATH9K_RX_QUEUE_HP,
  362. ATH9K_RX_QUEUE_LP,
  363. ATH9K_RX_QUEUE_MAX,
  364. };
  365. struct ath9k_beacon_state {
  366. u32 bs_nexttbtt;
  367. u32 bs_nextdtim;
  368. u32 bs_intval;
  369. #define ATH9K_BEACON_PERIOD 0x0000ffff
  370. #define ATH9K_BEACON_ENA 0x00800000
  371. #define ATH9K_BEACON_RESET_TSF 0x01000000
  372. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  373. u32 bs_dtimperiod;
  374. u16 bs_cfpperiod;
  375. u16 bs_cfpmaxduration;
  376. u32 bs_cfpnext;
  377. u16 bs_timoffset;
  378. u16 bs_bmissthreshold;
  379. u32 bs_sleepduration;
  380. u32 bs_tsfoor_threshold;
  381. };
  382. struct chan_centers {
  383. u16 synth_center;
  384. u16 ctl_center;
  385. u16 ext_center;
  386. };
  387. enum {
  388. ATH9K_RESET_POWER_ON,
  389. ATH9K_RESET_WARM,
  390. ATH9K_RESET_COLD,
  391. };
  392. struct ath9k_hw_version {
  393. u32 magic;
  394. u16 devid;
  395. u16 subvendorid;
  396. u32 macVersion;
  397. u16 macRev;
  398. u16 phyRev;
  399. u16 analog5GhzRev;
  400. u16 analog2GhzRev;
  401. u16 subsysid;
  402. };
  403. /* Generic TSF timer definitions */
  404. #define ATH_MAX_GEN_TIMER 16
  405. #define AR_GENTMR_BIT(_index) (1 << (_index))
  406. /*
  407. * Using de Bruijin sequence to to look up 1's index in a 32 bit number
  408. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  409. */
  410. #define debruijn32 0x077CB531U
  411. struct ath_gen_timer_configuration {
  412. u32 next_addr;
  413. u32 period_addr;
  414. u32 mode_addr;
  415. u32 mode_mask;
  416. };
  417. struct ath_gen_timer {
  418. void (*trigger)(void *arg);
  419. void (*overflow)(void *arg);
  420. void *arg;
  421. u8 index;
  422. };
  423. struct ath_gen_timer_table {
  424. u32 gen_timer_index[32];
  425. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  426. union {
  427. unsigned long timer_bits;
  428. u16 val;
  429. } timer_mask;
  430. };
  431. /**
  432. * struct ath_hw_private_ops - callbacks used internally by hardware code
  433. *
  434. * This structure contains private callbacks designed to only be used internally
  435. * by the hardware core.
  436. *
  437. * @init_cal_settings: setup types of calibrations supported
  438. * @init_cal: starts actual calibration
  439. *
  440. * @init_mode_regs: Initializes mode registers
  441. * @init_mode_gain_regs: Initialize TX/RX gain registers
  442. * @macversion_supported: If this specific mac revision is supported
  443. *
  444. * @rf_set_freq: change frequency
  445. * @spur_mitigate_freq: spur mitigation
  446. * @rf_alloc_ext_banks:
  447. * @rf_free_ext_banks:
  448. * @set_rf_regs:
  449. * @compute_pll_control: compute the PLL control value to use for
  450. * AR_RTC_PLL_CONTROL for a given channel
  451. * @setup_calibration: set up calibration
  452. * @iscal_supported: used to query if a type of calibration is supported
  453. * @loadnf: load noise floor read from each chain on the CCA registers
  454. */
  455. struct ath_hw_private_ops {
  456. /* Calibration ops */
  457. void (*init_cal_settings)(struct ath_hw *ah);
  458. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  459. void (*init_mode_regs)(struct ath_hw *ah);
  460. void (*init_mode_gain_regs)(struct ath_hw *ah);
  461. bool (*macversion_supported)(u32 macversion);
  462. void (*setup_calibration)(struct ath_hw *ah,
  463. struct ath9k_cal_list *currCal);
  464. bool (*iscal_supported)(struct ath_hw *ah,
  465. enum ath9k_cal_types calType);
  466. /* PHY ops */
  467. int (*rf_set_freq)(struct ath_hw *ah,
  468. struct ath9k_channel *chan);
  469. void (*spur_mitigate_freq)(struct ath_hw *ah,
  470. struct ath9k_channel *chan);
  471. int (*rf_alloc_ext_banks)(struct ath_hw *ah);
  472. void (*rf_free_ext_banks)(struct ath_hw *ah);
  473. bool (*set_rf_regs)(struct ath_hw *ah,
  474. struct ath9k_channel *chan,
  475. u16 modesIndex);
  476. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  477. void (*init_bb)(struct ath_hw *ah,
  478. struct ath9k_channel *chan);
  479. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  480. void (*olc_init)(struct ath_hw *ah);
  481. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  482. void (*mark_phy_inactive)(struct ath_hw *ah);
  483. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  484. bool (*rfbus_req)(struct ath_hw *ah);
  485. void (*rfbus_done)(struct ath_hw *ah);
  486. void (*enable_rfkill)(struct ath_hw *ah);
  487. void (*restore_chainmask)(struct ath_hw *ah);
  488. void (*set_diversity)(struct ath_hw *ah, bool value);
  489. u32 (*compute_pll_control)(struct ath_hw *ah,
  490. struct ath9k_channel *chan);
  491. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  492. int param);
  493. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  494. void (*loadnf)(struct ath_hw *ah, struct ath9k_channel *chan);
  495. };
  496. /**
  497. * struct ath_hw_ops - callbacks used by hardware code and driver code
  498. *
  499. * This structure contains callbacks designed to to be used internally by
  500. * hardware code and also by the lower level driver.
  501. *
  502. * @config_pci_powersave:
  503. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  504. */
  505. struct ath_hw_ops {
  506. void (*config_pci_powersave)(struct ath_hw *ah,
  507. int restore,
  508. int power_off);
  509. void (*rx_enable)(struct ath_hw *ah);
  510. void (*set_desc_link)(void *ds, u32 link);
  511. void (*get_desc_link)(void *ds, u32 **link);
  512. bool (*calibrate)(struct ath_hw *ah,
  513. struct ath9k_channel *chan,
  514. u8 rxchainmask,
  515. bool longcal);
  516. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  517. void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
  518. bool is_firstseg, bool is_is_lastseg,
  519. const void *ds0, dma_addr_t buf_addr,
  520. unsigned int qcu);
  521. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  522. struct ath_tx_status *ts);
  523. void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
  524. u32 pktLen, enum ath9k_pkt_type type,
  525. u32 txPower, u32 keyIx,
  526. enum ath9k_key_type keyType,
  527. u32 flags);
  528. void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
  529. void *lastds,
  530. u32 durUpdateEn, u32 rtsctsRate,
  531. u32 rtsctsDuration,
  532. struct ath9k_11n_rate_series series[],
  533. u32 nseries, u32 flags);
  534. void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
  535. u32 aggrLen);
  536. void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
  537. u32 numDelims);
  538. void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
  539. void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
  540. void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
  541. u32 burstDuration);
  542. void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
  543. u32 vmf);
  544. };
  545. struct ath_hw {
  546. struct ieee80211_hw *hw;
  547. struct ath_common common;
  548. struct ath9k_hw_version hw_version;
  549. struct ath9k_ops_config config;
  550. struct ath9k_hw_capabilities caps;
  551. struct ath9k_channel channels[38];
  552. struct ath9k_channel *curchan;
  553. union {
  554. struct ar5416_eeprom_def def;
  555. struct ar5416_eeprom_4k map4k;
  556. struct ar9287_eeprom map9287;
  557. struct ar9300_eeprom ar9300_eep;
  558. } eeprom;
  559. const struct eeprom_ops *eep_ops;
  560. bool sw_mgmt_crypto;
  561. bool is_pciexpress;
  562. bool need_an_top2_fixup;
  563. u16 tx_trig_level;
  564. s16 nf_2g_max;
  565. s16 nf_2g_min;
  566. s16 nf_5g_max;
  567. s16 nf_5g_min;
  568. u16 rfsilent;
  569. u32 rfkill_gpio;
  570. u32 rfkill_polarity;
  571. u32 ah_flags;
  572. bool htc_reset_init;
  573. enum nl80211_iftype opmode;
  574. enum ath9k_power_mode power_mode;
  575. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  576. struct ath9k_pacal_info pacal_info;
  577. struct ar5416Stats stats;
  578. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  579. int16_t curchan_rad_index;
  580. enum ath9k_int imask;
  581. u32 imrs2_reg;
  582. u32 txok_interrupt_mask;
  583. u32 txerr_interrupt_mask;
  584. u32 txdesc_interrupt_mask;
  585. u32 txeol_interrupt_mask;
  586. u32 txurn_interrupt_mask;
  587. bool chip_fullsleep;
  588. u32 atim_window;
  589. /* Calibration */
  590. enum ath9k_cal_types supp_cals;
  591. struct ath9k_cal_list iq_caldata;
  592. struct ath9k_cal_list adcgain_caldata;
  593. struct ath9k_cal_list adcdc_calinitdata;
  594. struct ath9k_cal_list adcdc_caldata;
  595. struct ath9k_cal_list tempCompCalData;
  596. struct ath9k_cal_list *cal_list;
  597. struct ath9k_cal_list *cal_list_last;
  598. struct ath9k_cal_list *cal_list_curr;
  599. #define totalPowerMeasI meas0.unsign
  600. #define totalPowerMeasQ meas1.unsign
  601. #define totalIqCorrMeas meas2.sign
  602. #define totalAdcIOddPhase meas0.unsign
  603. #define totalAdcIEvenPhase meas1.unsign
  604. #define totalAdcQOddPhase meas2.unsign
  605. #define totalAdcQEvenPhase meas3.unsign
  606. #define totalAdcDcOffsetIOddPhase meas0.sign
  607. #define totalAdcDcOffsetIEvenPhase meas1.sign
  608. #define totalAdcDcOffsetQOddPhase meas2.sign
  609. #define totalAdcDcOffsetQEvenPhase meas3.sign
  610. union {
  611. u32 unsign[AR5416_MAX_CHAINS];
  612. int32_t sign[AR5416_MAX_CHAINS];
  613. } meas0;
  614. union {
  615. u32 unsign[AR5416_MAX_CHAINS];
  616. int32_t sign[AR5416_MAX_CHAINS];
  617. } meas1;
  618. union {
  619. u32 unsign[AR5416_MAX_CHAINS];
  620. int32_t sign[AR5416_MAX_CHAINS];
  621. } meas2;
  622. union {
  623. u32 unsign[AR5416_MAX_CHAINS];
  624. int32_t sign[AR5416_MAX_CHAINS];
  625. } meas3;
  626. u16 cal_samples;
  627. u32 sta_id1_defaults;
  628. u32 misc_mode;
  629. enum {
  630. AUTO_32KHZ,
  631. USE_32KHZ,
  632. DONT_USE_32KHZ,
  633. } enable_32kHz_clock;
  634. /* Private to hardware code */
  635. struct ath_hw_private_ops private_ops;
  636. /* Accessed by the lower level driver */
  637. struct ath_hw_ops ops;
  638. /* Used to program the radio on non single-chip devices */
  639. u32 *analogBank0Data;
  640. u32 *analogBank1Data;
  641. u32 *analogBank2Data;
  642. u32 *analogBank3Data;
  643. u32 *analogBank6Data;
  644. u32 *analogBank6TPCData;
  645. u32 *analogBank7Data;
  646. u32 *addac5416_21;
  647. u32 *bank6Temp;
  648. int16_t txpower_indexoffset;
  649. int coverage_class;
  650. u32 beacon_interval;
  651. u32 slottime;
  652. u32 globaltxtimeout;
  653. /* ANI */
  654. u32 proc_phyerr;
  655. u32 aniperiod;
  656. struct ar5416AniState *curani;
  657. struct ar5416AniState ani[255];
  658. int totalSizeDesired[5];
  659. int coarse_high[5];
  660. int coarse_low[5];
  661. int firpwr[5];
  662. enum ath9k_ani_cmd ani_function;
  663. /* Bluetooth coexistance */
  664. struct ath_btcoex_hw btcoex_hw;
  665. u32 intr_txqs;
  666. u8 txchainmask;
  667. u8 rxchainmask;
  668. u32 originalGain[22];
  669. int initPDADC;
  670. int PDADCdelta;
  671. u8 led_pin;
  672. struct ar5416IniArray iniModes;
  673. struct ar5416IniArray iniCommon;
  674. struct ar5416IniArray iniBank0;
  675. struct ar5416IniArray iniBB_RfGain;
  676. struct ar5416IniArray iniBank1;
  677. struct ar5416IniArray iniBank2;
  678. struct ar5416IniArray iniBank3;
  679. struct ar5416IniArray iniBank6;
  680. struct ar5416IniArray iniBank6TPC;
  681. struct ar5416IniArray iniBank7;
  682. struct ar5416IniArray iniAddac;
  683. struct ar5416IniArray iniPcieSerdes;
  684. struct ar5416IniArray iniPcieSerdesLowPower;
  685. struct ar5416IniArray iniModesAdditional;
  686. struct ar5416IniArray iniModesRxGain;
  687. struct ar5416IniArray iniModesTxGain;
  688. struct ar5416IniArray iniModes_9271_1_0_only;
  689. struct ar5416IniArray iniCckfirNormal;
  690. struct ar5416IniArray iniCckfirJapan2484;
  691. struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
  692. struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
  693. struct ar5416IniArray iniModes_9271_ANI_reg;
  694. struct ar5416IniArray iniModes_high_power_tx_gain_9271;
  695. struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
  696. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  697. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  698. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  699. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  700. u32 intr_gen_timer_trigger;
  701. u32 intr_gen_timer_thresh;
  702. struct ath_gen_timer_table hw_gen_timers;
  703. struct ar9003_txs *ts_ring;
  704. void *ts_start;
  705. u32 ts_paddr_start;
  706. u32 ts_paddr_end;
  707. u16 ts_tail;
  708. u8 ts_size;
  709. };
  710. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  711. {
  712. return &ah->common;
  713. }
  714. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  715. {
  716. return &(ath9k_hw_common(ah)->regulatory);
  717. }
  718. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  719. {
  720. return &ah->private_ops;
  721. }
  722. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  723. {
  724. return &ah->ops;
  725. }
  726. /* Initialization, Detach, Reset */
  727. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  728. void ath9k_hw_deinit(struct ath_hw *ah);
  729. int ath9k_hw_init(struct ath_hw *ah);
  730. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  731. bool bChannelChange);
  732. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  733. bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  734. u32 capability, u32 *result);
  735. bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  736. u32 capability, u32 setting, int *status);
  737. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  738. /* Key Cache Management */
  739. bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
  740. bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
  741. bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
  742. const struct ath9k_keyval *k,
  743. const u8 *mac);
  744. bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
  745. /* GPIO / RFKILL / Antennae */
  746. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  747. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  748. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  749. u32 ah_signal_type);
  750. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  751. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  752. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  753. /* General Operation */
  754. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  755. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  756. bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
  757. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  758. u8 phy, int kbps,
  759. u32 frameLen, u16 rateix, bool shortPreamble);
  760. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  761. struct ath9k_channel *chan,
  762. struct chan_centers *centers);
  763. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  764. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  765. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  766. bool ath9k_hw_disable(struct ath_hw *ah);
  767. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
  768. void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
  769. void ath9k_hw_setopmode(struct ath_hw *ah);
  770. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  771. void ath9k_hw_setbssidmask(struct ath_hw *ah);
  772. void ath9k_hw_write_associd(struct ath_hw *ah);
  773. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  774. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  775. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  776. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  777. u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp);
  778. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  779. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  780. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  781. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  782. const struct ath9k_beacon_state *bs);
  783. bool ath9k_hw_check_alive(struct ath_hw *ah);
  784. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  785. /* Generic hw timer primitives */
  786. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  787. void (*trigger)(void *),
  788. void (*overflow)(void *),
  789. void *arg,
  790. u8 timer_index);
  791. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  792. struct ath_gen_timer *timer,
  793. u32 timer_next,
  794. u32 timer_period);
  795. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  796. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  797. void ath_gen_timer_isr(struct ath_hw *hw);
  798. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  799. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  800. /* HTC */
  801. void ath9k_hw_htc_resetinit(struct ath_hw *ah);
  802. /* PHY */
  803. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  804. u32 *coef_mantissa, u32 *coef_exponent);
  805. /*
  806. * Code Specific to AR5008, AR9001 or AR9002,
  807. * we stuff these here to avoid callbacks for AR9003.
  808. */
  809. void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
  810. int ar9002_hw_rf_claim(struct ath_hw *ah);
  811. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  812. void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
  813. /*
  814. * Code specifric to AR9003, we stuff these here to avoid callbacks
  815. * for older families
  816. */
  817. void ar9003_hw_set_nf_limits(struct ath_hw *ah);
  818. /* Hardware family op attach helpers */
  819. void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  820. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  821. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  822. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  823. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  824. void ar9002_hw_attach_ops(struct ath_hw *ah);
  825. void ar9003_hw_attach_ops(struct ath_hw *ah);
  826. #define ATH_PCIE_CAP_LINK_CTRL 0x70
  827. #define ATH_PCIE_CAP_LINK_L0S 1
  828. #define ATH_PCIE_CAP_LINK_L1 2
  829. #endif