base.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <linux/slab.h>
  53. #include <net/ieee80211_radiotap.h>
  54. #include <asm/unaligned.h>
  55. #include "base.h"
  56. #include "reg.h"
  57. #include "debug.h"
  58. #include "ani.h"
  59. static int modparam_nohwcrypt;
  60. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  61. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  62. static int modparam_all_channels;
  63. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  64. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  65. /******************\
  66. * Internal defines *
  67. \******************/
  68. /* Module info */
  69. MODULE_AUTHOR("Jiri Slaby");
  70. MODULE_AUTHOR("Nick Kossifidis");
  71. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  72. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  73. MODULE_LICENSE("Dual BSD/GPL");
  74. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  75. /* Known PCI ids */
  76. static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
  77. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  78. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  79. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  80. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  81. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  82. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  83. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  85. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
  91. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  92. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  93. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  94. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  95. { 0 }
  96. };
  97. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  98. /* Known SREVs */
  99. static const struct ath5k_srev_name srev_names[] = {
  100. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  101. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  102. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  103. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  104. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  105. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  106. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  107. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  108. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  109. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  110. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  111. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  112. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  113. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  114. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  115. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  116. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  117. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  118. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  119. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  120. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  121. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  122. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  123. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  124. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  125. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  126. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  127. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  128. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  129. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  130. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  131. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  132. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  133. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  134. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  135. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  136. };
  137. static const struct ieee80211_rate ath5k_rates[] = {
  138. { .bitrate = 10,
  139. .hw_value = ATH5K_RATE_CODE_1M, },
  140. { .bitrate = 20,
  141. .hw_value = ATH5K_RATE_CODE_2M,
  142. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  143. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  144. { .bitrate = 55,
  145. .hw_value = ATH5K_RATE_CODE_5_5M,
  146. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  147. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  148. { .bitrate = 110,
  149. .hw_value = ATH5K_RATE_CODE_11M,
  150. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  151. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  152. { .bitrate = 60,
  153. .hw_value = ATH5K_RATE_CODE_6M,
  154. .flags = 0 },
  155. { .bitrate = 90,
  156. .hw_value = ATH5K_RATE_CODE_9M,
  157. .flags = 0 },
  158. { .bitrate = 120,
  159. .hw_value = ATH5K_RATE_CODE_12M,
  160. .flags = 0 },
  161. { .bitrate = 180,
  162. .hw_value = ATH5K_RATE_CODE_18M,
  163. .flags = 0 },
  164. { .bitrate = 240,
  165. .hw_value = ATH5K_RATE_CODE_24M,
  166. .flags = 0 },
  167. { .bitrate = 360,
  168. .hw_value = ATH5K_RATE_CODE_36M,
  169. .flags = 0 },
  170. { .bitrate = 480,
  171. .hw_value = ATH5K_RATE_CODE_48M,
  172. .flags = 0 },
  173. { .bitrate = 540,
  174. .hw_value = ATH5K_RATE_CODE_54M,
  175. .flags = 0 },
  176. /* XR missing */
  177. };
  178. /*
  179. * Prototypes - PCI stack related functions
  180. */
  181. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  182. const struct pci_device_id *id);
  183. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  184. #ifdef CONFIG_PM
  185. static int ath5k_pci_suspend(struct device *dev);
  186. static int ath5k_pci_resume(struct device *dev);
  187. static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
  188. #define ATH5K_PM_OPS (&ath5k_pm_ops)
  189. #else
  190. #define ATH5K_PM_OPS NULL
  191. #endif /* CONFIG_PM */
  192. static struct pci_driver ath5k_pci_driver = {
  193. .name = KBUILD_MODNAME,
  194. .id_table = ath5k_pci_id_table,
  195. .probe = ath5k_pci_probe,
  196. .remove = __devexit_p(ath5k_pci_remove),
  197. .driver.pm = ATH5K_PM_OPS,
  198. };
  199. /*
  200. * Prototypes - MAC 802.11 stack related functions
  201. */
  202. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  203. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  204. struct ath5k_txq *txq);
  205. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  206. static int ath5k_reset_wake(struct ath5k_softc *sc);
  207. static int ath5k_start(struct ieee80211_hw *hw);
  208. static void ath5k_stop(struct ieee80211_hw *hw);
  209. static int ath5k_add_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_vif *vif);
  211. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  212. struct ieee80211_vif *vif);
  213. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  214. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  215. struct netdev_hw_addr_list *mc_list);
  216. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  217. unsigned int changed_flags,
  218. unsigned int *new_flags,
  219. u64 multicast);
  220. static int ath5k_set_key(struct ieee80211_hw *hw,
  221. enum set_key_cmd cmd,
  222. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  223. struct ieee80211_key_conf *key);
  224. static int ath5k_get_stats(struct ieee80211_hw *hw,
  225. struct ieee80211_low_level_stats *stats);
  226. static int ath5k_get_survey(struct ieee80211_hw *hw,
  227. int idx, struct survey_info *survey);
  228. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  229. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  230. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  231. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  232. struct ieee80211_vif *vif);
  233. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  234. struct ieee80211_vif *vif,
  235. struct ieee80211_bss_conf *bss_conf,
  236. u32 changes);
  237. static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
  238. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
  239. static void ath5k_set_coverage_class(struct ieee80211_hw *hw,
  240. u8 coverage_class);
  241. static const struct ieee80211_ops ath5k_hw_ops = {
  242. .tx = ath5k_tx,
  243. .start = ath5k_start,
  244. .stop = ath5k_stop,
  245. .add_interface = ath5k_add_interface,
  246. .remove_interface = ath5k_remove_interface,
  247. .config = ath5k_config,
  248. .prepare_multicast = ath5k_prepare_multicast,
  249. .configure_filter = ath5k_configure_filter,
  250. .set_key = ath5k_set_key,
  251. .get_stats = ath5k_get_stats,
  252. .get_survey = ath5k_get_survey,
  253. .conf_tx = NULL,
  254. .get_tsf = ath5k_get_tsf,
  255. .set_tsf = ath5k_set_tsf,
  256. .reset_tsf = ath5k_reset_tsf,
  257. .bss_info_changed = ath5k_bss_info_changed,
  258. .sw_scan_start = ath5k_sw_scan_start,
  259. .sw_scan_complete = ath5k_sw_scan_complete,
  260. .set_coverage_class = ath5k_set_coverage_class,
  261. };
  262. /*
  263. * Prototypes - Internal functions
  264. */
  265. /* Attach detach */
  266. static int ath5k_attach(struct pci_dev *pdev,
  267. struct ieee80211_hw *hw);
  268. static void ath5k_detach(struct pci_dev *pdev,
  269. struct ieee80211_hw *hw);
  270. /* Channel/mode setup */
  271. static inline short ath5k_ieee2mhz(short chan);
  272. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  273. struct ieee80211_channel *channels,
  274. unsigned int mode,
  275. unsigned int max);
  276. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  277. static int ath5k_chan_set(struct ath5k_softc *sc,
  278. struct ieee80211_channel *chan);
  279. static void ath5k_setcurmode(struct ath5k_softc *sc,
  280. unsigned int mode);
  281. static void ath5k_mode_setup(struct ath5k_softc *sc);
  282. /* Descriptor setup */
  283. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  284. struct pci_dev *pdev);
  285. static void ath5k_desc_free(struct ath5k_softc *sc,
  286. struct pci_dev *pdev);
  287. /* Buffers setup */
  288. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  289. struct ath5k_buf *bf);
  290. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  291. struct ath5k_buf *bf,
  292. struct ath5k_txq *txq, int padsize);
  293. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  294. struct ath5k_buf *bf)
  295. {
  296. BUG_ON(!bf);
  297. if (!bf->skb)
  298. return;
  299. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  300. PCI_DMA_TODEVICE);
  301. dev_kfree_skb_any(bf->skb);
  302. bf->skb = NULL;
  303. }
  304. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  305. struct ath5k_buf *bf)
  306. {
  307. struct ath5k_hw *ah = sc->ah;
  308. struct ath_common *common = ath5k_hw_common(ah);
  309. BUG_ON(!bf);
  310. if (!bf->skb)
  311. return;
  312. pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
  313. PCI_DMA_FROMDEVICE);
  314. dev_kfree_skb_any(bf->skb);
  315. bf->skb = NULL;
  316. }
  317. /* Queues setup */
  318. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  319. int qtype, int subtype);
  320. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  321. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  322. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  323. struct ath5k_txq *txq);
  324. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  325. static void ath5k_txq_release(struct ath5k_softc *sc);
  326. /* Rx handling */
  327. static int ath5k_rx_start(struct ath5k_softc *sc);
  328. static void ath5k_rx_stop(struct ath5k_softc *sc);
  329. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  330. struct ath5k_desc *ds,
  331. struct sk_buff *skb,
  332. struct ath5k_rx_status *rs);
  333. static void ath5k_tasklet_rx(unsigned long data);
  334. /* Tx handling */
  335. static void ath5k_tx_processq(struct ath5k_softc *sc,
  336. struct ath5k_txq *txq);
  337. static void ath5k_tasklet_tx(unsigned long data);
  338. /* Beacon handling */
  339. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  340. struct ath5k_buf *bf);
  341. static void ath5k_beacon_send(struct ath5k_softc *sc);
  342. static void ath5k_beacon_config(struct ath5k_softc *sc);
  343. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  344. static void ath5k_tasklet_beacon(unsigned long data);
  345. static void ath5k_tasklet_ani(unsigned long data);
  346. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  347. {
  348. u64 tsf = ath5k_hw_get_tsf64(ah);
  349. if ((tsf & 0x7fff) < rstamp)
  350. tsf -= 0x8000;
  351. return (tsf & ~0x7fff) | rstamp;
  352. }
  353. /* Interrupt handling */
  354. static int ath5k_init(struct ath5k_softc *sc);
  355. static int ath5k_stop_locked(struct ath5k_softc *sc);
  356. static int ath5k_stop_hw(struct ath5k_softc *sc);
  357. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  358. static void ath5k_tasklet_reset(unsigned long data);
  359. static void ath5k_tasklet_calibrate(unsigned long data);
  360. /*
  361. * Module init/exit functions
  362. */
  363. static int __init
  364. init_ath5k_pci(void)
  365. {
  366. int ret;
  367. ath5k_debug_init();
  368. ret = pci_register_driver(&ath5k_pci_driver);
  369. if (ret) {
  370. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  371. return ret;
  372. }
  373. return 0;
  374. }
  375. static void __exit
  376. exit_ath5k_pci(void)
  377. {
  378. pci_unregister_driver(&ath5k_pci_driver);
  379. ath5k_debug_finish();
  380. }
  381. module_init(init_ath5k_pci);
  382. module_exit(exit_ath5k_pci);
  383. /********************\
  384. * PCI Initialization *
  385. \********************/
  386. static const char *
  387. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  388. {
  389. const char *name = "xxxxx";
  390. unsigned int i;
  391. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  392. if (srev_names[i].sr_type != type)
  393. continue;
  394. if ((val & 0xf0) == srev_names[i].sr_val)
  395. name = srev_names[i].sr_name;
  396. if ((val & 0xff) == srev_names[i].sr_val) {
  397. name = srev_names[i].sr_name;
  398. break;
  399. }
  400. }
  401. return name;
  402. }
  403. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  404. {
  405. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  406. return ath5k_hw_reg_read(ah, reg_offset);
  407. }
  408. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  409. {
  410. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  411. ath5k_hw_reg_write(ah, val, reg_offset);
  412. }
  413. static const struct ath_ops ath5k_common_ops = {
  414. .read = ath5k_ioread32,
  415. .write = ath5k_iowrite32,
  416. };
  417. static int __devinit
  418. ath5k_pci_probe(struct pci_dev *pdev,
  419. const struct pci_device_id *id)
  420. {
  421. void __iomem *mem;
  422. struct ath5k_softc *sc;
  423. struct ath_common *common;
  424. struct ieee80211_hw *hw;
  425. int ret;
  426. u8 csz;
  427. ret = pci_enable_device(pdev);
  428. if (ret) {
  429. dev_err(&pdev->dev, "can't enable device\n");
  430. goto err;
  431. }
  432. /* XXX 32-bit addressing only */
  433. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  434. if (ret) {
  435. dev_err(&pdev->dev, "32-bit DMA not available\n");
  436. goto err_dis;
  437. }
  438. /*
  439. * Cache line size is used to size and align various
  440. * structures used to communicate with the hardware.
  441. */
  442. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  443. if (csz == 0) {
  444. /*
  445. * Linux 2.4.18 (at least) writes the cache line size
  446. * register as a 16-bit wide register which is wrong.
  447. * We must have this setup properly for rx buffer
  448. * DMA to work so force a reasonable value here if it
  449. * comes up zero.
  450. */
  451. csz = L1_CACHE_BYTES >> 2;
  452. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  453. }
  454. /*
  455. * The default setting of latency timer yields poor results,
  456. * set it to the value used by other systems. It may be worth
  457. * tweaking this setting more.
  458. */
  459. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  460. /* Enable bus mastering */
  461. pci_set_master(pdev);
  462. /*
  463. * Disable the RETRY_TIMEOUT register (0x41) to keep
  464. * PCI Tx retries from interfering with C3 CPU state.
  465. */
  466. pci_write_config_byte(pdev, 0x41, 0);
  467. ret = pci_request_region(pdev, 0, "ath5k");
  468. if (ret) {
  469. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  470. goto err_dis;
  471. }
  472. mem = pci_iomap(pdev, 0, 0);
  473. if (!mem) {
  474. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  475. ret = -EIO;
  476. goto err_reg;
  477. }
  478. /*
  479. * Allocate hw (mac80211 main struct)
  480. * and hw->priv (driver private data)
  481. */
  482. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  483. if (hw == NULL) {
  484. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  485. ret = -ENOMEM;
  486. goto err_map;
  487. }
  488. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  489. /* Initialize driver private data */
  490. SET_IEEE80211_DEV(hw, &pdev->dev);
  491. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  492. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  493. IEEE80211_HW_SIGNAL_DBM |
  494. IEEE80211_HW_NOISE_DBM;
  495. hw->wiphy->interface_modes =
  496. BIT(NL80211_IFTYPE_AP) |
  497. BIT(NL80211_IFTYPE_STATION) |
  498. BIT(NL80211_IFTYPE_ADHOC) |
  499. BIT(NL80211_IFTYPE_MESH_POINT);
  500. hw->extra_tx_headroom = 2;
  501. hw->channel_change_time = 5000;
  502. sc = hw->priv;
  503. sc->hw = hw;
  504. sc->pdev = pdev;
  505. ath5k_debug_init_device(sc);
  506. /*
  507. * Mark the device as detached to avoid processing
  508. * interrupts until setup is complete.
  509. */
  510. __set_bit(ATH_STAT_INVALID, sc->status);
  511. sc->iobase = mem; /* So we can unmap it on detach */
  512. sc->opmode = NL80211_IFTYPE_STATION;
  513. sc->bintval = 1000;
  514. mutex_init(&sc->lock);
  515. spin_lock_init(&sc->rxbuflock);
  516. spin_lock_init(&sc->txbuflock);
  517. spin_lock_init(&sc->block);
  518. /* Set private data */
  519. pci_set_drvdata(pdev, hw);
  520. /* Setup interrupt handler */
  521. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  522. if (ret) {
  523. ATH5K_ERR(sc, "request_irq failed\n");
  524. goto err_free;
  525. }
  526. /*If we passed the test malloc a ath5k_hw struct*/
  527. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  528. if (!sc->ah) {
  529. ret = -ENOMEM;
  530. ATH5K_ERR(sc, "out of memory\n");
  531. goto err_irq;
  532. }
  533. sc->ah->ah_sc = sc;
  534. sc->ah->ah_iobase = sc->iobase;
  535. common = ath5k_hw_common(sc->ah);
  536. common->ops = &ath5k_common_ops;
  537. common->ah = sc->ah;
  538. common->hw = hw;
  539. common->cachelsz = csz << 2; /* convert to bytes */
  540. /* Initialize device */
  541. ret = ath5k_hw_attach(sc);
  542. if (ret) {
  543. goto err_free_ah;
  544. }
  545. /* set up multi-rate retry capabilities */
  546. if (sc->ah->ah_version == AR5K_AR5212) {
  547. hw->max_rates = 4;
  548. hw->max_rate_tries = 11;
  549. }
  550. /* Finish private driver data initialization */
  551. ret = ath5k_attach(pdev, hw);
  552. if (ret)
  553. goto err_ah;
  554. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  555. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  556. sc->ah->ah_mac_srev,
  557. sc->ah->ah_phy_revision);
  558. if (!sc->ah->ah_single_chip) {
  559. /* Single chip radio (!RF5111) */
  560. if (sc->ah->ah_radio_5ghz_revision &&
  561. !sc->ah->ah_radio_2ghz_revision) {
  562. /* No 5GHz support -> report 2GHz radio */
  563. if (!test_bit(AR5K_MODE_11A,
  564. sc->ah->ah_capabilities.cap_mode)) {
  565. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  566. ath5k_chip_name(AR5K_VERSION_RAD,
  567. sc->ah->ah_radio_5ghz_revision),
  568. sc->ah->ah_radio_5ghz_revision);
  569. /* No 2GHz support (5110 and some
  570. * 5Ghz only cards) -> report 5Ghz radio */
  571. } else if (!test_bit(AR5K_MODE_11B,
  572. sc->ah->ah_capabilities.cap_mode)) {
  573. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  574. ath5k_chip_name(AR5K_VERSION_RAD,
  575. sc->ah->ah_radio_5ghz_revision),
  576. sc->ah->ah_radio_5ghz_revision);
  577. /* Multiband radio */
  578. } else {
  579. ATH5K_INFO(sc, "RF%s multiband radio found"
  580. " (0x%x)\n",
  581. ath5k_chip_name(AR5K_VERSION_RAD,
  582. sc->ah->ah_radio_5ghz_revision),
  583. sc->ah->ah_radio_5ghz_revision);
  584. }
  585. }
  586. /* Multi chip radio (RF5111 - RF2111) ->
  587. * report both 2GHz/5GHz radios */
  588. else if (sc->ah->ah_radio_5ghz_revision &&
  589. sc->ah->ah_radio_2ghz_revision){
  590. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  591. ath5k_chip_name(AR5K_VERSION_RAD,
  592. sc->ah->ah_radio_5ghz_revision),
  593. sc->ah->ah_radio_5ghz_revision);
  594. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  595. ath5k_chip_name(AR5K_VERSION_RAD,
  596. sc->ah->ah_radio_2ghz_revision),
  597. sc->ah->ah_radio_2ghz_revision);
  598. }
  599. }
  600. /* ready to process interrupts */
  601. __clear_bit(ATH_STAT_INVALID, sc->status);
  602. return 0;
  603. err_ah:
  604. ath5k_hw_detach(sc->ah);
  605. err_irq:
  606. free_irq(pdev->irq, sc);
  607. err_free_ah:
  608. kfree(sc->ah);
  609. err_free:
  610. ieee80211_free_hw(hw);
  611. err_map:
  612. pci_iounmap(pdev, mem);
  613. err_reg:
  614. pci_release_region(pdev, 0);
  615. err_dis:
  616. pci_disable_device(pdev);
  617. err:
  618. return ret;
  619. }
  620. static void __devexit
  621. ath5k_pci_remove(struct pci_dev *pdev)
  622. {
  623. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  624. struct ath5k_softc *sc = hw->priv;
  625. ath5k_debug_finish_device(sc);
  626. ath5k_detach(pdev, hw);
  627. ath5k_hw_detach(sc->ah);
  628. kfree(sc->ah);
  629. free_irq(pdev->irq, sc);
  630. pci_iounmap(pdev, sc->iobase);
  631. pci_release_region(pdev, 0);
  632. pci_disable_device(pdev);
  633. ieee80211_free_hw(hw);
  634. }
  635. #ifdef CONFIG_PM
  636. static int ath5k_pci_suspend(struct device *dev)
  637. {
  638. struct ieee80211_hw *hw = pci_get_drvdata(to_pci_dev(dev));
  639. struct ath5k_softc *sc = hw->priv;
  640. ath5k_led_off(sc);
  641. return 0;
  642. }
  643. static int ath5k_pci_resume(struct device *dev)
  644. {
  645. struct pci_dev *pdev = to_pci_dev(dev);
  646. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  647. struct ath5k_softc *sc = hw->priv;
  648. /*
  649. * Suspend/Resume resets the PCI configuration space, so we have to
  650. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  651. * PCI Tx retries from interfering with C3 CPU state
  652. */
  653. pci_write_config_byte(pdev, 0x41, 0);
  654. ath5k_led_enable(sc);
  655. return 0;
  656. }
  657. #endif /* CONFIG_PM */
  658. /***********************\
  659. * Driver Initialization *
  660. \***********************/
  661. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  662. {
  663. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  664. struct ath5k_softc *sc = hw->priv;
  665. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  666. return ath_reg_notifier_apply(wiphy, request, regulatory);
  667. }
  668. static int
  669. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  670. {
  671. struct ath5k_softc *sc = hw->priv;
  672. struct ath5k_hw *ah = sc->ah;
  673. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  674. u8 mac[ETH_ALEN] = {};
  675. int ret;
  676. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  677. /*
  678. * Check if the MAC has multi-rate retry support.
  679. * We do this by trying to setup a fake extended
  680. * descriptor. MAC's that don't have support will
  681. * return false w/o doing anything. MAC's that do
  682. * support it will return true w/o doing anything.
  683. */
  684. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  685. if (ret < 0)
  686. goto err;
  687. if (ret > 0)
  688. __set_bit(ATH_STAT_MRRETRY, sc->status);
  689. /*
  690. * Collect the channel list. The 802.11 layer
  691. * is resposible for filtering this list based
  692. * on settings like the phy mode and regulatory
  693. * domain restrictions.
  694. */
  695. ret = ath5k_setup_bands(hw);
  696. if (ret) {
  697. ATH5K_ERR(sc, "can't get channels\n");
  698. goto err;
  699. }
  700. /* NB: setup here so ath5k_rate_update is happy */
  701. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  702. ath5k_setcurmode(sc, AR5K_MODE_11A);
  703. else
  704. ath5k_setcurmode(sc, AR5K_MODE_11B);
  705. /*
  706. * Allocate tx+rx descriptors and populate the lists.
  707. */
  708. ret = ath5k_desc_alloc(sc, pdev);
  709. if (ret) {
  710. ATH5K_ERR(sc, "can't allocate descriptors\n");
  711. goto err;
  712. }
  713. /*
  714. * Allocate hardware transmit queues: one queue for
  715. * beacon frames and one data queue for each QoS
  716. * priority. Note that hw functions handle reseting
  717. * these queues at the needed time.
  718. */
  719. ret = ath5k_beaconq_setup(ah);
  720. if (ret < 0) {
  721. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  722. goto err_desc;
  723. }
  724. sc->bhalq = ret;
  725. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  726. if (IS_ERR(sc->cabq)) {
  727. ATH5K_ERR(sc, "can't setup cab queue\n");
  728. ret = PTR_ERR(sc->cabq);
  729. goto err_bhal;
  730. }
  731. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  732. if (IS_ERR(sc->txq)) {
  733. ATH5K_ERR(sc, "can't setup xmit queue\n");
  734. ret = PTR_ERR(sc->txq);
  735. goto err_queues;
  736. }
  737. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  738. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  739. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  740. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  741. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  742. tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
  743. ret = ath5k_eeprom_read_mac(ah, mac);
  744. if (ret) {
  745. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  746. sc->pdev->device);
  747. goto err_queues;
  748. }
  749. SET_IEEE80211_PERM_ADDR(hw, mac);
  750. /* All MAC address bits matter for ACKs */
  751. memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
  752. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  753. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  754. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  755. if (ret) {
  756. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  757. goto err_queues;
  758. }
  759. ret = ieee80211_register_hw(hw);
  760. if (ret) {
  761. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  762. goto err_queues;
  763. }
  764. if (!ath_is_world_regd(regulatory))
  765. regulatory_hint(hw->wiphy, regulatory->alpha2);
  766. ath5k_init_leds(sc);
  767. return 0;
  768. err_queues:
  769. ath5k_txq_release(sc);
  770. err_bhal:
  771. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  772. err_desc:
  773. ath5k_desc_free(sc, pdev);
  774. err:
  775. return ret;
  776. }
  777. static void
  778. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  779. {
  780. struct ath5k_softc *sc = hw->priv;
  781. /*
  782. * NB: the order of these is important:
  783. * o call the 802.11 layer before detaching ath5k_hw to
  784. * insure callbacks into the driver to delete global
  785. * key cache entries can be handled
  786. * o reclaim the tx queue data structures after calling
  787. * the 802.11 layer as we'll get called back to reclaim
  788. * node state and potentially want to use them
  789. * o to cleanup the tx queues the hal is called, so detach
  790. * it last
  791. * XXX: ??? detach ath5k_hw ???
  792. * Other than that, it's straightforward...
  793. */
  794. ieee80211_unregister_hw(hw);
  795. ath5k_desc_free(sc, pdev);
  796. ath5k_txq_release(sc);
  797. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  798. ath5k_unregister_leds(sc);
  799. /*
  800. * NB: can't reclaim these until after ieee80211_ifdetach
  801. * returns because we'll get called back to reclaim node
  802. * state and potentially want to use them.
  803. */
  804. }
  805. /********************\
  806. * Channel/mode setup *
  807. \********************/
  808. /*
  809. * Convert IEEE channel number to MHz frequency.
  810. */
  811. static inline short
  812. ath5k_ieee2mhz(short chan)
  813. {
  814. if (chan <= 14 || chan >= 27)
  815. return ieee80211chan2mhz(chan);
  816. else
  817. return 2212 + chan * 20;
  818. }
  819. /*
  820. * Returns true for the channel numbers used without all_channels modparam.
  821. */
  822. static bool ath5k_is_standard_channel(short chan)
  823. {
  824. return ((chan <= 14) ||
  825. /* UNII 1,2 */
  826. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  827. /* midband */
  828. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  829. /* UNII-3 */
  830. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  831. }
  832. static unsigned int
  833. ath5k_copy_channels(struct ath5k_hw *ah,
  834. struct ieee80211_channel *channels,
  835. unsigned int mode,
  836. unsigned int max)
  837. {
  838. unsigned int i, count, size, chfreq, freq, ch;
  839. if (!test_bit(mode, ah->ah_modes))
  840. return 0;
  841. switch (mode) {
  842. case AR5K_MODE_11A:
  843. case AR5K_MODE_11A_TURBO:
  844. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  845. size = 220 ;
  846. chfreq = CHANNEL_5GHZ;
  847. break;
  848. case AR5K_MODE_11B:
  849. case AR5K_MODE_11G:
  850. case AR5K_MODE_11G_TURBO:
  851. size = 26;
  852. chfreq = CHANNEL_2GHZ;
  853. break;
  854. default:
  855. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  856. return 0;
  857. }
  858. for (i = 0, count = 0; i < size && max > 0; i++) {
  859. ch = i + 1 ;
  860. freq = ath5k_ieee2mhz(ch);
  861. /* Check if channel is supported by the chipset */
  862. if (!ath5k_channel_ok(ah, freq, chfreq))
  863. continue;
  864. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  865. continue;
  866. /* Write channel info and increment counter */
  867. channels[count].center_freq = freq;
  868. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  869. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  870. switch (mode) {
  871. case AR5K_MODE_11A:
  872. case AR5K_MODE_11G:
  873. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  874. break;
  875. case AR5K_MODE_11A_TURBO:
  876. case AR5K_MODE_11G_TURBO:
  877. channels[count].hw_value = chfreq |
  878. CHANNEL_OFDM | CHANNEL_TURBO;
  879. break;
  880. case AR5K_MODE_11B:
  881. channels[count].hw_value = CHANNEL_B;
  882. }
  883. count++;
  884. max--;
  885. }
  886. return count;
  887. }
  888. static void
  889. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  890. {
  891. u8 i;
  892. for (i = 0; i < AR5K_MAX_RATES; i++)
  893. sc->rate_idx[b->band][i] = -1;
  894. for (i = 0; i < b->n_bitrates; i++) {
  895. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  896. if (b->bitrates[i].hw_value_short)
  897. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  898. }
  899. }
  900. static int
  901. ath5k_setup_bands(struct ieee80211_hw *hw)
  902. {
  903. struct ath5k_softc *sc = hw->priv;
  904. struct ath5k_hw *ah = sc->ah;
  905. struct ieee80211_supported_band *sband;
  906. int max_c, count_c = 0;
  907. int i;
  908. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  909. max_c = ARRAY_SIZE(sc->channels);
  910. /* 2GHz band */
  911. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  912. sband->band = IEEE80211_BAND_2GHZ;
  913. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  914. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  915. /* G mode */
  916. memcpy(sband->bitrates, &ath5k_rates[0],
  917. sizeof(struct ieee80211_rate) * 12);
  918. sband->n_bitrates = 12;
  919. sband->channels = sc->channels;
  920. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  921. AR5K_MODE_11G, max_c);
  922. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  923. count_c = sband->n_channels;
  924. max_c -= count_c;
  925. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  926. /* B mode */
  927. memcpy(sband->bitrates, &ath5k_rates[0],
  928. sizeof(struct ieee80211_rate) * 4);
  929. sband->n_bitrates = 4;
  930. /* 5211 only supports B rates and uses 4bit rate codes
  931. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  932. * fix them up here:
  933. */
  934. if (ah->ah_version == AR5K_AR5211) {
  935. for (i = 0; i < 4; i++) {
  936. sband->bitrates[i].hw_value =
  937. sband->bitrates[i].hw_value & 0xF;
  938. sband->bitrates[i].hw_value_short =
  939. sband->bitrates[i].hw_value_short & 0xF;
  940. }
  941. }
  942. sband->channels = sc->channels;
  943. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  944. AR5K_MODE_11B, max_c);
  945. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  946. count_c = sband->n_channels;
  947. max_c -= count_c;
  948. }
  949. ath5k_setup_rate_idx(sc, sband);
  950. /* 5GHz band, A mode */
  951. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  952. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  953. sband->band = IEEE80211_BAND_5GHZ;
  954. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  955. memcpy(sband->bitrates, &ath5k_rates[4],
  956. sizeof(struct ieee80211_rate) * 8);
  957. sband->n_bitrates = 8;
  958. sband->channels = &sc->channels[count_c];
  959. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  960. AR5K_MODE_11A, max_c);
  961. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  962. }
  963. ath5k_setup_rate_idx(sc, sband);
  964. ath5k_debug_dump_bands(sc);
  965. return 0;
  966. }
  967. /*
  968. * Set/change channels. We always reset the chip.
  969. * To accomplish this we must first cleanup any pending DMA,
  970. * then restart stuff after a la ath5k_init.
  971. *
  972. * Called with sc->lock.
  973. */
  974. static int
  975. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  976. {
  977. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  978. sc->curchan->center_freq, chan->center_freq);
  979. /*
  980. * To switch channels clear any pending DMA operations;
  981. * wait long enough for the RX fifo to drain, reset the
  982. * hardware at the new frequency, and then re-enable
  983. * the relevant bits of the h/w.
  984. */
  985. return ath5k_reset(sc, chan);
  986. }
  987. static void
  988. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  989. {
  990. sc->curmode = mode;
  991. if (mode == AR5K_MODE_11A) {
  992. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  993. } else {
  994. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  995. }
  996. }
  997. static void
  998. ath5k_mode_setup(struct ath5k_softc *sc)
  999. {
  1000. struct ath5k_hw *ah = sc->ah;
  1001. u32 rfilt;
  1002. /* configure rx filter */
  1003. rfilt = sc->filter_flags;
  1004. ath5k_hw_set_rx_filter(ah, rfilt);
  1005. if (ath5k_hw_hasbssidmask(ah))
  1006. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  1007. /* configure operational mode */
  1008. ath5k_hw_set_opmode(ah, sc->opmode);
  1009. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
  1010. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  1011. }
  1012. static inline int
  1013. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  1014. {
  1015. int rix;
  1016. /* return base rate on errors */
  1017. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  1018. "hw_rix out of bounds: %x\n", hw_rix))
  1019. return 0;
  1020. rix = sc->rate_idx[sc->curband->band][hw_rix];
  1021. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  1022. rix = 0;
  1023. return rix;
  1024. }
  1025. /***************\
  1026. * Buffers setup *
  1027. \***************/
  1028. static
  1029. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  1030. {
  1031. struct ath_common *common = ath5k_hw_common(sc->ah);
  1032. struct sk_buff *skb;
  1033. /*
  1034. * Allocate buffer with headroom_needed space for the
  1035. * fake physical layer header at the start.
  1036. */
  1037. skb = ath_rxbuf_alloc(common,
  1038. common->rx_bufsize,
  1039. GFP_ATOMIC);
  1040. if (!skb) {
  1041. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1042. common->rx_bufsize);
  1043. return NULL;
  1044. }
  1045. *skb_addr = pci_map_single(sc->pdev,
  1046. skb->data, common->rx_bufsize,
  1047. PCI_DMA_FROMDEVICE);
  1048. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  1049. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1050. dev_kfree_skb(skb);
  1051. return NULL;
  1052. }
  1053. return skb;
  1054. }
  1055. static int
  1056. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1057. {
  1058. struct ath5k_hw *ah = sc->ah;
  1059. struct sk_buff *skb = bf->skb;
  1060. struct ath5k_desc *ds;
  1061. if (!skb) {
  1062. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  1063. if (!skb)
  1064. return -ENOMEM;
  1065. bf->skb = skb;
  1066. }
  1067. /*
  1068. * Setup descriptors. For receive we always terminate
  1069. * the descriptor list with a self-linked entry so we'll
  1070. * not get overrun under high load (as can happen with a
  1071. * 5212 when ANI processing enables PHY error frames).
  1072. *
  1073. * To insure the last descriptor is self-linked we create
  1074. * each descriptor as self-linked and add it to the end. As
  1075. * each additional descriptor is added the previous self-linked
  1076. * entry is ``fixed'' naturally. This should be safe even
  1077. * if DMA is happening. When processing RX interrupts we
  1078. * never remove/process the last, self-linked, entry on the
  1079. * descriptor list. This insures the hardware always has
  1080. * someplace to write a new frame.
  1081. */
  1082. ds = bf->desc;
  1083. ds->ds_link = bf->daddr; /* link to self */
  1084. ds->ds_data = bf->skbaddr;
  1085. ah->ah_setup_rx_desc(ah, ds,
  1086. skb_tailroom(skb), /* buffer size */
  1087. 0);
  1088. if (sc->rxlink != NULL)
  1089. *sc->rxlink = bf->daddr;
  1090. sc->rxlink = &ds->ds_link;
  1091. return 0;
  1092. }
  1093. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  1094. {
  1095. struct ieee80211_hdr *hdr;
  1096. enum ath5k_pkt_type htype;
  1097. __le16 fc;
  1098. hdr = (struct ieee80211_hdr *)skb->data;
  1099. fc = hdr->frame_control;
  1100. if (ieee80211_is_beacon(fc))
  1101. htype = AR5K_PKT_TYPE_BEACON;
  1102. else if (ieee80211_is_probe_resp(fc))
  1103. htype = AR5K_PKT_TYPE_PROBE_RESP;
  1104. else if (ieee80211_is_atim(fc))
  1105. htype = AR5K_PKT_TYPE_ATIM;
  1106. else if (ieee80211_is_pspoll(fc))
  1107. htype = AR5K_PKT_TYPE_PSPOLL;
  1108. else
  1109. htype = AR5K_PKT_TYPE_NORMAL;
  1110. return htype;
  1111. }
  1112. static int
  1113. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  1114. struct ath5k_txq *txq, int padsize)
  1115. {
  1116. struct ath5k_hw *ah = sc->ah;
  1117. struct ath5k_desc *ds = bf->desc;
  1118. struct sk_buff *skb = bf->skb;
  1119. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1120. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1121. struct ieee80211_rate *rate;
  1122. unsigned int mrr_rate[3], mrr_tries[3];
  1123. int i, ret;
  1124. u16 hw_rate;
  1125. u16 cts_rate = 0;
  1126. u16 duration = 0;
  1127. u8 rc_flags;
  1128. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1129. /* XXX endianness */
  1130. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1131. PCI_DMA_TODEVICE);
  1132. rate = ieee80211_get_tx_rate(sc->hw, info);
  1133. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1134. flags |= AR5K_TXDESC_NOACK;
  1135. rc_flags = info->control.rates[0].flags;
  1136. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1137. rate->hw_value_short : rate->hw_value;
  1138. pktlen = skb->len;
  1139. /* FIXME: If we are in g mode and rate is a CCK rate
  1140. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1141. * from tx power (value is in dB units already) */
  1142. if (info->control.hw_key) {
  1143. keyidx = info->control.hw_key->hw_key_idx;
  1144. pktlen += info->control.hw_key->icv_len;
  1145. }
  1146. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1147. flags |= AR5K_TXDESC_RTSENA;
  1148. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1149. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1150. sc->vif, pktlen, info));
  1151. }
  1152. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1153. flags |= AR5K_TXDESC_CTSENA;
  1154. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1155. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1156. sc->vif, pktlen, info));
  1157. }
  1158. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1159. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1160. get_hw_packet_type(skb),
  1161. (sc->power_level * 2),
  1162. hw_rate,
  1163. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  1164. cts_rate, duration);
  1165. if (ret)
  1166. goto err_unmap;
  1167. memset(mrr_rate, 0, sizeof(mrr_rate));
  1168. memset(mrr_tries, 0, sizeof(mrr_tries));
  1169. for (i = 0; i < 3; i++) {
  1170. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1171. if (!rate)
  1172. break;
  1173. mrr_rate[i] = rate->hw_value;
  1174. mrr_tries[i] = info->control.rates[i + 1].count;
  1175. }
  1176. ah->ah_setup_mrr_tx_desc(ah, ds,
  1177. mrr_rate[0], mrr_tries[0],
  1178. mrr_rate[1], mrr_tries[1],
  1179. mrr_rate[2], mrr_tries[2]);
  1180. ds->ds_link = 0;
  1181. ds->ds_data = bf->skbaddr;
  1182. spin_lock_bh(&txq->lock);
  1183. list_add_tail(&bf->list, &txq->q);
  1184. if (txq->link == NULL) /* is this first packet? */
  1185. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1186. else /* no, so only link it */
  1187. *txq->link = bf->daddr;
  1188. txq->link = &ds->ds_link;
  1189. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1190. mmiowb();
  1191. spin_unlock_bh(&txq->lock);
  1192. return 0;
  1193. err_unmap:
  1194. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1195. return ret;
  1196. }
  1197. /*******************\
  1198. * Descriptors setup *
  1199. \*******************/
  1200. static int
  1201. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1202. {
  1203. struct ath5k_desc *ds;
  1204. struct ath5k_buf *bf;
  1205. dma_addr_t da;
  1206. unsigned int i;
  1207. int ret;
  1208. /* allocate descriptors */
  1209. sc->desc_len = sizeof(struct ath5k_desc) *
  1210. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1211. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1212. if (sc->desc == NULL) {
  1213. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1214. ret = -ENOMEM;
  1215. goto err;
  1216. }
  1217. ds = sc->desc;
  1218. da = sc->desc_daddr;
  1219. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1220. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1221. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1222. sizeof(struct ath5k_buf), GFP_KERNEL);
  1223. if (bf == NULL) {
  1224. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1225. ret = -ENOMEM;
  1226. goto err_free;
  1227. }
  1228. sc->bufptr = bf;
  1229. INIT_LIST_HEAD(&sc->rxbuf);
  1230. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1231. bf->desc = ds;
  1232. bf->daddr = da;
  1233. list_add_tail(&bf->list, &sc->rxbuf);
  1234. }
  1235. INIT_LIST_HEAD(&sc->txbuf);
  1236. sc->txbuf_len = ATH_TXBUF;
  1237. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1238. da += sizeof(*ds)) {
  1239. bf->desc = ds;
  1240. bf->daddr = da;
  1241. list_add_tail(&bf->list, &sc->txbuf);
  1242. }
  1243. /* beacon buffer */
  1244. bf->desc = ds;
  1245. bf->daddr = da;
  1246. sc->bbuf = bf;
  1247. return 0;
  1248. err_free:
  1249. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1250. err:
  1251. sc->desc = NULL;
  1252. return ret;
  1253. }
  1254. static void
  1255. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1256. {
  1257. struct ath5k_buf *bf;
  1258. ath5k_txbuf_free(sc, sc->bbuf);
  1259. list_for_each_entry(bf, &sc->txbuf, list)
  1260. ath5k_txbuf_free(sc, bf);
  1261. list_for_each_entry(bf, &sc->rxbuf, list)
  1262. ath5k_rxbuf_free(sc, bf);
  1263. /* Free memory associated with all descriptors */
  1264. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1265. kfree(sc->bufptr);
  1266. sc->bufptr = NULL;
  1267. }
  1268. /**************\
  1269. * Queues setup *
  1270. \**************/
  1271. static struct ath5k_txq *
  1272. ath5k_txq_setup(struct ath5k_softc *sc,
  1273. int qtype, int subtype)
  1274. {
  1275. struct ath5k_hw *ah = sc->ah;
  1276. struct ath5k_txq *txq;
  1277. struct ath5k_txq_info qi = {
  1278. .tqi_subtype = subtype,
  1279. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1280. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1281. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1282. };
  1283. int qnum;
  1284. /*
  1285. * Enable interrupts only for EOL and DESC conditions.
  1286. * We mark tx descriptors to receive a DESC interrupt
  1287. * when a tx queue gets deep; otherwise waiting for the
  1288. * EOL to reap descriptors. Note that this is done to
  1289. * reduce interrupt load and this only defers reaping
  1290. * descriptors, never transmitting frames. Aside from
  1291. * reducing interrupts this also permits more concurrency.
  1292. * The only potential downside is if the tx queue backs
  1293. * up in which case the top half of the kernel may backup
  1294. * due to a lack of tx descriptors.
  1295. */
  1296. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1297. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1298. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1299. if (qnum < 0) {
  1300. /*
  1301. * NB: don't print a message, this happens
  1302. * normally on parts with too few tx queues
  1303. */
  1304. return ERR_PTR(qnum);
  1305. }
  1306. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1307. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1308. qnum, ARRAY_SIZE(sc->txqs));
  1309. ath5k_hw_release_tx_queue(ah, qnum);
  1310. return ERR_PTR(-EINVAL);
  1311. }
  1312. txq = &sc->txqs[qnum];
  1313. if (!txq->setup) {
  1314. txq->qnum = qnum;
  1315. txq->link = NULL;
  1316. INIT_LIST_HEAD(&txq->q);
  1317. spin_lock_init(&txq->lock);
  1318. txq->setup = true;
  1319. }
  1320. return &sc->txqs[qnum];
  1321. }
  1322. static int
  1323. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1324. {
  1325. struct ath5k_txq_info qi = {
  1326. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1327. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1328. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1329. /* NB: for dynamic turbo, don't enable any other interrupts */
  1330. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1331. };
  1332. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1333. }
  1334. static int
  1335. ath5k_beaconq_config(struct ath5k_softc *sc)
  1336. {
  1337. struct ath5k_hw *ah = sc->ah;
  1338. struct ath5k_txq_info qi;
  1339. int ret;
  1340. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1341. if (ret)
  1342. goto err;
  1343. if (sc->opmode == NL80211_IFTYPE_AP ||
  1344. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1345. /*
  1346. * Always burst out beacon and CAB traffic
  1347. * (aifs = cwmin = cwmax = 0)
  1348. */
  1349. qi.tqi_aifs = 0;
  1350. qi.tqi_cw_min = 0;
  1351. qi.tqi_cw_max = 0;
  1352. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1353. /*
  1354. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1355. */
  1356. qi.tqi_aifs = 0;
  1357. qi.tqi_cw_min = 0;
  1358. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1359. }
  1360. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1361. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1362. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1363. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1364. if (ret) {
  1365. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1366. "hardware queue!\n", __func__);
  1367. goto err;
  1368. }
  1369. ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
  1370. if (ret)
  1371. goto err;
  1372. /* reconfigure cabq with ready time to 80% of beacon_interval */
  1373. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  1374. if (ret)
  1375. goto err;
  1376. qi.tqi_ready_time = (sc->bintval * 80) / 100;
  1377. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  1378. if (ret)
  1379. goto err;
  1380. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  1381. err:
  1382. return ret;
  1383. }
  1384. static void
  1385. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1386. {
  1387. struct ath5k_buf *bf, *bf0;
  1388. /*
  1389. * NB: this assumes output has been stopped and
  1390. * we do not need to block ath5k_tx_tasklet
  1391. */
  1392. spin_lock_bh(&txq->lock);
  1393. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1394. ath5k_debug_printtxbuf(sc, bf);
  1395. ath5k_txbuf_free(sc, bf);
  1396. spin_lock_bh(&sc->txbuflock);
  1397. list_move_tail(&bf->list, &sc->txbuf);
  1398. sc->txbuf_len++;
  1399. spin_unlock_bh(&sc->txbuflock);
  1400. }
  1401. txq->link = NULL;
  1402. spin_unlock_bh(&txq->lock);
  1403. }
  1404. /*
  1405. * Drain the transmit queues and reclaim resources.
  1406. */
  1407. static void
  1408. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1409. {
  1410. struct ath5k_hw *ah = sc->ah;
  1411. unsigned int i;
  1412. /* XXX return value */
  1413. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1414. /* don't touch the hardware if marked invalid */
  1415. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1416. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1417. ath5k_hw_get_txdp(ah, sc->bhalq));
  1418. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1419. if (sc->txqs[i].setup) {
  1420. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1421. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1422. "link %p\n",
  1423. sc->txqs[i].qnum,
  1424. ath5k_hw_get_txdp(ah,
  1425. sc->txqs[i].qnum),
  1426. sc->txqs[i].link);
  1427. }
  1428. }
  1429. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1430. if (sc->txqs[i].setup)
  1431. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1432. }
  1433. static void
  1434. ath5k_txq_release(struct ath5k_softc *sc)
  1435. {
  1436. struct ath5k_txq *txq = sc->txqs;
  1437. unsigned int i;
  1438. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1439. if (txq->setup) {
  1440. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1441. txq->setup = false;
  1442. }
  1443. }
  1444. /*************\
  1445. * RX Handling *
  1446. \*************/
  1447. /*
  1448. * Enable the receive h/w following a reset.
  1449. */
  1450. static int
  1451. ath5k_rx_start(struct ath5k_softc *sc)
  1452. {
  1453. struct ath5k_hw *ah = sc->ah;
  1454. struct ath_common *common = ath5k_hw_common(ah);
  1455. struct ath5k_buf *bf;
  1456. int ret;
  1457. common->rx_bufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
  1458. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  1459. common->cachelsz, common->rx_bufsize);
  1460. spin_lock_bh(&sc->rxbuflock);
  1461. sc->rxlink = NULL;
  1462. list_for_each_entry(bf, &sc->rxbuf, list) {
  1463. ret = ath5k_rxbuf_setup(sc, bf);
  1464. if (ret != 0) {
  1465. spin_unlock_bh(&sc->rxbuflock);
  1466. goto err;
  1467. }
  1468. }
  1469. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1470. ath5k_hw_set_rxdp(ah, bf->daddr);
  1471. spin_unlock_bh(&sc->rxbuflock);
  1472. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1473. ath5k_mode_setup(sc); /* set filters, etc. */
  1474. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1475. return 0;
  1476. err:
  1477. return ret;
  1478. }
  1479. /*
  1480. * Disable the receive h/w in preparation for a reset.
  1481. */
  1482. static void
  1483. ath5k_rx_stop(struct ath5k_softc *sc)
  1484. {
  1485. struct ath5k_hw *ah = sc->ah;
  1486. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1487. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1488. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1489. ath5k_debug_printrxbuffs(sc, ah);
  1490. sc->rxlink = NULL; /* just in case */
  1491. }
  1492. static unsigned int
  1493. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1494. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1495. {
  1496. struct ath5k_hw *ah = sc->ah;
  1497. struct ath_common *common = ath5k_hw_common(ah);
  1498. struct ieee80211_hdr *hdr = (void *)skb->data;
  1499. unsigned int keyix, hlen;
  1500. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1501. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1502. return RX_FLAG_DECRYPTED;
  1503. /* Apparently when a default key is used to decrypt the packet
  1504. the hw does not set the index used to decrypt. In such cases
  1505. get the index from the packet. */
  1506. hlen = ieee80211_hdrlen(hdr->frame_control);
  1507. if (ieee80211_has_protected(hdr->frame_control) &&
  1508. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1509. skb->len >= hlen + 4) {
  1510. keyix = skb->data[hlen + 3] >> 6;
  1511. if (test_bit(keyix, common->keymap))
  1512. return RX_FLAG_DECRYPTED;
  1513. }
  1514. return 0;
  1515. }
  1516. static void
  1517. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1518. struct ieee80211_rx_status *rxs)
  1519. {
  1520. struct ath_common *common = ath5k_hw_common(sc->ah);
  1521. u64 tsf, bc_tstamp;
  1522. u32 hw_tu;
  1523. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1524. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1525. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1526. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  1527. /*
  1528. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1529. * have updated the local TSF. We have to work around various
  1530. * hardware bugs, though...
  1531. */
  1532. tsf = ath5k_hw_get_tsf64(sc->ah);
  1533. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1534. hw_tu = TSF_TO_TU(tsf);
  1535. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1536. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1537. (unsigned long long)bc_tstamp,
  1538. (unsigned long long)rxs->mactime,
  1539. (unsigned long long)(rxs->mactime - bc_tstamp),
  1540. (unsigned long long)tsf);
  1541. /*
  1542. * Sometimes the HW will give us a wrong tstamp in the rx
  1543. * status, causing the timestamp extension to go wrong.
  1544. * (This seems to happen especially with beacon frames bigger
  1545. * than 78 byte (incl. FCS))
  1546. * But we know that the receive timestamp must be later than the
  1547. * timestamp of the beacon since HW must have synced to that.
  1548. *
  1549. * NOTE: here we assume mactime to be after the frame was
  1550. * received, not like mac80211 which defines it at the start.
  1551. */
  1552. if (bc_tstamp > rxs->mactime) {
  1553. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1554. "fixing mactime from %llx to %llx\n",
  1555. (unsigned long long)rxs->mactime,
  1556. (unsigned long long)tsf);
  1557. rxs->mactime = tsf;
  1558. }
  1559. /*
  1560. * Local TSF might have moved higher than our beacon timers,
  1561. * in that case we have to update them to continue sending
  1562. * beacons. This also takes care of synchronizing beacon sending
  1563. * times with other stations.
  1564. */
  1565. if (hw_tu >= sc->nexttbtt)
  1566. ath5k_beacon_update_timers(sc, bc_tstamp);
  1567. }
  1568. }
  1569. static void
  1570. ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
  1571. {
  1572. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1573. struct ath5k_hw *ah = sc->ah;
  1574. struct ath_common *common = ath5k_hw_common(ah);
  1575. /* only beacons from our BSSID */
  1576. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1577. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
  1578. return;
  1579. ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
  1580. rssi);
  1581. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1582. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1583. }
  1584. /*
  1585. * Compute padding position. skb must contains an IEEE 802.11 frame
  1586. */
  1587. static int ath5k_common_padpos(struct sk_buff *skb)
  1588. {
  1589. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1590. __le16 frame_control = hdr->frame_control;
  1591. int padpos = 24;
  1592. if (ieee80211_has_a4(frame_control)) {
  1593. padpos += ETH_ALEN;
  1594. }
  1595. if (ieee80211_is_data_qos(frame_control)) {
  1596. padpos += IEEE80211_QOS_CTL_LEN;
  1597. }
  1598. return padpos;
  1599. }
  1600. /*
  1601. * This function expects a 802.11 frame and returns the number of
  1602. * bytes added, or -1 if we don't have enought header room.
  1603. */
  1604. static int ath5k_add_padding(struct sk_buff *skb)
  1605. {
  1606. int padpos = ath5k_common_padpos(skb);
  1607. int padsize = padpos & 3;
  1608. if (padsize && skb->len>padpos) {
  1609. if (skb_headroom(skb) < padsize)
  1610. return -1;
  1611. skb_push(skb, padsize);
  1612. memmove(skb->data, skb->data+padsize, padpos);
  1613. return padsize;
  1614. }
  1615. return 0;
  1616. }
  1617. /*
  1618. * This function expects a 802.11 frame and returns the number of
  1619. * bytes removed
  1620. */
  1621. static int ath5k_remove_padding(struct sk_buff *skb)
  1622. {
  1623. int padpos = ath5k_common_padpos(skb);
  1624. int padsize = padpos & 3;
  1625. if (padsize && skb->len>=padpos+padsize) {
  1626. memmove(skb->data + padsize, skb->data, padpos);
  1627. skb_pull(skb, padsize);
  1628. return padsize;
  1629. }
  1630. return 0;
  1631. }
  1632. static void
  1633. ath5k_tasklet_rx(unsigned long data)
  1634. {
  1635. struct ieee80211_rx_status *rxs;
  1636. struct ath5k_rx_status rs = {};
  1637. struct sk_buff *skb, *next_skb;
  1638. dma_addr_t next_skb_addr;
  1639. struct ath5k_softc *sc = (void *)data;
  1640. struct ath5k_hw *ah = sc->ah;
  1641. struct ath_common *common = ath5k_hw_common(ah);
  1642. struct ath5k_buf *bf;
  1643. struct ath5k_desc *ds;
  1644. int ret;
  1645. int rx_flag;
  1646. spin_lock(&sc->rxbuflock);
  1647. if (list_empty(&sc->rxbuf)) {
  1648. ATH5K_WARN(sc, "empty rx buf pool\n");
  1649. goto unlock;
  1650. }
  1651. do {
  1652. rx_flag = 0;
  1653. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1654. BUG_ON(bf->skb == NULL);
  1655. skb = bf->skb;
  1656. ds = bf->desc;
  1657. /* bail if HW is still using self-linked descriptor */
  1658. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1659. break;
  1660. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1661. if (unlikely(ret == -EINPROGRESS))
  1662. break;
  1663. else if (unlikely(ret)) {
  1664. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1665. sc->stats.rxerr_proc++;
  1666. spin_unlock(&sc->rxbuflock);
  1667. return;
  1668. }
  1669. sc->stats.rx_all_count++;
  1670. if (unlikely(rs.rs_more)) {
  1671. ATH5K_WARN(sc, "unsupported jumbo\n");
  1672. sc->stats.rxerr_jumbo++;
  1673. goto next;
  1674. }
  1675. if (unlikely(rs.rs_status)) {
  1676. if (rs.rs_status & AR5K_RXERR_CRC)
  1677. sc->stats.rxerr_crc++;
  1678. if (rs.rs_status & AR5K_RXERR_FIFO)
  1679. sc->stats.rxerr_fifo++;
  1680. if (rs.rs_status & AR5K_RXERR_PHY) {
  1681. sc->stats.rxerr_phy++;
  1682. if (rs.rs_phyerr > 0 && rs.rs_phyerr < 32)
  1683. sc->stats.rxerr_phy_code[rs.rs_phyerr]++;
  1684. goto next;
  1685. }
  1686. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1687. /*
  1688. * Decrypt error. If the error occurred
  1689. * because there was no hardware key, then
  1690. * let the frame through so the upper layers
  1691. * can process it. This is necessary for 5210
  1692. * parts which have no way to setup a ``clear''
  1693. * key cache entry.
  1694. *
  1695. * XXX do key cache faulting
  1696. */
  1697. sc->stats.rxerr_decrypt++;
  1698. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1699. !(rs.rs_status & AR5K_RXERR_CRC))
  1700. goto accept;
  1701. }
  1702. if (rs.rs_status & AR5K_RXERR_MIC) {
  1703. rx_flag |= RX_FLAG_MMIC_ERROR;
  1704. sc->stats.rxerr_mic++;
  1705. goto accept;
  1706. }
  1707. /* let crypto-error packets fall through in MNTR */
  1708. if ((rs.rs_status &
  1709. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1710. sc->opmode != NL80211_IFTYPE_MONITOR)
  1711. goto next;
  1712. }
  1713. accept:
  1714. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1715. /*
  1716. * If we can't replace bf->skb with a new skb under memory
  1717. * pressure, just skip this packet
  1718. */
  1719. if (!next_skb)
  1720. goto next;
  1721. pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
  1722. PCI_DMA_FROMDEVICE);
  1723. skb_put(skb, rs.rs_datalen);
  1724. /* The MAC header is padded to have 32-bit boundary if the
  1725. * packet payload is non-zero. The general calculation for
  1726. * padsize would take into account odd header lengths:
  1727. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1728. * even-length headers are used, padding can only be 0 or 2
  1729. * bytes and we can optimize this a bit. In addition, we must
  1730. * not try to remove padding from short control frames that do
  1731. * not have payload. */
  1732. ath5k_remove_padding(skb);
  1733. rxs = IEEE80211_SKB_RXCB(skb);
  1734. /*
  1735. * always extend the mac timestamp, since this information is
  1736. * also needed for proper IBSS merging.
  1737. *
  1738. * XXX: it might be too late to do it here, since rs_tstamp is
  1739. * 15bit only. that means TSF extension has to be done within
  1740. * 32768usec (about 32ms). it might be necessary to move this to
  1741. * the interrupt handler, like it is done in madwifi.
  1742. *
  1743. * Unfortunately we don't know when the hardware takes the rx
  1744. * timestamp (beginning of phy frame, data frame, end of rx?).
  1745. * The only thing we know is that it is hardware specific...
  1746. * On AR5213 it seems the rx timestamp is at the end of the
  1747. * frame, but i'm not sure.
  1748. *
  1749. * NOTE: mac80211 defines mactime at the beginning of the first
  1750. * data symbol. Since we don't have any time references it's
  1751. * impossible to comply to that. This affects IBSS merge only
  1752. * right now, so it's not too bad...
  1753. */
  1754. rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1755. rxs->flag = rx_flag | RX_FLAG_TSFT;
  1756. rxs->freq = sc->curchan->center_freq;
  1757. rxs->band = sc->curband->band;
  1758. rxs->noise = sc->ah->ah_noise_floor;
  1759. rxs->signal = rxs->noise + rs.rs_rssi;
  1760. rxs->antenna = rs.rs_antenna;
  1761. if (rs.rs_antenna > 0 && rs.rs_antenna < 5)
  1762. sc->stats.antenna_rx[rs.rs_antenna]++;
  1763. else
  1764. sc->stats.antenna_rx[0]++; /* invalid */
  1765. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1766. rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1767. if (rxs->rate_idx >= 0 && rs.rs_rate ==
  1768. sc->curband->bitrates[rxs->rate_idx].hw_value_short)
  1769. rxs->flag |= RX_FLAG_SHORTPRE;
  1770. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1771. ath5k_update_beacon_rssi(sc, skb, rs.rs_rssi);
  1772. /* check beacons in IBSS mode */
  1773. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1774. ath5k_check_ibss_tsf(sc, skb, rxs);
  1775. ieee80211_rx(sc->hw, skb);
  1776. bf->skb = next_skb;
  1777. bf->skbaddr = next_skb_addr;
  1778. next:
  1779. list_move_tail(&bf->list, &sc->rxbuf);
  1780. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1781. unlock:
  1782. spin_unlock(&sc->rxbuflock);
  1783. }
  1784. /*************\
  1785. * TX Handling *
  1786. \*************/
  1787. static void
  1788. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1789. {
  1790. struct ath5k_tx_status ts = {};
  1791. struct ath5k_buf *bf, *bf0;
  1792. struct ath5k_desc *ds;
  1793. struct sk_buff *skb;
  1794. struct ieee80211_tx_info *info;
  1795. int i, ret;
  1796. spin_lock(&txq->lock);
  1797. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1798. ds = bf->desc;
  1799. /*
  1800. * It's possible that the hardware can say the buffer is
  1801. * completed when it hasn't yet loaded the ds_link from
  1802. * host memory and moved on. If there are more TX
  1803. * descriptors in the queue, wait for TXDP to change
  1804. * before processing this one.
  1805. */
  1806. if (ath5k_hw_get_txdp(sc->ah, txq->qnum) == bf->daddr &&
  1807. !list_is_last(&bf->list, &txq->q))
  1808. break;
  1809. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1810. if (unlikely(ret == -EINPROGRESS))
  1811. break;
  1812. else if (unlikely(ret)) {
  1813. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1814. ret, txq->qnum);
  1815. break;
  1816. }
  1817. sc->stats.tx_all_count++;
  1818. skb = bf->skb;
  1819. info = IEEE80211_SKB_CB(skb);
  1820. bf->skb = NULL;
  1821. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1822. PCI_DMA_TODEVICE);
  1823. ieee80211_tx_info_clear_status(info);
  1824. for (i = 0; i < 4; i++) {
  1825. struct ieee80211_tx_rate *r =
  1826. &info->status.rates[i];
  1827. if (ts.ts_rate[i]) {
  1828. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1829. r->count = ts.ts_retry[i];
  1830. } else {
  1831. r->idx = -1;
  1832. r->count = 0;
  1833. }
  1834. }
  1835. /* count the successful attempt as well */
  1836. info->status.rates[ts.ts_final_idx].count++;
  1837. if (unlikely(ts.ts_status)) {
  1838. sc->stats.ack_fail++;
  1839. if (ts.ts_status & AR5K_TXERR_FILT) {
  1840. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1841. sc->stats.txerr_filt++;
  1842. }
  1843. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1844. sc->stats.txerr_retry++;
  1845. if (ts.ts_status & AR5K_TXERR_FIFO)
  1846. sc->stats.txerr_fifo++;
  1847. } else {
  1848. info->flags |= IEEE80211_TX_STAT_ACK;
  1849. info->status.ack_signal = ts.ts_rssi;
  1850. }
  1851. /*
  1852. * Remove MAC header padding before giving the frame
  1853. * back to mac80211.
  1854. */
  1855. ath5k_remove_padding(skb);
  1856. if (ts.ts_antenna > 0 && ts.ts_antenna < 5)
  1857. sc->stats.antenna_tx[ts.ts_antenna]++;
  1858. else
  1859. sc->stats.antenna_tx[0]++; /* invalid */
  1860. ieee80211_tx_status(sc->hw, skb);
  1861. spin_lock(&sc->txbuflock);
  1862. list_move_tail(&bf->list, &sc->txbuf);
  1863. sc->txbuf_len++;
  1864. spin_unlock(&sc->txbuflock);
  1865. }
  1866. if (likely(list_empty(&txq->q)))
  1867. txq->link = NULL;
  1868. spin_unlock(&txq->lock);
  1869. if (sc->txbuf_len > ATH_TXBUF / 5)
  1870. ieee80211_wake_queues(sc->hw);
  1871. }
  1872. static void
  1873. ath5k_tasklet_tx(unsigned long data)
  1874. {
  1875. int i;
  1876. struct ath5k_softc *sc = (void *)data;
  1877. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1878. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1879. ath5k_tx_processq(sc, &sc->txqs[i]);
  1880. }
  1881. /*****************\
  1882. * Beacon handling *
  1883. \*****************/
  1884. /*
  1885. * Setup the beacon frame for transmit.
  1886. */
  1887. static int
  1888. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1889. {
  1890. struct sk_buff *skb = bf->skb;
  1891. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1892. struct ath5k_hw *ah = sc->ah;
  1893. struct ath5k_desc *ds;
  1894. int ret = 0;
  1895. u8 antenna;
  1896. u32 flags;
  1897. const int padsize = 0;
  1898. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1899. PCI_DMA_TODEVICE);
  1900. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1901. "skbaddr %llx\n", skb, skb->data, skb->len,
  1902. (unsigned long long)bf->skbaddr);
  1903. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1904. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1905. return -EIO;
  1906. }
  1907. ds = bf->desc;
  1908. antenna = ah->ah_tx_ant;
  1909. flags = AR5K_TXDESC_NOACK;
  1910. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1911. ds->ds_link = bf->daddr; /* self-linked */
  1912. flags |= AR5K_TXDESC_VEOL;
  1913. } else
  1914. ds->ds_link = 0;
  1915. /*
  1916. * If we use multiple antennas on AP and use
  1917. * the Sectored AP scenario, switch antenna every
  1918. * 4 beacons to make sure everybody hears our AP.
  1919. * When a client tries to associate, hw will keep
  1920. * track of the tx antenna to be used for this client
  1921. * automaticaly, based on ACKed packets.
  1922. *
  1923. * Note: AP still listens and transmits RTS on the
  1924. * default antenna which is supposed to be an omni.
  1925. *
  1926. * Note2: On sectored scenarios it's possible to have
  1927. * multiple antennas (1omni -the default- and 14 sectors)
  1928. * so if we choose to actually support this mode we need
  1929. * to allow user to set how many antennas we have and tweak
  1930. * the code below to send beacons on all of them.
  1931. */
  1932. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1933. antenna = sc->bsent & 4 ? 2 : 1;
  1934. /* FIXME: If we are in g mode and rate is a CCK rate
  1935. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1936. * from tx power (value is in dB units already) */
  1937. ds->ds_data = bf->skbaddr;
  1938. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1939. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1940. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1941. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1942. 1, AR5K_TXKEYIX_INVALID,
  1943. antenna, flags, 0, 0);
  1944. if (ret)
  1945. goto err_unmap;
  1946. return 0;
  1947. err_unmap:
  1948. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1949. return ret;
  1950. }
  1951. /*
  1952. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1953. * frame contents are done as needed and the slot time is
  1954. * also adjusted based on current state.
  1955. *
  1956. * This is called from software irq context (beacontq or restq
  1957. * tasklets) or user context from ath5k_beacon_config.
  1958. */
  1959. static void
  1960. ath5k_beacon_send(struct ath5k_softc *sc)
  1961. {
  1962. struct ath5k_buf *bf = sc->bbuf;
  1963. struct ath5k_hw *ah = sc->ah;
  1964. struct sk_buff *skb;
  1965. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1966. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1967. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1968. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1969. return;
  1970. }
  1971. /*
  1972. * Check if the previous beacon has gone out. If
  1973. * not don't don't try to post another, skip this
  1974. * period and wait for the next. Missed beacons
  1975. * indicate a problem and should not occur. If we
  1976. * miss too many consecutive beacons reset the device.
  1977. */
  1978. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1979. sc->bmisscount++;
  1980. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1981. "missed %u consecutive beacons\n", sc->bmisscount);
  1982. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1983. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1984. "stuck beacon time (%u missed)\n",
  1985. sc->bmisscount);
  1986. tasklet_schedule(&sc->restq);
  1987. }
  1988. return;
  1989. }
  1990. if (unlikely(sc->bmisscount != 0)) {
  1991. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1992. "resume beacon xmit after %u misses\n",
  1993. sc->bmisscount);
  1994. sc->bmisscount = 0;
  1995. }
  1996. /*
  1997. * Stop any current dma and put the new frame on the queue.
  1998. * This should never fail since we check above that no frames
  1999. * are still pending on the queue.
  2000. */
  2001. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  2002. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  2003. /* NB: hw still stops DMA, so proceed */
  2004. }
  2005. /* refresh the beacon for AP mode */
  2006. if (sc->opmode == NL80211_IFTYPE_AP)
  2007. ath5k_beacon_update(sc->hw, sc->vif);
  2008. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  2009. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  2010. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  2011. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  2012. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  2013. while (skb) {
  2014. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  2015. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  2016. }
  2017. sc->bsent++;
  2018. }
  2019. /**
  2020. * ath5k_beacon_update_timers - update beacon timers
  2021. *
  2022. * @sc: struct ath5k_softc pointer we are operating on
  2023. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  2024. * beacon timer update based on the current HW TSF.
  2025. *
  2026. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  2027. * of a received beacon or the current local hardware TSF and write it to the
  2028. * beacon timer registers.
  2029. *
  2030. * This is called in a variety of situations, e.g. when a beacon is received,
  2031. * when a TSF update has been detected, but also when an new IBSS is created or
  2032. * when we otherwise know we have to update the timers, but we keep it in this
  2033. * function to have it all together in one place.
  2034. */
  2035. static void
  2036. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  2037. {
  2038. struct ath5k_hw *ah = sc->ah;
  2039. u32 nexttbtt, intval, hw_tu, bc_tu;
  2040. u64 hw_tsf;
  2041. intval = sc->bintval & AR5K_BEACON_PERIOD;
  2042. if (WARN_ON(!intval))
  2043. return;
  2044. /* beacon TSF converted to TU */
  2045. bc_tu = TSF_TO_TU(bc_tsf);
  2046. /* current TSF converted to TU */
  2047. hw_tsf = ath5k_hw_get_tsf64(ah);
  2048. hw_tu = TSF_TO_TU(hw_tsf);
  2049. #define FUDGE 3
  2050. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  2051. if (bc_tsf == -1) {
  2052. /*
  2053. * no beacons received, called internally.
  2054. * just need to refresh timers based on HW TSF.
  2055. */
  2056. nexttbtt = roundup(hw_tu + FUDGE, intval);
  2057. } else if (bc_tsf == 0) {
  2058. /*
  2059. * no beacon received, probably called by ath5k_reset_tsf().
  2060. * reset TSF to start with 0.
  2061. */
  2062. nexttbtt = intval;
  2063. intval |= AR5K_BEACON_RESET_TSF;
  2064. } else if (bc_tsf > hw_tsf) {
  2065. /*
  2066. * beacon received, SW merge happend but HW TSF not yet updated.
  2067. * not possible to reconfigure timers yet, but next time we
  2068. * receive a beacon with the same BSSID, the hardware will
  2069. * automatically update the TSF and then we need to reconfigure
  2070. * the timers.
  2071. */
  2072. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  2073. "need to wait for HW TSF sync\n");
  2074. return;
  2075. } else {
  2076. /*
  2077. * most important case for beacon synchronization between STA.
  2078. *
  2079. * beacon received and HW TSF has been already updated by HW.
  2080. * update next TBTT based on the TSF of the beacon, but make
  2081. * sure it is ahead of our local TSF timer.
  2082. */
  2083. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  2084. }
  2085. #undef FUDGE
  2086. sc->nexttbtt = nexttbtt;
  2087. intval |= AR5K_BEACON_ENA;
  2088. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  2089. /*
  2090. * debugging output last in order to preserve the time critical aspect
  2091. * of this function
  2092. */
  2093. if (bc_tsf == -1)
  2094. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  2095. "reconfigured timers based on HW TSF\n");
  2096. else if (bc_tsf == 0)
  2097. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  2098. "reset HW TSF and timers\n");
  2099. else
  2100. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  2101. "updated timers based on beacon TSF\n");
  2102. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  2103. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  2104. (unsigned long long) bc_tsf,
  2105. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  2106. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  2107. intval & AR5K_BEACON_PERIOD,
  2108. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  2109. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  2110. }
  2111. /**
  2112. * ath5k_beacon_config - Configure the beacon queues and interrupts
  2113. *
  2114. * @sc: struct ath5k_softc pointer we are operating on
  2115. *
  2116. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  2117. * interrupts to detect TSF updates only.
  2118. */
  2119. static void
  2120. ath5k_beacon_config(struct ath5k_softc *sc)
  2121. {
  2122. struct ath5k_hw *ah = sc->ah;
  2123. unsigned long flags;
  2124. spin_lock_irqsave(&sc->block, flags);
  2125. sc->bmisscount = 0;
  2126. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  2127. if (sc->enable_beacon) {
  2128. /*
  2129. * In IBSS mode we use a self-linked tx descriptor and let the
  2130. * hardware send the beacons automatically. We have to load it
  2131. * only once here.
  2132. * We use the SWBA interrupt only to keep track of the beacon
  2133. * timers in order to detect automatic TSF updates.
  2134. */
  2135. ath5k_beaconq_config(sc);
  2136. sc->imask |= AR5K_INT_SWBA;
  2137. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2138. if (ath5k_hw_hasveol(ah))
  2139. ath5k_beacon_send(sc);
  2140. } else
  2141. ath5k_beacon_update_timers(sc, -1);
  2142. } else {
  2143. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  2144. }
  2145. ath5k_hw_set_imr(ah, sc->imask);
  2146. mmiowb();
  2147. spin_unlock_irqrestore(&sc->block, flags);
  2148. }
  2149. static void ath5k_tasklet_beacon(unsigned long data)
  2150. {
  2151. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  2152. /*
  2153. * Software beacon alert--time to send a beacon.
  2154. *
  2155. * In IBSS mode we use this interrupt just to
  2156. * keep track of the next TBTT (target beacon
  2157. * transmission time) in order to detect wether
  2158. * automatic TSF updates happened.
  2159. */
  2160. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2161. /* XXX: only if VEOL suppported */
  2162. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  2163. sc->nexttbtt += sc->bintval;
  2164. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2165. "SWBA nexttbtt: %x hw_tu: %x "
  2166. "TSF: %llx\n",
  2167. sc->nexttbtt,
  2168. TSF_TO_TU(tsf),
  2169. (unsigned long long) tsf);
  2170. } else {
  2171. spin_lock(&sc->block);
  2172. ath5k_beacon_send(sc);
  2173. spin_unlock(&sc->block);
  2174. }
  2175. }
  2176. /********************\
  2177. * Interrupt handling *
  2178. \********************/
  2179. static int
  2180. ath5k_init(struct ath5k_softc *sc)
  2181. {
  2182. struct ath5k_hw *ah = sc->ah;
  2183. int ret, i;
  2184. mutex_lock(&sc->lock);
  2185. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2186. /*
  2187. * Stop anything previously setup. This is safe
  2188. * no matter this is the first time through or not.
  2189. */
  2190. ath5k_stop_locked(sc);
  2191. /*
  2192. * The basic interface to setting the hardware in a good
  2193. * state is ``reset''. On return the hardware is known to
  2194. * be powered up and with interrupts disabled. This must
  2195. * be followed by initialization of the appropriate bits
  2196. * and then setup of the interrupt mask.
  2197. */
  2198. sc->curchan = sc->hw->conf.channel;
  2199. sc->curband = &sc->sbands[sc->curchan->band];
  2200. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2201. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2202. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  2203. ret = ath5k_reset(sc, NULL);
  2204. if (ret)
  2205. goto done;
  2206. ath5k_rfkill_hw_start(ah);
  2207. /*
  2208. * Reset the key cache since some parts do not reset the
  2209. * contents on initial power up or resume from suspend.
  2210. */
  2211. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2212. ath5k_hw_reset_key(ah, i);
  2213. ath5k_hw_set_ack_bitrate_high(ah, true);
  2214. ret = 0;
  2215. done:
  2216. mmiowb();
  2217. mutex_unlock(&sc->lock);
  2218. return ret;
  2219. }
  2220. static int
  2221. ath5k_stop_locked(struct ath5k_softc *sc)
  2222. {
  2223. struct ath5k_hw *ah = sc->ah;
  2224. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2225. test_bit(ATH_STAT_INVALID, sc->status));
  2226. /*
  2227. * Shutdown the hardware and driver:
  2228. * stop output from above
  2229. * disable interrupts
  2230. * turn off timers
  2231. * turn off the radio
  2232. * clear transmit machinery
  2233. * clear receive machinery
  2234. * drain and release tx queues
  2235. * reclaim beacon resources
  2236. * power down hardware
  2237. *
  2238. * Note that some of this work is not possible if the
  2239. * hardware is gone (invalid).
  2240. */
  2241. ieee80211_stop_queues(sc->hw);
  2242. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2243. ath5k_led_off(sc);
  2244. ath5k_hw_set_imr(ah, 0);
  2245. synchronize_irq(sc->pdev->irq);
  2246. }
  2247. ath5k_txq_cleanup(sc);
  2248. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2249. ath5k_rx_stop(sc);
  2250. ath5k_hw_phy_disable(ah);
  2251. } else
  2252. sc->rxlink = NULL;
  2253. return 0;
  2254. }
  2255. /*
  2256. * Stop the device, grabbing the top-level lock to protect
  2257. * against concurrent entry through ath5k_init (which can happen
  2258. * if another thread does a system call and the thread doing the
  2259. * stop is preempted).
  2260. */
  2261. static int
  2262. ath5k_stop_hw(struct ath5k_softc *sc)
  2263. {
  2264. int ret;
  2265. mutex_lock(&sc->lock);
  2266. ret = ath5k_stop_locked(sc);
  2267. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2268. /*
  2269. * Don't set the card in full sleep mode!
  2270. *
  2271. * a) When the device is in this state it must be carefully
  2272. * woken up or references to registers in the PCI clock
  2273. * domain may freeze the bus (and system). This varies
  2274. * by chip and is mostly an issue with newer parts
  2275. * (madwifi sources mentioned srev >= 0x78) that go to
  2276. * sleep more quickly.
  2277. *
  2278. * b) On older chips full sleep results a weird behaviour
  2279. * during wakeup. I tested various cards with srev < 0x78
  2280. * and they don't wake up after module reload, a second
  2281. * module reload is needed to bring the card up again.
  2282. *
  2283. * Until we figure out what's going on don't enable
  2284. * full chip reset on any chip (this is what Legacy HAL
  2285. * and Sam's HAL do anyway). Instead Perform a full reset
  2286. * on the device (same as initial state after attach) and
  2287. * leave it idle (keep MAC/BB on warm reset) */
  2288. ret = ath5k_hw_on_hold(sc->ah);
  2289. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2290. "putting device to sleep\n");
  2291. }
  2292. ath5k_txbuf_free(sc, sc->bbuf);
  2293. mmiowb();
  2294. mutex_unlock(&sc->lock);
  2295. tasklet_kill(&sc->rxtq);
  2296. tasklet_kill(&sc->txtq);
  2297. tasklet_kill(&sc->restq);
  2298. tasklet_kill(&sc->calib);
  2299. tasklet_kill(&sc->beacontq);
  2300. tasklet_kill(&sc->ani_tasklet);
  2301. ath5k_rfkill_hw_stop(sc->ah);
  2302. return ret;
  2303. }
  2304. static void
  2305. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  2306. {
  2307. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  2308. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
  2309. /* run ANI only when full calibration is not active */
  2310. ah->ah_cal_next_ani = jiffies +
  2311. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  2312. tasklet_schedule(&ah->ah_sc->ani_tasklet);
  2313. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  2314. ah->ah_cal_next_full = jiffies +
  2315. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  2316. tasklet_schedule(&ah->ah_sc->calib);
  2317. }
  2318. /* we could use SWI to generate enough interrupts to meet our
  2319. * calibration interval requirements, if necessary:
  2320. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  2321. }
  2322. static irqreturn_t
  2323. ath5k_intr(int irq, void *dev_id)
  2324. {
  2325. struct ath5k_softc *sc = dev_id;
  2326. struct ath5k_hw *ah = sc->ah;
  2327. enum ath5k_int status;
  2328. unsigned int counter = 1000;
  2329. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2330. !ath5k_hw_is_intr_pending(ah)))
  2331. return IRQ_NONE;
  2332. do {
  2333. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2334. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2335. status, sc->imask);
  2336. if (unlikely(status & AR5K_INT_FATAL)) {
  2337. /*
  2338. * Fatal errors are unrecoverable.
  2339. * Typically these are caused by DMA errors.
  2340. */
  2341. tasklet_schedule(&sc->restq);
  2342. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2343. /*
  2344. * Receive buffers are full. Either the bus is busy or
  2345. * the CPU is not fast enough to process all received
  2346. * frames.
  2347. * Older chipsets need a reset to come out of this
  2348. * condition, but we treat it as RX for newer chips.
  2349. * We don't know exactly which versions need a reset -
  2350. * this guess is copied from the HAL.
  2351. */
  2352. sc->stats.rxorn_intr++;
  2353. if (ah->ah_mac_srev < AR5K_SREV_AR5212)
  2354. tasklet_schedule(&sc->restq);
  2355. else
  2356. tasklet_schedule(&sc->rxtq);
  2357. } else {
  2358. if (status & AR5K_INT_SWBA) {
  2359. tasklet_hi_schedule(&sc->beacontq);
  2360. }
  2361. if (status & AR5K_INT_RXEOL) {
  2362. /*
  2363. * NB: the hardware should re-read the link when
  2364. * RXE bit is written, but it doesn't work at
  2365. * least on older hardware revs.
  2366. */
  2367. sc->rxlink = NULL;
  2368. }
  2369. if (status & AR5K_INT_TXURN) {
  2370. /* bump tx trigger level */
  2371. ath5k_hw_update_tx_triglevel(ah, true);
  2372. }
  2373. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2374. tasklet_schedule(&sc->rxtq);
  2375. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2376. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2377. tasklet_schedule(&sc->txtq);
  2378. if (status & AR5K_INT_BMISS) {
  2379. /* TODO */
  2380. }
  2381. if (status & AR5K_INT_MIB) {
  2382. sc->stats.mib_intr++;
  2383. ath5k_hw_update_mib_counters(ah);
  2384. ath5k_ani_mib_intr(ah);
  2385. }
  2386. if (status & AR5K_INT_GPIO)
  2387. tasklet_schedule(&sc->rf_kill.toggleq);
  2388. }
  2389. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  2390. if (unlikely(!counter))
  2391. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2392. ath5k_intr_calibration_poll(ah);
  2393. return IRQ_HANDLED;
  2394. }
  2395. static void
  2396. ath5k_tasklet_reset(unsigned long data)
  2397. {
  2398. struct ath5k_softc *sc = (void *)data;
  2399. ath5k_reset_wake(sc);
  2400. }
  2401. /*
  2402. * Periodically recalibrate the PHY to account
  2403. * for temperature/environment changes.
  2404. */
  2405. static void
  2406. ath5k_tasklet_calibrate(unsigned long data)
  2407. {
  2408. struct ath5k_softc *sc = (void *)data;
  2409. struct ath5k_hw *ah = sc->ah;
  2410. /* Only full calibration for now */
  2411. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  2412. /* Stop queues so that calibration
  2413. * doesn't interfere with tx */
  2414. ieee80211_stop_queues(sc->hw);
  2415. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2416. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2417. sc->curchan->hw_value);
  2418. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2419. /*
  2420. * Rfgain is out of bounds, reset the chip
  2421. * to load new gain values.
  2422. */
  2423. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2424. ath5k_reset(sc, sc->curchan);
  2425. }
  2426. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2427. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2428. ieee80211_frequency_to_channel(
  2429. sc->curchan->center_freq));
  2430. /* Wake queues */
  2431. ieee80211_wake_queues(sc->hw);
  2432. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  2433. }
  2434. static void
  2435. ath5k_tasklet_ani(unsigned long data)
  2436. {
  2437. struct ath5k_softc *sc = (void *)data;
  2438. struct ath5k_hw *ah = sc->ah;
  2439. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  2440. ath5k_ani_calibration(ah);
  2441. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  2442. }
  2443. /********************\
  2444. * Mac80211 functions *
  2445. \********************/
  2446. static int
  2447. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2448. {
  2449. struct ath5k_softc *sc = hw->priv;
  2450. return ath5k_tx_queue(hw, skb, sc->txq);
  2451. }
  2452. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  2453. struct ath5k_txq *txq)
  2454. {
  2455. struct ath5k_softc *sc = hw->priv;
  2456. struct ath5k_buf *bf;
  2457. unsigned long flags;
  2458. int padsize;
  2459. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2460. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2461. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2462. /*
  2463. * the hardware expects the header padded to 4 byte boundaries
  2464. * if this is not the case we add the padding after the header
  2465. */
  2466. padsize = ath5k_add_padding(skb);
  2467. if (padsize < 0) {
  2468. ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
  2469. " headroom to pad");
  2470. goto drop_packet;
  2471. }
  2472. spin_lock_irqsave(&sc->txbuflock, flags);
  2473. if (list_empty(&sc->txbuf)) {
  2474. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2475. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2476. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2477. goto drop_packet;
  2478. }
  2479. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2480. list_del(&bf->list);
  2481. sc->txbuf_len--;
  2482. if (list_empty(&sc->txbuf))
  2483. ieee80211_stop_queues(hw);
  2484. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2485. bf->skb = skb;
  2486. if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
  2487. bf->skb = NULL;
  2488. spin_lock_irqsave(&sc->txbuflock, flags);
  2489. list_add_tail(&bf->list, &sc->txbuf);
  2490. sc->txbuf_len++;
  2491. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2492. goto drop_packet;
  2493. }
  2494. return NETDEV_TX_OK;
  2495. drop_packet:
  2496. dev_kfree_skb_any(skb);
  2497. return NETDEV_TX_OK;
  2498. }
  2499. /*
  2500. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2501. * and change to the given channel.
  2502. */
  2503. static int
  2504. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2505. {
  2506. struct ath5k_hw *ah = sc->ah;
  2507. int ret;
  2508. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2509. if (chan) {
  2510. ath5k_hw_set_imr(ah, 0);
  2511. ath5k_txq_cleanup(sc);
  2512. ath5k_rx_stop(sc);
  2513. sc->curchan = chan;
  2514. sc->curband = &sc->sbands[chan->band];
  2515. }
  2516. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
  2517. if (ret) {
  2518. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2519. goto err;
  2520. }
  2521. ret = ath5k_rx_start(sc);
  2522. if (ret) {
  2523. ATH5K_ERR(sc, "can't start recv logic\n");
  2524. goto err;
  2525. }
  2526. ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
  2527. /*
  2528. * Change channels and update the h/w rate map if we're switching;
  2529. * e.g. 11a to 11b/g.
  2530. *
  2531. * We may be doing a reset in response to an ioctl that changes the
  2532. * channel so update any state that might change as a result.
  2533. *
  2534. * XXX needed?
  2535. */
  2536. /* ath5k_chan_change(sc, c); */
  2537. ath5k_beacon_config(sc);
  2538. /* intrs are enabled by ath5k_beacon_config */
  2539. return 0;
  2540. err:
  2541. return ret;
  2542. }
  2543. static int
  2544. ath5k_reset_wake(struct ath5k_softc *sc)
  2545. {
  2546. int ret;
  2547. ret = ath5k_reset(sc, sc->curchan);
  2548. if (!ret)
  2549. ieee80211_wake_queues(sc->hw);
  2550. return ret;
  2551. }
  2552. static int ath5k_start(struct ieee80211_hw *hw)
  2553. {
  2554. return ath5k_init(hw->priv);
  2555. }
  2556. static void ath5k_stop(struct ieee80211_hw *hw)
  2557. {
  2558. ath5k_stop_hw(hw->priv);
  2559. }
  2560. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2561. struct ieee80211_vif *vif)
  2562. {
  2563. struct ath5k_softc *sc = hw->priv;
  2564. int ret;
  2565. mutex_lock(&sc->lock);
  2566. if (sc->vif) {
  2567. ret = 0;
  2568. goto end;
  2569. }
  2570. sc->vif = vif;
  2571. switch (vif->type) {
  2572. case NL80211_IFTYPE_AP:
  2573. case NL80211_IFTYPE_STATION:
  2574. case NL80211_IFTYPE_ADHOC:
  2575. case NL80211_IFTYPE_MESH_POINT:
  2576. case NL80211_IFTYPE_MONITOR:
  2577. sc->opmode = vif->type;
  2578. break;
  2579. default:
  2580. ret = -EOPNOTSUPP;
  2581. goto end;
  2582. }
  2583. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", sc->opmode);
  2584. ath5k_hw_set_lladdr(sc->ah, vif->addr);
  2585. ath5k_mode_setup(sc);
  2586. ret = 0;
  2587. end:
  2588. mutex_unlock(&sc->lock);
  2589. return ret;
  2590. }
  2591. static void
  2592. ath5k_remove_interface(struct ieee80211_hw *hw,
  2593. struct ieee80211_vif *vif)
  2594. {
  2595. struct ath5k_softc *sc = hw->priv;
  2596. u8 mac[ETH_ALEN] = {};
  2597. mutex_lock(&sc->lock);
  2598. if (sc->vif != vif)
  2599. goto end;
  2600. ath5k_hw_set_lladdr(sc->ah, mac);
  2601. sc->vif = NULL;
  2602. end:
  2603. mutex_unlock(&sc->lock);
  2604. }
  2605. /*
  2606. * TODO: Phy disable/diversity etc
  2607. */
  2608. static int
  2609. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2610. {
  2611. struct ath5k_softc *sc = hw->priv;
  2612. struct ath5k_hw *ah = sc->ah;
  2613. struct ieee80211_conf *conf = &hw->conf;
  2614. int ret = 0;
  2615. mutex_lock(&sc->lock);
  2616. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2617. ret = ath5k_chan_set(sc, conf->channel);
  2618. if (ret < 0)
  2619. goto unlock;
  2620. }
  2621. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2622. (sc->power_level != conf->power_level)) {
  2623. sc->power_level = conf->power_level;
  2624. /* Half dB steps */
  2625. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2626. }
  2627. /* TODO:
  2628. * 1) Move this on config_interface and handle each case
  2629. * separately eg. when we have only one STA vif, use
  2630. * AR5K_ANTMODE_SINGLE_AP
  2631. *
  2632. * 2) Allow the user to change antenna mode eg. when only
  2633. * one antenna is present
  2634. *
  2635. * 3) Allow the user to set default/tx antenna when possible
  2636. *
  2637. * 4) Default mode should handle 90% of the cases, together
  2638. * with fixed a/b and single AP modes we should be able to
  2639. * handle 99%. Sectored modes are extreme cases and i still
  2640. * haven't found a usage for them. If we decide to support them,
  2641. * then we must allow the user to set how many tx antennas we
  2642. * have available
  2643. */
  2644. ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
  2645. unlock:
  2646. mutex_unlock(&sc->lock);
  2647. return ret;
  2648. }
  2649. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  2650. struct netdev_hw_addr_list *mc_list)
  2651. {
  2652. u32 mfilt[2], val;
  2653. u8 pos;
  2654. struct netdev_hw_addr *ha;
  2655. mfilt[0] = 0;
  2656. mfilt[1] = 1;
  2657. netdev_hw_addr_list_for_each(ha, mc_list) {
  2658. /* calculate XOR of eight 6-bit values */
  2659. val = get_unaligned_le32(ha->addr + 0);
  2660. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2661. val = get_unaligned_le32(ha->addr + 3);
  2662. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2663. pos &= 0x3f;
  2664. mfilt[pos / 32] |= (1 << (pos % 32));
  2665. /* XXX: we might be able to just do this instead,
  2666. * but not sure, needs testing, if we do use this we'd
  2667. * neet to inform below to not reset the mcast */
  2668. /* ath5k_hw_set_mcast_filterindex(ah,
  2669. * ha->addr[5]); */
  2670. }
  2671. return ((u64)(mfilt[1]) << 32) | mfilt[0];
  2672. }
  2673. #define SUPPORTED_FIF_FLAGS \
  2674. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2675. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2676. FIF_BCN_PRBRESP_PROMISC
  2677. /*
  2678. * o always accept unicast, broadcast, and multicast traffic
  2679. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2680. * says it should be
  2681. * o maintain current state of phy ofdm or phy cck error reception.
  2682. * If the hardware detects any of these type of errors then
  2683. * ath5k_hw_get_rx_filter() will pass to us the respective
  2684. * hardware filters to be able to receive these type of frames.
  2685. * o probe request frames are accepted only when operating in
  2686. * hostap, adhoc, or monitor modes
  2687. * o enable promiscuous mode according to the interface state
  2688. * o accept beacons:
  2689. * - when operating in adhoc mode so the 802.11 layer creates
  2690. * node table entries for peers,
  2691. * - when operating in station mode for collecting rssi data when
  2692. * the station is otherwise quiet, or
  2693. * - when scanning
  2694. */
  2695. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2696. unsigned int changed_flags,
  2697. unsigned int *new_flags,
  2698. u64 multicast)
  2699. {
  2700. struct ath5k_softc *sc = hw->priv;
  2701. struct ath5k_hw *ah = sc->ah;
  2702. u32 mfilt[2], rfilt;
  2703. mutex_lock(&sc->lock);
  2704. mfilt[0] = multicast;
  2705. mfilt[1] = multicast >> 32;
  2706. /* Only deal with supported flags */
  2707. changed_flags &= SUPPORTED_FIF_FLAGS;
  2708. *new_flags &= SUPPORTED_FIF_FLAGS;
  2709. /* If HW detects any phy or radar errors, leave those filters on.
  2710. * Also, always enable Unicast, Broadcasts and Multicast
  2711. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2712. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2713. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2714. AR5K_RX_FILTER_MCAST);
  2715. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2716. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2717. rfilt |= AR5K_RX_FILTER_PROM;
  2718. __set_bit(ATH_STAT_PROMISC, sc->status);
  2719. } else {
  2720. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2721. }
  2722. }
  2723. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2724. if (*new_flags & FIF_ALLMULTI) {
  2725. mfilt[0] = ~0;
  2726. mfilt[1] = ~0;
  2727. }
  2728. /* This is the best we can do */
  2729. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2730. rfilt |= AR5K_RX_FILTER_PHYERR;
  2731. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2732. * and probes for any BSSID, this needs testing */
  2733. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2734. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2735. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2736. * set we should only pass on control frames for this
  2737. * station. This needs testing. I believe right now this
  2738. * enables *all* control frames, which is OK.. but
  2739. * but we should see if we can improve on granularity */
  2740. if (*new_flags & FIF_CONTROL)
  2741. rfilt |= AR5K_RX_FILTER_CONTROL;
  2742. /* Additional settings per mode -- this is per ath5k */
  2743. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2744. switch (sc->opmode) {
  2745. case NL80211_IFTYPE_MESH_POINT:
  2746. case NL80211_IFTYPE_MONITOR:
  2747. rfilt |= AR5K_RX_FILTER_CONTROL |
  2748. AR5K_RX_FILTER_BEACON |
  2749. AR5K_RX_FILTER_PROBEREQ |
  2750. AR5K_RX_FILTER_PROM;
  2751. break;
  2752. case NL80211_IFTYPE_AP:
  2753. case NL80211_IFTYPE_ADHOC:
  2754. rfilt |= AR5K_RX_FILTER_PROBEREQ |
  2755. AR5K_RX_FILTER_BEACON;
  2756. break;
  2757. case NL80211_IFTYPE_STATION:
  2758. if (sc->assoc)
  2759. rfilt |= AR5K_RX_FILTER_BEACON;
  2760. default:
  2761. break;
  2762. }
  2763. /* Set filters */
  2764. ath5k_hw_set_rx_filter(ah, rfilt);
  2765. /* Set multicast bits */
  2766. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2767. /* Set the cached hw filter flags, this will alter actually
  2768. * be set in HW */
  2769. sc->filter_flags = rfilt;
  2770. mutex_unlock(&sc->lock);
  2771. }
  2772. static int
  2773. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2774. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2775. struct ieee80211_key_conf *key)
  2776. {
  2777. struct ath5k_softc *sc = hw->priv;
  2778. struct ath5k_hw *ah = sc->ah;
  2779. struct ath_common *common = ath5k_hw_common(ah);
  2780. int ret = 0;
  2781. if (modparam_nohwcrypt)
  2782. return -EOPNOTSUPP;
  2783. if (sc->opmode == NL80211_IFTYPE_AP)
  2784. return -EOPNOTSUPP;
  2785. switch (key->alg) {
  2786. case ALG_WEP:
  2787. case ALG_TKIP:
  2788. break;
  2789. case ALG_CCMP:
  2790. if (sc->ah->ah_aes_support)
  2791. break;
  2792. return -EOPNOTSUPP;
  2793. default:
  2794. WARN_ON(1);
  2795. return -EINVAL;
  2796. }
  2797. mutex_lock(&sc->lock);
  2798. switch (cmd) {
  2799. case SET_KEY:
  2800. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2801. sta ? sta->addr : NULL);
  2802. if (ret) {
  2803. ATH5K_ERR(sc, "can't set the key\n");
  2804. goto unlock;
  2805. }
  2806. __set_bit(key->keyidx, common->keymap);
  2807. key->hw_key_idx = key->keyidx;
  2808. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2809. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2810. break;
  2811. case DISABLE_KEY:
  2812. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2813. __clear_bit(key->keyidx, common->keymap);
  2814. break;
  2815. default:
  2816. ret = -EINVAL;
  2817. goto unlock;
  2818. }
  2819. unlock:
  2820. mmiowb();
  2821. mutex_unlock(&sc->lock);
  2822. return ret;
  2823. }
  2824. static int
  2825. ath5k_get_stats(struct ieee80211_hw *hw,
  2826. struct ieee80211_low_level_stats *stats)
  2827. {
  2828. struct ath5k_softc *sc = hw->priv;
  2829. /* Force update */
  2830. ath5k_hw_update_mib_counters(sc->ah);
  2831. stats->dot11ACKFailureCount = sc->stats.ack_fail;
  2832. stats->dot11RTSFailureCount = sc->stats.rts_fail;
  2833. stats->dot11RTSSuccessCount = sc->stats.rts_ok;
  2834. stats->dot11FCSErrorCount = sc->stats.fcs_error;
  2835. return 0;
  2836. }
  2837. static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
  2838. struct survey_info *survey)
  2839. {
  2840. struct ath5k_softc *sc = hw->priv;
  2841. struct ieee80211_conf *conf = &hw->conf;
  2842. if (idx != 0)
  2843. return -ENOENT;
  2844. survey->channel = conf->channel;
  2845. survey->filled = SURVEY_INFO_NOISE_DBM;
  2846. survey->noise = sc->ah->ah_noise_floor;
  2847. return 0;
  2848. }
  2849. static u64
  2850. ath5k_get_tsf(struct ieee80211_hw *hw)
  2851. {
  2852. struct ath5k_softc *sc = hw->priv;
  2853. return ath5k_hw_get_tsf64(sc->ah);
  2854. }
  2855. static void
  2856. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2857. {
  2858. struct ath5k_softc *sc = hw->priv;
  2859. ath5k_hw_set_tsf64(sc->ah, tsf);
  2860. }
  2861. static void
  2862. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2863. {
  2864. struct ath5k_softc *sc = hw->priv;
  2865. /*
  2866. * in IBSS mode we need to update the beacon timers too.
  2867. * this will also reset the TSF if we call it with 0
  2868. */
  2869. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2870. ath5k_beacon_update_timers(sc, 0);
  2871. else
  2872. ath5k_hw_reset_tsf(sc->ah);
  2873. }
  2874. /*
  2875. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  2876. * this is called only once at config_bss time, for AP we do it every
  2877. * SWBA interrupt so that the TIM will reflect buffered frames.
  2878. *
  2879. * Called with the beacon lock.
  2880. */
  2881. static int
  2882. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  2883. {
  2884. int ret;
  2885. struct ath5k_softc *sc = hw->priv;
  2886. struct sk_buff *skb;
  2887. if (WARN_ON(!vif)) {
  2888. ret = -EINVAL;
  2889. goto out;
  2890. }
  2891. skb = ieee80211_beacon_get(hw, vif);
  2892. if (!skb) {
  2893. ret = -ENOMEM;
  2894. goto out;
  2895. }
  2896. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2897. ath5k_txbuf_free(sc, sc->bbuf);
  2898. sc->bbuf->skb = skb;
  2899. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2900. if (ret)
  2901. sc->bbuf->skb = NULL;
  2902. out:
  2903. return ret;
  2904. }
  2905. static void
  2906. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2907. {
  2908. struct ath5k_softc *sc = hw->priv;
  2909. struct ath5k_hw *ah = sc->ah;
  2910. u32 rfilt;
  2911. rfilt = ath5k_hw_get_rx_filter(ah);
  2912. if (enable)
  2913. rfilt |= AR5K_RX_FILTER_BEACON;
  2914. else
  2915. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2916. ath5k_hw_set_rx_filter(ah, rfilt);
  2917. sc->filter_flags = rfilt;
  2918. }
  2919. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2920. struct ieee80211_vif *vif,
  2921. struct ieee80211_bss_conf *bss_conf,
  2922. u32 changes)
  2923. {
  2924. struct ath5k_softc *sc = hw->priv;
  2925. struct ath5k_hw *ah = sc->ah;
  2926. struct ath_common *common = ath5k_hw_common(ah);
  2927. unsigned long flags;
  2928. mutex_lock(&sc->lock);
  2929. if (WARN_ON(sc->vif != vif))
  2930. goto unlock;
  2931. if (changes & BSS_CHANGED_BSSID) {
  2932. /* Cache for later use during resets */
  2933. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  2934. common->curaid = 0;
  2935. ath5k_hw_set_associd(ah);
  2936. mmiowb();
  2937. }
  2938. if (changes & BSS_CHANGED_BEACON_INT)
  2939. sc->bintval = bss_conf->beacon_int;
  2940. if (changes & BSS_CHANGED_ASSOC) {
  2941. sc->assoc = bss_conf->assoc;
  2942. if (sc->opmode == NL80211_IFTYPE_STATION)
  2943. set_beacon_filter(hw, sc->assoc);
  2944. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2945. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2946. if (bss_conf->assoc) {
  2947. ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
  2948. "Bss Info ASSOC %d, bssid: %pM\n",
  2949. bss_conf->aid, common->curbssid);
  2950. common->curaid = bss_conf->aid;
  2951. ath5k_hw_set_associd(ah);
  2952. /* Once ANI is available you would start it here */
  2953. }
  2954. }
  2955. if (changes & BSS_CHANGED_BEACON) {
  2956. spin_lock_irqsave(&sc->block, flags);
  2957. ath5k_beacon_update(hw, vif);
  2958. spin_unlock_irqrestore(&sc->block, flags);
  2959. }
  2960. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2961. sc->enable_beacon = bss_conf->enable_beacon;
  2962. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2963. BSS_CHANGED_BEACON_INT))
  2964. ath5k_beacon_config(sc);
  2965. unlock:
  2966. mutex_unlock(&sc->lock);
  2967. }
  2968. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2969. {
  2970. struct ath5k_softc *sc = hw->priv;
  2971. if (!sc->assoc)
  2972. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2973. }
  2974. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2975. {
  2976. struct ath5k_softc *sc = hw->priv;
  2977. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2978. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2979. }
  2980. /**
  2981. * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
  2982. *
  2983. * @hw: struct ieee80211_hw pointer
  2984. * @coverage_class: IEEE 802.11 coverage class number
  2985. *
  2986. * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
  2987. * coverage class. The values are persistent, they are restored after device
  2988. * reset.
  2989. */
  2990. static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
  2991. {
  2992. struct ath5k_softc *sc = hw->priv;
  2993. mutex_lock(&sc->lock);
  2994. ath5k_hw_set_coverage_class(sc->ah, coverage_class);
  2995. mutex_unlock(&sc->lock);
  2996. }