omap_hwmod_44xx_data.c 145 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /* Backward references (IPs with Bus Master capability) */
  43. static struct omap_hwmod omap44xx_aess_hwmod;
  44. static struct omap_hwmod omap44xx_dma_system_hwmod;
  45. static struct omap_hwmod omap44xx_dmm_hwmod;
  46. static struct omap_hwmod omap44xx_dsp_hwmod;
  47. static struct omap_hwmod omap44xx_dss_hwmod;
  48. static struct omap_hwmod omap44xx_emif_fw_hwmod;
  49. static struct omap_hwmod omap44xx_hsi_hwmod;
  50. static struct omap_hwmod omap44xx_ipu_hwmod;
  51. static struct omap_hwmod omap44xx_iss_hwmod;
  52. static struct omap_hwmod omap44xx_iva_hwmod;
  53. static struct omap_hwmod omap44xx_l3_instr_hwmod;
  54. static struct omap_hwmod omap44xx_l3_main_1_hwmod;
  55. static struct omap_hwmod omap44xx_l3_main_2_hwmod;
  56. static struct omap_hwmod omap44xx_l3_main_3_hwmod;
  57. static struct omap_hwmod omap44xx_l4_abe_hwmod;
  58. static struct omap_hwmod omap44xx_l4_cfg_hwmod;
  59. static struct omap_hwmod omap44xx_l4_per_hwmod;
  60. static struct omap_hwmod omap44xx_l4_wkup_hwmod;
  61. static struct omap_hwmod omap44xx_mmc1_hwmod;
  62. static struct omap_hwmod omap44xx_mmc2_hwmod;
  63. static struct omap_hwmod omap44xx_mpu_hwmod;
  64. static struct omap_hwmod omap44xx_mpu_private_hwmod;
  65. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
  66. static struct omap_hwmod omap44xx_usb_host_hs_hwmod;
  67. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod;
  68. /*
  69. * Interconnects omap_hwmod structures
  70. * hwmods that compose the global OMAP interconnect
  71. */
  72. /*
  73. * 'dmm' class
  74. * instance(s): dmm
  75. */
  76. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  77. .name = "dmm",
  78. };
  79. /* dmm */
  80. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  81. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  82. { .irq = -1 }
  83. };
  84. /* l3_main_1 -> dmm */
  85. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  86. .master = &omap44xx_l3_main_1_hwmod,
  87. .slave = &omap44xx_dmm_hwmod,
  88. .clk = "l3_div_ck",
  89. .user = OCP_USER_SDMA,
  90. };
  91. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  92. {
  93. .pa_start = 0x4e000000,
  94. .pa_end = 0x4e0007ff,
  95. .flags = ADDR_TYPE_RT
  96. },
  97. { }
  98. };
  99. /* mpu -> dmm */
  100. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  101. .master = &omap44xx_mpu_hwmod,
  102. .slave = &omap44xx_dmm_hwmod,
  103. .clk = "l3_div_ck",
  104. .addr = omap44xx_dmm_addrs,
  105. .user = OCP_USER_MPU,
  106. };
  107. /* dmm slave ports */
  108. static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
  109. &omap44xx_l3_main_1__dmm,
  110. &omap44xx_mpu__dmm,
  111. };
  112. static struct omap_hwmod omap44xx_dmm_hwmod = {
  113. .name = "dmm",
  114. .class = &omap44xx_dmm_hwmod_class,
  115. .clkdm_name = "l3_emif_clkdm",
  116. .prcm = {
  117. .omap4 = {
  118. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  119. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  120. },
  121. },
  122. .slaves = omap44xx_dmm_slaves,
  123. .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
  124. .mpu_irqs = omap44xx_dmm_irqs,
  125. };
  126. /*
  127. * 'emif_fw' class
  128. * instance(s): emif_fw
  129. */
  130. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  131. .name = "emif_fw",
  132. };
  133. /* emif_fw */
  134. /* dmm -> emif_fw */
  135. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  136. .master = &omap44xx_dmm_hwmod,
  137. .slave = &omap44xx_emif_fw_hwmod,
  138. .clk = "l3_div_ck",
  139. .user = OCP_USER_MPU | OCP_USER_SDMA,
  140. };
  141. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  142. {
  143. .pa_start = 0x4a20c000,
  144. .pa_end = 0x4a20c0ff,
  145. .flags = ADDR_TYPE_RT
  146. },
  147. { }
  148. };
  149. /* l4_cfg -> emif_fw */
  150. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  151. .master = &omap44xx_l4_cfg_hwmod,
  152. .slave = &omap44xx_emif_fw_hwmod,
  153. .clk = "l4_div_ck",
  154. .addr = omap44xx_emif_fw_addrs,
  155. .user = OCP_USER_MPU,
  156. };
  157. /* emif_fw slave ports */
  158. static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
  159. &omap44xx_dmm__emif_fw,
  160. &omap44xx_l4_cfg__emif_fw,
  161. };
  162. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  163. .name = "emif_fw",
  164. .class = &omap44xx_emif_fw_hwmod_class,
  165. .clkdm_name = "l3_emif_clkdm",
  166. .prcm = {
  167. .omap4 = {
  168. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  169. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  170. },
  171. },
  172. .slaves = omap44xx_emif_fw_slaves,
  173. .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
  174. };
  175. /*
  176. * 'l3' class
  177. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  178. */
  179. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  180. .name = "l3",
  181. };
  182. /* l3_instr */
  183. /* iva -> l3_instr */
  184. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  185. .master = &omap44xx_iva_hwmod,
  186. .slave = &omap44xx_l3_instr_hwmod,
  187. .clk = "l3_div_ck",
  188. .user = OCP_USER_MPU | OCP_USER_SDMA,
  189. };
  190. /* l3_main_3 -> l3_instr */
  191. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  192. .master = &omap44xx_l3_main_3_hwmod,
  193. .slave = &omap44xx_l3_instr_hwmod,
  194. .clk = "l3_div_ck",
  195. .user = OCP_USER_MPU | OCP_USER_SDMA,
  196. };
  197. /* l3_instr slave ports */
  198. static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
  199. &omap44xx_iva__l3_instr,
  200. &omap44xx_l3_main_3__l3_instr,
  201. };
  202. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  203. .name = "l3_instr",
  204. .class = &omap44xx_l3_hwmod_class,
  205. .clkdm_name = "l3_instr_clkdm",
  206. .prcm = {
  207. .omap4 = {
  208. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  209. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  210. .modulemode = MODULEMODE_HWCTRL,
  211. },
  212. },
  213. .slaves = omap44xx_l3_instr_slaves,
  214. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
  215. };
  216. /* l3_main_1 */
  217. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  218. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  219. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  220. { .irq = -1 }
  221. };
  222. /* dsp -> l3_main_1 */
  223. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  224. .master = &omap44xx_dsp_hwmod,
  225. .slave = &omap44xx_l3_main_1_hwmod,
  226. .clk = "l3_div_ck",
  227. .user = OCP_USER_MPU | OCP_USER_SDMA,
  228. };
  229. /* dss -> l3_main_1 */
  230. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  231. .master = &omap44xx_dss_hwmod,
  232. .slave = &omap44xx_l3_main_1_hwmod,
  233. .clk = "l3_div_ck",
  234. .user = OCP_USER_MPU | OCP_USER_SDMA,
  235. };
  236. /* l3_main_2 -> l3_main_1 */
  237. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  238. .master = &omap44xx_l3_main_2_hwmod,
  239. .slave = &omap44xx_l3_main_1_hwmod,
  240. .clk = "l3_div_ck",
  241. .user = OCP_USER_MPU | OCP_USER_SDMA,
  242. };
  243. /* l4_cfg -> l3_main_1 */
  244. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  245. .master = &omap44xx_l4_cfg_hwmod,
  246. .slave = &omap44xx_l3_main_1_hwmod,
  247. .clk = "l4_div_ck",
  248. .user = OCP_USER_MPU | OCP_USER_SDMA,
  249. };
  250. /* mmc1 -> l3_main_1 */
  251. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  252. .master = &omap44xx_mmc1_hwmod,
  253. .slave = &omap44xx_l3_main_1_hwmod,
  254. .clk = "l3_div_ck",
  255. .user = OCP_USER_MPU | OCP_USER_SDMA,
  256. };
  257. /* mmc2 -> l3_main_1 */
  258. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  259. .master = &omap44xx_mmc2_hwmod,
  260. .slave = &omap44xx_l3_main_1_hwmod,
  261. .clk = "l3_div_ck",
  262. .user = OCP_USER_MPU | OCP_USER_SDMA,
  263. };
  264. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  265. {
  266. .pa_start = 0x44000000,
  267. .pa_end = 0x44000fff,
  268. .flags = ADDR_TYPE_RT
  269. },
  270. { }
  271. };
  272. /* mpu -> l3_main_1 */
  273. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  274. .master = &omap44xx_mpu_hwmod,
  275. .slave = &omap44xx_l3_main_1_hwmod,
  276. .clk = "l3_div_ck",
  277. .addr = omap44xx_l3_main_1_addrs,
  278. .user = OCP_USER_MPU,
  279. };
  280. /* l3_main_1 slave ports */
  281. static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
  282. &omap44xx_dsp__l3_main_1,
  283. &omap44xx_dss__l3_main_1,
  284. &omap44xx_l3_main_2__l3_main_1,
  285. &omap44xx_l4_cfg__l3_main_1,
  286. &omap44xx_mmc1__l3_main_1,
  287. &omap44xx_mmc2__l3_main_1,
  288. &omap44xx_mpu__l3_main_1,
  289. };
  290. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  291. .name = "l3_main_1",
  292. .class = &omap44xx_l3_hwmod_class,
  293. .clkdm_name = "l3_1_clkdm",
  294. .mpu_irqs = omap44xx_l3_main_1_irqs,
  295. .prcm = {
  296. .omap4 = {
  297. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  298. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  299. },
  300. },
  301. .slaves = omap44xx_l3_main_1_slaves,
  302. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
  303. };
  304. /* l3_main_2 */
  305. /* dma_system -> l3_main_2 */
  306. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  307. .master = &omap44xx_dma_system_hwmod,
  308. .slave = &omap44xx_l3_main_2_hwmod,
  309. .clk = "l3_div_ck",
  310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  311. };
  312. /* hsi -> l3_main_2 */
  313. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  314. .master = &omap44xx_hsi_hwmod,
  315. .slave = &omap44xx_l3_main_2_hwmod,
  316. .clk = "l3_div_ck",
  317. .user = OCP_USER_MPU | OCP_USER_SDMA,
  318. };
  319. /* ipu -> l3_main_2 */
  320. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  321. .master = &omap44xx_ipu_hwmod,
  322. .slave = &omap44xx_l3_main_2_hwmod,
  323. .clk = "l3_div_ck",
  324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  325. };
  326. /* iss -> l3_main_2 */
  327. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  328. .master = &omap44xx_iss_hwmod,
  329. .slave = &omap44xx_l3_main_2_hwmod,
  330. .clk = "l3_div_ck",
  331. .user = OCP_USER_MPU | OCP_USER_SDMA,
  332. };
  333. /* iva -> l3_main_2 */
  334. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  335. .master = &omap44xx_iva_hwmod,
  336. .slave = &omap44xx_l3_main_2_hwmod,
  337. .clk = "l3_div_ck",
  338. .user = OCP_USER_MPU | OCP_USER_SDMA,
  339. };
  340. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  341. {
  342. .pa_start = 0x44800000,
  343. .pa_end = 0x44801fff,
  344. .flags = ADDR_TYPE_RT
  345. },
  346. { }
  347. };
  348. /* l3_main_1 -> l3_main_2 */
  349. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  350. .master = &omap44xx_l3_main_1_hwmod,
  351. .slave = &omap44xx_l3_main_2_hwmod,
  352. .clk = "l3_div_ck",
  353. .addr = omap44xx_l3_main_2_addrs,
  354. .user = OCP_USER_MPU,
  355. };
  356. /* l4_cfg -> l3_main_2 */
  357. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  358. .master = &omap44xx_l4_cfg_hwmod,
  359. .slave = &omap44xx_l3_main_2_hwmod,
  360. .clk = "l4_div_ck",
  361. .user = OCP_USER_MPU | OCP_USER_SDMA,
  362. };
  363. /* usb_otg_hs -> l3_main_2 */
  364. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  365. .master = &omap44xx_usb_otg_hs_hwmod,
  366. .slave = &omap44xx_l3_main_2_hwmod,
  367. .clk = "l3_div_ck",
  368. .user = OCP_USER_MPU | OCP_USER_SDMA,
  369. };
  370. /* l3_main_2 slave ports */
  371. static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
  372. &omap44xx_dma_system__l3_main_2,
  373. &omap44xx_hsi__l3_main_2,
  374. &omap44xx_ipu__l3_main_2,
  375. &omap44xx_iss__l3_main_2,
  376. &omap44xx_iva__l3_main_2,
  377. &omap44xx_l3_main_1__l3_main_2,
  378. &omap44xx_l4_cfg__l3_main_2,
  379. &omap44xx_usb_otg_hs__l3_main_2,
  380. };
  381. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  382. .name = "l3_main_2",
  383. .class = &omap44xx_l3_hwmod_class,
  384. .clkdm_name = "l3_2_clkdm",
  385. .prcm = {
  386. .omap4 = {
  387. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  388. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  389. },
  390. },
  391. .slaves = omap44xx_l3_main_2_slaves,
  392. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
  393. };
  394. /* l3_main_3 */
  395. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  396. {
  397. .pa_start = 0x45000000,
  398. .pa_end = 0x45000fff,
  399. .flags = ADDR_TYPE_RT
  400. },
  401. { }
  402. };
  403. /* l3_main_1 -> l3_main_3 */
  404. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  405. .master = &omap44xx_l3_main_1_hwmod,
  406. .slave = &omap44xx_l3_main_3_hwmod,
  407. .clk = "l3_div_ck",
  408. .addr = omap44xx_l3_main_3_addrs,
  409. .user = OCP_USER_MPU,
  410. };
  411. /* l3_main_2 -> l3_main_3 */
  412. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  413. .master = &omap44xx_l3_main_2_hwmod,
  414. .slave = &omap44xx_l3_main_3_hwmod,
  415. .clk = "l3_div_ck",
  416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  417. };
  418. /* l4_cfg -> l3_main_3 */
  419. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  420. .master = &omap44xx_l4_cfg_hwmod,
  421. .slave = &omap44xx_l3_main_3_hwmod,
  422. .clk = "l4_div_ck",
  423. .user = OCP_USER_MPU | OCP_USER_SDMA,
  424. };
  425. /* l3_main_3 slave ports */
  426. static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
  427. &omap44xx_l3_main_1__l3_main_3,
  428. &omap44xx_l3_main_2__l3_main_3,
  429. &omap44xx_l4_cfg__l3_main_3,
  430. };
  431. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  432. .name = "l3_main_3",
  433. .class = &omap44xx_l3_hwmod_class,
  434. .clkdm_name = "l3_instr_clkdm",
  435. .prcm = {
  436. .omap4 = {
  437. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  438. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  439. .modulemode = MODULEMODE_HWCTRL,
  440. },
  441. },
  442. .slaves = omap44xx_l3_main_3_slaves,
  443. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
  444. };
  445. /*
  446. * 'l4' class
  447. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  448. */
  449. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  450. .name = "l4",
  451. };
  452. /* l4_abe */
  453. /* aess -> l4_abe */
  454. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  455. .master = &omap44xx_aess_hwmod,
  456. .slave = &omap44xx_l4_abe_hwmod,
  457. .clk = "ocp_abe_iclk",
  458. .user = OCP_USER_MPU | OCP_USER_SDMA,
  459. };
  460. /* dsp -> l4_abe */
  461. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  462. .master = &omap44xx_dsp_hwmod,
  463. .slave = &omap44xx_l4_abe_hwmod,
  464. .clk = "ocp_abe_iclk",
  465. .user = OCP_USER_MPU | OCP_USER_SDMA,
  466. };
  467. /* l3_main_1 -> l4_abe */
  468. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  469. .master = &omap44xx_l3_main_1_hwmod,
  470. .slave = &omap44xx_l4_abe_hwmod,
  471. .clk = "l3_div_ck",
  472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  473. };
  474. /* mpu -> l4_abe */
  475. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  476. .master = &omap44xx_mpu_hwmod,
  477. .slave = &omap44xx_l4_abe_hwmod,
  478. .clk = "ocp_abe_iclk",
  479. .user = OCP_USER_MPU | OCP_USER_SDMA,
  480. };
  481. /* l4_abe slave ports */
  482. static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
  483. &omap44xx_aess__l4_abe,
  484. &omap44xx_dsp__l4_abe,
  485. &omap44xx_l3_main_1__l4_abe,
  486. &omap44xx_mpu__l4_abe,
  487. };
  488. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  489. .name = "l4_abe",
  490. .class = &omap44xx_l4_hwmod_class,
  491. .clkdm_name = "abe_clkdm",
  492. .prcm = {
  493. .omap4 = {
  494. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  495. },
  496. },
  497. .slaves = omap44xx_l4_abe_slaves,
  498. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
  499. };
  500. /* l4_cfg */
  501. /* l3_main_1 -> l4_cfg */
  502. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  503. .master = &omap44xx_l3_main_1_hwmod,
  504. .slave = &omap44xx_l4_cfg_hwmod,
  505. .clk = "l3_div_ck",
  506. .user = OCP_USER_MPU | OCP_USER_SDMA,
  507. };
  508. /* l4_cfg slave ports */
  509. static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
  510. &omap44xx_l3_main_1__l4_cfg,
  511. };
  512. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  513. .name = "l4_cfg",
  514. .class = &omap44xx_l4_hwmod_class,
  515. .clkdm_name = "l4_cfg_clkdm",
  516. .prcm = {
  517. .omap4 = {
  518. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  519. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  520. },
  521. },
  522. .slaves = omap44xx_l4_cfg_slaves,
  523. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
  524. };
  525. /* l4_per */
  526. /* l3_main_2 -> l4_per */
  527. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  528. .master = &omap44xx_l3_main_2_hwmod,
  529. .slave = &omap44xx_l4_per_hwmod,
  530. .clk = "l3_div_ck",
  531. .user = OCP_USER_MPU | OCP_USER_SDMA,
  532. };
  533. /* l4_per slave ports */
  534. static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
  535. &omap44xx_l3_main_2__l4_per,
  536. };
  537. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  538. .name = "l4_per",
  539. .class = &omap44xx_l4_hwmod_class,
  540. .clkdm_name = "l4_per_clkdm",
  541. .prcm = {
  542. .omap4 = {
  543. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  544. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  545. },
  546. },
  547. .slaves = omap44xx_l4_per_slaves,
  548. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
  549. };
  550. /* l4_wkup */
  551. /* l4_cfg -> l4_wkup */
  552. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  553. .master = &omap44xx_l4_cfg_hwmod,
  554. .slave = &omap44xx_l4_wkup_hwmod,
  555. .clk = "l4_div_ck",
  556. .user = OCP_USER_MPU | OCP_USER_SDMA,
  557. };
  558. /* l4_wkup slave ports */
  559. static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
  560. &omap44xx_l4_cfg__l4_wkup,
  561. };
  562. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  563. .name = "l4_wkup",
  564. .class = &omap44xx_l4_hwmod_class,
  565. .clkdm_name = "l4_wkup_clkdm",
  566. .prcm = {
  567. .omap4 = {
  568. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  569. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  570. },
  571. },
  572. .slaves = omap44xx_l4_wkup_slaves,
  573. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
  574. };
  575. /*
  576. * 'mpu_bus' class
  577. * instance(s): mpu_private
  578. */
  579. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  580. .name = "mpu_bus",
  581. };
  582. /* mpu_private */
  583. /* mpu -> mpu_private */
  584. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  585. .master = &omap44xx_mpu_hwmod,
  586. .slave = &omap44xx_mpu_private_hwmod,
  587. .clk = "l3_div_ck",
  588. .user = OCP_USER_MPU | OCP_USER_SDMA,
  589. };
  590. /* mpu_private slave ports */
  591. static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
  592. &omap44xx_mpu__mpu_private,
  593. };
  594. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  595. .name = "mpu_private",
  596. .class = &omap44xx_mpu_bus_hwmod_class,
  597. .clkdm_name = "mpuss_clkdm",
  598. .slaves = omap44xx_mpu_private_slaves,
  599. .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
  600. };
  601. /*
  602. * Modules omap_hwmod structures
  603. *
  604. * The following IPs are excluded for the moment because:
  605. * - They do not need an explicit SW control using omap_hwmod API.
  606. * - They still need to be validated with the driver
  607. * properly adapted to omap_hwmod / omap_device
  608. *
  609. * c2c
  610. * c2c_target_fw
  611. * cm_core
  612. * cm_core_aon
  613. * ctrl_module_core
  614. * ctrl_module_pad_core
  615. * ctrl_module_pad_wkup
  616. * ctrl_module_wkup
  617. * debugss
  618. * efuse_ctrl_cust
  619. * efuse_ctrl_std
  620. * elm
  621. * emif1
  622. * emif2
  623. * fdif
  624. * gpmc
  625. * gpu
  626. * hdq1w
  627. * mcasp
  628. * mpu_c0
  629. * mpu_c1
  630. * ocmc_ram
  631. * ocp2scp_usb_phy
  632. * ocp_wp_noc
  633. * prcm_mpu
  634. * prm
  635. * scrm
  636. * sl2if
  637. * slimbus1
  638. * slimbus2
  639. * usb_host_fs
  640. * usb_host_hs
  641. * usb_phy_cm
  642. * usb_tll_hs
  643. * usim
  644. */
  645. /*
  646. * 'aess' class
  647. * audio engine sub system
  648. */
  649. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  650. .rev_offs = 0x0000,
  651. .sysc_offs = 0x0010,
  652. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  653. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  654. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  655. MSTANDBY_SMART_WKUP),
  656. .sysc_fields = &omap_hwmod_sysc_type2,
  657. };
  658. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  659. .name = "aess",
  660. .sysc = &omap44xx_aess_sysc,
  661. };
  662. /* aess */
  663. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  664. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  665. { .irq = -1 }
  666. };
  667. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  668. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  669. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  670. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  671. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  672. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  673. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  674. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  675. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  676. { .dma_req = -1 }
  677. };
  678. /* aess master ports */
  679. static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
  680. &omap44xx_aess__l4_abe,
  681. };
  682. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  683. {
  684. .pa_start = 0x401f1000,
  685. .pa_end = 0x401f13ff,
  686. .flags = ADDR_TYPE_RT
  687. },
  688. { }
  689. };
  690. /* l4_abe -> aess */
  691. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  692. .master = &omap44xx_l4_abe_hwmod,
  693. .slave = &omap44xx_aess_hwmod,
  694. .clk = "ocp_abe_iclk",
  695. .addr = omap44xx_aess_addrs,
  696. .user = OCP_USER_MPU,
  697. };
  698. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  699. {
  700. .pa_start = 0x490f1000,
  701. .pa_end = 0x490f13ff,
  702. .flags = ADDR_TYPE_RT
  703. },
  704. { }
  705. };
  706. /* l4_abe -> aess (dma) */
  707. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  708. .master = &omap44xx_l4_abe_hwmod,
  709. .slave = &omap44xx_aess_hwmod,
  710. .clk = "ocp_abe_iclk",
  711. .addr = omap44xx_aess_dma_addrs,
  712. .user = OCP_USER_SDMA,
  713. };
  714. /* aess slave ports */
  715. static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
  716. &omap44xx_l4_abe__aess,
  717. &omap44xx_l4_abe__aess_dma,
  718. };
  719. static struct omap_hwmod omap44xx_aess_hwmod = {
  720. .name = "aess",
  721. .class = &omap44xx_aess_hwmod_class,
  722. .clkdm_name = "abe_clkdm",
  723. .mpu_irqs = omap44xx_aess_irqs,
  724. .sdma_reqs = omap44xx_aess_sdma_reqs,
  725. .main_clk = "aess_fck",
  726. .prcm = {
  727. .omap4 = {
  728. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  729. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  730. .modulemode = MODULEMODE_SWCTRL,
  731. },
  732. },
  733. .slaves = omap44xx_aess_slaves,
  734. .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
  735. .masters = omap44xx_aess_masters,
  736. .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
  737. };
  738. /*
  739. * 'bandgap' class
  740. * bangap reference for ldo regulators
  741. */
  742. static struct omap_hwmod_class omap44xx_bandgap_hwmod_class = {
  743. .name = "bandgap",
  744. };
  745. /* bandgap */
  746. static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
  747. { .role = "fclk", .clk = "bandgap_fclk" },
  748. };
  749. static struct omap_hwmod omap44xx_bandgap_hwmod = {
  750. .name = "bandgap",
  751. .class = &omap44xx_bandgap_hwmod_class,
  752. .clkdm_name = "l4_wkup_clkdm",
  753. .prcm = {
  754. .omap4 = {
  755. .clkctrl_offs = OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET,
  756. },
  757. },
  758. .opt_clks = bandgap_opt_clks,
  759. .opt_clks_cnt = ARRAY_SIZE(bandgap_opt_clks),
  760. };
  761. /*
  762. * 'counter' class
  763. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  764. */
  765. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  766. .rev_offs = 0x0000,
  767. .sysc_offs = 0x0004,
  768. .sysc_flags = SYSC_HAS_SIDLEMODE,
  769. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  770. SIDLE_SMART_WKUP),
  771. .sysc_fields = &omap_hwmod_sysc_type1,
  772. };
  773. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  774. .name = "counter",
  775. .sysc = &omap44xx_counter_sysc,
  776. };
  777. /* counter_32k */
  778. static struct omap_hwmod omap44xx_counter_32k_hwmod;
  779. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  780. {
  781. .pa_start = 0x4a304000,
  782. .pa_end = 0x4a30401f,
  783. .flags = ADDR_TYPE_RT
  784. },
  785. { }
  786. };
  787. /* l4_wkup -> counter_32k */
  788. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  789. .master = &omap44xx_l4_wkup_hwmod,
  790. .slave = &omap44xx_counter_32k_hwmod,
  791. .clk = "l4_wkup_clk_mux_ck",
  792. .addr = omap44xx_counter_32k_addrs,
  793. .user = OCP_USER_MPU | OCP_USER_SDMA,
  794. };
  795. /* counter_32k slave ports */
  796. static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
  797. &omap44xx_l4_wkup__counter_32k,
  798. };
  799. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  800. .name = "counter_32k",
  801. .class = &omap44xx_counter_hwmod_class,
  802. .clkdm_name = "l4_wkup_clkdm",
  803. .flags = HWMOD_SWSUP_SIDLE,
  804. .main_clk = "sys_32k_ck",
  805. .prcm = {
  806. .omap4 = {
  807. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  808. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  809. },
  810. },
  811. .slaves = omap44xx_counter_32k_slaves,
  812. .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
  813. };
  814. /*
  815. * 'dma' class
  816. * dma controller for data exchange between memory to memory (i.e. internal or
  817. * external memory) and gp peripherals to memory or memory to gp peripherals
  818. */
  819. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  820. .rev_offs = 0x0000,
  821. .sysc_offs = 0x002c,
  822. .syss_offs = 0x0028,
  823. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  824. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  825. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  826. SYSS_HAS_RESET_STATUS),
  827. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  828. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  829. .sysc_fields = &omap_hwmod_sysc_type1,
  830. };
  831. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  832. .name = "dma",
  833. .sysc = &omap44xx_dma_sysc,
  834. };
  835. /* dma dev_attr */
  836. static struct omap_dma_dev_attr dma_dev_attr = {
  837. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  838. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  839. .lch_count = 32,
  840. };
  841. /* dma_system */
  842. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  843. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  844. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  845. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  846. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  847. { .irq = -1 }
  848. };
  849. /* dma_system master ports */
  850. static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
  851. &omap44xx_dma_system__l3_main_2,
  852. };
  853. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  854. {
  855. .pa_start = 0x4a056000,
  856. .pa_end = 0x4a056fff,
  857. .flags = ADDR_TYPE_RT
  858. },
  859. { }
  860. };
  861. /* l4_cfg -> dma_system */
  862. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  863. .master = &omap44xx_l4_cfg_hwmod,
  864. .slave = &omap44xx_dma_system_hwmod,
  865. .clk = "l4_div_ck",
  866. .addr = omap44xx_dma_system_addrs,
  867. .user = OCP_USER_MPU | OCP_USER_SDMA,
  868. };
  869. /* dma_system slave ports */
  870. static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
  871. &omap44xx_l4_cfg__dma_system,
  872. };
  873. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  874. .name = "dma_system",
  875. .class = &omap44xx_dma_hwmod_class,
  876. .clkdm_name = "l3_dma_clkdm",
  877. .mpu_irqs = omap44xx_dma_system_irqs,
  878. .main_clk = "l3_div_ck",
  879. .prcm = {
  880. .omap4 = {
  881. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  882. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  883. },
  884. },
  885. .dev_attr = &dma_dev_attr,
  886. .slaves = omap44xx_dma_system_slaves,
  887. .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
  888. .masters = omap44xx_dma_system_masters,
  889. .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
  890. };
  891. /*
  892. * 'dmic' class
  893. * digital microphone controller
  894. */
  895. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  896. .rev_offs = 0x0000,
  897. .sysc_offs = 0x0010,
  898. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  899. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  900. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  901. SIDLE_SMART_WKUP),
  902. .sysc_fields = &omap_hwmod_sysc_type2,
  903. };
  904. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  905. .name = "dmic",
  906. .sysc = &omap44xx_dmic_sysc,
  907. };
  908. /* dmic */
  909. static struct omap_hwmod omap44xx_dmic_hwmod;
  910. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  911. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  912. { .irq = -1 }
  913. };
  914. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  915. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  916. { .dma_req = -1 }
  917. };
  918. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  919. {
  920. .name = "mpu",
  921. .pa_start = 0x4012e000,
  922. .pa_end = 0x4012e07f,
  923. .flags = ADDR_TYPE_RT
  924. },
  925. { }
  926. };
  927. /* l4_abe -> dmic */
  928. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  929. .master = &omap44xx_l4_abe_hwmod,
  930. .slave = &omap44xx_dmic_hwmod,
  931. .clk = "ocp_abe_iclk",
  932. .addr = omap44xx_dmic_addrs,
  933. .user = OCP_USER_MPU,
  934. };
  935. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  936. {
  937. .name = "dma",
  938. .pa_start = 0x4902e000,
  939. .pa_end = 0x4902e07f,
  940. .flags = ADDR_TYPE_RT
  941. },
  942. { }
  943. };
  944. /* l4_abe -> dmic (dma) */
  945. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  946. .master = &omap44xx_l4_abe_hwmod,
  947. .slave = &omap44xx_dmic_hwmod,
  948. .clk = "ocp_abe_iclk",
  949. .addr = omap44xx_dmic_dma_addrs,
  950. .user = OCP_USER_SDMA,
  951. };
  952. /* dmic slave ports */
  953. static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
  954. &omap44xx_l4_abe__dmic,
  955. &omap44xx_l4_abe__dmic_dma,
  956. };
  957. static struct omap_hwmod omap44xx_dmic_hwmod = {
  958. .name = "dmic",
  959. .class = &omap44xx_dmic_hwmod_class,
  960. .clkdm_name = "abe_clkdm",
  961. .mpu_irqs = omap44xx_dmic_irqs,
  962. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  963. .main_clk = "dmic_fck",
  964. .prcm = {
  965. .omap4 = {
  966. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  967. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  968. .modulemode = MODULEMODE_SWCTRL,
  969. },
  970. },
  971. .slaves = omap44xx_dmic_slaves,
  972. .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
  973. };
  974. /*
  975. * 'dsp' class
  976. * dsp sub-system
  977. */
  978. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  979. .name = "dsp",
  980. };
  981. /* dsp */
  982. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  983. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  984. { .irq = -1 }
  985. };
  986. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  987. { .name = "mmu_cache", .rst_shift = 1 },
  988. };
  989. static struct omap_hwmod_rst_info omap44xx_dsp_c0_resets[] = {
  990. { .name = "dsp", .rst_shift = 0 },
  991. };
  992. /* dsp -> iva */
  993. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  994. .master = &omap44xx_dsp_hwmod,
  995. .slave = &omap44xx_iva_hwmod,
  996. .clk = "dpll_iva_m5x2_ck",
  997. };
  998. /* dsp master ports */
  999. static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
  1000. &omap44xx_dsp__l3_main_1,
  1001. &omap44xx_dsp__l4_abe,
  1002. &omap44xx_dsp__iva,
  1003. };
  1004. /* l4_cfg -> dsp */
  1005. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  1006. .master = &omap44xx_l4_cfg_hwmod,
  1007. .slave = &omap44xx_dsp_hwmod,
  1008. .clk = "l4_div_ck",
  1009. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1010. };
  1011. /* dsp slave ports */
  1012. static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
  1013. &omap44xx_l4_cfg__dsp,
  1014. };
  1015. /* Pseudo hwmod for reset control purpose only */
  1016. static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
  1017. .name = "dsp_c0",
  1018. .class = &omap44xx_dsp_hwmod_class,
  1019. .clkdm_name = "tesla_clkdm",
  1020. .flags = HWMOD_INIT_NO_RESET,
  1021. .rst_lines = omap44xx_dsp_c0_resets,
  1022. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_c0_resets),
  1023. .prcm = {
  1024. .omap4 = {
  1025. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1026. },
  1027. },
  1028. };
  1029. static struct omap_hwmod omap44xx_dsp_hwmod = {
  1030. .name = "dsp",
  1031. .class = &omap44xx_dsp_hwmod_class,
  1032. .clkdm_name = "tesla_clkdm",
  1033. .mpu_irqs = omap44xx_dsp_irqs,
  1034. .rst_lines = omap44xx_dsp_resets,
  1035. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  1036. .main_clk = "dsp_fck",
  1037. .prcm = {
  1038. .omap4 = {
  1039. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  1040. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1041. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  1042. .modulemode = MODULEMODE_HWCTRL,
  1043. },
  1044. },
  1045. .slaves = omap44xx_dsp_slaves,
  1046. .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
  1047. .masters = omap44xx_dsp_masters,
  1048. .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
  1049. };
  1050. /*
  1051. * 'dss' class
  1052. * display sub-system
  1053. */
  1054. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  1055. .rev_offs = 0x0000,
  1056. .syss_offs = 0x0014,
  1057. .sysc_flags = SYSS_HAS_RESET_STATUS,
  1058. };
  1059. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  1060. .name = "dss",
  1061. .sysc = &omap44xx_dss_sysc,
  1062. .reset = omap_dss_reset,
  1063. };
  1064. /* dss */
  1065. /* dss master ports */
  1066. static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
  1067. &omap44xx_dss__l3_main_1,
  1068. };
  1069. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  1070. {
  1071. .pa_start = 0x58000000,
  1072. .pa_end = 0x5800007f,
  1073. .flags = ADDR_TYPE_RT
  1074. },
  1075. { }
  1076. };
  1077. /* l3_main_2 -> dss */
  1078. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  1079. .master = &omap44xx_l3_main_2_hwmod,
  1080. .slave = &omap44xx_dss_hwmod,
  1081. .clk = "dss_fck",
  1082. .addr = omap44xx_dss_dma_addrs,
  1083. .user = OCP_USER_SDMA,
  1084. };
  1085. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  1086. {
  1087. .pa_start = 0x48040000,
  1088. .pa_end = 0x4804007f,
  1089. .flags = ADDR_TYPE_RT
  1090. },
  1091. { }
  1092. };
  1093. /* l4_per -> dss */
  1094. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  1095. .master = &omap44xx_l4_per_hwmod,
  1096. .slave = &omap44xx_dss_hwmod,
  1097. .clk = "l4_div_ck",
  1098. .addr = omap44xx_dss_addrs,
  1099. .user = OCP_USER_MPU,
  1100. };
  1101. /* dss slave ports */
  1102. static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
  1103. &omap44xx_l3_main_2__dss,
  1104. &omap44xx_l4_per__dss,
  1105. };
  1106. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1107. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1108. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1109. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  1110. };
  1111. static struct omap_hwmod omap44xx_dss_hwmod = {
  1112. .name = "dss_core",
  1113. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1114. .class = &omap44xx_dss_hwmod_class,
  1115. .clkdm_name = "l3_dss_clkdm",
  1116. .main_clk = "dss_dss_clk",
  1117. .prcm = {
  1118. .omap4 = {
  1119. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1120. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1121. },
  1122. },
  1123. .opt_clks = dss_opt_clks,
  1124. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1125. .slaves = omap44xx_dss_slaves,
  1126. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
  1127. .masters = omap44xx_dss_masters,
  1128. .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
  1129. };
  1130. /*
  1131. * 'dispc' class
  1132. * display controller
  1133. */
  1134. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  1135. .rev_offs = 0x0000,
  1136. .sysc_offs = 0x0010,
  1137. .syss_offs = 0x0014,
  1138. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1139. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  1140. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1141. SYSS_HAS_RESET_STATUS),
  1142. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1143. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1144. .sysc_fields = &omap_hwmod_sysc_type1,
  1145. };
  1146. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  1147. .name = "dispc",
  1148. .sysc = &omap44xx_dispc_sysc,
  1149. };
  1150. /* dss_dispc */
  1151. static struct omap_hwmod omap44xx_dss_dispc_hwmod;
  1152. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  1153. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  1154. { .irq = -1 }
  1155. };
  1156. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  1157. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  1158. { .dma_req = -1 }
  1159. };
  1160. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  1161. {
  1162. .pa_start = 0x58001000,
  1163. .pa_end = 0x58001fff,
  1164. .flags = ADDR_TYPE_RT
  1165. },
  1166. { }
  1167. };
  1168. /* l3_main_2 -> dss_dispc */
  1169. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  1170. .master = &omap44xx_l3_main_2_hwmod,
  1171. .slave = &omap44xx_dss_dispc_hwmod,
  1172. .clk = "dss_fck",
  1173. .addr = omap44xx_dss_dispc_dma_addrs,
  1174. .user = OCP_USER_SDMA,
  1175. };
  1176. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  1177. {
  1178. .pa_start = 0x48041000,
  1179. .pa_end = 0x48041fff,
  1180. .flags = ADDR_TYPE_RT
  1181. },
  1182. { }
  1183. };
  1184. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  1185. .manager_count = 3,
  1186. .has_framedonetv_irq = 1
  1187. };
  1188. /* l4_per -> dss_dispc */
  1189. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  1190. .master = &omap44xx_l4_per_hwmod,
  1191. .slave = &omap44xx_dss_dispc_hwmod,
  1192. .clk = "l4_div_ck",
  1193. .addr = omap44xx_dss_dispc_addrs,
  1194. .user = OCP_USER_MPU,
  1195. };
  1196. /* dss_dispc slave ports */
  1197. static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
  1198. &omap44xx_l3_main_2__dss_dispc,
  1199. &omap44xx_l4_per__dss_dispc,
  1200. };
  1201. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  1202. .name = "dss_dispc",
  1203. .class = &omap44xx_dispc_hwmod_class,
  1204. .clkdm_name = "l3_dss_clkdm",
  1205. .mpu_irqs = omap44xx_dss_dispc_irqs,
  1206. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  1207. .main_clk = "dss_dss_clk",
  1208. .prcm = {
  1209. .omap4 = {
  1210. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1211. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1212. },
  1213. },
  1214. .slaves = omap44xx_dss_dispc_slaves,
  1215. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
  1216. .dev_attr = &omap44xx_dss_dispc_dev_attr
  1217. };
  1218. /*
  1219. * 'dsi' class
  1220. * display serial interface controller
  1221. */
  1222. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  1223. .rev_offs = 0x0000,
  1224. .sysc_offs = 0x0010,
  1225. .syss_offs = 0x0014,
  1226. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1227. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1228. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1229. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1230. .sysc_fields = &omap_hwmod_sysc_type1,
  1231. };
  1232. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  1233. .name = "dsi",
  1234. .sysc = &omap44xx_dsi_sysc,
  1235. };
  1236. /* dss_dsi1 */
  1237. static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
  1238. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  1239. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  1240. { .irq = -1 }
  1241. };
  1242. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  1243. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  1244. { .dma_req = -1 }
  1245. };
  1246. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  1247. {
  1248. .pa_start = 0x58004000,
  1249. .pa_end = 0x580041ff,
  1250. .flags = ADDR_TYPE_RT
  1251. },
  1252. { }
  1253. };
  1254. /* l3_main_2 -> dss_dsi1 */
  1255. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  1256. .master = &omap44xx_l3_main_2_hwmod,
  1257. .slave = &omap44xx_dss_dsi1_hwmod,
  1258. .clk = "dss_fck",
  1259. .addr = omap44xx_dss_dsi1_dma_addrs,
  1260. .user = OCP_USER_SDMA,
  1261. };
  1262. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  1263. {
  1264. .pa_start = 0x48044000,
  1265. .pa_end = 0x480441ff,
  1266. .flags = ADDR_TYPE_RT
  1267. },
  1268. { }
  1269. };
  1270. /* l4_per -> dss_dsi1 */
  1271. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  1272. .master = &omap44xx_l4_per_hwmod,
  1273. .slave = &omap44xx_dss_dsi1_hwmod,
  1274. .clk = "l4_div_ck",
  1275. .addr = omap44xx_dss_dsi1_addrs,
  1276. .user = OCP_USER_MPU,
  1277. };
  1278. /* dss_dsi1 slave ports */
  1279. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
  1280. &omap44xx_l3_main_2__dss_dsi1,
  1281. &omap44xx_l4_per__dss_dsi1,
  1282. };
  1283. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  1284. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1285. };
  1286. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  1287. .name = "dss_dsi1",
  1288. .class = &omap44xx_dsi_hwmod_class,
  1289. .clkdm_name = "l3_dss_clkdm",
  1290. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  1291. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  1292. .main_clk = "dss_dss_clk",
  1293. .prcm = {
  1294. .omap4 = {
  1295. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1296. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1297. },
  1298. },
  1299. .opt_clks = dss_dsi1_opt_clks,
  1300. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  1301. .slaves = omap44xx_dss_dsi1_slaves,
  1302. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
  1303. };
  1304. /* dss_dsi2 */
  1305. static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
  1306. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  1307. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  1308. { .irq = -1 }
  1309. };
  1310. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  1311. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  1312. { .dma_req = -1 }
  1313. };
  1314. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  1315. {
  1316. .pa_start = 0x58005000,
  1317. .pa_end = 0x580051ff,
  1318. .flags = ADDR_TYPE_RT
  1319. },
  1320. { }
  1321. };
  1322. /* l3_main_2 -> dss_dsi2 */
  1323. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  1324. .master = &omap44xx_l3_main_2_hwmod,
  1325. .slave = &omap44xx_dss_dsi2_hwmod,
  1326. .clk = "dss_fck",
  1327. .addr = omap44xx_dss_dsi2_dma_addrs,
  1328. .user = OCP_USER_SDMA,
  1329. };
  1330. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  1331. {
  1332. .pa_start = 0x48045000,
  1333. .pa_end = 0x480451ff,
  1334. .flags = ADDR_TYPE_RT
  1335. },
  1336. { }
  1337. };
  1338. /* l4_per -> dss_dsi2 */
  1339. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  1340. .master = &omap44xx_l4_per_hwmod,
  1341. .slave = &omap44xx_dss_dsi2_hwmod,
  1342. .clk = "l4_div_ck",
  1343. .addr = omap44xx_dss_dsi2_addrs,
  1344. .user = OCP_USER_MPU,
  1345. };
  1346. /* dss_dsi2 slave ports */
  1347. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
  1348. &omap44xx_l3_main_2__dss_dsi2,
  1349. &omap44xx_l4_per__dss_dsi2,
  1350. };
  1351. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  1352. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1353. };
  1354. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  1355. .name = "dss_dsi2",
  1356. .class = &omap44xx_dsi_hwmod_class,
  1357. .clkdm_name = "l3_dss_clkdm",
  1358. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  1359. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  1360. .main_clk = "dss_dss_clk",
  1361. .prcm = {
  1362. .omap4 = {
  1363. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1364. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1365. },
  1366. },
  1367. .opt_clks = dss_dsi2_opt_clks,
  1368. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  1369. .slaves = omap44xx_dss_dsi2_slaves,
  1370. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
  1371. };
  1372. /*
  1373. * 'hdmi' class
  1374. * hdmi controller
  1375. */
  1376. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  1377. .rev_offs = 0x0000,
  1378. .sysc_offs = 0x0010,
  1379. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1380. SYSC_HAS_SOFTRESET),
  1381. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1382. SIDLE_SMART_WKUP),
  1383. .sysc_fields = &omap_hwmod_sysc_type2,
  1384. };
  1385. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  1386. .name = "hdmi",
  1387. .sysc = &omap44xx_hdmi_sysc,
  1388. };
  1389. /* dss_hdmi */
  1390. static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
  1391. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  1392. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  1393. { .irq = -1 }
  1394. };
  1395. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  1396. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  1397. { .dma_req = -1 }
  1398. };
  1399. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  1400. {
  1401. .pa_start = 0x58006000,
  1402. .pa_end = 0x58006fff,
  1403. .flags = ADDR_TYPE_RT
  1404. },
  1405. { }
  1406. };
  1407. /* l3_main_2 -> dss_hdmi */
  1408. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  1409. .master = &omap44xx_l3_main_2_hwmod,
  1410. .slave = &omap44xx_dss_hdmi_hwmod,
  1411. .clk = "dss_fck",
  1412. .addr = omap44xx_dss_hdmi_dma_addrs,
  1413. .user = OCP_USER_SDMA,
  1414. };
  1415. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  1416. {
  1417. .pa_start = 0x48046000,
  1418. .pa_end = 0x48046fff,
  1419. .flags = ADDR_TYPE_RT
  1420. },
  1421. { }
  1422. };
  1423. /* l4_per -> dss_hdmi */
  1424. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  1425. .master = &omap44xx_l4_per_hwmod,
  1426. .slave = &omap44xx_dss_hdmi_hwmod,
  1427. .clk = "l4_div_ck",
  1428. .addr = omap44xx_dss_hdmi_addrs,
  1429. .user = OCP_USER_MPU,
  1430. };
  1431. /* dss_hdmi slave ports */
  1432. static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
  1433. &omap44xx_l3_main_2__dss_hdmi,
  1434. &omap44xx_l4_per__dss_hdmi,
  1435. };
  1436. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  1437. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1438. };
  1439. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  1440. .name = "dss_hdmi",
  1441. .class = &omap44xx_hdmi_hwmod_class,
  1442. .clkdm_name = "l3_dss_clkdm",
  1443. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  1444. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  1445. .main_clk = "dss_48mhz_clk",
  1446. .prcm = {
  1447. .omap4 = {
  1448. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1449. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1450. },
  1451. },
  1452. .opt_clks = dss_hdmi_opt_clks,
  1453. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  1454. .slaves = omap44xx_dss_hdmi_slaves,
  1455. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
  1456. };
  1457. /*
  1458. * 'rfbi' class
  1459. * remote frame buffer interface
  1460. */
  1461. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  1462. .rev_offs = 0x0000,
  1463. .sysc_offs = 0x0010,
  1464. .syss_offs = 0x0014,
  1465. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1466. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1467. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1468. .sysc_fields = &omap_hwmod_sysc_type1,
  1469. };
  1470. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  1471. .name = "rfbi",
  1472. .sysc = &omap44xx_rfbi_sysc,
  1473. };
  1474. /* dss_rfbi */
  1475. static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
  1476. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  1477. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  1478. { .dma_req = -1 }
  1479. };
  1480. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  1481. {
  1482. .pa_start = 0x58002000,
  1483. .pa_end = 0x580020ff,
  1484. .flags = ADDR_TYPE_RT
  1485. },
  1486. { }
  1487. };
  1488. /* l3_main_2 -> dss_rfbi */
  1489. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  1490. .master = &omap44xx_l3_main_2_hwmod,
  1491. .slave = &omap44xx_dss_rfbi_hwmod,
  1492. .clk = "dss_fck",
  1493. .addr = omap44xx_dss_rfbi_dma_addrs,
  1494. .user = OCP_USER_SDMA,
  1495. };
  1496. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  1497. {
  1498. .pa_start = 0x48042000,
  1499. .pa_end = 0x480420ff,
  1500. .flags = ADDR_TYPE_RT
  1501. },
  1502. { }
  1503. };
  1504. /* l4_per -> dss_rfbi */
  1505. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  1506. .master = &omap44xx_l4_per_hwmod,
  1507. .slave = &omap44xx_dss_rfbi_hwmod,
  1508. .clk = "l4_div_ck",
  1509. .addr = omap44xx_dss_rfbi_addrs,
  1510. .user = OCP_USER_MPU,
  1511. };
  1512. /* dss_rfbi slave ports */
  1513. static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
  1514. &omap44xx_l3_main_2__dss_rfbi,
  1515. &omap44xx_l4_per__dss_rfbi,
  1516. };
  1517. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  1518. { .role = "ick", .clk = "dss_fck" },
  1519. };
  1520. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  1521. .name = "dss_rfbi",
  1522. .class = &omap44xx_rfbi_hwmod_class,
  1523. .clkdm_name = "l3_dss_clkdm",
  1524. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  1525. .main_clk = "dss_dss_clk",
  1526. .prcm = {
  1527. .omap4 = {
  1528. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1529. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1530. },
  1531. },
  1532. .opt_clks = dss_rfbi_opt_clks,
  1533. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  1534. .slaves = omap44xx_dss_rfbi_slaves,
  1535. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
  1536. };
  1537. /*
  1538. * 'venc' class
  1539. * video encoder
  1540. */
  1541. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  1542. .name = "venc",
  1543. };
  1544. /* dss_venc */
  1545. static struct omap_hwmod omap44xx_dss_venc_hwmod;
  1546. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  1547. {
  1548. .pa_start = 0x58003000,
  1549. .pa_end = 0x580030ff,
  1550. .flags = ADDR_TYPE_RT
  1551. },
  1552. { }
  1553. };
  1554. /* l3_main_2 -> dss_venc */
  1555. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  1556. .master = &omap44xx_l3_main_2_hwmod,
  1557. .slave = &omap44xx_dss_venc_hwmod,
  1558. .clk = "dss_fck",
  1559. .addr = omap44xx_dss_venc_dma_addrs,
  1560. .user = OCP_USER_SDMA,
  1561. };
  1562. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  1563. {
  1564. .pa_start = 0x48043000,
  1565. .pa_end = 0x480430ff,
  1566. .flags = ADDR_TYPE_RT
  1567. },
  1568. { }
  1569. };
  1570. /* l4_per -> dss_venc */
  1571. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  1572. .master = &omap44xx_l4_per_hwmod,
  1573. .slave = &omap44xx_dss_venc_hwmod,
  1574. .clk = "l4_div_ck",
  1575. .addr = omap44xx_dss_venc_addrs,
  1576. .user = OCP_USER_MPU,
  1577. };
  1578. /* dss_venc slave ports */
  1579. static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
  1580. &omap44xx_l3_main_2__dss_venc,
  1581. &omap44xx_l4_per__dss_venc,
  1582. };
  1583. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  1584. .name = "dss_venc",
  1585. .class = &omap44xx_venc_hwmod_class,
  1586. .clkdm_name = "l3_dss_clkdm",
  1587. .main_clk = "dss_tv_clk",
  1588. .prcm = {
  1589. .omap4 = {
  1590. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1591. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1592. },
  1593. },
  1594. .slaves = omap44xx_dss_venc_slaves,
  1595. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
  1596. };
  1597. /*
  1598. * 'gpio' class
  1599. * general purpose io module
  1600. */
  1601. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  1602. .rev_offs = 0x0000,
  1603. .sysc_offs = 0x0010,
  1604. .syss_offs = 0x0114,
  1605. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1606. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1607. SYSS_HAS_RESET_STATUS),
  1608. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1609. SIDLE_SMART_WKUP),
  1610. .sysc_fields = &omap_hwmod_sysc_type1,
  1611. };
  1612. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1613. .name = "gpio",
  1614. .sysc = &omap44xx_gpio_sysc,
  1615. .rev = 2,
  1616. };
  1617. /* gpio dev_attr */
  1618. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1619. .bank_width = 32,
  1620. .dbck_flag = true,
  1621. };
  1622. /* gpio1 */
  1623. static struct omap_hwmod omap44xx_gpio1_hwmod;
  1624. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1625. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1626. { .irq = -1 }
  1627. };
  1628. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  1629. {
  1630. .pa_start = 0x4a310000,
  1631. .pa_end = 0x4a3101ff,
  1632. .flags = ADDR_TYPE_RT
  1633. },
  1634. { }
  1635. };
  1636. /* l4_wkup -> gpio1 */
  1637. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  1638. .master = &omap44xx_l4_wkup_hwmod,
  1639. .slave = &omap44xx_gpio1_hwmod,
  1640. .clk = "l4_wkup_clk_mux_ck",
  1641. .addr = omap44xx_gpio1_addrs,
  1642. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1643. };
  1644. /* gpio1 slave ports */
  1645. static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
  1646. &omap44xx_l4_wkup__gpio1,
  1647. };
  1648. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1649. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1650. };
  1651. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1652. .name = "gpio1",
  1653. .class = &omap44xx_gpio_hwmod_class,
  1654. .clkdm_name = "l4_wkup_clkdm",
  1655. .mpu_irqs = omap44xx_gpio1_irqs,
  1656. .main_clk = "gpio1_ick",
  1657. .prcm = {
  1658. .omap4 = {
  1659. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1660. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1661. .modulemode = MODULEMODE_HWCTRL,
  1662. },
  1663. },
  1664. .opt_clks = gpio1_opt_clks,
  1665. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1666. .dev_attr = &gpio_dev_attr,
  1667. .slaves = omap44xx_gpio1_slaves,
  1668. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
  1669. };
  1670. /* gpio2 */
  1671. static struct omap_hwmod omap44xx_gpio2_hwmod;
  1672. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1673. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1674. { .irq = -1 }
  1675. };
  1676. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  1677. {
  1678. .pa_start = 0x48055000,
  1679. .pa_end = 0x480551ff,
  1680. .flags = ADDR_TYPE_RT
  1681. },
  1682. { }
  1683. };
  1684. /* l4_per -> gpio2 */
  1685. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  1686. .master = &omap44xx_l4_per_hwmod,
  1687. .slave = &omap44xx_gpio2_hwmod,
  1688. .clk = "l4_div_ck",
  1689. .addr = omap44xx_gpio2_addrs,
  1690. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1691. };
  1692. /* gpio2 slave ports */
  1693. static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
  1694. &omap44xx_l4_per__gpio2,
  1695. };
  1696. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1697. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1698. };
  1699. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1700. .name = "gpio2",
  1701. .class = &omap44xx_gpio_hwmod_class,
  1702. .clkdm_name = "l4_per_clkdm",
  1703. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1704. .mpu_irqs = omap44xx_gpio2_irqs,
  1705. .main_clk = "gpio2_ick",
  1706. .prcm = {
  1707. .omap4 = {
  1708. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1709. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1710. .modulemode = MODULEMODE_HWCTRL,
  1711. },
  1712. },
  1713. .opt_clks = gpio2_opt_clks,
  1714. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1715. .dev_attr = &gpio_dev_attr,
  1716. .slaves = omap44xx_gpio2_slaves,
  1717. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
  1718. };
  1719. /* gpio3 */
  1720. static struct omap_hwmod omap44xx_gpio3_hwmod;
  1721. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1722. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1723. { .irq = -1 }
  1724. };
  1725. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  1726. {
  1727. .pa_start = 0x48057000,
  1728. .pa_end = 0x480571ff,
  1729. .flags = ADDR_TYPE_RT
  1730. },
  1731. { }
  1732. };
  1733. /* l4_per -> gpio3 */
  1734. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  1735. .master = &omap44xx_l4_per_hwmod,
  1736. .slave = &omap44xx_gpio3_hwmod,
  1737. .clk = "l4_div_ck",
  1738. .addr = omap44xx_gpio3_addrs,
  1739. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1740. };
  1741. /* gpio3 slave ports */
  1742. static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
  1743. &omap44xx_l4_per__gpio3,
  1744. };
  1745. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1746. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1747. };
  1748. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1749. .name = "gpio3",
  1750. .class = &omap44xx_gpio_hwmod_class,
  1751. .clkdm_name = "l4_per_clkdm",
  1752. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1753. .mpu_irqs = omap44xx_gpio3_irqs,
  1754. .main_clk = "gpio3_ick",
  1755. .prcm = {
  1756. .omap4 = {
  1757. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1758. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1759. .modulemode = MODULEMODE_HWCTRL,
  1760. },
  1761. },
  1762. .opt_clks = gpio3_opt_clks,
  1763. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1764. .dev_attr = &gpio_dev_attr,
  1765. .slaves = omap44xx_gpio3_slaves,
  1766. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
  1767. };
  1768. /* gpio4 */
  1769. static struct omap_hwmod omap44xx_gpio4_hwmod;
  1770. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1771. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1772. { .irq = -1 }
  1773. };
  1774. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  1775. {
  1776. .pa_start = 0x48059000,
  1777. .pa_end = 0x480591ff,
  1778. .flags = ADDR_TYPE_RT
  1779. },
  1780. { }
  1781. };
  1782. /* l4_per -> gpio4 */
  1783. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  1784. .master = &omap44xx_l4_per_hwmod,
  1785. .slave = &omap44xx_gpio4_hwmod,
  1786. .clk = "l4_div_ck",
  1787. .addr = omap44xx_gpio4_addrs,
  1788. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1789. };
  1790. /* gpio4 slave ports */
  1791. static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
  1792. &omap44xx_l4_per__gpio4,
  1793. };
  1794. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1795. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1796. };
  1797. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1798. .name = "gpio4",
  1799. .class = &omap44xx_gpio_hwmod_class,
  1800. .clkdm_name = "l4_per_clkdm",
  1801. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1802. .mpu_irqs = omap44xx_gpio4_irqs,
  1803. .main_clk = "gpio4_ick",
  1804. .prcm = {
  1805. .omap4 = {
  1806. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1807. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1808. .modulemode = MODULEMODE_HWCTRL,
  1809. },
  1810. },
  1811. .opt_clks = gpio4_opt_clks,
  1812. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1813. .dev_attr = &gpio_dev_attr,
  1814. .slaves = omap44xx_gpio4_slaves,
  1815. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
  1816. };
  1817. /* gpio5 */
  1818. static struct omap_hwmod omap44xx_gpio5_hwmod;
  1819. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1820. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1821. { .irq = -1 }
  1822. };
  1823. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  1824. {
  1825. .pa_start = 0x4805b000,
  1826. .pa_end = 0x4805b1ff,
  1827. .flags = ADDR_TYPE_RT
  1828. },
  1829. { }
  1830. };
  1831. /* l4_per -> gpio5 */
  1832. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  1833. .master = &omap44xx_l4_per_hwmod,
  1834. .slave = &omap44xx_gpio5_hwmod,
  1835. .clk = "l4_div_ck",
  1836. .addr = omap44xx_gpio5_addrs,
  1837. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1838. };
  1839. /* gpio5 slave ports */
  1840. static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
  1841. &omap44xx_l4_per__gpio5,
  1842. };
  1843. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1844. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1845. };
  1846. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1847. .name = "gpio5",
  1848. .class = &omap44xx_gpio_hwmod_class,
  1849. .clkdm_name = "l4_per_clkdm",
  1850. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1851. .mpu_irqs = omap44xx_gpio5_irqs,
  1852. .main_clk = "gpio5_ick",
  1853. .prcm = {
  1854. .omap4 = {
  1855. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1856. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1857. .modulemode = MODULEMODE_HWCTRL,
  1858. },
  1859. },
  1860. .opt_clks = gpio5_opt_clks,
  1861. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1862. .dev_attr = &gpio_dev_attr,
  1863. .slaves = omap44xx_gpio5_slaves,
  1864. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
  1865. };
  1866. /* gpio6 */
  1867. static struct omap_hwmod omap44xx_gpio6_hwmod;
  1868. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1869. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1870. { .irq = -1 }
  1871. };
  1872. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  1873. {
  1874. .pa_start = 0x4805d000,
  1875. .pa_end = 0x4805d1ff,
  1876. .flags = ADDR_TYPE_RT
  1877. },
  1878. { }
  1879. };
  1880. /* l4_per -> gpio6 */
  1881. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  1882. .master = &omap44xx_l4_per_hwmod,
  1883. .slave = &omap44xx_gpio6_hwmod,
  1884. .clk = "l4_div_ck",
  1885. .addr = omap44xx_gpio6_addrs,
  1886. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1887. };
  1888. /* gpio6 slave ports */
  1889. static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
  1890. &omap44xx_l4_per__gpio6,
  1891. };
  1892. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1893. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1894. };
  1895. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1896. .name = "gpio6",
  1897. .class = &omap44xx_gpio_hwmod_class,
  1898. .clkdm_name = "l4_per_clkdm",
  1899. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1900. .mpu_irqs = omap44xx_gpio6_irqs,
  1901. .main_clk = "gpio6_ick",
  1902. .prcm = {
  1903. .omap4 = {
  1904. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1905. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1906. .modulemode = MODULEMODE_HWCTRL,
  1907. },
  1908. },
  1909. .opt_clks = gpio6_opt_clks,
  1910. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1911. .dev_attr = &gpio_dev_attr,
  1912. .slaves = omap44xx_gpio6_slaves,
  1913. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
  1914. };
  1915. /*
  1916. * 'hsi' class
  1917. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1918. * serial if)
  1919. */
  1920. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1921. .rev_offs = 0x0000,
  1922. .sysc_offs = 0x0010,
  1923. .syss_offs = 0x0014,
  1924. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1925. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1926. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1927. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1928. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1929. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1930. .sysc_fields = &omap_hwmod_sysc_type1,
  1931. };
  1932. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1933. .name = "hsi",
  1934. .sysc = &omap44xx_hsi_sysc,
  1935. };
  1936. /* hsi */
  1937. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1938. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1939. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1940. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1941. { .irq = -1 }
  1942. };
  1943. /* hsi master ports */
  1944. static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
  1945. &omap44xx_hsi__l3_main_2,
  1946. };
  1947. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  1948. {
  1949. .pa_start = 0x4a058000,
  1950. .pa_end = 0x4a05bfff,
  1951. .flags = ADDR_TYPE_RT
  1952. },
  1953. { }
  1954. };
  1955. /* l4_cfg -> hsi */
  1956. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  1957. .master = &omap44xx_l4_cfg_hwmod,
  1958. .slave = &omap44xx_hsi_hwmod,
  1959. .clk = "l4_div_ck",
  1960. .addr = omap44xx_hsi_addrs,
  1961. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1962. };
  1963. /* hsi slave ports */
  1964. static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
  1965. &omap44xx_l4_cfg__hsi,
  1966. };
  1967. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1968. .name = "hsi",
  1969. .class = &omap44xx_hsi_hwmod_class,
  1970. .clkdm_name = "l3_init_clkdm",
  1971. .mpu_irqs = omap44xx_hsi_irqs,
  1972. .main_clk = "hsi_fck",
  1973. .prcm = {
  1974. .omap4 = {
  1975. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1976. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1977. .modulemode = MODULEMODE_HWCTRL,
  1978. },
  1979. },
  1980. .slaves = omap44xx_hsi_slaves,
  1981. .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
  1982. .masters = omap44xx_hsi_masters,
  1983. .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
  1984. };
  1985. /*
  1986. * 'i2c' class
  1987. * multimaster high-speed i2c controller
  1988. */
  1989. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1990. .sysc_offs = 0x0010,
  1991. .syss_offs = 0x0090,
  1992. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1993. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1994. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1995. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1996. SIDLE_SMART_WKUP),
  1997. .clockact = CLOCKACT_TEST_ICLK,
  1998. .sysc_fields = &omap_hwmod_sysc_type1,
  1999. };
  2000. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  2001. .name = "i2c",
  2002. .sysc = &omap44xx_i2c_sysc,
  2003. .rev = OMAP_I2C_IP_VERSION_2,
  2004. .reset = &omap_i2c_reset,
  2005. };
  2006. static struct omap_i2c_dev_attr i2c_dev_attr = {
  2007. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  2008. };
  2009. /* i2c1 */
  2010. static struct omap_hwmod omap44xx_i2c1_hwmod;
  2011. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  2012. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  2013. { .irq = -1 }
  2014. };
  2015. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  2016. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  2017. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  2018. { .dma_req = -1 }
  2019. };
  2020. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  2021. {
  2022. .pa_start = 0x48070000,
  2023. .pa_end = 0x480700ff,
  2024. .flags = ADDR_TYPE_RT
  2025. },
  2026. { }
  2027. };
  2028. /* l4_per -> i2c1 */
  2029. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  2030. .master = &omap44xx_l4_per_hwmod,
  2031. .slave = &omap44xx_i2c1_hwmod,
  2032. .clk = "l4_div_ck",
  2033. .addr = omap44xx_i2c1_addrs,
  2034. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2035. };
  2036. /* i2c1 slave ports */
  2037. static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
  2038. &omap44xx_l4_per__i2c1,
  2039. };
  2040. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  2041. .name = "i2c1",
  2042. .class = &omap44xx_i2c_hwmod_class,
  2043. .clkdm_name = "l4_per_clkdm",
  2044. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2045. .mpu_irqs = omap44xx_i2c1_irqs,
  2046. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  2047. .main_clk = "i2c1_fck",
  2048. .prcm = {
  2049. .omap4 = {
  2050. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  2051. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  2052. .modulemode = MODULEMODE_SWCTRL,
  2053. },
  2054. },
  2055. .slaves = omap44xx_i2c1_slaves,
  2056. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
  2057. .dev_attr = &i2c_dev_attr,
  2058. };
  2059. /* i2c2 */
  2060. static struct omap_hwmod omap44xx_i2c2_hwmod;
  2061. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  2062. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  2063. { .irq = -1 }
  2064. };
  2065. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  2066. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  2067. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  2068. { .dma_req = -1 }
  2069. };
  2070. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  2071. {
  2072. .pa_start = 0x48072000,
  2073. .pa_end = 0x480720ff,
  2074. .flags = ADDR_TYPE_RT
  2075. },
  2076. { }
  2077. };
  2078. /* l4_per -> i2c2 */
  2079. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  2080. .master = &omap44xx_l4_per_hwmod,
  2081. .slave = &omap44xx_i2c2_hwmod,
  2082. .clk = "l4_div_ck",
  2083. .addr = omap44xx_i2c2_addrs,
  2084. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2085. };
  2086. /* i2c2 slave ports */
  2087. static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
  2088. &omap44xx_l4_per__i2c2,
  2089. };
  2090. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  2091. .name = "i2c2",
  2092. .class = &omap44xx_i2c_hwmod_class,
  2093. .clkdm_name = "l4_per_clkdm",
  2094. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2095. .mpu_irqs = omap44xx_i2c2_irqs,
  2096. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  2097. .main_clk = "i2c2_fck",
  2098. .prcm = {
  2099. .omap4 = {
  2100. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  2101. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  2102. .modulemode = MODULEMODE_SWCTRL,
  2103. },
  2104. },
  2105. .slaves = omap44xx_i2c2_slaves,
  2106. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
  2107. .dev_attr = &i2c_dev_attr,
  2108. };
  2109. /* i2c3 */
  2110. static struct omap_hwmod omap44xx_i2c3_hwmod;
  2111. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  2112. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  2113. { .irq = -1 }
  2114. };
  2115. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  2116. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  2117. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  2118. { .dma_req = -1 }
  2119. };
  2120. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  2121. {
  2122. .pa_start = 0x48060000,
  2123. .pa_end = 0x480600ff,
  2124. .flags = ADDR_TYPE_RT
  2125. },
  2126. { }
  2127. };
  2128. /* l4_per -> i2c3 */
  2129. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  2130. .master = &omap44xx_l4_per_hwmod,
  2131. .slave = &omap44xx_i2c3_hwmod,
  2132. .clk = "l4_div_ck",
  2133. .addr = omap44xx_i2c3_addrs,
  2134. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2135. };
  2136. /* i2c3 slave ports */
  2137. static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
  2138. &omap44xx_l4_per__i2c3,
  2139. };
  2140. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  2141. .name = "i2c3",
  2142. .class = &omap44xx_i2c_hwmod_class,
  2143. .clkdm_name = "l4_per_clkdm",
  2144. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2145. .mpu_irqs = omap44xx_i2c3_irqs,
  2146. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  2147. .main_clk = "i2c3_fck",
  2148. .prcm = {
  2149. .omap4 = {
  2150. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  2151. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  2152. .modulemode = MODULEMODE_SWCTRL,
  2153. },
  2154. },
  2155. .slaves = omap44xx_i2c3_slaves,
  2156. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
  2157. .dev_attr = &i2c_dev_attr,
  2158. };
  2159. /* i2c4 */
  2160. static struct omap_hwmod omap44xx_i2c4_hwmod;
  2161. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  2162. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  2163. { .irq = -1 }
  2164. };
  2165. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  2166. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  2167. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  2168. { .dma_req = -1 }
  2169. };
  2170. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  2171. {
  2172. .pa_start = 0x48350000,
  2173. .pa_end = 0x483500ff,
  2174. .flags = ADDR_TYPE_RT
  2175. },
  2176. { }
  2177. };
  2178. /* l4_per -> i2c4 */
  2179. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  2180. .master = &omap44xx_l4_per_hwmod,
  2181. .slave = &omap44xx_i2c4_hwmod,
  2182. .clk = "l4_div_ck",
  2183. .addr = omap44xx_i2c4_addrs,
  2184. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2185. };
  2186. /* i2c4 slave ports */
  2187. static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
  2188. &omap44xx_l4_per__i2c4,
  2189. };
  2190. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  2191. .name = "i2c4",
  2192. .class = &omap44xx_i2c_hwmod_class,
  2193. .clkdm_name = "l4_per_clkdm",
  2194. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2195. .mpu_irqs = omap44xx_i2c4_irqs,
  2196. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  2197. .main_clk = "i2c4_fck",
  2198. .prcm = {
  2199. .omap4 = {
  2200. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  2201. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  2202. .modulemode = MODULEMODE_SWCTRL,
  2203. },
  2204. },
  2205. .slaves = omap44xx_i2c4_slaves,
  2206. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
  2207. .dev_attr = &i2c_dev_attr,
  2208. };
  2209. /*
  2210. * 'ipu' class
  2211. * imaging processor unit
  2212. */
  2213. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  2214. .name = "ipu",
  2215. };
  2216. /* ipu */
  2217. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  2218. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  2219. { .irq = -1 }
  2220. };
  2221. static struct omap_hwmod_rst_info omap44xx_ipu_c0_resets[] = {
  2222. { .name = "cpu0", .rst_shift = 0 },
  2223. };
  2224. static struct omap_hwmod_rst_info omap44xx_ipu_c1_resets[] = {
  2225. { .name = "cpu1", .rst_shift = 1 },
  2226. };
  2227. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  2228. { .name = "mmu_cache", .rst_shift = 2 },
  2229. };
  2230. /* ipu master ports */
  2231. static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
  2232. &omap44xx_ipu__l3_main_2,
  2233. };
  2234. /* l3_main_2 -> ipu */
  2235. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  2236. .master = &omap44xx_l3_main_2_hwmod,
  2237. .slave = &omap44xx_ipu_hwmod,
  2238. .clk = "l3_div_ck",
  2239. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2240. };
  2241. /* ipu slave ports */
  2242. static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
  2243. &omap44xx_l3_main_2__ipu,
  2244. };
  2245. /* Pseudo hwmod for reset control purpose only */
  2246. static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
  2247. .name = "ipu_c0",
  2248. .class = &omap44xx_ipu_hwmod_class,
  2249. .clkdm_name = "ducati_clkdm",
  2250. .flags = HWMOD_INIT_NO_RESET,
  2251. .rst_lines = omap44xx_ipu_c0_resets,
  2252. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c0_resets),
  2253. .prcm = {
  2254. .omap4 = {
  2255. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2256. },
  2257. },
  2258. };
  2259. /* Pseudo hwmod for reset control purpose only */
  2260. static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
  2261. .name = "ipu_c1",
  2262. .class = &omap44xx_ipu_hwmod_class,
  2263. .clkdm_name = "ducati_clkdm",
  2264. .flags = HWMOD_INIT_NO_RESET,
  2265. .rst_lines = omap44xx_ipu_c1_resets,
  2266. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c1_resets),
  2267. .prcm = {
  2268. .omap4 = {
  2269. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2270. },
  2271. },
  2272. };
  2273. static struct omap_hwmod omap44xx_ipu_hwmod = {
  2274. .name = "ipu",
  2275. .class = &omap44xx_ipu_hwmod_class,
  2276. .clkdm_name = "ducati_clkdm",
  2277. .mpu_irqs = omap44xx_ipu_irqs,
  2278. .rst_lines = omap44xx_ipu_resets,
  2279. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  2280. .main_clk = "ipu_fck",
  2281. .prcm = {
  2282. .omap4 = {
  2283. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2284. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2285. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2286. .modulemode = MODULEMODE_HWCTRL,
  2287. },
  2288. },
  2289. .slaves = omap44xx_ipu_slaves,
  2290. .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
  2291. .masters = omap44xx_ipu_masters,
  2292. .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
  2293. };
  2294. /*
  2295. * 'iss' class
  2296. * external images sensor pixel data processor
  2297. */
  2298. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  2299. .rev_offs = 0x0000,
  2300. .sysc_offs = 0x0010,
  2301. /*
  2302. * ISS needs 100 OCP clk cycles delay after a softreset before
  2303. * accessing sysconfig again.
  2304. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  2305. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  2306. *
  2307. * TODO: Indicate errata when available.
  2308. */
  2309. .srst_udelay = 2,
  2310. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  2311. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2312. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2313. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2314. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2315. .sysc_fields = &omap_hwmod_sysc_type2,
  2316. };
  2317. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  2318. .name = "iss",
  2319. .sysc = &omap44xx_iss_sysc,
  2320. };
  2321. /* iss */
  2322. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  2323. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  2324. { .irq = -1 }
  2325. };
  2326. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  2327. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  2328. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  2329. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  2330. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  2331. { .dma_req = -1 }
  2332. };
  2333. /* iss master ports */
  2334. static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
  2335. &omap44xx_iss__l3_main_2,
  2336. };
  2337. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  2338. {
  2339. .pa_start = 0x52000000,
  2340. .pa_end = 0x520000ff,
  2341. .flags = ADDR_TYPE_RT
  2342. },
  2343. { }
  2344. };
  2345. /* l3_main_2 -> iss */
  2346. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  2347. .master = &omap44xx_l3_main_2_hwmod,
  2348. .slave = &omap44xx_iss_hwmod,
  2349. .clk = "l3_div_ck",
  2350. .addr = omap44xx_iss_addrs,
  2351. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2352. };
  2353. /* iss slave ports */
  2354. static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
  2355. &omap44xx_l3_main_2__iss,
  2356. };
  2357. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  2358. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  2359. };
  2360. static struct omap_hwmod omap44xx_iss_hwmod = {
  2361. .name = "iss",
  2362. .class = &omap44xx_iss_hwmod_class,
  2363. .clkdm_name = "iss_clkdm",
  2364. .mpu_irqs = omap44xx_iss_irqs,
  2365. .sdma_reqs = omap44xx_iss_sdma_reqs,
  2366. .main_clk = "iss_fck",
  2367. .prcm = {
  2368. .omap4 = {
  2369. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  2370. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  2371. .modulemode = MODULEMODE_SWCTRL,
  2372. },
  2373. },
  2374. .opt_clks = iss_opt_clks,
  2375. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  2376. .slaves = omap44xx_iss_slaves,
  2377. .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
  2378. .masters = omap44xx_iss_masters,
  2379. .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
  2380. };
  2381. /*
  2382. * 'iva' class
  2383. * multi-standard video encoder/decoder hardware accelerator
  2384. */
  2385. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  2386. .name = "iva",
  2387. };
  2388. /* iva */
  2389. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  2390. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  2391. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  2392. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  2393. { .irq = -1 }
  2394. };
  2395. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  2396. { .name = "logic", .rst_shift = 2 },
  2397. };
  2398. static struct omap_hwmod_rst_info omap44xx_iva_seq0_resets[] = {
  2399. { .name = "seq0", .rst_shift = 0 },
  2400. };
  2401. static struct omap_hwmod_rst_info omap44xx_iva_seq1_resets[] = {
  2402. { .name = "seq1", .rst_shift = 1 },
  2403. };
  2404. /* iva master ports */
  2405. static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
  2406. &omap44xx_iva__l3_main_2,
  2407. &omap44xx_iva__l3_instr,
  2408. };
  2409. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  2410. {
  2411. .pa_start = 0x5a000000,
  2412. .pa_end = 0x5a07ffff,
  2413. .flags = ADDR_TYPE_RT
  2414. },
  2415. { }
  2416. };
  2417. /* l3_main_2 -> iva */
  2418. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  2419. .master = &omap44xx_l3_main_2_hwmod,
  2420. .slave = &omap44xx_iva_hwmod,
  2421. .clk = "l3_div_ck",
  2422. .addr = omap44xx_iva_addrs,
  2423. .user = OCP_USER_MPU,
  2424. };
  2425. /* iva slave ports */
  2426. static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
  2427. &omap44xx_dsp__iva,
  2428. &omap44xx_l3_main_2__iva,
  2429. };
  2430. /* Pseudo hwmod for reset control purpose only */
  2431. static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
  2432. .name = "iva_seq0",
  2433. .class = &omap44xx_iva_hwmod_class,
  2434. .clkdm_name = "ivahd_clkdm",
  2435. .flags = HWMOD_INIT_NO_RESET,
  2436. .rst_lines = omap44xx_iva_seq0_resets,
  2437. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq0_resets),
  2438. .prcm = {
  2439. .omap4 = {
  2440. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2441. },
  2442. },
  2443. };
  2444. /* Pseudo hwmod for reset control purpose only */
  2445. static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
  2446. .name = "iva_seq1",
  2447. .class = &omap44xx_iva_hwmod_class,
  2448. .clkdm_name = "ivahd_clkdm",
  2449. .flags = HWMOD_INIT_NO_RESET,
  2450. .rst_lines = omap44xx_iva_seq1_resets,
  2451. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq1_resets),
  2452. .prcm = {
  2453. .omap4 = {
  2454. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2455. },
  2456. },
  2457. };
  2458. static struct omap_hwmod omap44xx_iva_hwmod = {
  2459. .name = "iva",
  2460. .class = &omap44xx_iva_hwmod_class,
  2461. .clkdm_name = "ivahd_clkdm",
  2462. .mpu_irqs = omap44xx_iva_irqs,
  2463. .rst_lines = omap44xx_iva_resets,
  2464. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  2465. .main_clk = "iva_fck",
  2466. .prcm = {
  2467. .omap4 = {
  2468. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  2469. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2470. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  2471. .modulemode = MODULEMODE_HWCTRL,
  2472. },
  2473. },
  2474. .slaves = omap44xx_iva_slaves,
  2475. .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
  2476. .masters = omap44xx_iva_masters,
  2477. .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
  2478. };
  2479. /*
  2480. * 'kbd' class
  2481. * keyboard controller
  2482. */
  2483. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  2484. .rev_offs = 0x0000,
  2485. .sysc_offs = 0x0010,
  2486. .syss_offs = 0x0014,
  2487. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2488. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2489. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2490. SYSS_HAS_RESET_STATUS),
  2491. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2492. .sysc_fields = &omap_hwmod_sysc_type1,
  2493. };
  2494. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  2495. .name = "kbd",
  2496. .sysc = &omap44xx_kbd_sysc,
  2497. };
  2498. /* kbd */
  2499. static struct omap_hwmod omap44xx_kbd_hwmod;
  2500. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  2501. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  2502. { .irq = -1 }
  2503. };
  2504. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  2505. {
  2506. .pa_start = 0x4a31c000,
  2507. .pa_end = 0x4a31c07f,
  2508. .flags = ADDR_TYPE_RT
  2509. },
  2510. { }
  2511. };
  2512. /* l4_wkup -> kbd */
  2513. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  2514. .master = &omap44xx_l4_wkup_hwmod,
  2515. .slave = &omap44xx_kbd_hwmod,
  2516. .clk = "l4_wkup_clk_mux_ck",
  2517. .addr = omap44xx_kbd_addrs,
  2518. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2519. };
  2520. /* kbd slave ports */
  2521. static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
  2522. &omap44xx_l4_wkup__kbd,
  2523. };
  2524. static struct omap_hwmod omap44xx_kbd_hwmod = {
  2525. .name = "kbd",
  2526. .class = &omap44xx_kbd_hwmod_class,
  2527. .clkdm_name = "l4_wkup_clkdm",
  2528. .mpu_irqs = omap44xx_kbd_irqs,
  2529. .main_clk = "kbd_fck",
  2530. .prcm = {
  2531. .omap4 = {
  2532. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  2533. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  2534. .modulemode = MODULEMODE_SWCTRL,
  2535. },
  2536. },
  2537. .slaves = omap44xx_kbd_slaves,
  2538. .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
  2539. };
  2540. /*
  2541. * 'mailbox' class
  2542. * mailbox module allowing communication between the on-chip processors using a
  2543. * queued mailbox-interrupt mechanism.
  2544. */
  2545. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  2546. .rev_offs = 0x0000,
  2547. .sysc_offs = 0x0010,
  2548. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2549. SYSC_HAS_SOFTRESET),
  2550. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2551. .sysc_fields = &omap_hwmod_sysc_type2,
  2552. };
  2553. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  2554. .name = "mailbox",
  2555. .sysc = &omap44xx_mailbox_sysc,
  2556. };
  2557. /* mailbox */
  2558. static struct omap_hwmod omap44xx_mailbox_hwmod;
  2559. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  2560. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  2561. { .irq = -1 }
  2562. };
  2563. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  2564. {
  2565. .pa_start = 0x4a0f4000,
  2566. .pa_end = 0x4a0f41ff,
  2567. .flags = ADDR_TYPE_RT
  2568. },
  2569. { }
  2570. };
  2571. /* l4_cfg -> mailbox */
  2572. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  2573. .master = &omap44xx_l4_cfg_hwmod,
  2574. .slave = &omap44xx_mailbox_hwmod,
  2575. .clk = "l4_div_ck",
  2576. .addr = omap44xx_mailbox_addrs,
  2577. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2578. };
  2579. /* mailbox slave ports */
  2580. static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
  2581. &omap44xx_l4_cfg__mailbox,
  2582. };
  2583. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  2584. .name = "mailbox",
  2585. .class = &omap44xx_mailbox_hwmod_class,
  2586. .clkdm_name = "l4_cfg_clkdm",
  2587. .mpu_irqs = omap44xx_mailbox_irqs,
  2588. .prcm = {
  2589. .omap4 = {
  2590. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  2591. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  2592. },
  2593. },
  2594. .slaves = omap44xx_mailbox_slaves,
  2595. .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
  2596. };
  2597. /*
  2598. * 'mcbsp' class
  2599. * multi channel buffered serial port controller
  2600. */
  2601. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  2602. .sysc_offs = 0x008c,
  2603. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  2604. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2605. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2606. .sysc_fields = &omap_hwmod_sysc_type1,
  2607. };
  2608. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  2609. .name = "mcbsp",
  2610. .sysc = &omap44xx_mcbsp_sysc,
  2611. .rev = MCBSP_CONFIG_TYPE4,
  2612. };
  2613. /* mcbsp1 */
  2614. static struct omap_hwmod omap44xx_mcbsp1_hwmod;
  2615. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  2616. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  2617. { .irq = -1 }
  2618. };
  2619. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  2620. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  2621. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  2622. { .dma_req = -1 }
  2623. };
  2624. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  2625. {
  2626. .name = "mpu",
  2627. .pa_start = 0x40122000,
  2628. .pa_end = 0x401220ff,
  2629. .flags = ADDR_TYPE_RT
  2630. },
  2631. { }
  2632. };
  2633. /* l4_abe -> mcbsp1 */
  2634. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  2635. .master = &omap44xx_l4_abe_hwmod,
  2636. .slave = &omap44xx_mcbsp1_hwmod,
  2637. .clk = "ocp_abe_iclk",
  2638. .addr = omap44xx_mcbsp1_addrs,
  2639. .user = OCP_USER_MPU,
  2640. };
  2641. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  2642. {
  2643. .name = "dma",
  2644. .pa_start = 0x49022000,
  2645. .pa_end = 0x490220ff,
  2646. .flags = ADDR_TYPE_RT
  2647. },
  2648. { }
  2649. };
  2650. /* l4_abe -> mcbsp1 (dma) */
  2651. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  2652. .master = &omap44xx_l4_abe_hwmod,
  2653. .slave = &omap44xx_mcbsp1_hwmod,
  2654. .clk = "ocp_abe_iclk",
  2655. .addr = omap44xx_mcbsp1_dma_addrs,
  2656. .user = OCP_USER_SDMA,
  2657. };
  2658. /* mcbsp1 slave ports */
  2659. static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
  2660. &omap44xx_l4_abe__mcbsp1,
  2661. &omap44xx_l4_abe__mcbsp1_dma,
  2662. };
  2663. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  2664. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2665. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  2666. };
  2667. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  2668. .name = "mcbsp1",
  2669. .class = &omap44xx_mcbsp_hwmod_class,
  2670. .clkdm_name = "abe_clkdm",
  2671. .mpu_irqs = omap44xx_mcbsp1_irqs,
  2672. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  2673. .main_clk = "mcbsp1_fck",
  2674. .prcm = {
  2675. .omap4 = {
  2676. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  2677. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  2678. .modulemode = MODULEMODE_SWCTRL,
  2679. },
  2680. },
  2681. .slaves = omap44xx_mcbsp1_slaves,
  2682. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
  2683. .opt_clks = mcbsp1_opt_clks,
  2684. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  2685. };
  2686. /* mcbsp2 */
  2687. static struct omap_hwmod omap44xx_mcbsp2_hwmod;
  2688. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  2689. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  2690. { .irq = -1 }
  2691. };
  2692. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  2693. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  2694. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  2695. { .dma_req = -1 }
  2696. };
  2697. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  2698. {
  2699. .name = "mpu",
  2700. .pa_start = 0x40124000,
  2701. .pa_end = 0x401240ff,
  2702. .flags = ADDR_TYPE_RT
  2703. },
  2704. { }
  2705. };
  2706. /* l4_abe -> mcbsp2 */
  2707. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  2708. .master = &omap44xx_l4_abe_hwmod,
  2709. .slave = &omap44xx_mcbsp2_hwmod,
  2710. .clk = "ocp_abe_iclk",
  2711. .addr = omap44xx_mcbsp2_addrs,
  2712. .user = OCP_USER_MPU,
  2713. };
  2714. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  2715. {
  2716. .name = "dma",
  2717. .pa_start = 0x49024000,
  2718. .pa_end = 0x490240ff,
  2719. .flags = ADDR_TYPE_RT
  2720. },
  2721. { }
  2722. };
  2723. /* l4_abe -> mcbsp2 (dma) */
  2724. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  2725. .master = &omap44xx_l4_abe_hwmod,
  2726. .slave = &omap44xx_mcbsp2_hwmod,
  2727. .clk = "ocp_abe_iclk",
  2728. .addr = omap44xx_mcbsp2_dma_addrs,
  2729. .user = OCP_USER_SDMA,
  2730. };
  2731. /* mcbsp2 slave ports */
  2732. static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
  2733. &omap44xx_l4_abe__mcbsp2,
  2734. &omap44xx_l4_abe__mcbsp2_dma,
  2735. };
  2736. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  2737. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2738. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  2739. };
  2740. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  2741. .name = "mcbsp2",
  2742. .class = &omap44xx_mcbsp_hwmod_class,
  2743. .clkdm_name = "abe_clkdm",
  2744. .mpu_irqs = omap44xx_mcbsp2_irqs,
  2745. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  2746. .main_clk = "mcbsp2_fck",
  2747. .prcm = {
  2748. .omap4 = {
  2749. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  2750. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  2751. .modulemode = MODULEMODE_SWCTRL,
  2752. },
  2753. },
  2754. .slaves = omap44xx_mcbsp2_slaves,
  2755. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
  2756. .opt_clks = mcbsp2_opt_clks,
  2757. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  2758. };
  2759. /* mcbsp3 */
  2760. static struct omap_hwmod omap44xx_mcbsp3_hwmod;
  2761. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  2762. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  2763. { .irq = -1 }
  2764. };
  2765. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  2766. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  2767. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  2768. { .dma_req = -1 }
  2769. };
  2770. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  2771. {
  2772. .name = "mpu",
  2773. .pa_start = 0x40126000,
  2774. .pa_end = 0x401260ff,
  2775. .flags = ADDR_TYPE_RT
  2776. },
  2777. { }
  2778. };
  2779. /* l4_abe -> mcbsp3 */
  2780. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  2781. .master = &omap44xx_l4_abe_hwmod,
  2782. .slave = &omap44xx_mcbsp3_hwmod,
  2783. .clk = "ocp_abe_iclk",
  2784. .addr = omap44xx_mcbsp3_addrs,
  2785. .user = OCP_USER_MPU,
  2786. };
  2787. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  2788. {
  2789. .name = "dma",
  2790. .pa_start = 0x49026000,
  2791. .pa_end = 0x490260ff,
  2792. .flags = ADDR_TYPE_RT
  2793. },
  2794. { }
  2795. };
  2796. /* l4_abe -> mcbsp3 (dma) */
  2797. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  2798. .master = &omap44xx_l4_abe_hwmod,
  2799. .slave = &omap44xx_mcbsp3_hwmod,
  2800. .clk = "ocp_abe_iclk",
  2801. .addr = omap44xx_mcbsp3_dma_addrs,
  2802. .user = OCP_USER_SDMA,
  2803. };
  2804. /* mcbsp3 slave ports */
  2805. static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
  2806. &omap44xx_l4_abe__mcbsp3,
  2807. &omap44xx_l4_abe__mcbsp3_dma,
  2808. };
  2809. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  2810. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2811. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  2812. };
  2813. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  2814. .name = "mcbsp3",
  2815. .class = &omap44xx_mcbsp_hwmod_class,
  2816. .clkdm_name = "abe_clkdm",
  2817. .mpu_irqs = omap44xx_mcbsp3_irqs,
  2818. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  2819. .main_clk = "mcbsp3_fck",
  2820. .prcm = {
  2821. .omap4 = {
  2822. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  2823. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  2824. .modulemode = MODULEMODE_SWCTRL,
  2825. },
  2826. },
  2827. .slaves = omap44xx_mcbsp3_slaves,
  2828. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
  2829. .opt_clks = mcbsp3_opt_clks,
  2830. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  2831. };
  2832. /* mcbsp4 */
  2833. static struct omap_hwmod omap44xx_mcbsp4_hwmod;
  2834. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  2835. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  2836. { .irq = -1 }
  2837. };
  2838. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  2839. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  2840. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  2841. { .dma_req = -1 }
  2842. };
  2843. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  2844. {
  2845. .pa_start = 0x48096000,
  2846. .pa_end = 0x480960ff,
  2847. .flags = ADDR_TYPE_RT
  2848. },
  2849. { }
  2850. };
  2851. /* l4_per -> mcbsp4 */
  2852. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  2853. .master = &omap44xx_l4_per_hwmod,
  2854. .slave = &omap44xx_mcbsp4_hwmod,
  2855. .clk = "l4_div_ck",
  2856. .addr = omap44xx_mcbsp4_addrs,
  2857. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2858. };
  2859. /* mcbsp4 slave ports */
  2860. static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
  2861. &omap44xx_l4_per__mcbsp4,
  2862. };
  2863. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  2864. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2865. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  2866. };
  2867. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  2868. .name = "mcbsp4",
  2869. .class = &omap44xx_mcbsp_hwmod_class,
  2870. .clkdm_name = "l4_per_clkdm",
  2871. .mpu_irqs = omap44xx_mcbsp4_irqs,
  2872. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  2873. .main_clk = "mcbsp4_fck",
  2874. .prcm = {
  2875. .omap4 = {
  2876. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  2877. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  2878. .modulemode = MODULEMODE_SWCTRL,
  2879. },
  2880. },
  2881. .slaves = omap44xx_mcbsp4_slaves,
  2882. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
  2883. .opt_clks = mcbsp4_opt_clks,
  2884. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  2885. };
  2886. /*
  2887. * 'mcpdm' class
  2888. * multi channel pdm controller (proprietary interface with phoenix power
  2889. * ic)
  2890. */
  2891. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  2892. .rev_offs = 0x0000,
  2893. .sysc_offs = 0x0010,
  2894. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2895. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2896. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2897. SIDLE_SMART_WKUP),
  2898. .sysc_fields = &omap_hwmod_sysc_type2,
  2899. };
  2900. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  2901. .name = "mcpdm",
  2902. .sysc = &omap44xx_mcpdm_sysc,
  2903. };
  2904. /* mcpdm */
  2905. static struct omap_hwmod omap44xx_mcpdm_hwmod;
  2906. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  2907. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  2908. { .irq = -1 }
  2909. };
  2910. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  2911. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  2912. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  2913. { .dma_req = -1 }
  2914. };
  2915. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  2916. {
  2917. .pa_start = 0x40132000,
  2918. .pa_end = 0x4013207f,
  2919. .flags = ADDR_TYPE_RT
  2920. },
  2921. { }
  2922. };
  2923. /* l4_abe -> mcpdm */
  2924. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  2925. .master = &omap44xx_l4_abe_hwmod,
  2926. .slave = &omap44xx_mcpdm_hwmod,
  2927. .clk = "ocp_abe_iclk",
  2928. .addr = omap44xx_mcpdm_addrs,
  2929. .user = OCP_USER_MPU,
  2930. };
  2931. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  2932. {
  2933. .pa_start = 0x49032000,
  2934. .pa_end = 0x4903207f,
  2935. .flags = ADDR_TYPE_RT
  2936. },
  2937. { }
  2938. };
  2939. /* l4_abe -> mcpdm (dma) */
  2940. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  2941. .master = &omap44xx_l4_abe_hwmod,
  2942. .slave = &omap44xx_mcpdm_hwmod,
  2943. .clk = "ocp_abe_iclk",
  2944. .addr = omap44xx_mcpdm_dma_addrs,
  2945. .user = OCP_USER_SDMA,
  2946. };
  2947. /* mcpdm slave ports */
  2948. static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
  2949. &omap44xx_l4_abe__mcpdm,
  2950. &omap44xx_l4_abe__mcpdm_dma,
  2951. };
  2952. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  2953. .name = "mcpdm",
  2954. .class = &omap44xx_mcpdm_hwmod_class,
  2955. .clkdm_name = "abe_clkdm",
  2956. .mpu_irqs = omap44xx_mcpdm_irqs,
  2957. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  2958. .main_clk = "mcpdm_fck",
  2959. .prcm = {
  2960. .omap4 = {
  2961. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  2962. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  2963. .modulemode = MODULEMODE_SWCTRL,
  2964. },
  2965. },
  2966. .slaves = omap44xx_mcpdm_slaves,
  2967. .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
  2968. };
  2969. /*
  2970. * 'mcspi' class
  2971. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2972. * bus
  2973. */
  2974. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  2975. .rev_offs = 0x0000,
  2976. .sysc_offs = 0x0010,
  2977. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2978. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2979. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2980. SIDLE_SMART_WKUP),
  2981. .sysc_fields = &omap_hwmod_sysc_type2,
  2982. };
  2983. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  2984. .name = "mcspi",
  2985. .sysc = &omap44xx_mcspi_sysc,
  2986. .rev = OMAP4_MCSPI_REV,
  2987. };
  2988. /* mcspi1 */
  2989. static struct omap_hwmod omap44xx_mcspi1_hwmod;
  2990. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  2991. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  2992. { .irq = -1 }
  2993. };
  2994. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  2995. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  2996. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  2997. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  2998. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  2999. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  3000. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  3001. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  3002. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  3003. { .dma_req = -1 }
  3004. };
  3005. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  3006. {
  3007. .pa_start = 0x48098000,
  3008. .pa_end = 0x480981ff,
  3009. .flags = ADDR_TYPE_RT
  3010. },
  3011. { }
  3012. };
  3013. /* l4_per -> mcspi1 */
  3014. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  3015. .master = &omap44xx_l4_per_hwmod,
  3016. .slave = &omap44xx_mcspi1_hwmod,
  3017. .clk = "l4_div_ck",
  3018. .addr = omap44xx_mcspi1_addrs,
  3019. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3020. };
  3021. /* mcspi1 slave ports */
  3022. static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
  3023. &omap44xx_l4_per__mcspi1,
  3024. };
  3025. /* mcspi1 dev_attr */
  3026. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  3027. .num_chipselect = 4,
  3028. };
  3029. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  3030. .name = "mcspi1",
  3031. .class = &omap44xx_mcspi_hwmod_class,
  3032. .clkdm_name = "l4_per_clkdm",
  3033. .mpu_irqs = omap44xx_mcspi1_irqs,
  3034. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  3035. .main_clk = "mcspi1_fck",
  3036. .prcm = {
  3037. .omap4 = {
  3038. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  3039. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  3040. .modulemode = MODULEMODE_SWCTRL,
  3041. },
  3042. },
  3043. .dev_attr = &mcspi1_dev_attr,
  3044. .slaves = omap44xx_mcspi1_slaves,
  3045. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
  3046. };
  3047. /* mcspi2 */
  3048. static struct omap_hwmod omap44xx_mcspi2_hwmod;
  3049. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  3050. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  3051. { .irq = -1 }
  3052. };
  3053. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  3054. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  3055. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  3056. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  3057. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  3058. { .dma_req = -1 }
  3059. };
  3060. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3061. {
  3062. .pa_start = 0x4809a000,
  3063. .pa_end = 0x4809a1ff,
  3064. .flags = ADDR_TYPE_RT
  3065. },
  3066. { }
  3067. };
  3068. /* l4_per -> mcspi2 */
  3069. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3070. .master = &omap44xx_l4_per_hwmod,
  3071. .slave = &omap44xx_mcspi2_hwmod,
  3072. .clk = "l4_div_ck",
  3073. .addr = omap44xx_mcspi2_addrs,
  3074. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3075. };
  3076. /* mcspi2 slave ports */
  3077. static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
  3078. &omap44xx_l4_per__mcspi2,
  3079. };
  3080. /* mcspi2 dev_attr */
  3081. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  3082. .num_chipselect = 2,
  3083. };
  3084. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  3085. .name = "mcspi2",
  3086. .class = &omap44xx_mcspi_hwmod_class,
  3087. .clkdm_name = "l4_per_clkdm",
  3088. .mpu_irqs = omap44xx_mcspi2_irqs,
  3089. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  3090. .main_clk = "mcspi2_fck",
  3091. .prcm = {
  3092. .omap4 = {
  3093. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  3094. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  3095. .modulemode = MODULEMODE_SWCTRL,
  3096. },
  3097. },
  3098. .dev_attr = &mcspi2_dev_attr,
  3099. .slaves = omap44xx_mcspi2_slaves,
  3100. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
  3101. };
  3102. /* mcspi3 */
  3103. static struct omap_hwmod omap44xx_mcspi3_hwmod;
  3104. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  3105. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  3106. { .irq = -1 }
  3107. };
  3108. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  3109. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  3110. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  3111. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  3112. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  3113. { .dma_req = -1 }
  3114. };
  3115. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3116. {
  3117. .pa_start = 0x480b8000,
  3118. .pa_end = 0x480b81ff,
  3119. .flags = ADDR_TYPE_RT
  3120. },
  3121. { }
  3122. };
  3123. /* l4_per -> mcspi3 */
  3124. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3125. .master = &omap44xx_l4_per_hwmod,
  3126. .slave = &omap44xx_mcspi3_hwmod,
  3127. .clk = "l4_div_ck",
  3128. .addr = omap44xx_mcspi3_addrs,
  3129. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3130. };
  3131. /* mcspi3 slave ports */
  3132. static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
  3133. &omap44xx_l4_per__mcspi3,
  3134. };
  3135. /* mcspi3 dev_attr */
  3136. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  3137. .num_chipselect = 2,
  3138. };
  3139. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  3140. .name = "mcspi3",
  3141. .class = &omap44xx_mcspi_hwmod_class,
  3142. .clkdm_name = "l4_per_clkdm",
  3143. .mpu_irqs = omap44xx_mcspi3_irqs,
  3144. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  3145. .main_clk = "mcspi3_fck",
  3146. .prcm = {
  3147. .omap4 = {
  3148. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  3149. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  3150. .modulemode = MODULEMODE_SWCTRL,
  3151. },
  3152. },
  3153. .dev_attr = &mcspi3_dev_attr,
  3154. .slaves = omap44xx_mcspi3_slaves,
  3155. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
  3156. };
  3157. /* mcspi4 */
  3158. static struct omap_hwmod omap44xx_mcspi4_hwmod;
  3159. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  3160. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  3161. { .irq = -1 }
  3162. };
  3163. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  3164. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  3165. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  3166. { .dma_req = -1 }
  3167. };
  3168. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3169. {
  3170. .pa_start = 0x480ba000,
  3171. .pa_end = 0x480ba1ff,
  3172. .flags = ADDR_TYPE_RT
  3173. },
  3174. { }
  3175. };
  3176. /* l4_per -> mcspi4 */
  3177. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3178. .master = &omap44xx_l4_per_hwmod,
  3179. .slave = &omap44xx_mcspi4_hwmod,
  3180. .clk = "l4_div_ck",
  3181. .addr = omap44xx_mcspi4_addrs,
  3182. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3183. };
  3184. /* mcspi4 slave ports */
  3185. static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
  3186. &omap44xx_l4_per__mcspi4,
  3187. };
  3188. /* mcspi4 dev_attr */
  3189. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  3190. .num_chipselect = 1,
  3191. };
  3192. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  3193. .name = "mcspi4",
  3194. .class = &omap44xx_mcspi_hwmod_class,
  3195. .clkdm_name = "l4_per_clkdm",
  3196. .mpu_irqs = omap44xx_mcspi4_irqs,
  3197. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  3198. .main_clk = "mcspi4_fck",
  3199. .prcm = {
  3200. .omap4 = {
  3201. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  3202. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  3203. .modulemode = MODULEMODE_SWCTRL,
  3204. },
  3205. },
  3206. .dev_attr = &mcspi4_dev_attr,
  3207. .slaves = omap44xx_mcspi4_slaves,
  3208. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
  3209. };
  3210. /*
  3211. * 'mmc' class
  3212. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  3213. */
  3214. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  3215. .rev_offs = 0x0000,
  3216. .sysc_offs = 0x0010,
  3217. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  3218. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  3219. SYSC_HAS_SOFTRESET),
  3220. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3221. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3222. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3223. .sysc_fields = &omap_hwmod_sysc_type2,
  3224. };
  3225. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  3226. .name = "mmc",
  3227. .sysc = &omap44xx_mmc_sysc,
  3228. };
  3229. /* mmc1 */
  3230. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  3231. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  3232. { .irq = -1 }
  3233. };
  3234. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  3235. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  3236. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  3237. { .dma_req = -1 }
  3238. };
  3239. /* mmc1 master ports */
  3240. static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
  3241. &omap44xx_mmc1__l3_main_1,
  3242. };
  3243. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3244. {
  3245. .pa_start = 0x4809c000,
  3246. .pa_end = 0x4809c3ff,
  3247. .flags = ADDR_TYPE_RT
  3248. },
  3249. { }
  3250. };
  3251. /* l4_per -> mmc1 */
  3252. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3253. .master = &omap44xx_l4_per_hwmod,
  3254. .slave = &omap44xx_mmc1_hwmod,
  3255. .clk = "l4_div_ck",
  3256. .addr = omap44xx_mmc1_addrs,
  3257. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3258. };
  3259. /* mmc1 slave ports */
  3260. static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
  3261. &omap44xx_l4_per__mmc1,
  3262. };
  3263. /* mmc1 dev_attr */
  3264. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  3265. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  3266. };
  3267. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  3268. .name = "mmc1",
  3269. .class = &omap44xx_mmc_hwmod_class,
  3270. .clkdm_name = "l3_init_clkdm",
  3271. .mpu_irqs = omap44xx_mmc1_irqs,
  3272. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  3273. .main_clk = "mmc1_fck",
  3274. .prcm = {
  3275. .omap4 = {
  3276. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  3277. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  3278. .modulemode = MODULEMODE_SWCTRL,
  3279. },
  3280. },
  3281. .dev_attr = &mmc1_dev_attr,
  3282. .slaves = omap44xx_mmc1_slaves,
  3283. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
  3284. .masters = omap44xx_mmc1_masters,
  3285. .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
  3286. };
  3287. /* mmc2 */
  3288. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  3289. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  3290. { .irq = -1 }
  3291. };
  3292. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  3293. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  3294. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  3295. { .dma_req = -1 }
  3296. };
  3297. /* mmc2 master ports */
  3298. static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
  3299. &omap44xx_mmc2__l3_main_1,
  3300. };
  3301. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3302. {
  3303. .pa_start = 0x480b4000,
  3304. .pa_end = 0x480b43ff,
  3305. .flags = ADDR_TYPE_RT
  3306. },
  3307. { }
  3308. };
  3309. /* l4_per -> mmc2 */
  3310. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3311. .master = &omap44xx_l4_per_hwmod,
  3312. .slave = &omap44xx_mmc2_hwmod,
  3313. .clk = "l4_div_ck",
  3314. .addr = omap44xx_mmc2_addrs,
  3315. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3316. };
  3317. /* mmc2 slave ports */
  3318. static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
  3319. &omap44xx_l4_per__mmc2,
  3320. };
  3321. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  3322. .name = "mmc2",
  3323. .class = &omap44xx_mmc_hwmod_class,
  3324. .clkdm_name = "l3_init_clkdm",
  3325. .mpu_irqs = omap44xx_mmc2_irqs,
  3326. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  3327. .main_clk = "mmc2_fck",
  3328. .prcm = {
  3329. .omap4 = {
  3330. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  3331. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  3332. .modulemode = MODULEMODE_SWCTRL,
  3333. },
  3334. },
  3335. .slaves = omap44xx_mmc2_slaves,
  3336. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
  3337. .masters = omap44xx_mmc2_masters,
  3338. .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
  3339. };
  3340. /* mmc3 */
  3341. static struct omap_hwmod omap44xx_mmc3_hwmod;
  3342. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  3343. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  3344. { .irq = -1 }
  3345. };
  3346. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  3347. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  3348. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  3349. { .dma_req = -1 }
  3350. };
  3351. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3352. {
  3353. .pa_start = 0x480ad000,
  3354. .pa_end = 0x480ad3ff,
  3355. .flags = ADDR_TYPE_RT
  3356. },
  3357. { }
  3358. };
  3359. /* l4_per -> mmc3 */
  3360. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3361. .master = &omap44xx_l4_per_hwmod,
  3362. .slave = &omap44xx_mmc3_hwmod,
  3363. .clk = "l4_div_ck",
  3364. .addr = omap44xx_mmc3_addrs,
  3365. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3366. };
  3367. /* mmc3 slave ports */
  3368. static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
  3369. &omap44xx_l4_per__mmc3,
  3370. };
  3371. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  3372. .name = "mmc3",
  3373. .class = &omap44xx_mmc_hwmod_class,
  3374. .clkdm_name = "l4_per_clkdm",
  3375. .mpu_irqs = omap44xx_mmc3_irqs,
  3376. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  3377. .main_clk = "mmc3_fck",
  3378. .prcm = {
  3379. .omap4 = {
  3380. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  3381. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  3382. .modulemode = MODULEMODE_SWCTRL,
  3383. },
  3384. },
  3385. .slaves = omap44xx_mmc3_slaves,
  3386. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
  3387. };
  3388. /* mmc4 */
  3389. static struct omap_hwmod omap44xx_mmc4_hwmod;
  3390. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  3391. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  3392. { .irq = -1 }
  3393. };
  3394. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  3395. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  3396. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  3397. { .dma_req = -1 }
  3398. };
  3399. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3400. {
  3401. .pa_start = 0x480d1000,
  3402. .pa_end = 0x480d13ff,
  3403. .flags = ADDR_TYPE_RT
  3404. },
  3405. { }
  3406. };
  3407. /* l4_per -> mmc4 */
  3408. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3409. .master = &omap44xx_l4_per_hwmod,
  3410. .slave = &omap44xx_mmc4_hwmod,
  3411. .clk = "l4_div_ck",
  3412. .addr = omap44xx_mmc4_addrs,
  3413. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3414. };
  3415. /* mmc4 slave ports */
  3416. static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
  3417. &omap44xx_l4_per__mmc4,
  3418. };
  3419. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  3420. .name = "mmc4",
  3421. .class = &omap44xx_mmc_hwmod_class,
  3422. .clkdm_name = "l4_per_clkdm",
  3423. .mpu_irqs = omap44xx_mmc4_irqs,
  3424. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  3425. .main_clk = "mmc4_fck",
  3426. .prcm = {
  3427. .omap4 = {
  3428. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  3429. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  3430. .modulemode = MODULEMODE_SWCTRL,
  3431. },
  3432. },
  3433. .slaves = omap44xx_mmc4_slaves,
  3434. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
  3435. };
  3436. /* mmc5 */
  3437. static struct omap_hwmod omap44xx_mmc5_hwmod;
  3438. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  3439. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  3440. { .irq = -1 }
  3441. };
  3442. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  3443. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  3444. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  3445. { .dma_req = -1 }
  3446. };
  3447. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3448. {
  3449. .pa_start = 0x480d5000,
  3450. .pa_end = 0x480d53ff,
  3451. .flags = ADDR_TYPE_RT
  3452. },
  3453. { }
  3454. };
  3455. /* l4_per -> mmc5 */
  3456. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3457. .master = &omap44xx_l4_per_hwmod,
  3458. .slave = &omap44xx_mmc5_hwmod,
  3459. .clk = "l4_div_ck",
  3460. .addr = omap44xx_mmc5_addrs,
  3461. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3462. };
  3463. /* mmc5 slave ports */
  3464. static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
  3465. &omap44xx_l4_per__mmc5,
  3466. };
  3467. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  3468. .name = "mmc5",
  3469. .class = &omap44xx_mmc_hwmod_class,
  3470. .clkdm_name = "l4_per_clkdm",
  3471. .mpu_irqs = omap44xx_mmc5_irqs,
  3472. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  3473. .main_clk = "mmc5_fck",
  3474. .prcm = {
  3475. .omap4 = {
  3476. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  3477. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  3478. .modulemode = MODULEMODE_SWCTRL,
  3479. },
  3480. },
  3481. .slaves = omap44xx_mmc5_slaves,
  3482. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
  3483. };
  3484. /*
  3485. * 'mpu' class
  3486. * mpu sub-system
  3487. */
  3488. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  3489. .name = "mpu",
  3490. };
  3491. /* mpu */
  3492. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  3493. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  3494. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  3495. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  3496. { .irq = -1 }
  3497. };
  3498. /* mpu master ports */
  3499. static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
  3500. &omap44xx_mpu__l3_main_1,
  3501. &omap44xx_mpu__l4_abe,
  3502. &omap44xx_mpu__dmm,
  3503. };
  3504. static struct omap_hwmod omap44xx_mpu_hwmod = {
  3505. .name = "mpu",
  3506. .class = &omap44xx_mpu_hwmod_class,
  3507. .clkdm_name = "mpuss_clkdm",
  3508. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3509. .mpu_irqs = omap44xx_mpu_irqs,
  3510. .main_clk = "dpll_mpu_m2_ck",
  3511. .prcm = {
  3512. .omap4 = {
  3513. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  3514. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  3515. },
  3516. },
  3517. .masters = omap44xx_mpu_masters,
  3518. .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
  3519. };
  3520. /*
  3521. * 'smartreflex' class
  3522. * smartreflex module (monitor silicon performance and outputs a measure of
  3523. * performance error)
  3524. */
  3525. /* The IP is not compliant to type1 / type2 scheme */
  3526. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  3527. .sidle_shift = 24,
  3528. .enwkup_shift = 26,
  3529. };
  3530. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  3531. .sysc_offs = 0x0038,
  3532. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  3533. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3534. SIDLE_SMART_WKUP),
  3535. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  3536. };
  3537. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  3538. .name = "smartreflex",
  3539. .sysc = &omap44xx_smartreflex_sysc,
  3540. .rev = 2,
  3541. };
  3542. /* smartreflex_core */
  3543. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  3544. .sensor_voltdm_name = "core",
  3545. };
  3546. static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
  3547. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  3548. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  3549. { .irq = -1 }
  3550. };
  3551. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3552. {
  3553. .pa_start = 0x4a0dd000,
  3554. .pa_end = 0x4a0dd03f,
  3555. .flags = ADDR_TYPE_RT
  3556. },
  3557. { }
  3558. };
  3559. /* l4_cfg -> smartreflex_core */
  3560. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3561. .master = &omap44xx_l4_cfg_hwmod,
  3562. .slave = &omap44xx_smartreflex_core_hwmod,
  3563. .clk = "l4_div_ck",
  3564. .addr = omap44xx_smartreflex_core_addrs,
  3565. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3566. };
  3567. /* smartreflex_core slave ports */
  3568. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
  3569. &omap44xx_l4_cfg__smartreflex_core,
  3570. };
  3571. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  3572. .name = "smartreflex_core",
  3573. .class = &omap44xx_smartreflex_hwmod_class,
  3574. .clkdm_name = "l4_ao_clkdm",
  3575. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  3576. .main_clk = "smartreflex_core_fck",
  3577. .prcm = {
  3578. .omap4 = {
  3579. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  3580. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  3581. .modulemode = MODULEMODE_SWCTRL,
  3582. },
  3583. },
  3584. .slaves = omap44xx_smartreflex_core_slaves,
  3585. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
  3586. .dev_attr = &smartreflex_core_dev_attr,
  3587. };
  3588. /* smartreflex_iva */
  3589. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  3590. .sensor_voltdm_name = "iva",
  3591. };
  3592. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
  3593. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  3594. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  3595. { .irq = -1 }
  3596. };
  3597. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3598. {
  3599. .pa_start = 0x4a0db000,
  3600. .pa_end = 0x4a0db03f,
  3601. .flags = ADDR_TYPE_RT
  3602. },
  3603. { }
  3604. };
  3605. /* l4_cfg -> smartreflex_iva */
  3606. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3607. .master = &omap44xx_l4_cfg_hwmod,
  3608. .slave = &omap44xx_smartreflex_iva_hwmod,
  3609. .clk = "l4_div_ck",
  3610. .addr = omap44xx_smartreflex_iva_addrs,
  3611. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3612. };
  3613. /* smartreflex_iva slave ports */
  3614. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
  3615. &omap44xx_l4_cfg__smartreflex_iva,
  3616. };
  3617. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  3618. .name = "smartreflex_iva",
  3619. .class = &omap44xx_smartreflex_hwmod_class,
  3620. .clkdm_name = "l4_ao_clkdm",
  3621. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  3622. .main_clk = "smartreflex_iva_fck",
  3623. .prcm = {
  3624. .omap4 = {
  3625. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  3626. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  3627. .modulemode = MODULEMODE_SWCTRL,
  3628. },
  3629. },
  3630. .slaves = omap44xx_smartreflex_iva_slaves,
  3631. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
  3632. .dev_attr = &smartreflex_iva_dev_attr,
  3633. };
  3634. /* smartreflex_mpu */
  3635. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  3636. .sensor_voltdm_name = "mpu",
  3637. };
  3638. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
  3639. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  3640. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  3641. { .irq = -1 }
  3642. };
  3643. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3644. {
  3645. .pa_start = 0x4a0d9000,
  3646. .pa_end = 0x4a0d903f,
  3647. .flags = ADDR_TYPE_RT
  3648. },
  3649. { }
  3650. };
  3651. /* l4_cfg -> smartreflex_mpu */
  3652. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3653. .master = &omap44xx_l4_cfg_hwmod,
  3654. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3655. .clk = "l4_div_ck",
  3656. .addr = omap44xx_smartreflex_mpu_addrs,
  3657. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3658. };
  3659. /* smartreflex_mpu slave ports */
  3660. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
  3661. &omap44xx_l4_cfg__smartreflex_mpu,
  3662. };
  3663. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  3664. .name = "smartreflex_mpu",
  3665. .class = &omap44xx_smartreflex_hwmod_class,
  3666. .clkdm_name = "l4_ao_clkdm",
  3667. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  3668. .main_clk = "smartreflex_mpu_fck",
  3669. .prcm = {
  3670. .omap4 = {
  3671. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  3672. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  3673. .modulemode = MODULEMODE_SWCTRL,
  3674. },
  3675. },
  3676. .slaves = omap44xx_smartreflex_mpu_slaves,
  3677. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
  3678. .dev_attr = &smartreflex_mpu_dev_attr,
  3679. };
  3680. /*
  3681. * 'spinlock' class
  3682. * spinlock provides hardware assistance for synchronizing the processes
  3683. * running on multiple processors
  3684. */
  3685. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  3686. .rev_offs = 0x0000,
  3687. .sysc_offs = 0x0010,
  3688. .syss_offs = 0x0014,
  3689. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3690. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  3691. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3692. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3693. SIDLE_SMART_WKUP),
  3694. .sysc_fields = &omap_hwmod_sysc_type1,
  3695. };
  3696. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  3697. .name = "spinlock",
  3698. .sysc = &omap44xx_spinlock_sysc,
  3699. };
  3700. /* spinlock */
  3701. static struct omap_hwmod omap44xx_spinlock_hwmod;
  3702. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3703. {
  3704. .pa_start = 0x4a0f6000,
  3705. .pa_end = 0x4a0f6fff,
  3706. .flags = ADDR_TYPE_RT
  3707. },
  3708. { }
  3709. };
  3710. /* l4_cfg -> spinlock */
  3711. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3712. .master = &omap44xx_l4_cfg_hwmod,
  3713. .slave = &omap44xx_spinlock_hwmod,
  3714. .clk = "l4_div_ck",
  3715. .addr = omap44xx_spinlock_addrs,
  3716. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3717. };
  3718. /* spinlock slave ports */
  3719. static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
  3720. &omap44xx_l4_cfg__spinlock,
  3721. };
  3722. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  3723. .name = "spinlock",
  3724. .class = &omap44xx_spinlock_hwmod_class,
  3725. .clkdm_name = "l4_cfg_clkdm",
  3726. .prcm = {
  3727. .omap4 = {
  3728. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  3729. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  3730. },
  3731. },
  3732. .slaves = omap44xx_spinlock_slaves,
  3733. .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
  3734. };
  3735. /*
  3736. * 'timer' class
  3737. * general purpose timer module with accurate 1ms tick
  3738. * This class contains several variants: ['timer_1ms', 'timer']
  3739. */
  3740. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  3741. .rev_offs = 0x0000,
  3742. .sysc_offs = 0x0010,
  3743. .syss_offs = 0x0014,
  3744. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3745. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  3746. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3747. SYSS_HAS_RESET_STATUS),
  3748. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3749. .sysc_fields = &omap_hwmod_sysc_type1,
  3750. };
  3751. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  3752. .name = "timer",
  3753. .sysc = &omap44xx_timer_1ms_sysc,
  3754. };
  3755. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  3756. .rev_offs = 0x0000,
  3757. .sysc_offs = 0x0010,
  3758. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  3759. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  3760. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3761. SIDLE_SMART_WKUP),
  3762. .sysc_fields = &omap_hwmod_sysc_type2,
  3763. };
  3764. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  3765. .name = "timer",
  3766. .sysc = &omap44xx_timer_sysc,
  3767. };
  3768. /* always-on timers dev attribute */
  3769. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  3770. .timer_capability = OMAP_TIMER_ALWON,
  3771. };
  3772. /* pwm timers dev attribute */
  3773. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  3774. .timer_capability = OMAP_TIMER_HAS_PWM,
  3775. };
  3776. /* timer1 */
  3777. static struct omap_hwmod omap44xx_timer1_hwmod;
  3778. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  3779. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  3780. { .irq = -1 }
  3781. };
  3782. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3783. {
  3784. .pa_start = 0x4a318000,
  3785. .pa_end = 0x4a31807f,
  3786. .flags = ADDR_TYPE_RT
  3787. },
  3788. { }
  3789. };
  3790. /* l4_wkup -> timer1 */
  3791. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3792. .master = &omap44xx_l4_wkup_hwmod,
  3793. .slave = &omap44xx_timer1_hwmod,
  3794. .clk = "l4_wkup_clk_mux_ck",
  3795. .addr = omap44xx_timer1_addrs,
  3796. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3797. };
  3798. /* timer1 slave ports */
  3799. static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
  3800. &omap44xx_l4_wkup__timer1,
  3801. };
  3802. static struct omap_hwmod omap44xx_timer1_hwmod = {
  3803. .name = "timer1",
  3804. .class = &omap44xx_timer_1ms_hwmod_class,
  3805. .clkdm_name = "l4_wkup_clkdm",
  3806. .mpu_irqs = omap44xx_timer1_irqs,
  3807. .main_clk = "timer1_fck",
  3808. .prcm = {
  3809. .omap4 = {
  3810. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  3811. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  3812. .modulemode = MODULEMODE_SWCTRL,
  3813. },
  3814. },
  3815. .dev_attr = &capability_alwon_dev_attr,
  3816. .slaves = omap44xx_timer1_slaves,
  3817. .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
  3818. };
  3819. /* timer2 */
  3820. static struct omap_hwmod omap44xx_timer2_hwmod;
  3821. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  3822. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  3823. { .irq = -1 }
  3824. };
  3825. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3826. {
  3827. .pa_start = 0x48032000,
  3828. .pa_end = 0x4803207f,
  3829. .flags = ADDR_TYPE_RT
  3830. },
  3831. { }
  3832. };
  3833. /* l4_per -> timer2 */
  3834. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3835. .master = &omap44xx_l4_per_hwmod,
  3836. .slave = &omap44xx_timer2_hwmod,
  3837. .clk = "l4_div_ck",
  3838. .addr = omap44xx_timer2_addrs,
  3839. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3840. };
  3841. /* timer2 slave ports */
  3842. static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
  3843. &omap44xx_l4_per__timer2,
  3844. };
  3845. static struct omap_hwmod omap44xx_timer2_hwmod = {
  3846. .name = "timer2",
  3847. .class = &omap44xx_timer_1ms_hwmod_class,
  3848. .clkdm_name = "l4_per_clkdm",
  3849. .mpu_irqs = omap44xx_timer2_irqs,
  3850. .main_clk = "timer2_fck",
  3851. .prcm = {
  3852. .omap4 = {
  3853. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  3854. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  3855. .modulemode = MODULEMODE_SWCTRL,
  3856. },
  3857. },
  3858. .dev_attr = &capability_alwon_dev_attr,
  3859. .slaves = omap44xx_timer2_slaves,
  3860. .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
  3861. };
  3862. /* timer3 */
  3863. static struct omap_hwmod omap44xx_timer3_hwmod;
  3864. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  3865. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  3866. { .irq = -1 }
  3867. };
  3868. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3869. {
  3870. .pa_start = 0x48034000,
  3871. .pa_end = 0x4803407f,
  3872. .flags = ADDR_TYPE_RT
  3873. },
  3874. { }
  3875. };
  3876. /* l4_per -> timer3 */
  3877. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3878. .master = &omap44xx_l4_per_hwmod,
  3879. .slave = &omap44xx_timer3_hwmod,
  3880. .clk = "l4_div_ck",
  3881. .addr = omap44xx_timer3_addrs,
  3882. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3883. };
  3884. /* timer3 slave ports */
  3885. static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
  3886. &omap44xx_l4_per__timer3,
  3887. };
  3888. static struct omap_hwmod omap44xx_timer3_hwmod = {
  3889. .name = "timer3",
  3890. .class = &omap44xx_timer_hwmod_class,
  3891. .clkdm_name = "l4_per_clkdm",
  3892. .mpu_irqs = omap44xx_timer3_irqs,
  3893. .main_clk = "timer3_fck",
  3894. .prcm = {
  3895. .omap4 = {
  3896. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  3897. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  3898. .modulemode = MODULEMODE_SWCTRL,
  3899. },
  3900. },
  3901. .dev_attr = &capability_alwon_dev_attr,
  3902. .slaves = omap44xx_timer3_slaves,
  3903. .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
  3904. };
  3905. /* timer4 */
  3906. static struct omap_hwmod omap44xx_timer4_hwmod;
  3907. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  3908. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  3909. { .irq = -1 }
  3910. };
  3911. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3912. {
  3913. .pa_start = 0x48036000,
  3914. .pa_end = 0x4803607f,
  3915. .flags = ADDR_TYPE_RT
  3916. },
  3917. { }
  3918. };
  3919. /* l4_per -> timer4 */
  3920. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3921. .master = &omap44xx_l4_per_hwmod,
  3922. .slave = &omap44xx_timer4_hwmod,
  3923. .clk = "l4_div_ck",
  3924. .addr = omap44xx_timer4_addrs,
  3925. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3926. };
  3927. /* timer4 slave ports */
  3928. static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
  3929. &omap44xx_l4_per__timer4,
  3930. };
  3931. static struct omap_hwmod omap44xx_timer4_hwmod = {
  3932. .name = "timer4",
  3933. .class = &omap44xx_timer_hwmod_class,
  3934. .clkdm_name = "l4_per_clkdm",
  3935. .mpu_irqs = omap44xx_timer4_irqs,
  3936. .main_clk = "timer4_fck",
  3937. .prcm = {
  3938. .omap4 = {
  3939. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  3940. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  3941. .modulemode = MODULEMODE_SWCTRL,
  3942. },
  3943. },
  3944. .dev_attr = &capability_alwon_dev_attr,
  3945. .slaves = omap44xx_timer4_slaves,
  3946. .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
  3947. };
  3948. /* timer5 */
  3949. static struct omap_hwmod omap44xx_timer5_hwmod;
  3950. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  3951. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  3952. { .irq = -1 }
  3953. };
  3954. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3955. {
  3956. .pa_start = 0x40138000,
  3957. .pa_end = 0x4013807f,
  3958. .flags = ADDR_TYPE_RT
  3959. },
  3960. { }
  3961. };
  3962. /* l4_abe -> timer5 */
  3963. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3964. .master = &omap44xx_l4_abe_hwmod,
  3965. .slave = &omap44xx_timer5_hwmod,
  3966. .clk = "ocp_abe_iclk",
  3967. .addr = omap44xx_timer5_addrs,
  3968. .user = OCP_USER_MPU,
  3969. };
  3970. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3971. {
  3972. .pa_start = 0x49038000,
  3973. .pa_end = 0x4903807f,
  3974. .flags = ADDR_TYPE_RT
  3975. },
  3976. { }
  3977. };
  3978. /* l4_abe -> timer5 (dma) */
  3979. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3980. .master = &omap44xx_l4_abe_hwmod,
  3981. .slave = &omap44xx_timer5_hwmod,
  3982. .clk = "ocp_abe_iclk",
  3983. .addr = omap44xx_timer5_dma_addrs,
  3984. .user = OCP_USER_SDMA,
  3985. };
  3986. /* timer5 slave ports */
  3987. static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
  3988. &omap44xx_l4_abe__timer5,
  3989. &omap44xx_l4_abe__timer5_dma,
  3990. };
  3991. static struct omap_hwmod omap44xx_timer5_hwmod = {
  3992. .name = "timer5",
  3993. .class = &omap44xx_timer_hwmod_class,
  3994. .clkdm_name = "abe_clkdm",
  3995. .mpu_irqs = omap44xx_timer5_irqs,
  3996. .main_clk = "timer5_fck",
  3997. .prcm = {
  3998. .omap4 = {
  3999. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  4000. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  4001. .modulemode = MODULEMODE_SWCTRL,
  4002. },
  4003. },
  4004. .dev_attr = &capability_alwon_dev_attr,
  4005. .slaves = omap44xx_timer5_slaves,
  4006. .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
  4007. };
  4008. /* timer6 */
  4009. static struct omap_hwmod omap44xx_timer6_hwmod;
  4010. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  4011. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  4012. { .irq = -1 }
  4013. };
  4014. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  4015. {
  4016. .pa_start = 0x4013a000,
  4017. .pa_end = 0x4013a07f,
  4018. .flags = ADDR_TYPE_RT
  4019. },
  4020. { }
  4021. };
  4022. /* l4_abe -> timer6 */
  4023. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  4024. .master = &omap44xx_l4_abe_hwmod,
  4025. .slave = &omap44xx_timer6_hwmod,
  4026. .clk = "ocp_abe_iclk",
  4027. .addr = omap44xx_timer6_addrs,
  4028. .user = OCP_USER_MPU,
  4029. };
  4030. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  4031. {
  4032. .pa_start = 0x4903a000,
  4033. .pa_end = 0x4903a07f,
  4034. .flags = ADDR_TYPE_RT
  4035. },
  4036. { }
  4037. };
  4038. /* l4_abe -> timer6 (dma) */
  4039. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4040. .master = &omap44xx_l4_abe_hwmod,
  4041. .slave = &omap44xx_timer6_hwmod,
  4042. .clk = "ocp_abe_iclk",
  4043. .addr = omap44xx_timer6_dma_addrs,
  4044. .user = OCP_USER_SDMA,
  4045. };
  4046. /* timer6 slave ports */
  4047. static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
  4048. &omap44xx_l4_abe__timer6,
  4049. &omap44xx_l4_abe__timer6_dma,
  4050. };
  4051. static struct omap_hwmod omap44xx_timer6_hwmod = {
  4052. .name = "timer6",
  4053. .class = &omap44xx_timer_hwmod_class,
  4054. .clkdm_name = "abe_clkdm",
  4055. .mpu_irqs = omap44xx_timer6_irqs,
  4056. .main_clk = "timer6_fck",
  4057. .prcm = {
  4058. .omap4 = {
  4059. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  4060. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  4061. .modulemode = MODULEMODE_SWCTRL,
  4062. },
  4063. },
  4064. .dev_attr = &capability_alwon_dev_attr,
  4065. .slaves = omap44xx_timer6_slaves,
  4066. .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
  4067. };
  4068. /* timer7 */
  4069. static struct omap_hwmod omap44xx_timer7_hwmod;
  4070. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  4071. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  4072. { .irq = -1 }
  4073. };
  4074. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4075. {
  4076. .pa_start = 0x4013c000,
  4077. .pa_end = 0x4013c07f,
  4078. .flags = ADDR_TYPE_RT
  4079. },
  4080. { }
  4081. };
  4082. /* l4_abe -> timer7 */
  4083. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4084. .master = &omap44xx_l4_abe_hwmod,
  4085. .slave = &omap44xx_timer7_hwmod,
  4086. .clk = "ocp_abe_iclk",
  4087. .addr = omap44xx_timer7_addrs,
  4088. .user = OCP_USER_MPU,
  4089. };
  4090. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4091. {
  4092. .pa_start = 0x4903c000,
  4093. .pa_end = 0x4903c07f,
  4094. .flags = ADDR_TYPE_RT
  4095. },
  4096. { }
  4097. };
  4098. /* l4_abe -> timer7 (dma) */
  4099. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4100. .master = &omap44xx_l4_abe_hwmod,
  4101. .slave = &omap44xx_timer7_hwmod,
  4102. .clk = "ocp_abe_iclk",
  4103. .addr = omap44xx_timer7_dma_addrs,
  4104. .user = OCP_USER_SDMA,
  4105. };
  4106. /* timer7 slave ports */
  4107. static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
  4108. &omap44xx_l4_abe__timer7,
  4109. &omap44xx_l4_abe__timer7_dma,
  4110. };
  4111. static struct omap_hwmod omap44xx_timer7_hwmod = {
  4112. .name = "timer7",
  4113. .class = &omap44xx_timer_hwmod_class,
  4114. .clkdm_name = "abe_clkdm",
  4115. .mpu_irqs = omap44xx_timer7_irqs,
  4116. .main_clk = "timer7_fck",
  4117. .prcm = {
  4118. .omap4 = {
  4119. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  4120. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  4121. .modulemode = MODULEMODE_SWCTRL,
  4122. },
  4123. },
  4124. .dev_attr = &capability_alwon_dev_attr,
  4125. .slaves = omap44xx_timer7_slaves,
  4126. .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
  4127. };
  4128. /* timer8 */
  4129. static struct omap_hwmod omap44xx_timer8_hwmod;
  4130. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  4131. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  4132. { .irq = -1 }
  4133. };
  4134. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4135. {
  4136. .pa_start = 0x4013e000,
  4137. .pa_end = 0x4013e07f,
  4138. .flags = ADDR_TYPE_RT
  4139. },
  4140. { }
  4141. };
  4142. /* l4_abe -> timer8 */
  4143. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4144. .master = &omap44xx_l4_abe_hwmod,
  4145. .slave = &omap44xx_timer8_hwmod,
  4146. .clk = "ocp_abe_iclk",
  4147. .addr = omap44xx_timer8_addrs,
  4148. .user = OCP_USER_MPU,
  4149. };
  4150. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4151. {
  4152. .pa_start = 0x4903e000,
  4153. .pa_end = 0x4903e07f,
  4154. .flags = ADDR_TYPE_RT
  4155. },
  4156. { }
  4157. };
  4158. /* l4_abe -> timer8 (dma) */
  4159. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4160. .master = &omap44xx_l4_abe_hwmod,
  4161. .slave = &omap44xx_timer8_hwmod,
  4162. .clk = "ocp_abe_iclk",
  4163. .addr = omap44xx_timer8_dma_addrs,
  4164. .user = OCP_USER_SDMA,
  4165. };
  4166. /* timer8 slave ports */
  4167. static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
  4168. &omap44xx_l4_abe__timer8,
  4169. &omap44xx_l4_abe__timer8_dma,
  4170. };
  4171. static struct omap_hwmod omap44xx_timer8_hwmod = {
  4172. .name = "timer8",
  4173. .class = &omap44xx_timer_hwmod_class,
  4174. .clkdm_name = "abe_clkdm",
  4175. .mpu_irqs = omap44xx_timer8_irqs,
  4176. .main_clk = "timer8_fck",
  4177. .prcm = {
  4178. .omap4 = {
  4179. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  4180. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  4181. .modulemode = MODULEMODE_SWCTRL,
  4182. },
  4183. },
  4184. .dev_attr = &capability_pwm_dev_attr,
  4185. .slaves = omap44xx_timer8_slaves,
  4186. .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
  4187. };
  4188. /* timer9 */
  4189. static struct omap_hwmod omap44xx_timer9_hwmod;
  4190. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  4191. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  4192. { .irq = -1 }
  4193. };
  4194. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4195. {
  4196. .pa_start = 0x4803e000,
  4197. .pa_end = 0x4803e07f,
  4198. .flags = ADDR_TYPE_RT
  4199. },
  4200. { }
  4201. };
  4202. /* l4_per -> timer9 */
  4203. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4204. .master = &omap44xx_l4_per_hwmod,
  4205. .slave = &omap44xx_timer9_hwmod,
  4206. .clk = "l4_div_ck",
  4207. .addr = omap44xx_timer9_addrs,
  4208. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4209. };
  4210. /* timer9 slave ports */
  4211. static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
  4212. &omap44xx_l4_per__timer9,
  4213. };
  4214. static struct omap_hwmod omap44xx_timer9_hwmod = {
  4215. .name = "timer9",
  4216. .class = &omap44xx_timer_hwmod_class,
  4217. .clkdm_name = "l4_per_clkdm",
  4218. .mpu_irqs = omap44xx_timer9_irqs,
  4219. .main_clk = "timer9_fck",
  4220. .prcm = {
  4221. .omap4 = {
  4222. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  4223. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  4224. .modulemode = MODULEMODE_SWCTRL,
  4225. },
  4226. },
  4227. .dev_attr = &capability_pwm_dev_attr,
  4228. .slaves = omap44xx_timer9_slaves,
  4229. .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
  4230. };
  4231. /* timer10 */
  4232. static struct omap_hwmod omap44xx_timer10_hwmod;
  4233. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  4234. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  4235. { .irq = -1 }
  4236. };
  4237. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4238. {
  4239. .pa_start = 0x48086000,
  4240. .pa_end = 0x4808607f,
  4241. .flags = ADDR_TYPE_RT
  4242. },
  4243. { }
  4244. };
  4245. /* l4_per -> timer10 */
  4246. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4247. .master = &omap44xx_l4_per_hwmod,
  4248. .slave = &omap44xx_timer10_hwmod,
  4249. .clk = "l4_div_ck",
  4250. .addr = omap44xx_timer10_addrs,
  4251. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4252. };
  4253. /* timer10 slave ports */
  4254. static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
  4255. &omap44xx_l4_per__timer10,
  4256. };
  4257. static struct omap_hwmod omap44xx_timer10_hwmod = {
  4258. .name = "timer10",
  4259. .class = &omap44xx_timer_1ms_hwmod_class,
  4260. .clkdm_name = "l4_per_clkdm",
  4261. .mpu_irqs = omap44xx_timer10_irqs,
  4262. .main_clk = "timer10_fck",
  4263. .prcm = {
  4264. .omap4 = {
  4265. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  4266. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  4267. .modulemode = MODULEMODE_SWCTRL,
  4268. },
  4269. },
  4270. .dev_attr = &capability_pwm_dev_attr,
  4271. .slaves = omap44xx_timer10_slaves,
  4272. .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
  4273. };
  4274. /* timer11 */
  4275. static struct omap_hwmod omap44xx_timer11_hwmod;
  4276. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  4277. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  4278. { .irq = -1 }
  4279. };
  4280. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4281. {
  4282. .pa_start = 0x48088000,
  4283. .pa_end = 0x4808807f,
  4284. .flags = ADDR_TYPE_RT
  4285. },
  4286. { }
  4287. };
  4288. /* l4_per -> timer11 */
  4289. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4290. .master = &omap44xx_l4_per_hwmod,
  4291. .slave = &omap44xx_timer11_hwmod,
  4292. .clk = "l4_div_ck",
  4293. .addr = omap44xx_timer11_addrs,
  4294. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4295. };
  4296. /* timer11 slave ports */
  4297. static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
  4298. &omap44xx_l4_per__timer11,
  4299. };
  4300. static struct omap_hwmod omap44xx_timer11_hwmod = {
  4301. .name = "timer11",
  4302. .class = &omap44xx_timer_hwmod_class,
  4303. .clkdm_name = "l4_per_clkdm",
  4304. .mpu_irqs = omap44xx_timer11_irqs,
  4305. .main_clk = "timer11_fck",
  4306. .prcm = {
  4307. .omap4 = {
  4308. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  4309. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  4310. .modulemode = MODULEMODE_SWCTRL,
  4311. },
  4312. },
  4313. .dev_attr = &capability_pwm_dev_attr,
  4314. .slaves = omap44xx_timer11_slaves,
  4315. .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
  4316. };
  4317. /*
  4318. * 'uart' class
  4319. * universal asynchronous receiver/transmitter (uart)
  4320. */
  4321. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  4322. .rev_offs = 0x0050,
  4323. .sysc_offs = 0x0054,
  4324. .syss_offs = 0x0058,
  4325. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4326. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  4327. SYSS_HAS_RESET_STATUS),
  4328. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4329. SIDLE_SMART_WKUP),
  4330. .sysc_fields = &omap_hwmod_sysc_type1,
  4331. };
  4332. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  4333. .name = "uart",
  4334. .sysc = &omap44xx_uart_sysc,
  4335. };
  4336. /* uart1 */
  4337. static struct omap_hwmod omap44xx_uart1_hwmod;
  4338. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  4339. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  4340. { .irq = -1 }
  4341. };
  4342. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  4343. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  4344. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  4345. { .dma_req = -1 }
  4346. };
  4347. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4348. {
  4349. .pa_start = 0x4806a000,
  4350. .pa_end = 0x4806a0ff,
  4351. .flags = ADDR_TYPE_RT
  4352. },
  4353. { }
  4354. };
  4355. /* l4_per -> uart1 */
  4356. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4357. .master = &omap44xx_l4_per_hwmod,
  4358. .slave = &omap44xx_uart1_hwmod,
  4359. .clk = "l4_div_ck",
  4360. .addr = omap44xx_uart1_addrs,
  4361. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4362. };
  4363. /* uart1 slave ports */
  4364. static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
  4365. &omap44xx_l4_per__uart1,
  4366. };
  4367. static struct omap_hwmod omap44xx_uart1_hwmod = {
  4368. .name = "uart1",
  4369. .class = &omap44xx_uart_hwmod_class,
  4370. .clkdm_name = "l4_per_clkdm",
  4371. .mpu_irqs = omap44xx_uart1_irqs,
  4372. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  4373. .main_clk = "uart1_fck",
  4374. .prcm = {
  4375. .omap4 = {
  4376. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  4377. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  4378. .modulemode = MODULEMODE_SWCTRL,
  4379. },
  4380. },
  4381. .slaves = omap44xx_uart1_slaves,
  4382. .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
  4383. };
  4384. /* uart2 */
  4385. static struct omap_hwmod omap44xx_uart2_hwmod;
  4386. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  4387. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  4388. { .irq = -1 }
  4389. };
  4390. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  4391. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  4392. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  4393. { .dma_req = -1 }
  4394. };
  4395. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4396. {
  4397. .pa_start = 0x4806c000,
  4398. .pa_end = 0x4806c0ff,
  4399. .flags = ADDR_TYPE_RT
  4400. },
  4401. { }
  4402. };
  4403. /* l4_per -> uart2 */
  4404. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4405. .master = &omap44xx_l4_per_hwmod,
  4406. .slave = &omap44xx_uart2_hwmod,
  4407. .clk = "l4_div_ck",
  4408. .addr = omap44xx_uart2_addrs,
  4409. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4410. };
  4411. /* uart2 slave ports */
  4412. static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
  4413. &omap44xx_l4_per__uart2,
  4414. };
  4415. static struct omap_hwmod omap44xx_uart2_hwmod = {
  4416. .name = "uart2",
  4417. .class = &omap44xx_uart_hwmod_class,
  4418. .clkdm_name = "l4_per_clkdm",
  4419. .mpu_irqs = omap44xx_uart2_irqs,
  4420. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  4421. .main_clk = "uart2_fck",
  4422. .prcm = {
  4423. .omap4 = {
  4424. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  4425. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  4426. .modulemode = MODULEMODE_SWCTRL,
  4427. },
  4428. },
  4429. .slaves = omap44xx_uart2_slaves,
  4430. .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
  4431. };
  4432. /* uart3 */
  4433. static struct omap_hwmod omap44xx_uart3_hwmod;
  4434. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  4435. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  4436. { .irq = -1 }
  4437. };
  4438. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  4439. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  4440. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  4441. { .dma_req = -1 }
  4442. };
  4443. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4444. {
  4445. .pa_start = 0x48020000,
  4446. .pa_end = 0x480200ff,
  4447. .flags = ADDR_TYPE_RT
  4448. },
  4449. { }
  4450. };
  4451. /* l4_per -> uart3 */
  4452. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4453. .master = &omap44xx_l4_per_hwmod,
  4454. .slave = &omap44xx_uart3_hwmod,
  4455. .clk = "l4_div_ck",
  4456. .addr = omap44xx_uart3_addrs,
  4457. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4458. };
  4459. /* uart3 slave ports */
  4460. static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
  4461. &omap44xx_l4_per__uart3,
  4462. };
  4463. static struct omap_hwmod omap44xx_uart3_hwmod = {
  4464. .name = "uart3",
  4465. .class = &omap44xx_uart_hwmod_class,
  4466. .clkdm_name = "l4_per_clkdm",
  4467. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  4468. .mpu_irqs = omap44xx_uart3_irqs,
  4469. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  4470. .main_clk = "uart3_fck",
  4471. .prcm = {
  4472. .omap4 = {
  4473. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  4474. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  4475. .modulemode = MODULEMODE_SWCTRL,
  4476. },
  4477. },
  4478. .slaves = omap44xx_uart3_slaves,
  4479. .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
  4480. };
  4481. /* uart4 */
  4482. static struct omap_hwmod omap44xx_uart4_hwmod;
  4483. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  4484. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  4485. { .irq = -1 }
  4486. };
  4487. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  4488. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  4489. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  4490. { .dma_req = -1 }
  4491. };
  4492. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4493. {
  4494. .pa_start = 0x4806e000,
  4495. .pa_end = 0x4806e0ff,
  4496. .flags = ADDR_TYPE_RT
  4497. },
  4498. { }
  4499. };
  4500. /* l4_per -> uart4 */
  4501. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4502. .master = &omap44xx_l4_per_hwmod,
  4503. .slave = &omap44xx_uart4_hwmod,
  4504. .clk = "l4_div_ck",
  4505. .addr = omap44xx_uart4_addrs,
  4506. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4507. };
  4508. /* uart4 slave ports */
  4509. static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
  4510. &omap44xx_l4_per__uart4,
  4511. };
  4512. static struct omap_hwmod omap44xx_uart4_hwmod = {
  4513. .name = "uart4",
  4514. .class = &omap44xx_uart_hwmod_class,
  4515. .clkdm_name = "l4_per_clkdm",
  4516. .mpu_irqs = omap44xx_uart4_irqs,
  4517. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  4518. .main_clk = "uart4_fck",
  4519. .prcm = {
  4520. .omap4 = {
  4521. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  4522. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  4523. .modulemode = MODULEMODE_SWCTRL,
  4524. },
  4525. },
  4526. .slaves = omap44xx_uart4_slaves,
  4527. .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
  4528. };
  4529. /*
  4530. * 'usb_otg_hs' class
  4531. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  4532. */
  4533. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  4534. .rev_offs = 0x0400,
  4535. .sysc_offs = 0x0404,
  4536. .syss_offs = 0x0408,
  4537. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4538. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4539. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4540. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4541. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4542. MSTANDBY_SMART),
  4543. .sysc_fields = &omap_hwmod_sysc_type1,
  4544. };
  4545. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  4546. .name = "usb_otg_hs",
  4547. .sysc = &omap44xx_usb_otg_hs_sysc,
  4548. };
  4549. /* usb_otg_hs */
  4550. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  4551. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  4552. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  4553. { .irq = -1 }
  4554. };
  4555. /* usb_otg_hs master ports */
  4556. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
  4557. &omap44xx_usb_otg_hs__l3_main_2,
  4558. };
  4559. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4560. {
  4561. .pa_start = 0x4a0ab000,
  4562. .pa_end = 0x4a0ab003,
  4563. .flags = ADDR_TYPE_RT
  4564. },
  4565. { }
  4566. };
  4567. /* l4_cfg -> usb_otg_hs */
  4568. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4569. .master = &omap44xx_l4_cfg_hwmod,
  4570. .slave = &omap44xx_usb_otg_hs_hwmod,
  4571. .clk = "l4_div_ck",
  4572. .addr = omap44xx_usb_otg_hs_addrs,
  4573. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4574. };
  4575. /* usb_otg_hs slave ports */
  4576. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
  4577. &omap44xx_l4_cfg__usb_otg_hs,
  4578. };
  4579. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  4580. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  4581. };
  4582. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  4583. .name = "usb_otg_hs",
  4584. .class = &omap44xx_usb_otg_hs_hwmod_class,
  4585. .clkdm_name = "l3_init_clkdm",
  4586. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  4587. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  4588. .main_clk = "usb_otg_hs_ick",
  4589. .prcm = {
  4590. .omap4 = {
  4591. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  4592. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  4593. .modulemode = MODULEMODE_HWCTRL,
  4594. },
  4595. },
  4596. .opt_clks = usb_otg_hs_opt_clks,
  4597. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  4598. .slaves = omap44xx_usb_otg_hs_slaves,
  4599. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
  4600. .masters = omap44xx_usb_otg_hs_masters,
  4601. .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
  4602. };
  4603. /*
  4604. * 'wd_timer' class
  4605. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  4606. * overflow condition
  4607. */
  4608. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  4609. .rev_offs = 0x0000,
  4610. .sysc_offs = 0x0010,
  4611. .syss_offs = 0x0014,
  4612. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  4613. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4614. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4615. SIDLE_SMART_WKUP),
  4616. .sysc_fields = &omap_hwmod_sysc_type1,
  4617. };
  4618. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  4619. .name = "wd_timer",
  4620. .sysc = &omap44xx_wd_timer_sysc,
  4621. .pre_shutdown = &omap2_wd_timer_disable,
  4622. };
  4623. /* wd_timer2 */
  4624. static struct omap_hwmod omap44xx_wd_timer2_hwmod;
  4625. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  4626. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  4627. { .irq = -1 }
  4628. };
  4629. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4630. {
  4631. .pa_start = 0x4a314000,
  4632. .pa_end = 0x4a31407f,
  4633. .flags = ADDR_TYPE_RT
  4634. },
  4635. { }
  4636. };
  4637. /* l4_wkup -> wd_timer2 */
  4638. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4639. .master = &omap44xx_l4_wkup_hwmod,
  4640. .slave = &omap44xx_wd_timer2_hwmod,
  4641. .clk = "l4_wkup_clk_mux_ck",
  4642. .addr = omap44xx_wd_timer2_addrs,
  4643. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4644. };
  4645. /* wd_timer2 slave ports */
  4646. static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
  4647. &omap44xx_l4_wkup__wd_timer2,
  4648. };
  4649. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  4650. .name = "wd_timer2",
  4651. .class = &omap44xx_wd_timer_hwmod_class,
  4652. .clkdm_name = "l4_wkup_clkdm",
  4653. .mpu_irqs = omap44xx_wd_timer2_irqs,
  4654. .main_clk = "wd_timer2_fck",
  4655. .prcm = {
  4656. .omap4 = {
  4657. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  4658. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  4659. .modulemode = MODULEMODE_SWCTRL,
  4660. },
  4661. },
  4662. .slaves = omap44xx_wd_timer2_slaves,
  4663. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
  4664. };
  4665. /* wd_timer3 */
  4666. static struct omap_hwmod omap44xx_wd_timer3_hwmod;
  4667. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  4668. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  4669. { .irq = -1 }
  4670. };
  4671. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4672. {
  4673. .pa_start = 0x40130000,
  4674. .pa_end = 0x4013007f,
  4675. .flags = ADDR_TYPE_RT
  4676. },
  4677. { }
  4678. };
  4679. /* l4_abe -> wd_timer3 */
  4680. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4681. .master = &omap44xx_l4_abe_hwmod,
  4682. .slave = &omap44xx_wd_timer3_hwmod,
  4683. .clk = "ocp_abe_iclk",
  4684. .addr = omap44xx_wd_timer3_addrs,
  4685. .user = OCP_USER_MPU,
  4686. };
  4687. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4688. {
  4689. .pa_start = 0x49030000,
  4690. .pa_end = 0x4903007f,
  4691. .flags = ADDR_TYPE_RT
  4692. },
  4693. { }
  4694. };
  4695. /* l4_abe -> wd_timer3 (dma) */
  4696. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4697. .master = &omap44xx_l4_abe_hwmod,
  4698. .slave = &omap44xx_wd_timer3_hwmod,
  4699. .clk = "ocp_abe_iclk",
  4700. .addr = omap44xx_wd_timer3_dma_addrs,
  4701. .user = OCP_USER_SDMA,
  4702. };
  4703. /* wd_timer3 slave ports */
  4704. static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
  4705. &omap44xx_l4_abe__wd_timer3,
  4706. &omap44xx_l4_abe__wd_timer3_dma,
  4707. };
  4708. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  4709. .name = "wd_timer3",
  4710. .class = &omap44xx_wd_timer_hwmod_class,
  4711. .clkdm_name = "abe_clkdm",
  4712. .mpu_irqs = omap44xx_wd_timer3_irqs,
  4713. .main_clk = "wd_timer3_fck",
  4714. .prcm = {
  4715. .omap4 = {
  4716. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  4717. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  4718. .modulemode = MODULEMODE_SWCTRL,
  4719. },
  4720. },
  4721. .slaves = omap44xx_wd_timer3_slaves,
  4722. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
  4723. };
  4724. /*
  4725. * 'usb_host_hs' class
  4726. * high-speed multi-port usb host controller
  4727. */
  4728. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  4729. .master = &omap44xx_usb_host_hs_hwmod,
  4730. .slave = &omap44xx_l3_main_2_hwmod,
  4731. .clk = "l3_div_ck",
  4732. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4733. };
  4734. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  4735. .rev_offs = 0x0000,
  4736. .sysc_offs = 0x0010,
  4737. .syss_offs = 0x0014,
  4738. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4739. SYSC_HAS_SOFTRESET),
  4740. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4741. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4742. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  4743. .sysc_fields = &omap_hwmod_sysc_type2,
  4744. };
  4745. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  4746. .name = "usb_host_hs",
  4747. .sysc = &omap44xx_usb_host_hs_sysc,
  4748. };
  4749. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_masters[] = {
  4750. &omap44xx_usb_host_hs__l3_main_2,
  4751. };
  4752. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4753. {
  4754. .name = "uhh",
  4755. .pa_start = 0x4a064000,
  4756. .pa_end = 0x4a0647ff,
  4757. .flags = ADDR_TYPE_RT
  4758. },
  4759. {
  4760. .name = "ohci",
  4761. .pa_start = 0x4a064800,
  4762. .pa_end = 0x4a064bff,
  4763. },
  4764. {
  4765. .name = "ehci",
  4766. .pa_start = 0x4a064c00,
  4767. .pa_end = 0x4a064fff,
  4768. },
  4769. {}
  4770. };
  4771. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  4772. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  4773. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  4774. { .irq = -1 }
  4775. };
  4776. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4777. .master = &omap44xx_l4_cfg_hwmod,
  4778. .slave = &omap44xx_usb_host_hs_hwmod,
  4779. .clk = "l4_div_ck",
  4780. .addr = omap44xx_usb_host_hs_addrs,
  4781. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4782. };
  4783. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_slaves[] = {
  4784. &omap44xx_l4_cfg__usb_host_hs,
  4785. };
  4786. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  4787. .name = "usb_host_hs",
  4788. .class = &omap44xx_usb_host_hs_hwmod_class,
  4789. .clkdm_name = "l3_init_clkdm",
  4790. .main_clk = "usb_host_hs_fck",
  4791. .prcm = {
  4792. .omap4 = {
  4793. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  4794. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  4795. .modulemode = MODULEMODE_SWCTRL,
  4796. },
  4797. },
  4798. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  4799. .slaves = omap44xx_usb_host_hs_slaves,
  4800. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_slaves),
  4801. .masters = omap44xx_usb_host_hs_masters,
  4802. .masters_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_masters),
  4803. /*
  4804. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  4805. * id: i660
  4806. *
  4807. * Description:
  4808. * In the following configuration :
  4809. * - USBHOST module is set to smart-idle mode
  4810. * - PRCM asserts idle_req to the USBHOST module ( This typically
  4811. * happens when the system is going to a low power mode : all ports
  4812. * have been suspended, the master part of the USBHOST module has
  4813. * entered the standby state, and SW has cut the functional clocks)
  4814. * - an USBHOST interrupt occurs before the module is able to answer
  4815. * idle_ack, typically a remote wakeup IRQ.
  4816. * Then the USB HOST module will enter a deadlock situation where it
  4817. * is no more accessible nor functional.
  4818. *
  4819. * Workaround:
  4820. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  4821. */
  4822. /*
  4823. * Errata: USB host EHCI may stall when entering smart-standby mode
  4824. * Id: i571
  4825. *
  4826. * Description:
  4827. * When the USBHOST module is set to smart-standby mode, and when it is
  4828. * ready to enter the standby state (i.e. all ports are suspended and
  4829. * all attached devices are in suspend mode), then it can wrongly assert
  4830. * the Mstandby signal too early while there are still some residual OCP
  4831. * transactions ongoing. If this condition occurs, the internal state
  4832. * machine may go to an undefined state and the USB link may be stuck
  4833. * upon the next resume.
  4834. *
  4835. * Workaround:
  4836. * Don't use smart standby; use only force standby,
  4837. * hence HWMOD_SWSUP_MSTANDBY
  4838. */
  4839. /*
  4840. * During system boot; If the hwmod framework resets the module
  4841. * the module will have smart idle settings; which can lead to deadlock
  4842. * (above Errata Id:i660); so, dont reset the module during boot;
  4843. * Use HWMOD_INIT_NO_RESET.
  4844. */
  4845. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  4846. HWMOD_INIT_NO_RESET,
  4847. };
  4848. /*
  4849. * 'usb_tll_hs' class
  4850. * usb_tll_hs module is the adapter on the usb_host_hs ports
  4851. */
  4852. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  4853. .rev_offs = 0x0000,
  4854. .sysc_offs = 0x0010,
  4855. .syss_offs = 0x0014,
  4856. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  4857. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  4858. SYSC_HAS_AUTOIDLE),
  4859. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  4860. .sysc_fields = &omap_hwmod_sysc_type1,
  4861. };
  4862. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  4863. .name = "usb_tll_hs",
  4864. .sysc = &omap44xx_usb_tll_hs_sysc,
  4865. };
  4866. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  4867. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  4868. { .irq = -1 }
  4869. };
  4870. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4871. {
  4872. .name = "tll",
  4873. .pa_start = 0x4a062000,
  4874. .pa_end = 0x4a063fff,
  4875. .flags = ADDR_TYPE_RT
  4876. },
  4877. {}
  4878. };
  4879. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4880. .master = &omap44xx_l4_cfg_hwmod,
  4881. .slave = &omap44xx_usb_tll_hs_hwmod,
  4882. .clk = "l4_div_ck",
  4883. .addr = omap44xx_usb_tll_hs_addrs,
  4884. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4885. };
  4886. static struct omap_hwmod_ocp_if *omap44xx_usb_tll_hs_slaves[] = {
  4887. &omap44xx_l4_cfg__usb_tll_hs,
  4888. };
  4889. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  4890. .name = "usb_tll_hs",
  4891. .class = &omap44xx_usb_tll_hs_hwmod_class,
  4892. .clkdm_name = "l3_init_clkdm",
  4893. .main_clk = "usb_tll_hs_ick",
  4894. .prcm = {
  4895. .omap4 = {
  4896. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  4897. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  4898. .modulemode = MODULEMODE_HWCTRL,
  4899. },
  4900. },
  4901. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  4902. .slaves = omap44xx_usb_tll_hs_slaves,
  4903. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_tll_hs_slaves),
  4904. };
  4905. static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
  4906. /* dmm class */
  4907. &omap44xx_dmm_hwmod,
  4908. /* emif_fw class */
  4909. &omap44xx_emif_fw_hwmod,
  4910. /* l3 class */
  4911. &omap44xx_l3_instr_hwmod,
  4912. &omap44xx_l3_main_1_hwmod,
  4913. &omap44xx_l3_main_2_hwmod,
  4914. &omap44xx_l3_main_3_hwmod,
  4915. /* l4 class */
  4916. &omap44xx_l4_abe_hwmod,
  4917. &omap44xx_l4_cfg_hwmod,
  4918. &omap44xx_l4_per_hwmod,
  4919. &omap44xx_l4_wkup_hwmod,
  4920. /* mpu_bus class */
  4921. &omap44xx_mpu_private_hwmod,
  4922. /* aess class */
  4923. /* &omap44xx_aess_hwmod, */
  4924. /* bandgap class */
  4925. &omap44xx_bandgap_hwmod,
  4926. /* counter class */
  4927. /* &omap44xx_counter_32k_hwmod, */
  4928. /* dma class */
  4929. &omap44xx_dma_system_hwmod,
  4930. /* dmic class */
  4931. &omap44xx_dmic_hwmod,
  4932. /* dsp class */
  4933. &omap44xx_dsp_hwmod,
  4934. &omap44xx_dsp_c0_hwmod,
  4935. /* dss class */
  4936. &omap44xx_dss_hwmod,
  4937. &omap44xx_dss_dispc_hwmod,
  4938. &omap44xx_dss_dsi1_hwmod,
  4939. &omap44xx_dss_dsi2_hwmod,
  4940. &omap44xx_dss_hdmi_hwmod,
  4941. &omap44xx_dss_rfbi_hwmod,
  4942. &omap44xx_dss_venc_hwmod,
  4943. /* gpio class */
  4944. &omap44xx_gpio1_hwmod,
  4945. &omap44xx_gpio2_hwmod,
  4946. &omap44xx_gpio3_hwmod,
  4947. &omap44xx_gpio4_hwmod,
  4948. &omap44xx_gpio5_hwmod,
  4949. &omap44xx_gpio6_hwmod,
  4950. /* hsi class */
  4951. /* &omap44xx_hsi_hwmod, */
  4952. /* i2c class */
  4953. &omap44xx_i2c1_hwmod,
  4954. &omap44xx_i2c2_hwmod,
  4955. &omap44xx_i2c3_hwmod,
  4956. &omap44xx_i2c4_hwmod,
  4957. /* ipu class */
  4958. &omap44xx_ipu_hwmod,
  4959. &omap44xx_ipu_c0_hwmod,
  4960. &omap44xx_ipu_c1_hwmod,
  4961. /* iss class */
  4962. /* &omap44xx_iss_hwmod, */
  4963. /* iva class */
  4964. &omap44xx_iva_hwmod,
  4965. &omap44xx_iva_seq0_hwmod,
  4966. &omap44xx_iva_seq1_hwmod,
  4967. /* kbd class */
  4968. &omap44xx_kbd_hwmod,
  4969. /* mailbox class */
  4970. &omap44xx_mailbox_hwmod,
  4971. /* mcbsp class */
  4972. &omap44xx_mcbsp1_hwmod,
  4973. &omap44xx_mcbsp2_hwmod,
  4974. &omap44xx_mcbsp3_hwmod,
  4975. &omap44xx_mcbsp4_hwmod,
  4976. /* mcpdm class */
  4977. &omap44xx_mcpdm_hwmod,
  4978. /* mcspi class */
  4979. &omap44xx_mcspi1_hwmod,
  4980. &omap44xx_mcspi2_hwmod,
  4981. &omap44xx_mcspi3_hwmod,
  4982. &omap44xx_mcspi4_hwmod,
  4983. /* mmc class */
  4984. &omap44xx_mmc1_hwmod,
  4985. &omap44xx_mmc2_hwmod,
  4986. &omap44xx_mmc3_hwmod,
  4987. &omap44xx_mmc4_hwmod,
  4988. &omap44xx_mmc5_hwmod,
  4989. /* mpu class */
  4990. &omap44xx_mpu_hwmod,
  4991. /* smartreflex class */
  4992. &omap44xx_smartreflex_core_hwmod,
  4993. &omap44xx_smartreflex_iva_hwmod,
  4994. &omap44xx_smartreflex_mpu_hwmod,
  4995. /* spinlock class */
  4996. &omap44xx_spinlock_hwmod,
  4997. /* timer class */
  4998. &omap44xx_timer1_hwmod,
  4999. &omap44xx_timer2_hwmod,
  5000. &omap44xx_timer3_hwmod,
  5001. &omap44xx_timer4_hwmod,
  5002. &omap44xx_timer5_hwmod,
  5003. &omap44xx_timer6_hwmod,
  5004. &omap44xx_timer7_hwmod,
  5005. &omap44xx_timer8_hwmod,
  5006. &omap44xx_timer9_hwmod,
  5007. &omap44xx_timer10_hwmod,
  5008. &omap44xx_timer11_hwmod,
  5009. /* uart class */
  5010. &omap44xx_uart1_hwmod,
  5011. &omap44xx_uart2_hwmod,
  5012. &omap44xx_uart3_hwmod,
  5013. &omap44xx_uart4_hwmod,
  5014. /* usb host class */
  5015. &omap44xx_usb_host_hs_hwmod,
  5016. &omap44xx_usb_tll_hs_hwmod,
  5017. /* usb_otg_hs class */
  5018. &omap44xx_usb_otg_hs_hwmod,
  5019. /* wd_timer class */
  5020. &omap44xx_wd_timer2_hwmod,
  5021. &omap44xx_wd_timer3_hwmod,
  5022. NULL,
  5023. };
  5024. int __init omap44xx_hwmod_init(void)
  5025. {
  5026. return omap_hwmod_register(omap44xx_hwmods);
  5027. }